clock.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005 Nokia corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/list.h>
  17. #include <linux/errno.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <asm/mach-types.h>
  22. #include <asm/clkdev.h>
  23. #include <mach/cpu.h>
  24. #include <mach/usb.h>
  25. #include <mach/clock.h>
  26. #include <mach/sram.h>
  27. static const struct clkops clkops_generic;
  28. static const struct clkops clkops_uart;
  29. static const struct clkops clkops_dspck;
  30. #include "clock.h"
  31. static int clk_omap1_dummy_enable(struct clk *clk)
  32. {
  33. return 0;
  34. }
  35. static void clk_omap1_dummy_disable(struct clk *clk)
  36. {
  37. }
  38. static const struct clkops clkops_dummy = {
  39. .enable = clk_omap1_dummy_enable,
  40. .disable = clk_omap1_dummy_disable,
  41. };
  42. static struct clk dummy_ck = {
  43. .name = "dummy",
  44. .ops = &clkops_dummy,
  45. .flags = RATE_FIXED,
  46. };
  47. struct omap_clk {
  48. u32 cpu;
  49. struct clk_lookup lk;
  50. };
  51. #define CLK(dev, con, ck, cp) \
  52. { \
  53. .cpu = cp, \
  54. .lk = { \
  55. .dev_id = dev, \
  56. .con_id = con, \
  57. .clk = ck, \
  58. }, \
  59. }
  60. #define CK_310 (1 << 0)
  61. #define CK_730 (1 << 1)
  62. #define CK_1510 (1 << 2)
  63. #define CK_16XX (1 << 3)
  64. static struct omap_clk omap_clks[] = {
  65. /* non-ULPD clocks */
  66. CLK(NULL, "ck_ref", &ck_ref, CK_16XX | CK_1510 | CK_310),
  67. CLK(NULL, "ck_dpll1", &ck_dpll1, CK_16XX | CK_1510 | CK_310),
  68. /* CK_GEN1 clocks */
  69. CLK(NULL, "ck_dpll1out", &ck_dpll1out.clk, CK_16XX),
  70. CLK(NULL, "ck_sossi", &sossi_ck, CK_16XX),
  71. CLK(NULL, "arm_ck", &arm_ck, CK_16XX | CK_1510 | CK_310),
  72. CLK(NULL, "armper_ck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  73. CLK(NULL, "arm_gpio_ck", &arm_gpio_ck, CK_1510 | CK_310),
  74. CLK(NULL, "armxor_ck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310),
  75. CLK(NULL, "armtim_ck", &armtim_ck.clk, CK_16XX | CK_1510 | CK_310),
  76. CLK("omap_wdt", "fck", &armwdt_ck.clk, CK_16XX | CK_1510 | CK_310),
  77. CLK("omap_wdt", "ick", &armper_ck.clk, CK_16XX),
  78. CLK("omap_wdt", "ick", &dummy_ck, CK_1510 | CK_310),
  79. CLK(NULL, "arminth_ck", &arminth_ck1510, CK_1510 | CK_310),
  80. CLK(NULL, "arminth_ck", &arminth_ck16xx, CK_16XX),
  81. /* CK_GEN2 clocks */
  82. CLK(NULL, "dsp_ck", &dsp_ck, CK_16XX | CK_1510 | CK_310),
  83. CLK(NULL, "dspmmu_ck", &dspmmu_ck, CK_16XX | CK_1510 | CK_310),
  84. CLK(NULL, "dspper_ck", &dspper_ck, CK_16XX | CK_1510 | CK_310),
  85. CLK(NULL, "dspxor_ck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  86. CLK(NULL, "dsptim_ck", &dsptim_ck, CK_16XX | CK_1510 | CK_310),
  87. /* CK_GEN3 clocks */
  88. CLK(NULL, "tc_ck", &tc_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_730),
  89. CLK(NULL, "tipb_ck", &tipb_ck, CK_1510 | CK_310),
  90. CLK(NULL, "l3_ocpi_ck", &l3_ocpi_ck, CK_16XX),
  91. CLK(NULL, "tc1_ck", &tc1_ck, CK_16XX),
  92. CLK(NULL, "tc2_ck", &tc2_ck, CK_16XX),
  93. CLK(NULL, "dma_ck", &dma_ck, CK_16XX | CK_1510 | CK_310),
  94. CLK(NULL, "dma_lcdfree_ck", &dma_lcdfree_ck, CK_16XX),
  95. CLK(NULL, "api_ck", &api_ck.clk, CK_16XX | CK_1510 | CK_310),
  96. CLK(NULL, "lb_ck", &lb_ck.clk, CK_1510 | CK_310),
  97. CLK(NULL, "rhea1_ck", &rhea1_ck, CK_16XX),
  98. CLK(NULL, "rhea2_ck", &rhea2_ck, CK_16XX),
  99. CLK(NULL, "lcd_ck", &lcd_ck_16xx, CK_16XX | CK_730),
  100. CLK(NULL, "lcd_ck", &lcd_ck_1510.clk, CK_1510 | CK_310),
  101. /* ULPD clocks */
  102. CLK(NULL, "uart1_ck", &uart1_1510, CK_1510 | CK_310),
  103. CLK(NULL, "uart1_ck", &uart1_16xx.clk, CK_16XX),
  104. CLK(NULL, "uart2_ck", &uart2_ck, CK_16XX | CK_1510 | CK_310),
  105. CLK(NULL, "uart3_ck", &uart3_1510, CK_1510 | CK_310),
  106. CLK(NULL, "uart3_ck", &uart3_16xx.clk, CK_16XX),
  107. CLK(NULL, "usb_clko", &usb_clko, CK_16XX | CK_1510 | CK_310),
  108. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck1510, CK_1510 | CK_310),
  109. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck16xx, CK_16XX),
  110. CLK(NULL, "usb_dc_ck", &usb_dc_ck, CK_16XX),
  111. CLK(NULL, "mclk", &mclk_1510, CK_1510 | CK_310),
  112. CLK(NULL, "mclk", &mclk_16xx, CK_16XX),
  113. CLK(NULL, "bclk", &bclk_1510, CK_1510 | CK_310),
  114. CLK(NULL, "bclk", &bclk_16xx, CK_16XX),
  115. CLK("mmci-omap.0", "fck", &mmc1_ck, CK_16XX | CK_1510 | CK_310),
  116. CLK("mmci-omap.1", "fck", &mmc2_ck, CK_16XX),
  117. /* Virtual clocks */
  118. CLK(NULL, "mpu", &virtual_ck_mpu, CK_16XX | CK_1510 | CK_310),
  119. CLK("i2c_omap.1", "i2c_fck", &i2c_fck, CK_16XX | CK_1510 | CK_310),
  120. CLK("i2c_omap.1", "i2c_ick", &i2c_ick, CK_16XX),
  121. };
  122. static int omap1_clk_enable_generic(struct clk * clk);
  123. static int omap1_clk_enable(struct clk *clk);
  124. static void omap1_clk_disable_generic(struct clk * clk);
  125. static void omap1_clk_disable(struct clk *clk);
  126. __u32 arm_idlect1_mask;
  127. /*-------------------------------------------------------------------------
  128. * Omap1 specific clock functions
  129. *-------------------------------------------------------------------------*/
  130. static void omap1_watchdog_recalc(struct clk * clk)
  131. {
  132. clk->rate = clk->parent->rate / 14;
  133. }
  134. static void omap1_uart_recalc(struct clk * clk)
  135. {
  136. unsigned int val = omap_readl(clk->enable_reg);
  137. if (val & clk->enable_bit)
  138. clk->rate = 48000000;
  139. else
  140. clk->rate = 12000000;
  141. }
  142. static void omap1_sossi_recalc(struct clk *clk)
  143. {
  144. u32 div = omap_readl(MOD_CONF_CTRL_1);
  145. div = (div >> 17) & 0x7;
  146. div++;
  147. clk->rate = clk->parent->rate / div;
  148. }
  149. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  150. {
  151. int retval;
  152. retval = omap1_clk_enable(&api_ck.clk);
  153. if (!retval) {
  154. retval = omap1_clk_enable_generic(clk);
  155. omap1_clk_disable(&api_ck.clk);
  156. }
  157. return retval;
  158. }
  159. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  160. {
  161. if (omap1_clk_enable(&api_ck.clk) == 0) {
  162. omap1_clk_disable_generic(clk);
  163. omap1_clk_disable(&api_ck.clk);
  164. }
  165. }
  166. static const struct clkops clkops_dspck = {
  167. .enable = &omap1_clk_enable_dsp_domain,
  168. .disable = &omap1_clk_disable_dsp_domain,
  169. };
  170. static int omap1_clk_enable_uart_functional(struct clk *clk)
  171. {
  172. int ret;
  173. struct uart_clk *uclk;
  174. ret = omap1_clk_enable_generic(clk);
  175. if (ret == 0) {
  176. /* Set smart idle acknowledgement mode */
  177. uclk = (struct uart_clk *)clk;
  178. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  179. uclk->sysc_addr);
  180. }
  181. return ret;
  182. }
  183. static void omap1_clk_disable_uart_functional(struct clk *clk)
  184. {
  185. struct uart_clk *uclk;
  186. /* Set force idle acknowledgement mode */
  187. uclk = (struct uart_clk *)clk;
  188. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  189. omap1_clk_disable_generic(clk);
  190. }
  191. static const struct clkops clkops_uart = {
  192. .enable = &omap1_clk_enable_uart_functional,
  193. .disable = &omap1_clk_disable_uart_functional,
  194. };
  195. static void omap1_clk_allow_idle(struct clk *clk)
  196. {
  197. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  198. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  199. return;
  200. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  201. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  202. }
  203. static void omap1_clk_deny_idle(struct clk *clk)
  204. {
  205. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  206. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  207. return;
  208. if (iclk->no_idle_count++ == 0)
  209. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  210. }
  211. static __u16 verify_ckctl_value(__u16 newval)
  212. {
  213. /* This function checks for following limitations set
  214. * by the hardware (all conditions must be true):
  215. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  216. * ARM_CK >= TC_CK
  217. * DSP_CK >= TC_CK
  218. * DSPMMU_CK >= TC_CK
  219. *
  220. * In addition following rules are enforced:
  221. * LCD_CK <= TC_CK
  222. * ARMPER_CK <= TC_CK
  223. *
  224. * However, maximum frequencies are not checked for!
  225. */
  226. __u8 per_exp;
  227. __u8 lcd_exp;
  228. __u8 arm_exp;
  229. __u8 dsp_exp;
  230. __u8 tc_exp;
  231. __u8 dspmmu_exp;
  232. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  233. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  234. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  235. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  236. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  237. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  238. if (dspmmu_exp < dsp_exp)
  239. dspmmu_exp = dsp_exp;
  240. if (dspmmu_exp > dsp_exp+1)
  241. dspmmu_exp = dsp_exp+1;
  242. if (tc_exp < arm_exp)
  243. tc_exp = arm_exp;
  244. if (tc_exp < dspmmu_exp)
  245. tc_exp = dspmmu_exp;
  246. if (tc_exp > lcd_exp)
  247. lcd_exp = tc_exp;
  248. if (tc_exp > per_exp)
  249. per_exp = tc_exp;
  250. newval &= 0xf000;
  251. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  252. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  253. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  254. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  255. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  256. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  257. return newval;
  258. }
  259. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  260. {
  261. /* Note: If target frequency is too low, this function will return 4,
  262. * which is invalid value. Caller must check for this value and act
  263. * accordingly.
  264. *
  265. * Note: This function does not check for following limitations set
  266. * by the hardware (all conditions must be true):
  267. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  268. * ARM_CK >= TC_CK
  269. * DSP_CK >= TC_CK
  270. * DSPMMU_CK >= TC_CK
  271. */
  272. unsigned long realrate;
  273. struct clk * parent;
  274. unsigned dsor_exp;
  275. parent = clk->parent;
  276. if (unlikely(parent == NULL))
  277. return -EIO;
  278. realrate = parent->rate;
  279. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  280. if (realrate <= rate)
  281. break;
  282. realrate /= 2;
  283. }
  284. return dsor_exp;
  285. }
  286. static void omap1_ckctl_recalc(struct clk * clk)
  287. {
  288. int dsor;
  289. /* Calculate divisor encoded as 2-bit exponent */
  290. dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  291. if (unlikely(clk->rate == clk->parent->rate / dsor))
  292. return; /* No change, quick exit */
  293. clk->rate = clk->parent->rate / dsor;
  294. }
  295. static void omap1_ckctl_recalc_dsp_domain(struct clk * clk)
  296. {
  297. int dsor;
  298. /* Calculate divisor encoded as 2-bit exponent
  299. *
  300. * The clock control bits are in DSP domain,
  301. * so api_ck is needed for access.
  302. * Note that DSP_CKCTL virt addr = phys addr, so
  303. * we must use __raw_readw() instead of omap_readw().
  304. */
  305. omap1_clk_enable(&api_ck.clk);
  306. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  307. omap1_clk_disable(&api_ck.clk);
  308. if (unlikely(clk->rate == clk->parent->rate / dsor))
  309. return; /* No change, quick exit */
  310. clk->rate = clk->parent->rate / dsor;
  311. }
  312. /* MPU virtual clock functions */
  313. static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
  314. {
  315. /* Find the highest supported frequency <= rate and switch to it */
  316. struct mpu_rate * ptr;
  317. if (clk != &virtual_ck_mpu)
  318. return -EINVAL;
  319. for (ptr = rate_table; ptr->rate; ptr++) {
  320. if (ptr->xtal != ck_ref.rate)
  321. continue;
  322. /* DPLL1 cannot be reprogrammed without risking system crash */
  323. if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
  324. continue;
  325. /* Can check only after xtal frequency check */
  326. if (ptr->rate <= rate)
  327. break;
  328. }
  329. if (!ptr->rate)
  330. return -EINVAL;
  331. /*
  332. * In most cases we should not need to reprogram DPLL.
  333. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  334. * (on 730, bit 13 must always be 1)
  335. */
  336. if (cpu_is_omap730())
  337. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
  338. else
  339. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  340. ck_dpll1.rate = ptr->pll_rate;
  341. return 0;
  342. }
  343. static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  344. {
  345. int dsor_exp;
  346. u16 regval;
  347. dsor_exp = calc_dsor_exp(clk, rate);
  348. if (dsor_exp > 3)
  349. dsor_exp = -EINVAL;
  350. if (dsor_exp < 0)
  351. return dsor_exp;
  352. regval = __raw_readw(DSP_CKCTL);
  353. regval &= ~(3 << clk->rate_offset);
  354. regval |= dsor_exp << clk->rate_offset;
  355. __raw_writew(regval, DSP_CKCTL);
  356. clk->rate = clk->parent->rate / (1 << dsor_exp);
  357. return 0;
  358. }
  359. static long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  360. {
  361. int dsor_exp = calc_dsor_exp(clk, rate);
  362. if (dsor_exp < 0)
  363. return dsor_exp;
  364. if (dsor_exp > 3)
  365. dsor_exp = 3;
  366. return clk->parent->rate / (1 << dsor_exp);
  367. }
  368. static int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  369. {
  370. int dsor_exp;
  371. u16 regval;
  372. dsor_exp = calc_dsor_exp(clk, rate);
  373. if (dsor_exp > 3)
  374. dsor_exp = -EINVAL;
  375. if (dsor_exp < 0)
  376. return dsor_exp;
  377. regval = omap_readw(ARM_CKCTL);
  378. regval &= ~(3 << clk->rate_offset);
  379. regval |= dsor_exp << clk->rate_offset;
  380. regval = verify_ckctl_value(regval);
  381. omap_writew(regval, ARM_CKCTL);
  382. clk->rate = clk->parent->rate / (1 << dsor_exp);
  383. return 0;
  384. }
  385. static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
  386. {
  387. /* Find the highest supported frequency <= rate */
  388. struct mpu_rate * ptr;
  389. long highest_rate;
  390. if (clk != &virtual_ck_mpu)
  391. return -EINVAL;
  392. highest_rate = -EINVAL;
  393. for (ptr = rate_table; ptr->rate; ptr++) {
  394. if (ptr->xtal != ck_ref.rate)
  395. continue;
  396. highest_rate = ptr->rate;
  397. /* Can check only after xtal frequency check */
  398. if (ptr->rate <= rate)
  399. break;
  400. }
  401. return highest_rate;
  402. }
  403. static unsigned calc_ext_dsor(unsigned long rate)
  404. {
  405. unsigned dsor;
  406. /* MCLK and BCLK divisor selection is not linear:
  407. * freq = 96MHz / dsor
  408. *
  409. * RATIO_SEL range: dsor <-> RATIO_SEL
  410. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  411. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  412. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  413. * can not be used.
  414. */
  415. for (dsor = 2; dsor < 96; ++dsor) {
  416. if ((dsor & 1) && dsor > 8)
  417. continue;
  418. if (rate >= 96000000 / dsor)
  419. break;
  420. }
  421. return dsor;
  422. }
  423. /* Only needed on 1510 */
  424. static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
  425. {
  426. unsigned int val;
  427. val = omap_readl(clk->enable_reg);
  428. if (rate == 12000000)
  429. val &= ~(1 << clk->enable_bit);
  430. else if (rate == 48000000)
  431. val |= (1 << clk->enable_bit);
  432. else
  433. return -EINVAL;
  434. omap_writel(val, clk->enable_reg);
  435. clk->rate = rate;
  436. return 0;
  437. }
  438. /* External clock (MCLK & BCLK) functions */
  439. static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
  440. {
  441. unsigned dsor;
  442. __u16 ratio_bits;
  443. dsor = calc_ext_dsor(rate);
  444. clk->rate = 96000000 / dsor;
  445. if (dsor > 8)
  446. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  447. else
  448. ratio_bits = (dsor - 2) << 2;
  449. ratio_bits |= omap_readw(clk->enable_reg) & ~0xfd;
  450. omap_writew(ratio_bits, clk->enable_reg);
  451. return 0;
  452. }
  453. static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  454. {
  455. u32 l;
  456. int div;
  457. unsigned long p_rate;
  458. p_rate = clk->parent->rate;
  459. /* Round towards slower frequency */
  460. div = (p_rate + rate - 1) / rate;
  461. div--;
  462. if (div < 0 || div > 7)
  463. return -EINVAL;
  464. l = omap_readl(MOD_CONF_CTRL_1);
  465. l &= ~(7 << 17);
  466. l |= div << 17;
  467. omap_writel(l, MOD_CONF_CTRL_1);
  468. clk->rate = p_rate / (div + 1);
  469. return 0;
  470. }
  471. static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
  472. {
  473. return 96000000 / calc_ext_dsor(rate);
  474. }
  475. static void omap1_init_ext_clk(struct clk * clk)
  476. {
  477. unsigned dsor;
  478. __u16 ratio_bits;
  479. /* Determine current rate and ensure clock is based on 96MHz APLL */
  480. ratio_bits = omap_readw(clk->enable_reg) & ~1;
  481. omap_writew(ratio_bits, clk->enable_reg);
  482. ratio_bits = (ratio_bits & 0xfc) >> 2;
  483. if (ratio_bits > 6)
  484. dsor = (ratio_bits - 6) * 2 + 8;
  485. else
  486. dsor = ratio_bits + 2;
  487. clk-> rate = 96000000 / dsor;
  488. }
  489. static int omap1_clk_enable(struct clk *clk)
  490. {
  491. int ret = 0;
  492. if (clk->usecount++ == 0) {
  493. if (likely(clk->parent)) {
  494. ret = omap1_clk_enable(clk->parent);
  495. if (unlikely(ret != 0)) {
  496. clk->usecount--;
  497. return ret;
  498. }
  499. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  500. omap1_clk_deny_idle(clk->parent);
  501. }
  502. ret = clk->ops->enable(clk);
  503. if (unlikely(ret != 0) && clk->parent) {
  504. omap1_clk_disable(clk->parent);
  505. clk->usecount--;
  506. }
  507. }
  508. return ret;
  509. }
  510. static void omap1_clk_disable(struct clk *clk)
  511. {
  512. if (clk->usecount > 0 && !(--clk->usecount)) {
  513. clk->ops->disable(clk);
  514. if (likely(clk->parent)) {
  515. omap1_clk_disable(clk->parent);
  516. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  517. omap1_clk_allow_idle(clk->parent);
  518. }
  519. }
  520. }
  521. static int omap1_clk_enable_generic(struct clk *clk)
  522. {
  523. __u16 regval16;
  524. __u32 regval32;
  525. if (unlikely(clk->enable_reg == NULL)) {
  526. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  527. clk->name);
  528. return -EINVAL;
  529. }
  530. if (clk->flags & ENABLE_REG_32BIT) {
  531. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  532. regval32 = __raw_readl(clk->enable_reg);
  533. regval32 |= (1 << clk->enable_bit);
  534. __raw_writel(regval32, clk->enable_reg);
  535. } else {
  536. regval32 = omap_readl(clk->enable_reg);
  537. regval32 |= (1 << clk->enable_bit);
  538. omap_writel(regval32, clk->enable_reg);
  539. }
  540. } else {
  541. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  542. regval16 = __raw_readw(clk->enable_reg);
  543. regval16 |= (1 << clk->enable_bit);
  544. __raw_writew(regval16, clk->enable_reg);
  545. } else {
  546. regval16 = omap_readw(clk->enable_reg);
  547. regval16 |= (1 << clk->enable_bit);
  548. omap_writew(regval16, clk->enable_reg);
  549. }
  550. }
  551. return 0;
  552. }
  553. static void omap1_clk_disable_generic(struct clk *clk)
  554. {
  555. __u16 regval16;
  556. __u32 regval32;
  557. if (clk->enable_reg == NULL)
  558. return;
  559. if (clk->flags & ENABLE_REG_32BIT) {
  560. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  561. regval32 = __raw_readl(clk->enable_reg);
  562. regval32 &= ~(1 << clk->enable_bit);
  563. __raw_writel(regval32, clk->enable_reg);
  564. } else {
  565. regval32 = omap_readl(clk->enable_reg);
  566. regval32 &= ~(1 << clk->enable_bit);
  567. omap_writel(regval32, clk->enable_reg);
  568. }
  569. } else {
  570. if (clk->flags & VIRTUAL_IO_ADDRESS) {
  571. regval16 = __raw_readw(clk->enable_reg);
  572. regval16 &= ~(1 << clk->enable_bit);
  573. __raw_writew(regval16, clk->enable_reg);
  574. } else {
  575. regval16 = omap_readw(clk->enable_reg);
  576. regval16 &= ~(1 << clk->enable_bit);
  577. omap_writew(regval16, clk->enable_reg);
  578. }
  579. }
  580. }
  581. static const struct clkops clkops_generic = {
  582. .enable = &omap1_clk_enable_generic,
  583. .disable = &omap1_clk_disable_generic,
  584. };
  585. static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  586. {
  587. if (clk->flags & RATE_FIXED)
  588. return clk->rate;
  589. if (clk->round_rate != NULL)
  590. return clk->round_rate(clk, rate);
  591. return clk->rate;
  592. }
  593. static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  594. {
  595. int ret = -EINVAL;
  596. if (clk->set_rate)
  597. ret = clk->set_rate(clk, rate);
  598. return ret;
  599. }
  600. /*-------------------------------------------------------------------------
  601. * Omap1 clock reset and init functions
  602. *-------------------------------------------------------------------------*/
  603. #ifdef CONFIG_OMAP_RESET_CLOCKS
  604. static void __init omap1_clk_disable_unused(struct clk *clk)
  605. {
  606. __u32 regval32;
  607. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  608. * has not enabled any DSP clocks */
  609. if (clk->enable_reg == DSP_IDLECT2) {
  610. printk(KERN_INFO "Skipping reset check for DSP domain "
  611. "clock \"%s\"\n", clk->name);
  612. return;
  613. }
  614. /* Is the clock already disabled? */
  615. if (clk->flags & ENABLE_REG_32BIT) {
  616. if (clk->flags & VIRTUAL_IO_ADDRESS)
  617. regval32 = __raw_readl(clk->enable_reg);
  618. else
  619. regval32 = omap_readl(clk->enable_reg);
  620. } else {
  621. if (clk->flags & VIRTUAL_IO_ADDRESS)
  622. regval32 = __raw_readw(clk->enable_reg);
  623. else
  624. regval32 = omap_readw(clk->enable_reg);
  625. }
  626. if ((regval32 & (1 << clk->enable_bit)) == 0)
  627. return;
  628. /* FIXME: This clock seems to be necessary but no-one
  629. * has asked for its activation. */
  630. if (clk == &tc2_ck /* FIX: pm.c (SRAM), CCP, Camera */
  631. || clk == &ck_dpll1out.clk /* FIX: SoSSI, SSR */
  632. || clk == &arm_gpio_ck /* FIX: GPIO code for 1510 */
  633. ) {
  634. printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
  635. clk->name);
  636. return;
  637. }
  638. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  639. clk->ops->disable(clk);
  640. printk(" done\n");
  641. }
  642. #else
  643. #define omap1_clk_disable_unused NULL
  644. #endif
  645. static struct clk_functions omap1_clk_functions = {
  646. .clk_enable = omap1_clk_enable,
  647. .clk_disable = omap1_clk_disable,
  648. .clk_round_rate = omap1_clk_round_rate,
  649. .clk_set_rate = omap1_clk_set_rate,
  650. .clk_disable_unused = omap1_clk_disable_unused,
  651. };
  652. int __init omap1_clk_init(void)
  653. {
  654. struct omap_clk *c;
  655. const struct omap_clock_config *info;
  656. int crystal_type = 0; /* Default 12 MHz */
  657. u32 reg, cpu_mask;
  658. #ifdef CONFIG_DEBUG_LL
  659. /* Resets some clocks that may be left on from bootloader,
  660. * but leaves serial clocks on.
  661. */
  662. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  663. #endif
  664. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  665. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  666. omap_writew(reg, SOFT_REQ_REG);
  667. if (!cpu_is_omap15xx())
  668. omap_writew(0, SOFT_REQ_REG2);
  669. clk_init(&omap1_clk_functions);
  670. /* By default all idlect1 clocks are allowed to idle */
  671. arm_idlect1_mask = ~0;
  672. cpu_mask = 0;
  673. if (cpu_is_omap16xx())
  674. cpu_mask |= CK_16XX;
  675. if (cpu_is_omap1510())
  676. cpu_mask |= CK_1510;
  677. if (cpu_is_omap730())
  678. cpu_mask |= CK_730;
  679. if (cpu_is_omap310())
  680. cpu_mask |= CK_310;
  681. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  682. if (c->cpu & cpu_mask) {
  683. clkdev_add(&c->lk);
  684. clk_register(c->lk.clk);
  685. }
  686. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  687. if (info != NULL) {
  688. if (!cpu_is_omap15xx())
  689. crystal_type = info->system_clock_type;
  690. }
  691. #if defined(CONFIG_ARCH_OMAP730)
  692. ck_ref.rate = 13000000;
  693. #elif defined(CONFIG_ARCH_OMAP16XX)
  694. if (crystal_type == 2)
  695. ck_ref.rate = 19200000;
  696. #endif
  697. printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
  698. omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  699. omap_readw(ARM_CKCTL));
  700. /* We want to be in syncronous scalable mode */
  701. omap_writew(0x1000, ARM_SYSST);
  702. #ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
  703. /* Use values set by bootloader. Determine PLL rate and recalculate
  704. * dependent clocks as if kernel had changed PLL or divisors.
  705. */
  706. {
  707. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  708. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  709. if (pll_ctl_val & 0x10) {
  710. /* PLL enabled, apply multiplier and divisor */
  711. if (pll_ctl_val & 0xf80)
  712. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  713. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  714. } else {
  715. /* PLL disabled, apply bypass divisor */
  716. switch (pll_ctl_val & 0xc) {
  717. case 0:
  718. break;
  719. case 0x4:
  720. ck_dpll1.rate /= 2;
  721. break;
  722. default:
  723. ck_dpll1.rate /= 4;
  724. break;
  725. }
  726. }
  727. }
  728. #else
  729. /* Find the highest supported frequency and enable it */
  730. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  731. printk(KERN_ERR "System frequencies not set. Check your config.\n");
  732. /* Guess sane values (60MHz) */
  733. omap_writew(0x2290, DPLL_CTL);
  734. omap_writew(cpu_is_omap730() ? 0x3005 : 0x1005, ARM_CKCTL);
  735. ck_dpll1.rate = 60000000;
  736. }
  737. #endif
  738. propagate_rate(&ck_dpll1);
  739. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  740. propagate_rate(&ck_ref);
  741. printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
  742. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  743. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  744. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  745. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  746. #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
  747. /* Select slicer output as OMAP input clock */
  748. omap_writew(omap_readw(OMAP730_PCC_UPLD_CTRL) & ~0x1, OMAP730_PCC_UPLD_CTRL);
  749. #endif
  750. /* Amstrad Delta wants BCLK high when inactive */
  751. if (machine_is_ams_delta())
  752. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  753. (1 << SDW_MCLK_INV_BIT),
  754. ULPD_CLOCK_CTRL);
  755. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  756. /* (on 730, bit 13 must not be cleared) */
  757. if (cpu_is_omap730())
  758. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  759. else
  760. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  761. /* Put DSP/MPUI into reset until needed */
  762. omap_writew(0, ARM_RSTCT1);
  763. omap_writew(1, ARM_RSTCT2);
  764. omap_writew(0x400, ARM_IDLECT1);
  765. /*
  766. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  767. * of the ARM_IDLECT2 register must be set to zero. The power-on
  768. * default value of this bit is one.
  769. */
  770. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  771. /*
  772. * Only enable those clocks we will need, let the drivers
  773. * enable other clocks as necessary
  774. */
  775. clk_enable(&armper_ck.clk);
  776. clk_enable(&armxor_ck.clk);
  777. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  778. if (cpu_is_omap15xx())
  779. clk_enable(&arm_gpio_ck);
  780. return 0;
  781. }