pata_via.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629
  1. /*
  2. * pata_via.c - VIA PATA for new ATA layer
  3. * (C) 2005-2006 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * Documentation
  7. * Most chipset documentation available under NDA only
  8. *
  9. * VIA version guide
  10. * VIA VT82C561 - early design, uses ata_generic currently
  11. * VIA VT82C576 - MWDMA, 33Mhz
  12. * VIA VT82C586 - MWDMA, 33Mhz
  13. * VIA VT82C586a - Added UDMA to 33Mhz
  14. * VIA VT82C586b - UDMA33
  15. * VIA VT82C596a - Nonfunctional UDMA66
  16. * VIA VT82C596b - Working UDMA66
  17. * VIA VT82C686 - Nonfunctional UDMA66
  18. * VIA VT82C686a - Working UDMA66
  19. * VIA VT82C686b - Updated to UDMA100
  20. * VIA VT8231 - UDMA100
  21. * VIA VT8233 - UDMA100
  22. * VIA VT8233a - UDMA133
  23. * VIA VT8233c - UDMA100
  24. * VIA VT8235 - UDMA133
  25. * VIA VT8237 - UDMA133
  26. * VIA VT8251 - UDMA133
  27. *
  28. * Most registers remain compatible across chips. Others start reserved
  29. * and acquire sensible semantics if set to 1 (eg cable detect). A few
  30. * exceptions exist, notably around the FIFO settings.
  31. *
  32. * One additional quirk of the VIA design is that like ALi they use few
  33. * PCI IDs for a lot of chips.
  34. *
  35. * Based heavily on:
  36. *
  37. * Version 3.38
  38. *
  39. * VIA IDE driver for Linux. Supported southbridges:
  40. *
  41. * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
  42. * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
  43. * vt8235, vt8237
  44. *
  45. * Copyright (c) 2000-2002 Vojtech Pavlik
  46. *
  47. * Based on the work of:
  48. * Michel Aubry
  49. * Jeff Garzik
  50. * Andre Hedrick
  51. */
  52. #include <linux/kernel.h>
  53. #include <linux/module.h>
  54. #include <linux/pci.h>
  55. #include <linux/init.h>
  56. #include <linux/blkdev.h>
  57. #include <linux/delay.h>
  58. #include <scsi/scsi_host.h>
  59. #include <linux/libata.h>
  60. #define DRV_NAME "pata_via"
  61. #define DRV_VERSION "0.2.0"
  62. /*
  63. * The following comes directly from Vojtech Pavlik's ide/pci/via82cxxx
  64. * driver.
  65. */
  66. enum {
  67. VIA_UDMA = 0x007,
  68. VIA_UDMA_NONE = 0x000,
  69. VIA_UDMA_33 = 0x001,
  70. VIA_UDMA_66 = 0x002,
  71. VIA_UDMA_100 = 0x003,
  72. VIA_UDMA_133 = 0x004,
  73. VIA_BAD_PREQ = 0x010, /* Crashes if PREQ# till DDACK# set */
  74. VIA_BAD_CLK66 = 0x020, /* 66 MHz clock doesn't work correctly */
  75. VIA_SET_FIFO = 0x040, /* Needs to have FIFO split set */
  76. VIA_NO_UNMASK = 0x080, /* Doesn't work with IRQ unmasking on */
  77. VIA_BAD_ID = 0x100, /* Has wrong vendor ID (0x1107) */
  78. VIA_BAD_AST = 0x200, /* Don't touch Address Setup Timing */
  79. VIA_NO_ENABLES = 0x400, /* Has no enablebits */
  80. };
  81. /*
  82. * VIA SouthBridge chips.
  83. */
  84. static const struct via_isa_bridge {
  85. const char *name;
  86. u16 id;
  87. u8 rev_min;
  88. u8 rev_max;
  89. u16 flags;
  90. } via_isa_bridges[] = {
  91. { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  92. { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  93. { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST | VIA_NO_ENABLES},
  94. { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  95. { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  96. { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  97. { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  98. { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, VIA_UDMA_100 },
  99. { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, VIA_UDMA_100 },
  100. { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, VIA_UDMA_100 },
  101. { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, VIA_UDMA_100 },
  102. { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, VIA_UDMA_66 },
  103. { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  104. { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, VIA_UDMA_66 },
  105. { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  106. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, VIA_UDMA_33 | VIA_SET_FIFO },
  107. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, VIA_UDMA_33 | VIA_SET_FIFO | VIA_BAD_PREQ },
  108. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, VIA_UDMA_33 | VIA_SET_FIFO },
  109. { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, VIA_UDMA_33 | VIA_SET_FIFO },
  110. { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, VIA_UDMA_NONE | VIA_SET_FIFO },
  111. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK },
  112. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
  113. { NULL }
  114. };
  115. /**
  116. * via_cable_detect - cable detection
  117. * @ap: ATA port
  118. *
  119. * Perform cable detection. Actually for the VIA case the BIOS
  120. * already did this for us. We read the values provided by the
  121. * BIOS. If you are using an 8235 in a non-PC configuration you
  122. * may need to update this code.
  123. *
  124. * Hotplug also impacts on this.
  125. */
  126. static int via_cable_detect(struct ata_port *ap) {
  127. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  128. u32 ata66;
  129. pci_read_config_dword(pdev, 0x50, &ata66);
  130. /* Check both the drive cable reporting bits, we might not have
  131. two drives */
  132. if (ata66 & (0x10100000 >> (16 * ap->port_no)))
  133. return ATA_CBL_PATA80;
  134. else
  135. return ATA_CBL_PATA40;
  136. }
  137. static int via_pre_reset(struct ata_port *ap)
  138. {
  139. const struct via_isa_bridge *config = ap->host->private_data;
  140. if (!(config->flags & VIA_NO_ENABLES)) {
  141. static const struct pci_bits via_enable_bits[] = {
  142. { 0x40, 1, 0x02, 0x02 },
  143. { 0x40, 1, 0x01, 0x01 }
  144. };
  145. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  146. if (!pci_test_config_bits(pdev, &via_enable_bits[ap->port_no]))
  147. return -ENOENT;
  148. }
  149. if ((config->flags & VIA_UDMA) >= VIA_UDMA_100)
  150. ap->cbl = via_cable_detect(ap);
  151. /* The UDMA66 series has no cable detect so do drive side detect */
  152. else if ((config->flags & VIA_UDMA) < VIA_UDMA_66)
  153. ap->cbl = ATA_CBL_PATA40;
  154. else
  155. ap->cbl = ATA_CBL_PATA_UNK;
  156. return ata_std_prereset(ap);
  157. }
  158. /**
  159. * via_error_handler - reset for VIA chips
  160. * @ap: ATA port
  161. *
  162. * Handle the reset callback for the later chips with cable detect
  163. */
  164. static void via_error_handler(struct ata_port *ap)
  165. {
  166. ata_bmdma_drive_eh(ap, via_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  167. }
  168. /**
  169. * via_do_set_mode - set initial PIO mode data
  170. * @ap: ATA interface
  171. * @adev: ATA device
  172. * @mode: ATA mode being programmed
  173. * @tdiv: Clocks per PCI clock
  174. * @set_ast: Set to program address setup
  175. * @udma_type: UDMA mode/format of registers
  176. *
  177. * Program the VIA registers for DMA and PIO modes. Uses the ata timing
  178. * support in order to compute modes.
  179. *
  180. * FIXME: Hotplug will require we serialize multiple mode changes
  181. * on the two channels.
  182. */
  183. static void via_do_set_mode(struct ata_port *ap, struct ata_device *adev, int mode, int tdiv, int set_ast, int udma_type)
  184. {
  185. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  186. struct ata_device *peer = ata_dev_pair(adev);
  187. struct ata_timing t, p;
  188. static int via_clock = 33333; /* Bus clock in kHZ - ought to be tunable one day */
  189. unsigned long T = 1000000000 / via_clock;
  190. unsigned long UT = T/tdiv;
  191. int ut;
  192. int offset = 3 - (2*ap->port_no) - adev->devno;
  193. /* Calculate the timing values we require */
  194. ata_timing_compute(adev, mode, &t, T, UT);
  195. /* We share 8bit timing so we must merge the constraints */
  196. if (peer) {
  197. if (peer->pio_mode) {
  198. ata_timing_compute(peer, peer->pio_mode, &p, T, UT);
  199. ata_timing_merge(&p, &t, &t, ATA_TIMING_8BIT);
  200. }
  201. }
  202. /* Address setup is programmable but breaks on UDMA133 setups */
  203. if (set_ast) {
  204. u8 setup; /* 2 bits per drive */
  205. int shift = 2 * offset;
  206. pci_read_config_byte(pdev, 0x4C, &setup);
  207. setup &= ~(3 << shift);
  208. setup |= FIT(t.setup, 1, 4) << shift; /* 1,4 or 1,4 - 1 FIXME */
  209. pci_write_config_byte(pdev, 0x4C, setup);
  210. }
  211. /* Load the PIO mode bits */
  212. pci_write_config_byte(pdev, 0x4F - ap->port_no,
  213. ((FIT(t.act8b, 1, 16) - 1) << 4) | (FIT(t.rec8b, 1, 16) - 1));
  214. pci_write_config_byte(pdev, 0x48 + offset,
  215. ((FIT(t.active, 1, 16) - 1) << 4) | (FIT(t.recover, 1, 16) - 1));
  216. /* Load the UDMA bits according to type */
  217. switch(udma_type) {
  218. default:
  219. /* BUG() ? */
  220. /* fall through */
  221. case 33:
  222. ut = t.udma ? (0xe0 | (FIT(t.udma, 2, 5) - 2)) : 0x03;
  223. break;
  224. case 66:
  225. ut = t.udma ? (0xe8 | (FIT(t.udma, 2, 9) - 2)) : 0x0f;
  226. break;
  227. case 100:
  228. ut = t.udma ? (0xe0 | (FIT(t.udma, 2, 9) - 2)) : 0x07;
  229. break;
  230. case 133:
  231. ut = t.udma ? (0xe0 | (FIT(t.udma, 2, 9) - 2)) : 0x07;
  232. break;
  233. }
  234. /* Set UDMA unless device is not UDMA capable */
  235. if (udma_type)
  236. pci_write_config_byte(pdev, 0x50 + offset, ut);
  237. }
  238. static void via_set_piomode(struct ata_port *ap, struct ata_device *adev)
  239. {
  240. const struct via_isa_bridge *config = ap->host->private_data;
  241. int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
  242. int mode = config->flags & VIA_UDMA;
  243. static u8 tclock[5] = { 1, 1, 2, 3, 4 };
  244. static u8 udma[5] = { 0, 33, 66, 100, 133 };
  245. via_do_set_mode(ap, adev, adev->pio_mode, tclock[mode], set_ast, udma[mode]);
  246. }
  247. static void via_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  248. {
  249. const struct via_isa_bridge *config = ap->host->private_data;
  250. int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
  251. int mode = config->flags & VIA_UDMA;
  252. static u8 tclock[5] = { 1, 1, 2, 3, 4 };
  253. static u8 udma[5] = { 0, 33, 66, 100, 133 };
  254. via_do_set_mode(ap, adev, adev->dma_mode, tclock[mode], set_ast, udma[mode]);
  255. }
  256. static struct scsi_host_template via_sht = {
  257. .module = THIS_MODULE,
  258. .name = DRV_NAME,
  259. .ioctl = ata_scsi_ioctl,
  260. .queuecommand = ata_scsi_queuecmd,
  261. .can_queue = ATA_DEF_QUEUE,
  262. .this_id = ATA_SHT_THIS_ID,
  263. .sg_tablesize = LIBATA_MAX_PRD,
  264. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  265. .emulated = ATA_SHT_EMULATED,
  266. .use_clustering = ATA_SHT_USE_CLUSTERING,
  267. .proc_name = DRV_NAME,
  268. .dma_boundary = ATA_DMA_BOUNDARY,
  269. .slave_configure = ata_scsi_slave_config,
  270. .slave_destroy = ata_scsi_slave_destroy,
  271. .bios_param = ata_std_bios_param,
  272. .resume = ata_scsi_device_resume,
  273. .suspend = ata_scsi_device_suspend,
  274. };
  275. static struct ata_port_operations via_port_ops = {
  276. .port_disable = ata_port_disable,
  277. .set_piomode = via_set_piomode,
  278. .set_dmamode = via_set_dmamode,
  279. .mode_filter = ata_pci_default_filter,
  280. .tf_load = ata_tf_load,
  281. .tf_read = ata_tf_read,
  282. .check_status = ata_check_status,
  283. .exec_command = ata_exec_command,
  284. .dev_select = ata_std_dev_select,
  285. .freeze = ata_bmdma_freeze,
  286. .thaw = ata_bmdma_thaw,
  287. .error_handler = via_error_handler,
  288. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  289. .bmdma_setup = ata_bmdma_setup,
  290. .bmdma_start = ata_bmdma_start,
  291. .bmdma_stop = ata_bmdma_stop,
  292. .bmdma_status = ata_bmdma_status,
  293. .qc_prep = ata_qc_prep,
  294. .qc_issue = ata_qc_issue_prot,
  295. .data_xfer = ata_pio_data_xfer,
  296. .irq_handler = ata_interrupt,
  297. .irq_clear = ata_bmdma_irq_clear,
  298. .port_start = ata_port_start,
  299. .port_stop = ata_port_stop,
  300. .host_stop = ata_host_stop
  301. };
  302. static struct ata_port_operations via_port_ops_noirq = {
  303. .port_disable = ata_port_disable,
  304. .set_piomode = via_set_piomode,
  305. .set_dmamode = via_set_dmamode,
  306. .mode_filter = ata_pci_default_filter,
  307. .tf_load = ata_tf_load,
  308. .tf_read = ata_tf_read,
  309. .check_status = ata_check_status,
  310. .exec_command = ata_exec_command,
  311. .dev_select = ata_std_dev_select,
  312. .freeze = ata_bmdma_freeze,
  313. .thaw = ata_bmdma_thaw,
  314. .error_handler = via_error_handler,
  315. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  316. .bmdma_setup = ata_bmdma_setup,
  317. .bmdma_start = ata_bmdma_start,
  318. .bmdma_stop = ata_bmdma_stop,
  319. .bmdma_status = ata_bmdma_status,
  320. .qc_prep = ata_qc_prep,
  321. .qc_issue = ata_qc_issue_prot,
  322. .data_xfer = ata_pio_data_xfer_noirq,
  323. .irq_handler = ata_interrupt,
  324. .irq_clear = ata_bmdma_irq_clear,
  325. .port_start = ata_port_start,
  326. .port_stop = ata_port_stop,
  327. .host_stop = ata_host_stop
  328. };
  329. /**
  330. * via_config_fifo - set up the FIFO
  331. * @pdev: PCI device
  332. * @flags: configuration flags
  333. *
  334. * Set the FIFO properties for this device if neccessary. Used both on
  335. * set up and on and the resume path
  336. */
  337. static void via_config_fifo(struct pci_dev *pdev, unsigned int flags)
  338. {
  339. u8 enable;
  340. /* 0x40 low bits indicate enabled channels */
  341. pci_read_config_byte(pdev, 0x40 , &enable);
  342. enable &= 3;
  343. if (flags & VIA_SET_FIFO) {
  344. u8 fifo_setting[4] = {0x00, 0x60, 0x00, 0x20};
  345. u8 fifo;
  346. pci_read_config_byte(pdev, 0x43, &fifo);
  347. /* Clear PREQ# until DDACK# for errata */
  348. if (flags & VIA_BAD_PREQ)
  349. fifo &= 0x7F;
  350. else
  351. fifo &= 0x9f;
  352. /* Turn on FIFO for enabled channels */
  353. fifo |= fifo_setting[enable];
  354. pci_write_config_byte(pdev, 0x43, fifo);
  355. }
  356. }
  357. /**
  358. * via_init_one - discovery callback
  359. * @pdev: PCI device
  360. * @id: PCI table info
  361. *
  362. * A VIA IDE interface has been discovered. Figure out what revision
  363. * and perform configuration work before handing it to the ATA layer
  364. */
  365. static int via_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  366. {
  367. /* Early VIA without UDMA support */
  368. static struct ata_port_info via_mwdma_info = {
  369. .sht = &via_sht,
  370. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING,
  371. .pio_mask = 0x1f,
  372. .mwdma_mask = 0x07,
  373. .port_ops = &via_port_ops
  374. };
  375. /* Ditto with IRQ masking required */
  376. static struct ata_port_info via_mwdma_info_borked = {
  377. .sht = &via_sht,
  378. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING,
  379. .pio_mask = 0x1f,
  380. .mwdma_mask = 0x07,
  381. .port_ops = &via_port_ops_noirq,
  382. };
  383. /* VIA UDMA 33 devices (and borked 66) */
  384. static struct ata_port_info via_udma33_info = {
  385. .sht = &via_sht,
  386. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING,
  387. .pio_mask = 0x1f,
  388. .mwdma_mask = 0x07,
  389. .udma_mask = 0x7,
  390. .port_ops = &via_port_ops
  391. };
  392. /* VIA UDMA 66 devices */
  393. static struct ata_port_info via_udma66_info = {
  394. .sht = &via_sht,
  395. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING,
  396. .pio_mask = 0x1f,
  397. .mwdma_mask = 0x07,
  398. .udma_mask = 0x1f,
  399. .port_ops = &via_port_ops
  400. };
  401. /* VIA UDMA 100 devices */
  402. static struct ata_port_info via_udma100_info = {
  403. .sht = &via_sht,
  404. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING,
  405. .pio_mask = 0x1f,
  406. .mwdma_mask = 0x07,
  407. .udma_mask = 0x3f,
  408. .port_ops = &via_port_ops
  409. };
  410. /* UDMA133 with bad AST (All current 133) */
  411. static struct ata_port_info via_udma133_info = {
  412. .sht = &via_sht,
  413. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SETXFER_POLLING,
  414. .pio_mask = 0x1f,
  415. .mwdma_mask = 0x07,
  416. .udma_mask = 0x7f, /* FIXME: should check north bridge */
  417. .port_ops = &via_port_ops
  418. };
  419. struct ata_port_info *port_info[2], *type;
  420. struct pci_dev *isa = NULL;
  421. const struct via_isa_bridge *config;
  422. static int printed_version;
  423. u8 t;
  424. u8 enable;
  425. u32 timing;
  426. if (!printed_version++)
  427. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  428. /* To find out how the IDE will behave and what features we
  429. actually have to look at the bridge not the IDE controller */
  430. for (config = via_isa_bridges; config->id; config++)
  431. if ((isa = pci_get_device(PCI_VENDOR_ID_VIA +
  432. !!(config->flags & VIA_BAD_ID),
  433. config->id, NULL))) {
  434. pci_read_config_byte(isa, PCI_REVISION_ID, &t);
  435. if (t >= config->rev_min &&
  436. t <= config->rev_max)
  437. break;
  438. pci_dev_put(isa);
  439. }
  440. if (!config->id) {
  441. printk(KERN_WARNING "via: Unknown VIA SouthBridge, disabling.\n");
  442. return -ENODEV;
  443. }
  444. pci_dev_put(isa);
  445. /* 0x40 low bits indicate enabled channels */
  446. pci_read_config_byte(pdev, 0x40 , &enable);
  447. enable &= 3;
  448. if (enable == 0) {
  449. return -ENODEV;
  450. }
  451. /* Initialise the FIFO for the enabled channels. */
  452. via_config_fifo(pdev, config->flags);
  453. /* Clock set up */
  454. switch(config->flags & VIA_UDMA) {
  455. case VIA_UDMA_NONE:
  456. if (config->flags & VIA_NO_UNMASK)
  457. type = &via_mwdma_info_borked;
  458. else
  459. type = &via_mwdma_info;
  460. break;
  461. case VIA_UDMA_33:
  462. type = &via_udma33_info;
  463. break;
  464. case VIA_UDMA_66:
  465. type = &via_udma66_info;
  466. /* The 66 MHz devices require we enable the clock */
  467. pci_read_config_dword(pdev, 0x50, &timing);
  468. timing |= 0x80008;
  469. pci_write_config_dword(pdev, 0x50, timing);
  470. break;
  471. case VIA_UDMA_100:
  472. type = &via_udma100_info;
  473. break;
  474. case VIA_UDMA_133:
  475. type = &via_udma133_info;
  476. break;
  477. default:
  478. WARN_ON(1);
  479. return -ENODEV;
  480. }
  481. if (config->flags & VIA_BAD_CLK66) {
  482. /* Disable the 66MHz clock on problem devices */
  483. pci_read_config_dword(pdev, 0x50, &timing);
  484. timing &= ~0x80008;
  485. pci_write_config_dword(pdev, 0x50, timing);
  486. }
  487. /* We have established the device type, now fire it up */
  488. type->private_data = (void *)config;
  489. port_info[0] = port_info[1] = type;
  490. return ata_pci_init_one(pdev, port_info, 2);
  491. }
  492. /**
  493. * via_reinit_one - reinit after resume
  494. * @pdev; PCI device
  495. *
  496. * Called when the VIA PATA device is resumed. We must then
  497. * reconfigure the fifo and other setup we may have altered. In
  498. * addition the kernel needs to have the resume methods on PCI
  499. * quirk supported.
  500. */
  501. static int via_reinit_one(struct pci_dev *pdev)
  502. {
  503. u32 timing;
  504. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  505. const struct via_isa_bridge *config = host->private_data;
  506. via_config_fifo(pdev, config->flags);
  507. if ((config->flags & VIA_UDMA) == VIA_UDMA_66) {
  508. /* The 66 MHz devices require we enable the clock */
  509. pci_read_config_dword(pdev, 0x50, &timing);
  510. timing |= 0x80008;
  511. pci_write_config_dword(pdev, 0x50, timing);
  512. }
  513. if (config->flags & VIA_BAD_CLK66) {
  514. /* Disable the 66MHz clock on problem devices */
  515. pci_read_config_dword(pdev, 0x50, &timing);
  516. timing &= ~0x80008;
  517. pci_write_config_dword(pdev, 0x50, timing);
  518. }
  519. return ata_pci_device_resume(pdev);
  520. }
  521. static const struct pci_device_id via[] = {
  522. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C576_1), },
  523. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C586_1), },
  524. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_6410), },
  525. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_SATA_EIDE), },
  526. { },
  527. };
  528. static struct pci_driver via_pci_driver = {
  529. .name = DRV_NAME,
  530. .id_table = via,
  531. .probe = via_init_one,
  532. .remove = ata_pci_remove_one,
  533. .suspend = ata_pci_device_suspend,
  534. .resume = via_reinit_one,
  535. };
  536. static int __init via_init(void)
  537. {
  538. return pci_register_driver(&via_pci_driver);
  539. }
  540. static void __exit via_exit(void)
  541. {
  542. pci_unregister_driver(&via_pci_driver);
  543. }
  544. MODULE_AUTHOR("Alan Cox");
  545. MODULE_DESCRIPTION("low-level driver for VIA PATA");
  546. MODULE_LICENSE("GPL");
  547. MODULE_DEVICE_TABLE(pci, via);
  548. MODULE_VERSION(DRV_VERSION);
  549. module_init(via_init);
  550. module_exit(via_exit);