nand.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Info:
  13. * Contains standard defines and IDs for NAND flash devices
  14. *
  15. * Changelog:
  16. * See git changelog.
  17. */
  18. #ifndef __LINUX_MTD_NAND_H
  19. #define __LINUX_MTD_NAND_H
  20. #include <linux/wait.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/mtd/mtd.h>
  23. #include <linux/mtd/flashchip.h>
  24. #include <linux/mtd/bbm.h>
  25. struct mtd_info;
  26. struct nand_flash_dev;
  27. /* Scan and identify a NAND device */
  28. extern int nand_scan (struct mtd_info *mtd, int max_chips);
  29. /* Separate phases of nand_scan(), allowing board driver to intervene
  30. * and override command or ECC setup according to flash type */
  31. extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
  32. struct nand_flash_dev *table);
  33. extern int nand_scan_tail(struct mtd_info *mtd);
  34. /* Free resources held by the NAND device */
  35. extern void nand_release (struct mtd_info *mtd);
  36. /* Internal helper for board drivers which need to override command function */
  37. extern void nand_wait_ready(struct mtd_info *mtd);
  38. /* locks all blockes present in the device */
  39. extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
  40. /* unlocks specified locked blockes */
  41. extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
  42. /* The maximum number of NAND chips in an array */
  43. #define NAND_MAX_CHIPS 8
  44. /* This constant declares the max. oobsize / page, which
  45. * is supported now. If you add a chip with bigger oobsize/page
  46. * adjust this accordingly.
  47. */
  48. #define NAND_MAX_OOBSIZE 576
  49. #define NAND_MAX_PAGESIZE 8192
  50. /*
  51. * Constants for hardware specific CLE/ALE/NCE function
  52. *
  53. * These are bits which can be or'ed to set/clear multiple
  54. * bits in one go.
  55. */
  56. /* Select the chip by setting nCE to low */
  57. #define NAND_NCE 0x01
  58. /* Select the command latch by setting CLE to high */
  59. #define NAND_CLE 0x02
  60. /* Select the address latch by setting ALE to high */
  61. #define NAND_ALE 0x04
  62. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  63. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  64. #define NAND_CTRL_CHANGE 0x80
  65. /*
  66. * Standard NAND flash commands
  67. */
  68. #define NAND_CMD_READ0 0
  69. #define NAND_CMD_READ1 1
  70. #define NAND_CMD_RNDOUT 5
  71. #define NAND_CMD_PAGEPROG 0x10
  72. #define NAND_CMD_READOOB 0x50
  73. #define NAND_CMD_ERASE1 0x60
  74. #define NAND_CMD_STATUS 0x70
  75. #define NAND_CMD_STATUS_MULTI 0x71
  76. #define NAND_CMD_SEQIN 0x80
  77. #define NAND_CMD_RNDIN 0x85
  78. #define NAND_CMD_READID 0x90
  79. #define NAND_CMD_ERASE2 0xd0
  80. #define NAND_CMD_RESET 0xff
  81. #define NAND_CMD_LOCK 0x2a
  82. #define NAND_CMD_UNLOCK1 0x23
  83. #define NAND_CMD_UNLOCK2 0x24
  84. /* Extended commands for large page devices */
  85. #define NAND_CMD_READSTART 0x30
  86. #define NAND_CMD_RNDOUTSTART 0xE0
  87. #define NAND_CMD_CACHEDPROG 0x15
  88. /* Extended commands for AG-AND device */
  89. /*
  90. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  91. * there is no way to distinguish that from NAND_CMD_READ0
  92. * until the remaining sequence of commands has been completed
  93. * so add a high order bit and mask it off in the command.
  94. */
  95. #define NAND_CMD_DEPLETE1 0x100
  96. #define NAND_CMD_DEPLETE2 0x38
  97. #define NAND_CMD_STATUS_MULTI 0x71
  98. #define NAND_CMD_STATUS_ERROR 0x72
  99. /* multi-bank error status (banks 0-3) */
  100. #define NAND_CMD_STATUS_ERROR0 0x73
  101. #define NAND_CMD_STATUS_ERROR1 0x74
  102. #define NAND_CMD_STATUS_ERROR2 0x75
  103. #define NAND_CMD_STATUS_ERROR3 0x76
  104. #define NAND_CMD_STATUS_RESET 0x7f
  105. #define NAND_CMD_STATUS_CLEAR 0xff
  106. #define NAND_CMD_NONE -1
  107. /* Status bits */
  108. #define NAND_STATUS_FAIL 0x01
  109. #define NAND_STATUS_FAIL_N1 0x02
  110. #define NAND_STATUS_TRUE_READY 0x20
  111. #define NAND_STATUS_READY 0x40
  112. #define NAND_STATUS_WP 0x80
  113. /*
  114. * Constants for ECC_MODES
  115. */
  116. typedef enum {
  117. NAND_ECC_NONE,
  118. NAND_ECC_SOFT,
  119. NAND_ECC_HW,
  120. NAND_ECC_HW_SYNDROME,
  121. NAND_ECC_HW_OOB_FIRST,
  122. } nand_ecc_modes_t;
  123. /*
  124. * Constants for Hardware ECC
  125. */
  126. /* Reset Hardware ECC for read */
  127. #define NAND_ECC_READ 0
  128. /* Reset Hardware ECC for write */
  129. #define NAND_ECC_WRITE 1
  130. /* Enable Hardware ECC before syndrom is read back from flash */
  131. #define NAND_ECC_READSYN 2
  132. /* Bit mask for flags passed to do_nand_read_ecc */
  133. #define NAND_GET_DEVICE 0x80
  134. /* Option constants for bizarre disfunctionality and real
  135. * features
  136. */
  137. /* Chip can not auto increment pages */
  138. #define NAND_NO_AUTOINCR 0x00000001
  139. /* Buswitdh is 16 bit */
  140. #define NAND_BUSWIDTH_16 0x00000002
  141. /* Device supports partial programming without padding */
  142. #define NAND_NO_PADDING 0x00000004
  143. /* Chip has cache program function */
  144. #define NAND_CACHEPRG 0x00000008
  145. /* Chip has copy back function */
  146. #define NAND_COPYBACK 0x00000010
  147. /* AND Chip which has 4 banks and a confusing page / block
  148. * assignment. See Renesas datasheet for further information */
  149. #define NAND_IS_AND 0x00000020
  150. /* Chip has a array of 4 pages which can be read without
  151. * additional ready /busy waits */
  152. #define NAND_4PAGE_ARRAY 0x00000040
  153. /* Chip requires that BBT is periodically rewritten to prevent
  154. * bits from adjacent blocks from 'leaking' in altering data.
  155. * This happens with the Renesas AG-AND chips, possibly others. */
  156. #define BBT_AUTO_REFRESH 0x00000080
  157. /* Chip does not require ready check on read. True
  158. * for all large page devices, as they do not support
  159. * autoincrement.*/
  160. #define NAND_NO_READRDY 0x00000100
  161. /* Chip does not allow subpage writes */
  162. #define NAND_NO_SUBPAGE_WRITE 0x00000200
  163. /* Device is one of 'new' xD cards that expose fake nand command set */
  164. #define NAND_BROKEN_XD 0x00000400
  165. /* Device behaves just like nand, but is readonly */
  166. #define NAND_ROM 0x00000800
  167. /* Options valid for Samsung large page devices */
  168. #define NAND_SAMSUNG_LP_OPTIONS \
  169. (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
  170. /* Macros to identify the above */
  171. #define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
  172. #define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
  173. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  174. #define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
  175. /* Large page NAND with SOFT_ECC should support subpage reads */
  176. #define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
  177. && (chip->page_shift > 9))
  178. /* Mask to zero out the chip options, which come from the id table */
  179. #define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
  180. /* Non chip related options */
  181. /* Use a flash based bad block table. This option is passed to the
  182. * default bad block table function. */
  183. #define NAND_USE_FLASH_BBT 0x00010000
  184. /* This option skips the bbt scan during initialization. */
  185. #define NAND_SKIP_BBTSCAN 0x00020000
  186. /* This option is defined if the board driver allocates its own buffers
  187. (e.g. because it needs them DMA-coherent */
  188. #define NAND_OWN_BUFFERS 0x00040000
  189. /* Chip may not exist, so silence any errors in scan */
  190. #define NAND_SCAN_SILENT_NODEV 0x00080000
  191. /* Options set by nand scan */
  192. /* Nand scan has allocated controller struct */
  193. #define NAND_CONTROLLER_ALLOC 0x80000000
  194. /* Cell info constants */
  195. #define NAND_CI_CHIPNR_MSK 0x03
  196. #define NAND_CI_CELLTYPE_MSK 0x0C
  197. /* Keep gcc happy */
  198. struct nand_chip;
  199. /**
  200. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
  201. * @lock: protection lock
  202. * @active: the mtd device which holds the controller currently
  203. * @wq: wait queue to sleep on if a NAND operation is in progress
  204. * used instead of the per chip wait queue when a hw controller is available
  205. */
  206. struct nand_hw_control {
  207. spinlock_t lock;
  208. struct nand_chip *active;
  209. wait_queue_head_t wq;
  210. };
  211. /**
  212. * struct nand_ecc_ctrl - Control structure for ecc
  213. * @mode: ecc mode
  214. * @steps: number of ecc steps per page
  215. * @size: data bytes per ecc step
  216. * @bytes: ecc bytes per step
  217. * @total: total number of ecc bytes per page
  218. * @prepad: padding information for syndrome based ecc generators
  219. * @postpad: padding information for syndrome based ecc generators
  220. * @layout: ECC layout control struct pointer
  221. * @hwctl: function to control hardware ecc generator. Must only
  222. * be provided if an hardware ECC is available
  223. * @calculate: function for ecc calculation or readback from ecc hardware
  224. * @correct: function for ecc correction, matching to ecc generator (sw/hw)
  225. * @read_page_raw: function to read a raw page without ECC
  226. * @write_page_raw: function to write a raw page without ECC
  227. * @read_page: function to read a page according to the ecc generator requirements
  228. * @read_subpage: function to read parts of the page covered by ECC.
  229. * @write_page: function to write a page according to the ecc generator requirements
  230. * @read_oob: function to read chip OOB data
  231. * @write_oob: function to write chip OOB data
  232. */
  233. struct nand_ecc_ctrl {
  234. nand_ecc_modes_t mode;
  235. int steps;
  236. int size;
  237. int bytes;
  238. int total;
  239. int prepad;
  240. int postpad;
  241. struct nand_ecclayout *layout;
  242. void (*hwctl)(struct mtd_info *mtd, int mode);
  243. int (*calculate)(struct mtd_info *mtd,
  244. const uint8_t *dat,
  245. uint8_t *ecc_code);
  246. int (*correct)(struct mtd_info *mtd, uint8_t *dat,
  247. uint8_t *read_ecc,
  248. uint8_t *calc_ecc);
  249. int (*read_page_raw)(struct mtd_info *mtd,
  250. struct nand_chip *chip,
  251. uint8_t *buf, int page);
  252. void (*write_page_raw)(struct mtd_info *mtd,
  253. struct nand_chip *chip,
  254. const uint8_t *buf);
  255. int (*read_page)(struct mtd_info *mtd,
  256. struct nand_chip *chip,
  257. uint8_t *buf, int page);
  258. int (*read_subpage)(struct mtd_info *mtd,
  259. struct nand_chip *chip,
  260. uint32_t offs, uint32_t len,
  261. uint8_t *buf);
  262. void (*write_page)(struct mtd_info *mtd,
  263. struct nand_chip *chip,
  264. const uint8_t *buf);
  265. int (*read_oob)(struct mtd_info *mtd,
  266. struct nand_chip *chip,
  267. int page,
  268. int sndcmd);
  269. int (*write_oob)(struct mtd_info *mtd,
  270. struct nand_chip *chip,
  271. int page);
  272. };
  273. /**
  274. * struct nand_buffers - buffer structure for read/write
  275. * @ecccalc: buffer for calculated ecc
  276. * @ecccode: buffer for ecc read from flash
  277. * @databuf: buffer for data - dynamically sized
  278. *
  279. * Do not change the order of buffers. databuf and oobrbuf must be in
  280. * consecutive order.
  281. */
  282. struct nand_buffers {
  283. uint8_t ecccalc[NAND_MAX_OOBSIZE];
  284. uint8_t ecccode[NAND_MAX_OOBSIZE];
  285. uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
  286. };
  287. /**
  288. * struct nand_chip - NAND Private Flash Chip Data
  289. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
  290. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
  291. * @read_byte: [REPLACEABLE] read one byte from the chip
  292. * @read_word: [REPLACEABLE] read one word from the chip
  293. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  294. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  295. * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
  296. * @select_chip: [REPLACEABLE] select chip nr
  297. * @block_bad: [REPLACEABLE] check, if the block is bad
  298. * @block_markbad: [REPLACEABLE] mark the block bad
  299. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
  300. * ALE/CLE/nCE. Also used to write command and address
  301. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
  302. * If set to NULL no access to ready/busy is available and the ready/busy information
  303. * is read from the chip status register
  304. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
  305. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
  306. * @ecc: [BOARDSPECIFIC] ecc control ctructure
  307. * @buffers: buffer structure for read/write
  308. * @hwcontrol: platform-specific hardware control structure
  309. * @ops: oob operation operands
  310. * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
  311. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  312. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
  313. * @state: [INTERN] the current state of the NAND device
  314. * @oob_poi: poison value buffer
  315. * @page_shift: [INTERN] number of address bits in a page (column address bits)
  316. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  317. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  318. * @chip_shift: [INTERN] number of address bits in one chip
  319. * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
  320. * special functionality. See the defines for further explanation
  321. * @badblockpos: [INTERN] position of the bad block marker in the oob area
  322. * @cellinfo: [INTERN] MLC/multichip data from chip ident
  323. * @numchips: [INTERN] number of physical chips
  324. * @chipsize: [INTERN] the size of one chip for multichip arrays
  325. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  326. * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
  327. * @subpagesize: [INTERN] holds the subpagesize
  328. * @ecclayout: [REPLACEABLE] the default ecc placement scheme
  329. * @bbt: [INTERN] bad block table pointer
  330. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
  331. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  332. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
  333. * @controller: [REPLACEABLE] a pointer to a hardware controller structure
  334. * which is shared among multiple independend devices
  335. * @priv: [OPTIONAL] pointer to private chip date
  336. * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
  337. * (determine if errors are correctable)
  338. * @write_page: [REPLACEABLE] High-level page write function
  339. */
  340. struct nand_chip {
  341. void __iomem *IO_ADDR_R;
  342. void __iomem *IO_ADDR_W;
  343. uint8_t (*read_byte)(struct mtd_info *mtd);
  344. u16 (*read_word)(struct mtd_info *mtd);
  345. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  346. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  347. int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  348. void (*select_chip)(struct mtd_info *mtd, int chip);
  349. int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
  350. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  351. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  352. unsigned int ctrl);
  353. int (*dev_ready)(struct mtd_info *mtd);
  354. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
  355. int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
  356. void (*erase_cmd)(struct mtd_info *mtd, int page);
  357. int (*scan_bbt)(struct mtd_info *mtd);
  358. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
  359. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  360. const uint8_t *buf, int page, int cached, int raw);
  361. int chip_delay;
  362. unsigned int options;
  363. int page_shift;
  364. int phys_erase_shift;
  365. int bbt_erase_shift;
  366. int chip_shift;
  367. int numchips;
  368. uint64_t chipsize;
  369. int pagemask;
  370. int pagebuf;
  371. int subpagesize;
  372. uint8_t cellinfo;
  373. int badblockpos;
  374. int badblockbits;
  375. flstate_t state;
  376. uint8_t *oob_poi;
  377. struct nand_hw_control *controller;
  378. struct nand_ecclayout *ecclayout;
  379. struct nand_ecc_ctrl ecc;
  380. struct nand_buffers *buffers;
  381. struct nand_hw_control hwcontrol;
  382. struct mtd_oob_ops ops;
  383. uint8_t *bbt;
  384. struct nand_bbt_descr *bbt_td;
  385. struct nand_bbt_descr *bbt_md;
  386. struct nand_bbt_descr *badblock_pattern;
  387. void *priv;
  388. };
  389. /*
  390. * NAND Flash Manufacturer ID Codes
  391. */
  392. #define NAND_MFR_TOSHIBA 0x98
  393. #define NAND_MFR_SAMSUNG 0xec
  394. #define NAND_MFR_FUJITSU 0x04
  395. #define NAND_MFR_NATIONAL 0x8f
  396. #define NAND_MFR_RENESAS 0x07
  397. #define NAND_MFR_STMICRO 0x20
  398. #define NAND_MFR_HYNIX 0xad
  399. #define NAND_MFR_MICRON 0x2c
  400. #define NAND_MFR_AMD 0x01
  401. /**
  402. * struct nand_flash_dev - NAND Flash Device ID Structure
  403. * @name: Identify the device type
  404. * @id: device ID code
  405. * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
  406. * If the pagesize is 0, then the real pagesize
  407. * and the eraseize are determined from the
  408. * extended id bytes in the chip
  409. * @erasesize: Size of an erase block in the flash device.
  410. * @chipsize: Total chipsize in Mega Bytes
  411. * @options: Bitfield to store chip relevant options
  412. */
  413. struct nand_flash_dev {
  414. char *name;
  415. int id;
  416. unsigned long pagesize;
  417. unsigned long chipsize;
  418. unsigned long erasesize;
  419. unsigned long options;
  420. };
  421. /**
  422. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  423. * @name: Manufacturer name
  424. * @id: manufacturer ID code of device.
  425. */
  426. struct nand_manufacturers {
  427. int id;
  428. char * name;
  429. };
  430. extern struct nand_flash_dev nand_flash_ids[];
  431. extern struct nand_manufacturers nand_manuf_ids[];
  432. extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
  433. extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
  434. extern int nand_default_bbt(struct mtd_info *mtd);
  435. extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  436. extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  437. int allowbbt);
  438. extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  439. size_t * retlen, uint8_t * buf);
  440. /**
  441. * struct platform_nand_chip - chip level device structure
  442. * @nr_chips: max. number of chips to scan for
  443. * @chip_offset: chip number offset
  444. * @nr_partitions: number of partitions pointed to by partitions (or zero)
  445. * @partitions: mtd partition list
  446. * @chip_delay: R/B delay value in us
  447. * @options: Option flags, e.g. 16bit buswidth
  448. * @ecclayout: ecc layout info structure
  449. * @part_probe_types: NULL-terminated array of probe types
  450. * @set_parts: platform specific function to set partitions
  451. * @priv: hardware controller specific settings
  452. */
  453. struct platform_nand_chip {
  454. int nr_chips;
  455. int chip_offset;
  456. int nr_partitions;
  457. struct mtd_partition *partitions;
  458. struct nand_ecclayout *ecclayout;
  459. int chip_delay;
  460. unsigned int options;
  461. const char **part_probe_types;
  462. void (*set_parts)(uint64_t size,
  463. struct platform_nand_chip *chip);
  464. void *priv;
  465. };
  466. /* Keep gcc happy */
  467. struct platform_device;
  468. /**
  469. * struct platform_nand_ctrl - controller level device structure
  470. * @probe: platform specific function to probe/setup hardware
  471. * @remove: platform specific function to remove/teardown hardware
  472. * @hwcontrol: platform specific hardware control structure
  473. * @dev_ready: platform specific function to read ready/busy pin
  474. * @select_chip: platform specific chip select function
  475. * @cmd_ctrl: platform specific function for controlling
  476. * ALE/CLE/nCE. Also used to write command and address
  477. * @write_buf: platform specific function for write buffer
  478. * @read_buf: platform specific function for read buffer
  479. * @priv: private data to transport driver specific settings
  480. *
  481. * All fields are optional and depend on the hardware driver requirements
  482. */
  483. struct platform_nand_ctrl {
  484. int (*probe)(struct platform_device *pdev);
  485. void (*remove)(struct platform_device *pdev);
  486. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  487. int (*dev_ready)(struct mtd_info *mtd);
  488. void (*select_chip)(struct mtd_info *mtd, int chip);
  489. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  490. unsigned int ctrl);
  491. void (*write_buf)(struct mtd_info *mtd,
  492. const uint8_t *buf, int len);
  493. void (*read_buf)(struct mtd_info *mtd,
  494. uint8_t *buf, int len);
  495. void *priv;
  496. };
  497. /**
  498. * struct platform_nand_data - container structure for platform-specific data
  499. * @chip: chip level chip structure
  500. * @ctrl: controller level device structure
  501. */
  502. struct platform_nand_data {
  503. struct platform_nand_chip chip;
  504. struct platform_nand_ctrl ctrl;
  505. };
  506. /* Some helpers to access the data structures */
  507. static inline
  508. struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
  509. {
  510. struct nand_chip *chip = mtd->priv;
  511. return chip->priv;
  512. }
  513. #endif /* __LINUX_MTD_NAND_H */