timer.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <asm/mach/time.h>
  40. #include <plat/dmtimer.h>
  41. #include <asm/smp_twd.h>
  42. #include <asm/sched_clock.h>
  43. #include "common.h"
  44. #include <plat/omap_hwmod.h>
  45. #include <plat/omap_device.h>
  46. #include <plat/omap-pm.h>
  47. #include "powerdomain.h"
  48. /* Parent clocks, eventually these will come from the clock framework */
  49. #define OMAP2_MPU_SOURCE "sys_ck"
  50. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  51. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  52. #define OMAP2_32K_SOURCE "func_32k_ck"
  53. #define OMAP3_32K_SOURCE "omap_32k_fck"
  54. #define OMAP4_32K_SOURCE "sys_32k_ck"
  55. #ifdef CONFIG_OMAP_32K_TIMER
  56. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  57. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  58. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  59. #define OMAP3_SECURE_TIMER 12
  60. #else
  61. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  62. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  63. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  64. #define OMAP3_SECURE_TIMER 1
  65. #endif
  66. /* MAX_GPTIMER_ID: number of GPTIMERs on the chip */
  67. #define MAX_GPTIMER_ID 12
  68. static u32 sys_timer_reserved;
  69. /* Clockevent code */
  70. static struct omap_dm_timer clkev;
  71. static struct clock_event_device clockevent_gpt;
  72. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  73. {
  74. struct clock_event_device *evt = &clockevent_gpt;
  75. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  76. evt->event_handler(evt);
  77. return IRQ_HANDLED;
  78. }
  79. static struct irqaction omap2_gp_timer_irq = {
  80. .name = "gp_timer",
  81. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  82. .handler = omap2_gp_timer_interrupt,
  83. };
  84. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  85. struct clock_event_device *evt)
  86. {
  87. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  88. 0xffffffff - cycles, 1);
  89. return 0;
  90. }
  91. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  92. struct clock_event_device *evt)
  93. {
  94. u32 period;
  95. __omap_dm_timer_stop(&clkev, 1, clkev.rate);
  96. switch (mode) {
  97. case CLOCK_EVT_MODE_PERIODIC:
  98. period = clkev.rate / HZ;
  99. period -= 1;
  100. /* Looks like we need to first set the load value separately */
  101. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  102. 0xffffffff - period, 1);
  103. __omap_dm_timer_load_start(&clkev,
  104. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  105. 0xffffffff - period, 1);
  106. break;
  107. case CLOCK_EVT_MODE_ONESHOT:
  108. break;
  109. case CLOCK_EVT_MODE_UNUSED:
  110. case CLOCK_EVT_MODE_SHUTDOWN:
  111. case CLOCK_EVT_MODE_RESUME:
  112. break;
  113. }
  114. }
  115. static struct clock_event_device clockevent_gpt = {
  116. .name = "gp_timer",
  117. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  118. .shift = 32,
  119. .rating = 300,
  120. .set_next_event = omap2_gp_timer_set_next_event,
  121. .set_mode = omap2_gp_timer_set_mode,
  122. };
  123. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  124. int gptimer_id,
  125. const char *fck_source)
  126. {
  127. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  128. struct omap_hwmod *oh;
  129. struct resource irq_rsrc, mem_rsrc;
  130. size_t size;
  131. int res = 0;
  132. int r;
  133. sprintf(name, "timer%d", gptimer_id);
  134. omap_hwmod_setup_one(name);
  135. oh = omap_hwmod_lookup(name);
  136. if (!oh)
  137. return -ENODEV;
  138. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
  139. if (r)
  140. return -ENXIO;
  141. timer->irq = irq_rsrc.start;
  142. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
  143. if (r)
  144. return -ENXIO;
  145. timer->phys_base = mem_rsrc.start;
  146. size = mem_rsrc.end - mem_rsrc.start;
  147. /* Static mapping, never released */
  148. timer->io_base = ioremap(timer->phys_base, size);
  149. if (!timer->io_base)
  150. return -ENXIO;
  151. /* After the dmtimer is using hwmod these clocks won't be needed */
  152. sprintf(name, "gpt%d_fck", gptimer_id);
  153. timer->fclk = clk_get(NULL, name);
  154. if (IS_ERR(timer->fclk))
  155. return -ENODEV;
  156. omap_hwmod_enable(oh);
  157. sys_timer_reserved |= (1 << (gptimer_id - 1));
  158. if (gptimer_id != 12) {
  159. struct clk *src;
  160. src = clk_get(NULL, fck_source);
  161. if (IS_ERR(src)) {
  162. res = -EINVAL;
  163. } else {
  164. res = __omap_dm_timer_set_source(timer->fclk, src);
  165. if (IS_ERR_VALUE(res))
  166. pr_warning("%s: timer%i cannot set source\n",
  167. __func__, gptimer_id);
  168. clk_put(src);
  169. }
  170. }
  171. __omap_dm_timer_init_regs(timer);
  172. __omap_dm_timer_reset(timer, 1, 1);
  173. timer->posted = 1;
  174. timer->rate = clk_get_rate(timer->fclk);
  175. timer->reserved = 1;
  176. return res;
  177. }
  178. static void __init omap2_gp_clockevent_init(int gptimer_id,
  179. const char *fck_source)
  180. {
  181. int res;
  182. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
  183. BUG_ON(res);
  184. omap2_gp_timer_irq.dev_id = (void *)&clkev;
  185. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  186. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  187. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  188. clockevent_gpt.shift);
  189. clockevent_gpt.max_delta_ns =
  190. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  191. clockevent_gpt.min_delta_ns =
  192. clockevent_delta2ns(3, &clockevent_gpt);
  193. /* Timer internal resynch latency. */
  194. clockevent_gpt.cpumask = cpu_possible_mask;
  195. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  196. clockevents_register_device(&clockevent_gpt);
  197. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  198. gptimer_id, clkev.rate);
  199. }
  200. /* Clocksource code */
  201. static struct omap_dm_timer clksrc;
  202. static bool use_gptimer_clksrc;
  203. /*
  204. * clocksource
  205. */
  206. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  207. {
  208. return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
  209. }
  210. static struct clocksource clocksource_gpt = {
  211. .name = "gp_timer",
  212. .rating = 300,
  213. .read = clocksource_read_cycles,
  214. .mask = CLOCKSOURCE_MASK(32),
  215. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  216. };
  217. static u32 notrace dmtimer_read_sched_clock(void)
  218. {
  219. if (clksrc.reserved)
  220. return __omap_dm_timer_read_counter(&clksrc, 1);
  221. return 0;
  222. }
  223. /* Setup free-running counter for clocksource */
  224. static int __init omap2_sync32k_clocksource_init(void)
  225. {
  226. int ret;
  227. struct omap_hwmod *oh;
  228. void __iomem *vbase;
  229. const char *oh_name = "counter_32k";
  230. /*
  231. * First check hwmod data is available for sync32k counter
  232. */
  233. oh = omap_hwmod_lookup(oh_name);
  234. if (!oh || oh->slaves_cnt == 0)
  235. return -ENODEV;
  236. omap_hwmod_setup_one(oh_name);
  237. vbase = omap_hwmod_get_mpu_rt_va(oh);
  238. if (!vbase) {
  239. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  240. return -ENXIO;
  241. }
  242. ret = omap_hwmod_enable(oh);
  243. if (ret) {
  244. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  245. __func__, ret);
  246. return ret;
  247. }
  248. ret = omap_init_clocksource_32k(vbase);
  249. if (ret) {
  250. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  251. __func__, ret);
  252. omap_hwmod_idle(oh);
  253. }
  254. return ret;
  255. }
  256. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  257. const char *fck_source)
  258. {
  259. int res;
  260. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
  261. BUG_ON(res);
  262. __omap_dm_timer_load_start(&clksrc,
  263. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
  264. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  265. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  266. pr_err("Could not register clocksource %s\n",
  267. clocksource_gpt.name);
  268. else
  269. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  270. gptimer_id, clksrc.rate);
  271. }
  272. static void __init omap2_clocksource_init(int gptimer_id,
  273. const char *fck_source)
  274. {
  275. /*
  276. * First give preference to kernel parameter configuration
  277. * by user (clocksource="gp_timer").
  278. *
  279. * In case of missing kernel parameter for clocksource,
  280. * first check for availability for 32k-sync timer, in case
  281. * of failure in finding 32k_counter module or registering
  282. * it as clocksource, execution will fallback to gp-timer.
  283. */
  284. if (use_gptimer_clksrc == true)
  285. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  286. else if (omap2_sync32k_clocksource_init())
  287. /* Fall back to gp-timer code */
  288. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  289. }
  290. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
  291. clksrc_nr, clksrc_src) \
  292. static void __init omap##name##_timer_init(void) \
  293. { \
  294. omap2_gp_clockevent_init((clkev_nr), clkev_src); \
  295. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  296. }
  297. #define OMAP_SYS_TIMER(name) \
  298. struct sys_timer omap##name##_timer = { \
  299. .init = omap##name##_timer_init, \
  300. };
  301. #ifdef CONFIG_ARCH_OMAP2
  302. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
  303. OMAP_SYS_TIMER(2)
  304. #endif
  305. #ifdef CONFIG_ARCH_OMAP3
  306. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
  307. OMAP_SYS_TIMER(3)
  308. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  309. 2, OMAP3_MPU_SOURCE)
  310. OMAP_SYS_TIMER(3_secure)
  311. #endif
  312. #ifdef CONFIG_ARCH_OMAP4
  313. #ifdef CONFIG_LOCAL_TIMERS
  314. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  315. OMAP44XX_LOCAL_TWD_BASE,
  316. OMAP44XX_IRQ_LOCALTIMER);
  317. #endif
  318. static void __init omap4_timer_init(void)
  319. {
  320. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  321. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  322. #ifdef CONFIG_LOCAL_TIMERS
  323. /* Local timers are not supprted on OMAP4430 ES1.0 */
  324. if (omap_rev() != OMAP4430_REV_ES1_0) {
  325. int err;
  326. err = twd_local_timer_register(&twd_local_timer);
  327. if (err)
  328. pr_err("twd_local_timer_register failed %d\n", err);
  329. }
  330. #endif
  331. }
  332. OMAP_SYS_TIMER(4)
  333. #endif
  334. /**
  335. * omap2_dm_timer_set_src - change the timer input clock source
  336. * @pdev: timer platform device pointer
  337. * @source: array index of parent clock source
  338. */
  339. static int omap2_dm_timer_set_src(struct platform_device *pdev, int source)
  340. {
  341. int ret;
  342. struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
  343. struct clk *fclk, *parent;
  344. char *parent_name = NULL;
  345. fclk = clk_get(&pdev->dev, "fck");
  346. if (IS_ERR_OR_NULL(fclk)) {
  347. dev_err(&pdev->dev, "%s: %d: clk_get() FAILED\n",
  348. __func__, __LINE__);
  349. return -EINVAL;
  350. }
  351. switch (source) {
  352. case OMAP_TIMER_SRC_SYS_CLK:
  353. parent_name = "sys_ck";
  354. break;
  355. case OMAP_TIMER_SRC_32_KHZ:
  356. parent_name = "32k_ck";
  357. break;
  358. case OMAP_TIMER_SRC_EXT_CLK:
  359. if (pdata->timer_ip_version == OMAP_TIMER_IP_VERSION_1) {
  360. parent_name = "alt_ck";
  361. break;
  362. }
  363. dev_err(&pdev->dev, "%s: %d: invalid clk src.\n",
  364. __func__, __LINE__);
  365. clk_put(fclk);
  366. return -EINVAL;
  367. }
  368. parent = clk_get(&pdev->dev, parent_name);
  369. if (IS_ERR_OR_NULL(parent)) {
  370. dev_err(&pdev->dev, "%s: %d: clk_get() %s FAILED\n",
  371. __func__, __LINE__, parent_name);
  372. clk_put(fclk);
  373. return -EINVAL;
  374. }
  375. ret = clk_set_parent(fclk, parent);
  376. if (IS_ERR_VALUE(ret)) {
  377. dev_err(&pdev->dev, "%s: clk_set_parent() to %s FAILED\n",
  378. __func__, parent_name);
  379. ret = -EINVAL;
  380. }
  381. clk_put(parent);
  382. clk_put(fclk);
  383. return ret;
  384. }
  385. /**
  386. * omap_timer_init - build and register timer device with an
  387. * associated timer hwmod
  388. * @oh: timer hwmod pointer to be used to build timer device
  389. * @user: parameter that can be passed from calling hwmod API
  390. *
  391. * Called by omap_hwmod_for_each_by_class to register each of the timer
  392. * devices present in the system. The number of timer devices is known
  393. * by parsing through the hwmod database for a given class name. At the
  394. * end of function call memory is allocated for timer device and it is
  395. * registered to the framework ready to be proved by the driver.
  396. */
  397. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  398. {
  399. int id;
  400. int ret = 0;
  401. char *name = "omap_timer";
  402. struct dmtimer_platform_data *pdata;
  403. struct platform_device *pdev;
  404. struct omap_timer_capability_dev_attr *timer_dev_attr;
  405. struct powerdomain *pwrdm;
  406. pr_debug("%s: %s\n", __func__, oh->name);
  407. /* on secure device, do not register secure timer */
  408. timer_dev_attr = oh->dev_attr;
  409. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  410. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  411. return ret;
  412. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  413. if (!pdata) {
  414. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  415. return -ENOMEM;
  416. }
  417. /*
  418. * Extract the IDs from name field in hwmod database
  419. * and use the same for constructing ids' for the
  420. * timer devices. In a way, we are avoiding usage of
  421. * static variable witin the function to do the same.
  422. * CAUTION: We have to be careful and make sure the
  423. * name in hwmod database does not change in which case
  424. * we might either make corresponding change here or
  425. * switch back static variable mechanism.
  426. */
  427. sscanf(oh->name, "timer%2d", &id);
  428. pdata->set_timer_src = omap2_dm_timer_set_src;
  429. pdata->timer_ip_version = oh->class->rev;
  430. /* Mark clocksource and clockevent timers as reserved */
  431. if ((sys_timer_reserved >> (id - 1)) & 0x1)
  432. pdata->reserved = 1;
  433. pwrdm = omap_hwmod_get_pwrdm(oh);
  434. pdata->loses_context = pwrdm_can_ever_lose_context(pwrdm);
  435. #ifdef CONFIG_PM
  436. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  437. #endif
  438. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  439. NULL, 0, 0);
  440. if (IS_ERR(pdev)) {
  441. pr_err("%s: Can't build omap_device for %s: %s.\n",
  442. __func__, name, oh->name);
  443. ret = -EINVAL;
  444. }
  445. kfree(pdata);
  446. return ret;
  447. }
  448. /**
  449. * omap2_dm_timer_init - top level regular device initialization
  450. *
  451. * Uses dedicated hwmod api to parse through hwmod database for
  452. * given class name and then build and register the timer device.
  453. */
  454. static int __init omap2_dm_timer_init(void)
  455. {
  456. int ret;
  457. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  458. if (unlikely(ret)) {
  459. pr_err("%s: device registration failed.\n", __func__);
  460. return -EINVAL;
  461. }
  462. return 0;
  463. }
  464. arch_initcall(omap2_dm_timer_init);
  465. /**
  466. * omap2_override_clocksource - clocksource override with user configuration
  467. *
  468. * Allows user to override default clocksource, using kernel parameter
  469. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  470. *
  471. * Note that, here we are using same standard kernel parameter "clocksource=",
  472. * and not introducing any OMAP specific interface.
  473. */
  474. static int __init omap2_override_clocksource(char *str)
  475. {
  476. if (!str)
  477. return 0;
  478. /*
  479. * For OMAP architecture, we only have two options
  480. * - sync_32k (default)
  481. * - gp_timer (sys_clk based)
  482. */
  483. if (!strcmp(str, "gp_timer"))
  484. use_gptimer_clksrc = true;
  485. return 0;
  486. }
  487. early_param("clocksource", omap2_override_clocksource);