common.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /*
  2. * arch/arm/mach-tegra/common.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. *
  6. * Author:
  7. * Colin Cross <ccross@android.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/clk.h>
  22. #include <linux/delay.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/clk/tegra.h>
  25. #include <asm/hardware/cache-l2x0.h>
  26. #include <asm/hardware/gic.h>
  27. #include <mach/powergate.h>
  28. #include "board.h"
  29. #include "common.h"
  30. #include "fuse.h"
  31. #include "iomap.h"
  32. #include "pmc.h"
  33. #include "apbio.h"
  34. #include "sleep.h"
  35. #include "pm.h"
  36. #include "reset.h"
  37. /*
  38. * Storage for debug-macro.S's state.
  39. *
  40. * This must be in .data not .bss so that it gets initialized each time the
  41. * kernel is loaded. The data is declared here rather than debug-macro.S so
  42. * that multiple inclusions of debug-macro.S point at the same data.
  43. */
  44. u32 tegra_uart_config[4] = {
  45. /* Debug UART initialization required */
  46. 1,
  47. /* Debug UART physical address */
  48. 0,
  49. /* Debug UART virtual address */
  50. 0,
  51. /* Scratch space for debug macro */
  52. 0,
  53. };
  54. #ifdef CONFIG_OF
  55. static const struct of_device_id tegra_dt_irq_match[] __initconst = {
  56. { .compatible = "arm,cortex-a15-gic", .data = gic_of_init },
  57. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init },
  58. { }
  59. };
  60. void __init tegra_dt_init_irq(void)
  61. {
  62. tegra_clocks_init();
  63. tegra_init_irq();
  64. of_irq_init(tegra_dt_irq_match);
  65. }
  66. #endif
  67. void tegra_assert_system_reset(char mode, const char *cmd)
  68. {
  69. void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
  70. u32 reg;
  71. reg = readl_relaxed(reset);
  72. reg |= 0x10;
  73. writel_relaxed(reg, reset);
  74. }
  75. static void __init tegra_init_cache(void)
  76. {
  77. #ifdef CONFIG_CACHE_L2X0
  78. int ret;
  79. void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
  80. u32 aux_ctrl, cache_type;
  81. cache_type = readl(p + L2X0_CACHE_TYPE);
  82. aux_ctrl = (cache_type & 0x700) << (17-8);
  83. aux_ctrl |= 0x7C400001;
  84. ret = l2x0_of_init(aux_ctrl, 0x8200c3fe);
  85. if (!ret)
  86. l2x0_saved_regs_addr = virt_to_phys(&l2x0_saved_regs);
  87. #endif
  88. }
  89. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  90. void __init tegra20_init_early(void)
  91. {
  92. tegra_cpu_reset_handler_init();
  93. tegra_apb_io_init();
  94. tegra_init_fuse();
  95. tegra_init_cache();
  96. tegra_pmc_init();
  97. tegra_powergate_init();
  98. tegra20_hotplug_init();
  99. }
  100. #endif
  101. #ifdef CONFIG_ARCH_TEGRA_3x_SOC
  102. void __init tegra30_init_early(void)
  103. {
  104. tegra_cpu_reset_handler_init();
  105. tegra_apb_io_init();
  106. tegra_init_fuse();
  107. tegra_init_cache();
  108. tegra_pmc_init();
  109. tegra_powergate_init();
  110. tegra30_hotplug_init();
  111. }
  112. #endif
  113. void __init tegra_init_late(void)
  114. {
  115. tegra_powergate_debugfs_init();
  116. }