i915_debugfs.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <linux/list_sort.h>
  33. #include <drm/drmP.h>
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  56. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. #define SEP_SEMICOLON ;
  58. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  59. #undef PRINT_FLAG
  60. #undef SEP_SEMICOLON
  61. return 0;
  62. }
  63. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  64. {
  65. if (obj->user_pin_count > 0)
  66. return "P";
  67. else if (obj->pin_count > 0)
  68. return "p";
  69. else
  70. return " ";
  71. }
  72. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  73. {
  74. switch (obj->tiling_mode) {
  75. default:
  76. case I915_TILING_NONE: return " ";
  77. case I915_TILING_X: return "X";
  78. case I915_TILING_Y: return "Y";
  79. }
  80. }
  81. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  82. {
  83. return obj->has_global_gtt_mapping ? "g" : " ";
  84. }
  85. static void
  86. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  87. {
  88. struct i915_vma *vma;
  89. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  90. &obj->base,
  91. get_pin_flag(obj),
  92. get_tiling_flag(obj),
  93. get_global_flag(obj),
  94. obj->base.size / 1024,
  95. obj->base.read_domains,
  96. obj->base.write_domain,
  97. obj->last_read_seqno,
  98. obj->last_write_seqno,
  99. obj->last_fenced_seqno,
  100. i915_cache_level_str(obj->cache_level),
  101. obj->dirty ? " dirty" : "",
  102. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  103. if (obj->base.name)
  104. seq_printf(m, " (name: %d)", obj->base.name);
  105. if (obj->pin_count)
  106. seq_printf(m, " (pinned x %d)", obj->pin_count);
  107. if (obj->fence_reg != I915_FENCE_REG_NONE)
  108. seq_printf(m, " (fence: %d)", obj->fence_reg);
  109. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  110. if (!i915_is_ggtt(vma->vm))
  111. seq_puts(m, " (pp");
  112. else
  113. seq_puts(m, " (g");
  114. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  115. vma->node.start, vma->node.size);
  116. }
  117. if (obj->stolen)
  118. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  119. if (obj->pin_mappable || obj->fault_mappable) {
  120. char s[3], *t = s;
  121. if (obj->pin_mappable)
  122. *t++ = 'p';
  123. if (obj->fault_mappable)
  124. *t++ = 'f';
  125. *t = '\0';
  126. seq_printf(m, " (%s mappable)", s);
  127. }
  128. if (obj->ring != NULL)
  129. seq_printf(m, " (%s)", obj->ring->name);
  130. }
  131. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  132. {
  133. struct drm_info_node *node = (struct drm_info_node *) m->private;
  134. uintptr_t list = (uintptr_t) node->info_ent->data;
  135. struct list_head *head;
  136. struct drm_device *dev = node->minor->dev;
  137. struct drm_i915_private *dev_priv = dev->dev_private;
  138. struct i915_address_space *vm = &dev_priv->gtt.base;
  139. struct i915_vma *vma;
  140. size_t total_obj_size, total_gtt_size;
  141. int count, ret;
  142. ret = mutex_lock_interruptible(&dev->struct_mutex);
  143. if (ret)
  144. return ret;
  145. /* FIXME: the user of this interface might want more than just GGTT */
  146. switch (list) {
  147. case ACTIVE_LIST:
  148. seq_puts(m, "Active:\n");
  149. head = &vm->active_list;
  150. break;
  151. case INACTIVE_LIST:
  152. seq_puts(m, "Inactive:\n");
  153. head = &vm->inactive_list;
  154. break;
  155. default:
  156. mutex_unlock(&dev->struct_mutex);
  157. return -EINVAL;
  158. }
  159. total_obj_size = total_gtt_size = count = 0;
  160. list_for_each_entry(vma, head, mm_list) {
  161. seq_printf(m, " ");
  162. describe_obj(m, vma->obj);
  163. seq_printf(m, "\n");
  164. total_obj_size += vma->obj->base.size;
  165. total_gtt_size += vma->node.size;
  166. count++;
  167. }
  168. mutex_unlock(&dev->struct_mutex);
  169. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  170. count, total_obj_size, total_gtt_size);
  171. return 0;
  172. }
  173. static int obj_rank_by_stolen(void *priv,
  174. struct list_head *A, struct list_head *B)
  175. {
  176. struct drm_i915_gem_object *a =
  177. container_of(A, struct drm_i915_gem_object, exec_list);
  178. struct drm_i915_gem_object *b =
  179. container_of(B, struct drm_i915_gem_object, exec_list);
  180. return a->stolen->start - b->stolen->start;
  181. }
  182. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  183. {
  184. struct drm_info_node *node = (struct drm_info_node *) m->private;
  185. struct drm_device *dev = node->minor->dev;
  186. struct drm_i915_private *dev_priv = dev->dev_private;
  187. struct drm_i915_gem_object *obj;
  188. size_t total_obj_size, total_gtt_size;
  189. LIST_HEAD(stolen);
  190. int count, ret;
  191. ret = mutex_lock_interruptible(&dev->struct_mutex);
  192. if (ret)
  193. return ret;
  194. total_obj_size = total_gtt_size = count = 0;
  195. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  196. if (obj->stolen == NULL)
  197. continue;
  198. list_add(&obj->exec_list, &stolen);
  199. total_obj_size += obj->base.size;
  200. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  201. count++;
  202. }
  203. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  204. if (obj->stolen == NULL)
  205. continue;
  206. list_add(&obj->exec_list, &stolen);
  207. total_obj_size += obj->base.size;
  208. count++;
  209. }
  210. list_sort(NULL, &stolen, obj_rank_by_stolen);
  211. seq_puts(m, "Stolen:\n");
  212. while (!list_empty(&stolen)) {
  213. obj = list_first_entry(&stolen, typeof(*obj), exec_list);
  214. seq_puts(m, " ");
  215. describe_obj(m, obj);
  216. seq_putc(m, '\n');
  217. list_del_init(&obj->exec_list);
  218. }
  219. mutex_unlock(&dev->struct_mutex);
  220. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  221. count, total_obj_size, total_gtt_size);
  222. return 0;
  223. }
  224. #define count_objects(list, member) do { \
  225. list_for_each_entry(obj, list, member) { \
  226. size += i915_gem_obj_ggtt_size(obj); \
  227. ++count; \
  228. if (obj->map_and_fenceable) { \
  229. mappable_size += i915_gem_obj_ggtt_size(obj); \
  230. ++mappable_count; \
  231. } \
  232. } \
  233. } while (0)
  234. struct file_stats {
  235. int count;
  236. size_t total, active, inactive, unbound;
  237. };
  238. static int per_file_stats(int id, void *ptr, void *data)
  239. {
  240. struct drm_i915_gem_object *obj = ptr;
  241. struct file_stats *stats = data;
  242. stats->count++;
  243. stats->total += obj->base.size;
  244. if (i915_gem_obj_ggtt_bound(obj)) {
  245. if (!list_empty(&obj->ring_list))
  246. stats->active += obj->base.size;
  247. else
  248. stats->inactive += obj->base.size;
  249. } else {
  250. if (!list_empty(&obj->global_list))
  251. stats->unbound += obj->base.size;
  252. }
  253. return 0;
  254. }
  255. #define count_vmas(list, member) do { \
  256. list_for_each_entry(vma, list, member) { \
  257. size += i915_gem_obj_ggtt_size(vma->obj); \
  258. ++count; \
  259. if (vma->obj->map_and_fenceable) { \
  260. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  261. ++mappable_count; \
  262. } \
  263. } \
  264. } while (0)
  265. static int i915_gem_object_info(struct seq_file *m, void* data)
  266. {
  267. struct drm_info_node *node = (struct drm_info_node *) m->private;
  268. struct drm_device *dev = node->minor->dev;
  269. struct drm_i915_private *dev_priv = dev->dev_private;
  270. u32 count, mappable_count, purgeable_count;
  271. size_t size, mappable_size, purgeable_size;
  272. struct drm_i915_gem_object *obj;
  273. struct i915_address_space *vm = &dev_priv->gtt.base;
  274. struct drm_file *file;
  275. struct i915_vma *vma;
  276. int ret;
  277. ret = mutex_lock_interruptible(&dev->struct_mutex);
  278. if (ret)
  279. return ret;
  280. seq_printf(m, "%u objects, %zu bytes\n",
  281. dev_priv->mm.object_count,
  282. dev_priv->mm.object_memory);
  283. size = count = mappable_size = mappable_count = 0;
  284. count_objects(&dev_priv->mm.bound_list, global_list);
  285. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  286. count, mappable_count, size, mappable_size);
  287. size = count = mappable_size = mappable_count = 0;
  288. count_vmas(&vm->active_list, mm_list);
  289. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  290. count, mappable_count, size, mappable_size);
  291. size = count = mappable_size = mappable_count = 0;
  292. count_vmas(&vm->inactive_list, mm_list);
  293. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  294. count, mappable_count, size, mappable_size);
  295. size = count = purgeable_size = purgeable_count = 0;
  296. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  297. size += obj->base.size, ++count;
  298. if (obj->madv == I915_MADV_DONTNEED)
  299. purgeable_size += obj->base.size, ++purgeable_count;
  300. }
  301. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  302. size = count = mappable_size = mappable_count = 0;
  303. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  304. if (obj->fault_mappable) {
  305. size += i915_gem_obj_ggtt_size(obj);
  306. ++count;
  307. }
  308. if (obj->pin_mappable) {
  309. mappable_size += i915_gem_obj_ggtt_size(obj);
  310. ++mappable_count;
  311. }
  312. if (obj->madv == I915_MADV_DONTNEED) {
  313. purgeable_size += obj->base.size;
  314. ++purgeable_count;
  315. }
  316. }
  317. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  318. purgeable_count, purgeable_size);
  319. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  320. mappable_count, mappable_size);
  321. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  322. count, size);
  323. seq_printf(m, "%zu [%lu] gtt total\n",
  324. dev_priv->gtt.base.total,
  325. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  326. seq_putc(m, '\n');
  327. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  328. struct file_stats stats;
  329. memset(&stats, 0, sizeof(stats));
  330. idr_for_each(&file->object_idr, per_file_stats, &stats);
  331. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  332. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  333. stats.count,
  334. stats.total,
  335. stats.active,
  336. stats.inactive,
  337. stats.unbound);
  338. }
  339. mutex_unlock(&dev->struct_mutex);
  340. return 0;
  341. }
  342. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  343. {
  344. struct drm_info_node *node = (struct drm_info_node *) m->private;
  345. struct drm_device *dev = node->minor->dev;
  346. uintptr_t list = (uintptr_t) node->info_ent->data;
  347. struct drm_i915_private *dev_priv = dev->dev_private;
  348. struct drm_i915_gem_object *obj;
  349. size_t total_obj_size, total_gtt_size;
  350. int count, ret;
  351. ret = mutex_lock_interruptible(&dev->struct_mutex);
  352. if (ret)
  353. return ret;
  354. total_obj_size = total_gtt_size = count = 0;
  355. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  356. if (list == PINNED_LIST && obj->pin_count == 0)
  357. continue;
  358. seq_puts(m, " ");
  359. describe_obj(m, obj);
  360. seq_putc(m, '\n');
  361. total_obj_size += obj->base.size;
  362. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  363. count++;
  364. }
  365. mutex_unlock(&dev->struct_mutex);
  366. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  367. count, total_obj_size, total_gtt_size);
  368. return 0;
  369. }
  370. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  371. {
  372. struct drm_info_node *node = (struct drm_info_node *) m->private;
  373. struct drm_device *dev = node->minor->dev;
  374. unsigned long flags;
  375. struct intel_crtc *crtc;
  376. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  377. const char pipe = pipe_name(crtc->pipe);
  378. const char plane = plane_name(crtc->plane);
  379. struct intel_unpin_work *work;
  380. spin_lock_irqsave(&dev->event_lock, flags);
  381. work = crtc->unpin_work;
  382. if (work == NULL) {
  383. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  384. pipe, plane);
  385. } else {
  386. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  387. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  388. pipe, plane);
  389. } else {
  390. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  391. pipe, plane);
  392. }
  393. if (work->enable_stall_check)
  394. seq_puts(m, "Stall check enabled, ");
  395. else
  396. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  397. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  398. if (work->old_fb_obj) {
  399. struct drm_i915_gem_object *obj = work->old_fb_obj;
  400. if (obj)
  401. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  402. i915_gem_obj_ggtt_offset(obj));
  403. }
  404. if (work->pending_flip_obj) {
  405. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  406. if (obj)
  407. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  408. i915_gem_obj_ggtt_offset(obj));
  409. }
  410. }
  411. spin_unlock_irqrestore(&dev->event_lock, flags);
  412. }
  413. return 0;
  414. }
  415. static int i915_gem_request_info(struct seq_file *m, void *data)
  416. {
  417. struct drm_info_node *node = (struct drm_info_node *) m->private;
  418. struct drm_device *dev = node->minor->dev;
  419. drm_i915_private_t *dev_priv = dev->dev_private;
  420. struct intel_ring_buffer *ring;
  421. struct drm_i915_gem_request *gem_request;
  422. int ret, count, i;
  423. ret = mutex_lock_interruptible(&dev->struct_mutex);
  424. if (ret)
  425. return ret;
  426. count = 0;
  427. for_each_ring(ring, dev_priv, i) {
  428. if (list_empty(&ring->request_list))
  429. continue;
  430. seq_printf(m, "%s requests:\n", ring->name);
  431. list_for_each_entry(gem_request,
  432. &ring->request_list,
  433. list) {
  434. seq_printf(m, " %d @ %d\n",
  435. gem_request->seqno,
  436. (int) (jiffies - gem_request->emitted_jiffies));
  437. }
  438. count++;
  439. }
  440. mutex_unlock(&dev->struct_mutex);
  441. if (count == 0)
  442. seq_puts(m, "No requests\n");
  443. return 0;
  444. }
  445. static void i915_ring_seqno_info(struct seq_file *m,
  446. struct intel_ring_buffer *ring)
  447. {
  448. if (ring->get_seqno) {
  449. seq_printf(m, "Current sequence (%s): %u\n",
  450. ring->name, ring->get_seqno(ring, false));
  451. }
  452. }
  453. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  454. {
  455. struct drm_info_node *node = (struct drm_info_node *) m->private;
  456. struct drm_device *dev = node->minor->dev;
  457. drm_i915_private_t *dev_priv = dev->dev_private;
  458. struct intel_ring_buffer *ring;
  459. int ret, i;
  460. ret = mutex_lock_interruptible(&dev->struct_mutex);
  461. if (ret)
  462. return ret;
  463. for_each_ring(ring, dev_priv, i)
  464. i915_ring_seqno_info(m, ring);
  465. mutex_unlock(&dev->struct_mutex);
  466. return 0;
  467. }
  468. static int i915_interrupt_info(struct seq_file *m, void *data)
  469. {
  470. struct drm_info_node *node = (struct drm_info_node *) m->private;
  471. struct drm_device *dev = node->minor->dev;
  472. drm_i915_private_t *dev_priv = dev->dev_private;
  473. struct intel_ring_buffer *ring;
  474. int ret, i, pipe;
  475. ret = mutex_lock_interruptible(&dev->struct_mutex);
  476. if (ret)
  477. return ret;
  478. if (IS_VALLEYVIEW(dev)) {
  479. seq_printf(m, "Display IER:\t%08x\n",
  480. I915_READ(VLV_IER));
  481. seq_printf(m, "Display IIR:\t%08x\n",
  482. I915_READ(VLV_IIR));
  483. seq_printf(m, "Display IIR_RW:\t%08x\n",
  484. I915_READ(VLV_IIR_RW));
  485. seq_printf(m, "Display IMR:\t%08x\n",
  486. I915_READ(VLV_IMR));
  487. for_each_pipe(pipe)
  488. seq_printf(m, "Pipe %c stat:\t%08x\n",
  489. pipe_name(pipe),
  490. I915_READ(PIPESTAT(pipe)));
  491. seq_printf(m, "Master IER:\t%08x\n",
  492. I915_READ(VLV_MASTER_IER));
  493. seq_printf(m, "Render IER:\t%08x\n",
  494. I915_READ(GTIER));
  495. seq_printf(m, "Render IIR:\t%08x\n",
  496. I915_READ(GTIIR));
  497. seq_printf(m, "Render IMR:\t%08x\n",
  498. I915_READ(GTIMR));
  499. seq_printf(m, "PM IER:\t\t%08x\n",
  500. I915_READ(GEN6_PMIER));
  501. seq_printf(m, "PM IIR:\t\t%08x\n",
  502. I915_READ(GEN6_PMIIR));
  503. seq_printf(m, "PM IMR:\t\t%08x\n",
  504. I915_READ(GEN6_PMIMR));
  505. seq_printf(m, "Port hotplug:\t%08x\n",
  506. I915_READ(PORT_HOTPLUG_EN));
  507. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  508. I915_READ(VLV_DPFLIPSTAT));
  509. seq_printf(m, "DPINVGTT:\t%08x\n",
  510. I915_READ(DPINVGTT));
  511. } else if (!HAS_PCH_SPLIT(dev)) {
  512. seq_printf(m, "Interrupt enable: %08x\n",
  513. I915_READ(IER));
  514. seq_printf(m, "Interrupt identity: %08x\n",
  515. I915_READ(IIR));
  516. seq_printf(m, "Interrupt mask: %08x\n",
  517. I915_READ(IMR));
  518. for_each_pipe(pipe)
  519. seq_printf(m, "Pipe %c stat: %08x\n",
  520. pipe_name(pipe),
  521. I915_READ(PIPESTAT(pipe)));
  522. } else {
  523. seq_printf(m, "North Display Interrupt enable: %08x\n",
  524. I915_READ(DEIER));
  525. seq_printf(m, "North Display Interrupt identity: %08x\n",
  526. I915_READ(DEIIR));
  527. seq_printf(m, "North Display Interrupt mask: %08x\n",
  528. I915_READ(DEIMR));
  529. seq_printf(m, "South Display Interrupt enable: %08x\n",
  530. I915_READ(SDEIER));
  531. seq_printf(m, "South Display Interrupt identity: %08x\n",
  532. I915_READ(SDEIIR));
  533. seq_printf(m, "South Display Interrupt mask: %08x\n",
  534. I915_READ(SDEIMR));
  535. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  536. I915_READ(GTIER));
  537. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  538. I915_READ(GTIIR));
  539. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  540. I915_READ(GTIMR));
  541. }
  542. seq_printf(m, "Interrupts received: %d\n",
  543. atomic_read(&dev_priv->irq_received));
  544. for_each_ring(ring, dev_priv, i) {
  545. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  546. seq_printf(m,
  547. "Graphics Interrupt mask (%s): %08x\n",
  548. ring->name, I915_READ_IMR(ring));
  549. }
  550. i915_ring_seqno_info(m, ring);
  551. }
  552. mutex_unlock(&dev->struct_mutex);
  553. return 0;
  554. }
  555. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  556. {
  557. struct drm_info_node *node = (struct drm_info_node *) m->private;
  558. struct drm_device *dev = node->minor->dev;
  559. drm_i915_private_t *dev_priv = dev->dev_private;
  560. int i, ret;
  561. ret = mutex_lock_interruptible(&dev->struct_mutex);
  562. if (ret)
  563. return ret;
  564. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  565. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  566. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  567. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  568. seq_printf(m, "Fence %d, pin count = %d, object = ",
  569. i, dev_priv->fence_regs[i].pin_count);
  570. if (obj == NULL)
  571. seq_puts(m, "unused");
  572. else
  573. describe_obj(m, obj);
  574. seq_putc(m, '\n');
  575. }
  576. mutex_unlock(&dev->struct_mutex);
  577. return 0;
  578. }
  579. static int i915_hws_info(struct seq_file *m, void *data)
  580. {
  581. struct drm_info_node *node = (struct drm_info_node *) m->private;
  582. struct drm_device *dev = node->minor->dev;
  583. drm_i915_private_t *dev_priv = dev->dev_private;
  584. struct intel_ring_buffer *ring;
  585. const u32 *hws;
  586. int i;
  587. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  588. hws = ring->status_page.page_addr;
  589. if (hws == NULL)
  590. return 0;
  591. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  592. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  593. i * 4,
  594. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  595. }
  596. return 0;
  597. }
  598. static ssize_t
  599. i915_error_state_write(struct file *filp,
  600. const char __user *ubuf,
  601. size_t cnt,
  602. loff_t *ppos)
  603. {
  604. struct i915_error_state_file_priv *error_priv = filp->private_data;
  605. struct drm_device *dev = error_priv->dev;
  606. int ret;
  607. DRM_DEBUG_DRIVER("Resetting error state\n");
  608. ret = mutex_lock_interruptible(&dev->struct_mutex);
  609. if (ret)
  610. return ret;
  611. i915_destroy_error_state(dev);
  612. mutex_unlock(&dev->struct_mutex);
  613. return cnt;
  614. }
  615. static int i915_error_state_open(struct inode *inode, struct file *file)
  616. {
  617. struct drm_device *dev = inode->i_private;
  618. struct i915_error_state_file_priv *error_priv;
  619. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  620. if (!error_priv)
  621. return -ENOMEM;
  622. error_priv->dev = dev;
  623. i915_error_state_get(dev, error_priv);
  624. file->private_data = error_priv;
  625. return 0;
  626. }
  627. static int i915_error_state_release(struct inode *inode, struct file *file)
  628. {
  629. struct i915_error_state_file_priv *error_priv = file->private_data;
  630. i915_error_state_put(error_priv);
  631. kfree(error_priv);
  632. return 0;
  633. }
  634. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  635. size_t count, loff_t *pos)
  636. {
  637. struct i915_error_state_file_priv *error_priv = file->private_data;
  638. struct drm_i915_error_state_buf error_str;
  639. loff_t tmp_pos = 0;
  640. ssize_t ret_count = 0;
  641. int ret;
  642. ret = i915_error_state_buf_init(&error_str, count, *pos);
  643. if (ret)
  644. return ret;
  645. ret = i915_error_state_to_str(&error_str, error_priv);
  646. if (ret)
  647. goto out;
  648. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  649. error_str.buf,
  650. error_str.bytes);
  651. if (ret_count < 0)
  652. ret = ret_count;
  653. else
  654. *pos = error_str.start + ret_count;
  655. out:
  656. i915_error_state_buf_release(&error_str);
  657. return ret ?: ret_count;
  658. }
  659. static const struct file_operations i915_error_state_fops = {
  660. .owner = THIS_MODULE,
  661. .open = i915_error_state_open,
  662. .read = i915_error_state_read,
  663. .write = i915_error_state_write,
  664. .llseek = default_llseek,
  665. .release = i915_error_state_release,
  666. };
  667. static int
  668. i915_next_seqno_get(void *data, u64 *val)
  669. {
  670. struct drm_device *dev = data;
  671. drm_i915_private_t *dev_priv = dev->dev_private;
  672. int ret;
  673. ret = mutex_lock_interruptible(&dev->struct_mutex);
  674. if (ret)
  675. return ret;
  676. *val = dev_priv->next_seqno;
  677. mutex_unlock(&dev->struct_mutex);
  678. return 0;
  679. }
  680. static int
  681. i915_next_seqno_set(void *data, u64 val)
  682. {
  683. struct drm_device *dev = data;
  684. int ret;
  685. ret = mutex_lock_interruptible(&dev->struct_mutex);
  686. if (ret)
  687. return ret;
  688. ret = i915_gem_set_seqno(dev, val);
  689. mutex_unlock(&dev->struct_mutex);
  690. return ret;
  691. }
  692. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  693. i915_next_seqno_get, i915_next_seqno_set,
  694. "0x%llx\n");
  695. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  696. {
  697. struct drm_info_node *node = (struct drm_info_node *) m->private;
  698. struct drm_device *dev = node->minor->dev;
  699. drm_i915_private_t *dev_priv = dev->dev_private;
  700. u16 crstanddelay;
  701. int ret;
  702. ret = mutex_lock_interruptible(&dev->struct_mutex);
  703. if (ret)
  704. return ret;
  705. crstanddelay = I915_READ16(CRSTANDVID);
  706. mutex_unlock(&dev->struct_mutex);
  707. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  708. return 0;
  709. }
  710. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  711. {
  712. struct drm_info_node *node = (struct drm_info_node *) m->private;
  713. struct drm_device *dev = node->minor->dev;
  714. drm_i915_private_t *dev_priv = dev->dev_private;
  715. int ret;
  716. if (IS_GEN5(dev)) {
  717. u16 rgvswctl = I915_READ16(MEMSWCTL);
  718. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  719. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  720. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  721. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  722. MEMSTAT_VID_SHIFT);
  723. seq_printf(m, "Current P-state: %d\n",
  724. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  725. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  726. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  727. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  728. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  729. u32 rpstat, cagf;
  730. u32 rpupei, rpcurup, rpprevup;
  731. u32 rpdownei, rpcurdown, rpprevdown;
  732. int max_freq;
  733. /* RPSTAT1 is in the GT power well */
  734. ret = mutex_lock_interruptible(&dev->struct_mutex);
  735. if (ret)
  736. return ret;
  737. gen6_gt_force_wake_get(dev_priv);
  738. rpstat = I915_READ(GEN6_RPSTAT1);
  739. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  740. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  741. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  742. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  743. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  744. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  745. if (IS_HASWELL(dev))
  746. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  747. else
  748. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  749. cagf *= GT_FREQUENCY_MULTIPLIER;
  750. gen6_gt_force_wake_put(dev_priv);
  751. mutex_unlock(&dev->struct_mutex);
  752. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  753. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  754. seq_printf(m, "Render p-state ratio: %d\n",
  755. (gt_perf_status & 0xff00) >> 8);
  756. seq_printf(m, "Render p-state VID: %d\n",
  757. gt_perf_status & 0xff);
  758. seq_printf(m, "Render p-state limit: %d\n",
  759. rp_state_limits & 0xff);
  760. seq_printf(m, "CAGF: %dMHz\n", cagf);
  761. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  762. GEN6_CURICONT_MASK);
  763. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  764. GEN6_CURBSYTAVG_MASK);
  765. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  766. GEN6_CURBSYTAVG_MASK);
  767. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  768. GEN6_CURIAVG_MASK);
  769. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  770. GEN6_CURBSYTAVG_MASK);
  771. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  772. GEN6_CURBSYTAVG_MASK);
  773. max_freq = (rp_state_cap & 0xff0000) >> 16;
  774. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  775. max_freq * GT_FREQUENCY_MULTIPLIER);
  776. max_freq = (rp_state_cap & 0xff00) >> 8;
  777. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  778. max_freq * GT_FREQUENCY_MULTIPLIER);
  779. max_freq = rp_state_cap & 0xff;
  780. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  781. max_freq * GT_FREQUENCY_MULTIPLIER);
  782. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  783. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  784. } else if (IS_VALLEYVIEW(dev)) {
  785. u32 freq_sts, val;
  786. mutex_lock(&dev_priv->rps.hw_lock);
  787. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  788. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  789. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  790. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  791. seq_printf(m, "max GPU freq: %d MHz\n",
  792. vlv_gpu_freq(dev_priv->mem_freq, val));
  793. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  794. seq_printf(m, "min GPU freq: %d MHz\n",
  795. vlv_gpu_freq(dev_priv->mem_freq, val));
  796. seq_printf(m, "current GPU freq: %d MHz\n",
  797. vlv_gpu_freq(dev_priv->mem_freq,
  798. (freq_sts >> 8) & 0xff));
  799. mutex_unlock(&dev_priv->rps.hw_lock);
  800. } else {
  801. seq_puts(m, "no P-state info available\n");
  802. }
  803. return 0;
  804. }
  805. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  806. {
  807. struct drm_info_node *node = (struct drm_info_node *) m->private;
  808. struct drm_device *dev = node->minor->dev;
  809. drm_i915_private_t *dev_priv = dev->dev_private;
  810. u32 delayfreq;
  811. int ret, i;
  812. ret = mutex_lock_interruptible(&dev->struct_mutex);
  813. if (ret)
  814. return ret;
  815. for (i = 0; i < 16; i++) {
  816. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  817. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  818. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  819. }
  820. mutex_unlock(&dev->struct_mutex);
  821. return 0;
  822. }
  823. static inline int MAP_TO_MV(int map)
  824. {
  825. return 1250 - (map * 25);
  826. }
  827. static int i915_inttoext_table(struct seq_file *m, void *unused)
  828. {
  829. struct drm_info_node *node = (struct drm_info_node *) m->private;
  830. struct drm_device *dev = node->minor->dev;
  831. drm_i915_private_t *dev_priv = dev->dev_private;
  832. u32 inttoext;
  833. int ret, i;
  834. ret = mutex_lock_interruptible(&dev->struct_mutex);
  835. if (ret)
  836. return ret;
  837. for (i = 1; i <= 32; i++) {
  838. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  839. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  840. }
  841. mutex_unlock(&dev->struct_mutex);
  842. return 0;
  843. }
  844. static int ironlake_drpc_info(struct seq_file *m)
  845. {
  846. struct drm_info_node *node = (struct drm_info_node *) m->private;
  847. struct drm_device *dev = node->minor->dev;
  848. drm_i915_private_t *dev_priv = dev->dev_private;
  849. u32 rgvmodectl, rstdbyctl;
  850. u16 crstandvid;
  851. int ret;
  852. ret = mutex_lock_interruptible(&dev->struct_mutex);
  853. if (ret)
  854. return ret;
  855. rgvmodectl = I915_READ(MEMMODECTL);
  856. rstdbyctl = I915_READ(RSTDBYCTL);
  857. crstandvid = I915_READ16(CRSTANDVID);
  858. mutex_unlock(&dev->struct_mutex);
  859. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  860. "yes" : "no");
  861. seq_printf(m, "Boost freq: %d\n",
  862. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  863. MEMMODE_BOOST_FREQ_SHIFT);
  864. seq_printf(m, "HW control enabled: %s\n",
  865. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  866. seq_printf(m, "SW control enabled: %s\n",
  867. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  868. seq_printf(m, "Gated voltage change: %s\n",
  869. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  870. seq_printf(m, "Starting frequency: P%d\n",
  871. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  872. seq_printf(m, "Max P-state: P%d\n",
  873. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  874. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  875. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  876. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  877. seq_printf(m, "Render standby enabled: %s\n",
  878. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  879. seq_puts(m, "Current RS state: ");
  880. switch (rstdbyctl & RSX_STATUS_MASK) {
  881. case RSX_STATUS_ON:
  882. seq_puts(m, "on\n");
  883. break;
  884. case RSX_STATUS_RC1:
  885. seq_puts(m, "RC1\n");
  886. break;
  887. case RSX_STATUS_RC1E:
  888. seq_puts(m, "RC1E\n");
  889. break;
  890. case RSX_STATUS_RS1:
  891. seq_puts(m, "RS1\n");
  892. break;
  893. case RSX_STATUS_RS2:
  894. seq_puts(m, "RS2 (RC6)\n");
  895. break;
  896. case RSX_STATUS_RS3:
  897. seq_puts(m, "RC3 (RC6+)\n");
  898. break;
  899. default:
  900. seq_puts(m, "unknown\n");
  901. break;
  902. }
  903. return 0;
  904. }
  905. static int gen6_drpc_info(struct seq_file *m)
  906. {
  907. struct drm_info_node *node = (struct drm_info_node *) m->private;
  908. struct drm_device *dev = node->minor->dev;
  909. struct drm_i915_private *dev_priv = dev->dev_private;
  910. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  911. unsigned forcewake_count;
  912. int count = 0, ret;
  913. ret = mutex_lock_interruptible(&dev->struct_mutex);
  914. if (ret)
  915. return ret;
  916. spin_lock_irq(&dev_priv->uncore.lock);
  917. forcewake_count = dev_priv->uncore.forcewake_count;
  918. spin_unlock_irq(&dev_priv->uncore.lock);
  919. if (forcewake_count) {
  920. seq_puts(m, "RC information inaccurate because somebody "
  921. "holds a forcewake reference \n");
  922. } else {
  923. /* NB: we cannot use forcewake, else we read the wrong values */
  924. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  925. udelay(10);
  926. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  927. }
  928. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  929. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  930. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  931. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  932. mutex_unlock(&dev->struct_mutex);
  933. mutex_lock(&dev_priv->rps.hw_lock);
  934. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  935. mutex_unlock(&dev_priv->rps.hw_lock);
  936. seq_printf(m, "Video Turbo Mode: %s\n",
  937. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  938. seq_printf(m, "HW control enabled: %s\n",
  939. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  940. seq_printf(m, "SW control enabled: %s\n",
  941. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  942. GEN6_RP_MEDIA_SW_MODE));
  943. seq_printf(m, "RC1e Enabled: %s\n",
  944. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  945. seq_printf(m, "RC6 Enabled: %s\n",
  946. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  947. seq_printf(m, "Deep RC6 Enabled: %s\n",
  948. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  949. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  950. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  951. seq_puts(m, "Current RC state: ");
  952. switch (gt_core_status & GEN6_RCn_MASK) {
  953. case GEN6_RC0:
  954. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  955. seq_puts(m, "Core Power Down\n");
  956. else
  957. seq_puts(m, "on\n");
  958. break;
  959. case GEN6_RC3:
  960. seq_puts(m, "RC3\n");
  961. break;
  962. case GEN6_RC6:
  963. seq_puts(m, "RC6\n");
  964. break;
  965. case GEN6_RC7:
  966. seq_puts(m, "RC7\n");
  967. break;
  968. default:
  969. seq_puts(m, "Unknown\n");
  970. break;
  971. }
  972. seq_printf(m, "Core Power Down: %s\n",
  973. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  974. /* Not exactly sure what this is */
  975. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  976. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  977. seq_printf(m, "RC6 residency since boot: %u\n",
  978. I915_READ(GEN6_GT_GFX_RC6));
  979. seq_printf(m, "RC6+ residency since boot: %u\n",
  980. I915_READ(GEN6_GT_GFX_RC6p));
  981. seq_printf(m, "RC6++ residency since boot: %u\n",
  982. I915_READ(GEN6_GT_GFX_RC6pp));
  983. seq_printf(m, "RC6 voltage: %dmV\n",
  984. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  985. seq_printf(m, "RC6+ voltage: %dmV\n",
  986. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  987. seq_printf(m, "RC6++ voltage: %dmV\n",
  988. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  989. return 0;
  990. }
  991. static int i915_drpc_info(struct seq_file *m, void *unused)
  992. {
  993. struct drm_info_node *node = (struct drm_info_node *) m->private;
  994. struct drm_device *dev = node->minor->dev;
  995. if (IS_GEN6(dev) || IS_GEN7(dev))
  996. return gen6_drpc_info(m);
  997. else
  998. return ironlake_drpc_info(m);
  999. }
  1000. static int i915_fbc_status(struct seq_file *m, void *unused)
  1001. {
  1002. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1003. struct drm_device *dev = node->minor->dev;
  1004. drm_i915_private_t *dev_priv = dev->dev_private;
  1005. if (!I915_HAS_FBC(dev)) {
  1006. seq_puts(m, "FBC unsupported on this chipset\n");
  1007. return 0;
  1008. }
  1009. if (intel_fbc_enabled(dev)) {
  1010. seq_puts(m, "FBC enabled\n");
  1011. } else {
  1012. seq_puts(m, "FBC disabled: ");
  1013. switch (dev_priv->fbc.no_fbc_reason) {
  1014. case FBC_OK:
  1015. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1016. break;
  1017. case FBC_UNSUPPORTED:
  1018. seq_puts(m, "unsupported by this chipset");
  1019. break;
  1020. case FBC_NO_OUTPUT:
  1021. seq_puts(m, "no outputs");
  1022. break;
  1023. case FBC_STOLEN_TOO_SMALL:
  1024. seq_puts(m, "not enough stolen memory");
  1025. break;
  1026. case FBC_UNSUPPORTED_MODE:
  1027. seq_puts(m, "mode not supported");
  1028. break;
  1029. case FBC_MODE_TOO_LARGE:
  1030. seq_puts(m, "mode too large");
  1031. break;
  1032. case FBC_BAD_PLANE:
  1033. seq_puts(m, "FBC unsupported on plane");
  1034. break;
  1035. case FBC_NOT_TILED:
  1036. seq_puts(m, "scanout buffer not tiled");
  1037. break;
  1038. case FBC_MULTIPLE_PIPES:
  1039. seq_puts(m, "multiple pipes are enabled");
  1040. break;
  1041. case FBC_MODULE_PARAM:
  1042. seq_puts(m, "disabled per module param (default off)");
  1043. break;
  1044. case FBC_CHIP_DEFAULT:
  1045. seq_puts(m, "disabled per chip default");
  1046. break;
  1047. default:
  1048. seq_puts(m, "unknown reason");
  1049. }
  1050. seq_putc(m, '\n');
  1051. }
  1052. return 0;
  1053. }
  1054. static int i915_ips_status(struct seq_file *m, void *unused)
  1055. {
  1056. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1057. struct drm_device *dev = node->minor->dev;
  1058. struct drm_i915_private *dev_priv = dev->dev_private;
  1059. if (!HAS_IPS(dev)) {
  1060. seq_puts(m, "not supported\n");
  1061. return 0;
  1062. }
  1063. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1064. seq_puts(m, "enabled\n");
  1065. else
  1066. seq_puts(m, "disabled\n");
  1067. return 0;
  1068. }
  1069. static int i915_sr_status(struct seq_file *m, void *unused)
  1070. {
  1071. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1072. struct drm_device *dev = node->minor->dev;
  1073. drm_i915_private_t *dev_priv = dev->dev_private;
  1074. bool sr_enabled = false;
  1075. if (HAS_PCH_SPLIT(dev))
  1076. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1077. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1078. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1079. else if (IS_I915GM(dev))
  1080. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1081. else if (IS_PINEVIEW(dev))
  1082. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1083. seq_printf(m, "self-refresh: %s\n",
  1084. sr_enabled ? "enabled" : "disabled");
  1085. return 0;
  1086. }
  1087. static int i915_emon_status(struct seq_file *m, void *unused)
  1088. {
  1089. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1090. struct drm_device *dev = node->minor->dev;
  1091. drm_i915_private_t *dev_priv = dev->dev_private;
  1092. unsigned long temp, chipset, gfx;
  1093. int ret;
  1094. if (!IS_GEN5(dev))
  1095. return -ENODEV;
  1096. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1097. if (ret)
  1098. return ret;
  1099. temp = i915_mch_val(dev_priv);
  1100. chipset = i915_chipset_val(dev_priv);
  1101. gfx = i915_gfx_val(dev_priv);
  1102. mutex_unlock(&dev->struct_mutex);
  1103. seq_printf(m, "GMCH temp: %ld\n", temp);
  1104. seq_printf(m, "Chipset power: %ld\n", chipset);
  1105. seq_printf(m, "GFX power: %ld\n", gfx);
  1106. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1107. return 0;
  1108. }
  1109. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1110. {
  1111. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1112. struct drm_device *dev = node->minor->dev;
  1113. drm_i915_private_t *dev_priv = dev->dev_private;
  1114. int ret;
  1115. int gpu_freq, ia_freq;
  1116. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1117. seq_puts(m, "unsupported on this chipset\n");
  1118. return 0;
  1119. }
  1120. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1121. if (ret)
  1122. return ret;
  1123. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1124. for (gpu_freq = dev_priv->rps.min_delay;
  1125. gpu_freq <= dev_priv->rps.max_delay;
  1126. gpu_freq++) {
  1127. ia_freq = gpu_freq;
  1128. sandybridge_pcode_read(dev_priv,
  1129. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1130. &ia_freq);
  1131. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1132. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1133. ((ia_freq >> 0) & 0xff) * 100,
  1134. ((ia_freq >> 8) & 0xff) * 100);
  1135. }
  1136. mutex_unlock(&dev_priv->rps.hw_lock);
  1137. return 0;
  1138. }
  1139. static int i915_gfxec(struct seq_file *m, void *unused)
  1140. {
  1141. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1142. struct drm_device *dev = node->minor->dev;
  1143. drm_i915_private_t *dev_priv = dev->dev_private;
  1144. int ret;
  1145. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1146. if (ret)
  1147. return ret;
  1148. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1149. mutex_unlock(&dev->struct_mutex);
  1150. return 0;
  1151. }
  1152. static int i915_opregion(struct seq_file *m, void *unused)
  1153. {
  1154. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1155. struct drm_device *dev = node->minor->dev;
  1156. drm_i915_private_t *dev_priv = dev->dev_private;
  1157. struct intel_opregion *opregion = &dev_priv->opregion;
  1158. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1159. int ret;
  1160. if (data == NULL)
  1161. return -ENOMEM;
  1162. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1163. if (ret)
  1164. goto out;
  1165. if (opregion->header) {
  1166. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1167. seq_write(m, data, OPREGION_SIZE);
  1168. }
  1169. mutex_unlock(&dev->struct_mutex);
  1170. out:
  1171. kfree(data);
  1172. return 0;
  1173. }
  1174. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1175. {
  1176. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1177. struct drm_device *dev = node->minor->dev;
  1178. drm_i915_private_t *dev_priv = dev->dev_private;
  1179. struct intel_fbdev *ifbdev;
  1180. struct intel_framebuffer *fb;
  1181. int ret;
  1182. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1183. if (ret)
  1184. return ret;
  1185. ifbdev = dev_priv->fbdev;
  1186. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1187. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1188. fb->base.width,
  1189. fb->base.height,
  1190. fb->base.depth,
  1191. fb->base.bits_per_pixel,
  1192. atomic_read(&fb->base.refcount.refcount));
  1193. describe_obj(m, fb->obj);
  1194. seq_putc(m, '\n');
  1195. mutex_unlock(&dev->mode_config.mutex);
  1196. mutex_lock(&dev->mode_config.fb_lock);
  1197. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1198. if (&fb->base == ifbdev->helper.fb)
  1199. continue;
  1200. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1201. fb->base.width,
  1202. fb->base.height,
  1203. fb->base.depth,
  1204. fb->base.bits_per_pixel,
  1205. atomic_read(&fb->base.refcount.refcount));
  1206. describe_obj(m, fb->obj);
  1207. seq_putc(m, '\n');
  1208. }
  1209. mutex_unlock(&dev->mode_config.fb_lock);
  1210. return 0;
  1211. }
  1212. static int i915_context_status(struct seq_file *m, void *unused)
  1213. {
  1214. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1215. struct drm_device *dev = node->minor->dev;
  1216. drm_i915_private_t *dev_priv = dev->dev_private;
  1217. struct intel_ring_buffer *ring;
  1218. int ret, i;
  1219. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1220. if (ret)
  1221. return ret;
  1222. if (dev_priv->ips.pwrctx) {
  1223. seq_puts(m, "power context ");
  1224. describe_obj(m, dev_priv->ips.pwrctx);
  1225. seq_putc(m, '\n');
  1226. }
  1227. if (dev_priv->ips.renderctx) {
  1228. seq_puts(m, "render context ");
  1229. describe_obj(m, dev_priv->ips.renderctx);
  1230. seq_putc(m, '\n');
  1231. }
  1232. for_each_ring(ring, dev_priv, i) {
  1233. if (ring->default_context) {
  1234. seq_printf(m, "HW default context %s ring ", ring->name);
  1235. describe_obj(m, ring->default_context->obj);
  1236. seq_putc(m, '\n');
  1237. }
  1238. }
  1239. mutex_unlock(&dev->mode_config.mutex);
  1240. return 0;
  1241. }
  1242. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1243. {
  1244. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1245. struct drm_device *dev = node->minor->dev;
  1246. struct drm_i915_private *dev_priv = dev->dev_private;
  1247. unsigned forcewake_count;
  1248. spin_lock_irq(&dev_priv->uncore.lock);
  1249. forcewake_count = dev_priv->uncore.forcewake_count;
  1250. spin_unlock_irq(&dev_priv->uncore.lock);
  1251. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1252. return 0;
  1253. }
  1254. static const char *swizzle_string(unsigned swizzle)
  1255. {
  1256. switch (swizzle) {
  1257. case I915_BIT_6_SWIZZLE_NONE:
  1258. return "none";
  1259. case I915_BIT_6_SWIZZLE_9:
  1260. return "bit9";
  1261. case I915_BIT_6_SWIZZLE_9_10:
  1262. return "bit9/bit10";
  1263. case I915_BIT_6_SWIZZLE_9_11:
  1264. return "bit9/bit11";
  1265. case I915_BIT_6_SWIZZLE_9_10_11:
  1266. return "bit9/bit10/bit11";
  1267. case I915_BIT_6_SWIZZLE_9_17:
  1268. return "bit9/bit17";
  1269. case I915_BIT_6_SWIZZLE_9_10_17:
  1270. return "bit9/bit10/bit17";
  1271. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1272. return "unknown";
  1273. }
  1274. return "bug";
  1275. }
  1276. static int i915_swizzle_info(struct seq_file *m, void *data)
  1277. {
  1278. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1279. struct drm_device *dev = node->minor->dev;
  1280. struct drm_i915_private *dev_priv = dev->dev_private;
  1281. int ret;
  1282. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1283. if (ret)
  1284. return ret;
  1285. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1286. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1287. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1288. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1289. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1290. seq_printf(m, "DDC = 0x%08x\n",
  1291. I915_READ(DCC));
  1292. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1293. I915_READ16(C0DRB3));
  1294. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1295. I915_READ16(C1DRB3));
  1296. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1297. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1298. I915_READ(MAD_DIMM_C0));
  1299. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1300. I915_READ(MAD_DIMM_C1));
  1301. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1302. I915_READ(MAD_DIMM_C2));
  1303. seq_printf(m, "TILECTL = 0x%08x\n",
  1304. I915_READ(TILECTL));
  1305. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1306. I915_READ(ARB_MODE));
  1307. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1308. I915_READ(DISP_ARB_CTL));
  1309. }
  1310. mutex_unlock(&dev->struct_mutex);
  1311. return 0;
  1312. }
  1313. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1314. {
  1315. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1316. struct drm_device *dev = node->minor->dev;
  1317. struct drm_i915_private *dev_priv = dev->dev_private;
  1318. struct intel_ring_buffer *ring;
  1319. int i, ret;
  1320. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1321. if (ret)
  1322. return ret;
  1323. if (INTEL_INFO(dev)->gen == 6)
  1324. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1325. for_each_ring(ring, dev_priv, i) {
  1326. seq_printf(m, "%s\n", ring->name);
  1327. if (INTEL_INFO(dev)->gen == 7)
  1328. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1329. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1330. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1331. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1332. }
  1333. if (dev_priv->mm.aliasing_ppgtt) {
  1334. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1335. seq_puts(m, "aliasing PPGTT:\n");
  1336. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1337. }
  1338. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1339. mutex_unlock(&dev->struct_mutex);
  1340. return 0;
  1341. }
  1342. static int i915_dpio_info(struct seq_file *m, void *data)
  1343. {
  1344. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1345. struct drm_device *dev = node->minor->dev;
  1346. struct drm_i915_private *dev_priv = dev->dev_private;
  1347. int ret;
  1348. if (!IS_VALLEYVIEW(dev)) {
  1349. seq_puts(m, "unsupported\n");
  1350. return 0;
  1351. }
  1352. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1353. if (ret)
  1354. return ret;
  1355. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1356. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1357. vlv_dpio_read(dev_priv, _DPIO_DIV_A));
  1358. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1359. vlv_dpio_read(dev_priv, _DPIO_DIV_B));
  1360. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1361. vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1362. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1363. vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1364. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1365. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1366. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1367. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1368. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1369. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
  1370. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1371. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
  1372. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1373. vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1374. mutex_unlock(&dev_priv->dpio_lock);
  1375. return 0;
  1376. }
  1377. static int i915_llc(struct seq_file *m, void *data)
  1378. {
  1379. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1380. struct drm_device *dev = node->minor->dev;
  1381. struct drm_i915_private *dev_priv = dev->dev_private;
  1382. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1383. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1384. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1385. return 0;
  1386. }
  1387. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1388. {
  1389. struct drm_info_node *node = m->private;
  1390. struct drm_device *dev = node->minor->dev;
  1391. struct drm_i915_private *dev_priv = dev->dev_private;
  1392. u32 psrstat, psrperf;
  1393. if (!IS_HASWELL(dev)) {
  1394. seq_puts(m, "PSR not supported on this platform\n");
  1395. } else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
  1396. seq_puts(m, "PSR enabled\n");
  1397. } else {
  1398. seq_puts(m, "PSR disabled: ");
  1399. switch (dev_priv->no_psr_reason) {
  1400. case PSR_NO_SOURCE:
  1401. seq_puts(m, "not supported on this platform");
  1402. break;
  1403. case PSR_NO_SINK:
  1404. seq_puts(m, "not supported by panel");
  1405. break;
  1406. case PSR_MODULE_PARAM:
  1407. seq_puts(m, "disabled by flag");
  1408. break;
  1409. case PSR_CRTC_NOT_ACTIVE:
  1410. seq_puts(m, "crtc not active");
  1411. break;
  1412. case PSR_PWR_WELL_ENABLED:
  1413. seq_puts(m, "power well enabled");
  1414. break;
  1415. case PSR_NOT_TILED:
  1416. seq_puts(m, "not tiled");
  1417. break;
  1418. case PSR_SPRITE_ENABLED:
  1419. seq_puts(m, "sprite enabled");
  1420. break;
  1421. case PSR_S3D_ENABLED:
  1422. seq_puts(m, "stereo 3d enabled");
  1423. break;
  1424. case PSR_INTERLACED_ENABLED:
  1425. seq_puts(m, "interlaced enabled");
  1426. break;
  1427. case PSR_HSW_NOT_DDIA:
  1428. seq_puts(m, "HSW ties PSR to DDI A (eDP)");
  1429. break;
  1430. default:
  1431. seq_puts(m, "unknown reason");
  1432. }
  1433. seq_puts(m, "\n");
  1434. return 0;
  1435. }
  1436. psrstat = I915_READ(EDP_PSR_STATUS_CTL);
  1437. seq_puts(m, "PSR Current State: ");
  1438. switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
  1439. case EDP_PSR_STATUS_STATE_IDLE:
  1440. seq_puts(m, "Reset state\n");
  1441. break;
  1442. case EDP_PSR_STATUS_STATE_SRDONACK:
  1443. seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
  1444. break;
  1445. case EDP_PSR_STATUS_STATE_SRDENT:
  1446. seq_puts(m, "SRD entry\n");
  1447. break;
  1448. case EDP_PSR_STATUS_STATE_BUFOFF:
  1449. seq_puts(m, "Wait for buffer turn off\n");
  1450. break;
  1451. case EDP_PSR_STATUS_STATE_BUFON:
  1452. seq_puts(m, "Wait for buffer turn on\n");
  1453. break;
  1454. case EDP_PSR_STATUS_STATE_AUXACK:
  1455. seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
  1456. break;
  1457. case EDP_PSR_STATUS_STATE_SRDOFFACK:
  1458. seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
  1459. break;
  1460. default:
  1461. seq_puts(m, "Unknown\n");
  1462. break;
  1463. }
  1464. seq_puts(m, "Link Status: ");
  1465. switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
  1466. case EDP_PSR_STATUS_LINK_FULL_OFF:
  1467. seq_puts(m, "Link is fully off\n");
  1468. break;
  1469. case EDP_PSR_STATUS_LINK_FULL_ON:
  1470. seq_puts(m, "Link is fully on\n");
  1471. break;
  1472. case EDP_PSR_STATUS_LINK_STANDBY:
  1473. seq_puts(m, "Link is in standby\n");
  1474. break;
  1475. default:
  1476. seq_puts(m, "Unknown\n");
  1477. break;
  1478. }
  1479. seq_printf(m, "PSR Entry Count: %u\n",
  1480. psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
  1481. EDP_PSR_STATUS_COUNT_MASK);
  1482. seq_printf(m, "Max Sleep Timer Counter: %u\n",
  1483. psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
  1484. EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);
  1485. seq_printf(m, "Had AUX error: %s\n",
  1486. yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));
  1487. seq_printf(m, "Sending AUX: %s\n",
  1488. yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));
  1489. seq_printf(m, "Sending Idle: %s\n",
  1490. yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));
  1491. seq_printf(m, "Sending TP2 TP3: %s\n",
  1492. yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));
  1493. seq_printf(m, "Sending TP1: %s\n",
  1494. yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));
  1495. seq_printf(m, "Idle Count: %u\n",
  1496. psrstat & EDP_PSR_STATUS_IDLE_MASK);
  1497. psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
  1498. seq_printf(m, "Performance Counter: %u\n", psrperf);
  1499. return 0;
  1500. }
  1501. static int
  1502. i915_wedged_get(void *data, u64 *val)
  1503. {
  1504. struct drm_device *dev = data;
  1505. drm_i915_private_t *dev_priv = dev->dev_private;
  1506. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1507. return 0;
  1508. }
  1509. static int
  1510. i915_wedged_set(void *data, u64 val)
  1511. {
  1512. struct drm_device *dev = data;
  1513. DRM_INFO("Manually setting wedged to %llu\n", val);
  1514. i915_handle_error(dev, val);
  1515. return 0;
  1516. }
  1517. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1518. i915_wedged_get, i915_wedged_set,
  1519. "%llu\n");
  1520. static int
  1521. i915_ring_stop_get(void *data, u64 *val)
  1522. {
  1523. struct drm_device *dev = data;
  1524. drm_i915_private_t *dev_priv = dev->dev_private;
  1525. *val = dev_priv->gpu_error.stop_rings;
  1526. return 0;
  1527. }
  1528. static int
  1529. i915_ring_stop_set(void *data, u64 val)
  1530. {
  1531. struct drm_device *dev = data;
  1532. struct drm_i915_private *dev_priv = dev->dev_private;
  1533. int ret;
  1534. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1535. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1536. if (ret)
  1537. return ret;
  1538. dev_priv->gpu_error.stop_rings = val;
  1539. mutex_unlock(&dev->struct_mutex);
  1540. return 0;
  1541. }
  1542. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1543. i915_ring_stop_get, i915_ring_stop_set,
  1544. "0x%08llx\n");
  1545. #define DROP_UNBOUND 0x1
  1546. #define DROP_BOUND 0x2
  1547. #define DROP_RETIRE 0x4
  1548. #define DROP_ACTIVE 0x8
  1549. #define DROP_ALL (DROP_UNBOUND | \
  1550. DROP_BOUND | \
  1551. DROP_RETIRE | \
  1552. DROP_ACTIVE)
  1553. static int
  1554. i915_drop_caches_get(void *data, u64 *val)
  1555. {
  1556. *val = DROP_ALL;
  1557. return 0;
  1558. }
  1559. static int
  1560. i915_drop_caches_set(void *data, u64 val)
  1561. {
  1562. struct drm_device *dev = data;
  1563. struct drm_i915_private *dev_priv = dev->dev_private;
  1564. struct drm_i915_gem_object *obj, *next;
  1565. struct i915_address_space *vm;
  1566. struct i915_vma *vma, *x;
  1567. int ret;
  1568. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1569. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1570. * on ioctls on -EAGAIN. */
  1571. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1572. if (ret)
  1573. return ret;
  1574. if (val & DROP_ACTIVE) {
  1575. ret = i915_gpu_idle(dev);
  1576. if (ret)
  1577. goto unlock;
  1578. }
  1579. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1580. i915_gem_retire_requests(dev);
  1581. if (val & DROP_BOUND) {
  1582. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  1583. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  1584. mm_list) {
  1585. if (vma->obj->pin_count)
  1586. continue;
  1587. ret = i915_vma_unbind(vma);
  1588. if (ret)
  1589. goto unlock;
  1590. }
  1591. }
  1592. }
  1593. if (val & DROP_UNBOUND) {
  1594. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1595. global_list)
  1596. if (obj->pages_pin_count == 0) {
  1597. ret = i915_gem_object_put_pages(obj);
  1598. if (ret)
  1599. goto unlock;
  1600. }
  1601. }
  1602. unlock:
  1603. mutex_unlock(&dev->struct_mutex);
  1604. return ret;
  1605. }
  1606. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1607. i915_drop_caches_get, i915_drop_caches_set,
  1608. "0x%08llx\n");
  1609. static int
  1610. i915_max_freq_get(void *data, u64 *val)
  1611. {
  1612. struct drm_device *dev = data;
  1613. drm_i915_private_t *dev_priv = dev->dev_private;
  1614. int ret;
  1615. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1616. return -ENODEV;
  1617. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1618. if (ret)
  1619. return ret;
  1620. if (IS_VALLEYVIEW(dev))
  1621. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1622. dev_priv->rps.max_delay);
  1623. else
  1624. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1625. mutex_unlock(&dev_priv->rps.hw_lock);
  1626. return 0;
  1627. }
  1628. static int
  1629. i915_max_freq_set(void *data, u64 val)
  1630. {
  1631. struct drm_device *dev = data;
  1632. struct drm_i915_private *dev_priv = dev->dev_private;
  1633. int ret;
  1634. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1635. return -ENODEV;
  1636. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1637. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1638. if (ret)
  1639. return ret;
  1640. /*
  1641. * Turbo will still be enabled, but won't go above the set value.
  1642. */
  1643. if (IS_VALLEYVIEW(dev)) {
  1644. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1645. dev_priv->rps.max_delay = val;
  1646. gen6_set_rps(dev, val);
  1647. } else {
  1648. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1649. dev_priv->rps.max_delay = val;
  1650. gen6_set_rps(dev, val);
  1651. }
  1652. mutex_unlock(&dev_priv->rps.hw_lock);
  1653. return 0;
  1654. }
  1655. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1656. i915_max_freq_get, i915_max_freq_set,
  1657. "%llu\n");
  1658. static int
  1659. i915_min_freq_get(void *data, u64 *val)
  1660. {
  1661. struct drm_device *dev = data;
  1662. drm_i915_private_t *dev_priv = dev->dev_private;
  1663. int ret;
  1664. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1665. return -ENODEV;
  1666. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1667. if (ret)
  1668. return ret;
  1669. if (IS_VALLEYVIEW(dev))
  1670. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1671. dev_priv->rps.min_delay);
  1672. else
  1673. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1674. mutex_unlock(&dev_priv->rps.hw_lock);
  1675. return 0;
  1676. }
  1677. static int
  1678. i915_min_freq_set(void *data, u64 val)
  1679. {
  1680. struct drm_device *dev = data;
  1681. struct drm_i915_private *dev_priv = dev->dev_private;
  1682. int ret;
  1683. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1684. return -ENODEV;
  1685. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1686. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1687. if (ret)
  1688. return ret;
  1689. /*
  1690. * Turbo will still be enabled, but won't go below the set value.
  1691. */
  1692. if (IS_VALLEYVIEW(dev)) {
  1693. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1694. dev_priv->rps.min_delay = val;
  1695. valleyview_set_rps(dev, val);
  1696. } else {
  1697. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1698. dev_priv->rps.min_delay = val;
  1699. gen6_set_rps(dev, val);
  1700. }
  1701. mutex_unlock(&dev_priv->rps.hw_lock);
  1702. return 0;
  1703. }
  1704. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1705. i915_min_freq_get, i915_min_freq_set,
  1706. "%llu\n");
  1707. static int
  1708. i915_cache_sharing_get(void *data, u64 *val)
  1709. {
  1710. struct drm_device *dev = data;
  1711. drm_i915_private_t *dev_priv = dev->dev_private;
  1712. u32 snpcr;
  1713. int ret;
  1714. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1715. return -ENODEV;
  1716. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1717. if (ret)
  1718. return ret;
  1719. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1720. mutex_unlock(&dev_priv->dev->struct_mutex);
  1721. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1722. return 0;
  1723. }
  1724. static int
  1725. i915_cache_sharing_set(void *data, u64 val)
  1726. {
  1727. struct drm_device *dev = data;
  1728. struct drm_i915_private *dev_priv = dev->dev_private;
  1729. u32 snpcr;
  1730. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1731. return -ENODEV;
  1732. if (val > 3)
  1733. return -EINVAL;
  1734. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1735. /* Update the cache sharing policy here as well */
  1736. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1737. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1738. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1739. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1740. return 0;
  1741. }
  1742. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1743. i915_cache_sharing_get, i915_cache_sharing_set,
  1744. "%llu\n");
  1745. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1746. * allocated we need to hook into the minor for release. */
  1747. static int
  1748. drm_add_fake_info_node(struct drm_minor *minor,
  1749. struct dentry *ent,
  1750. const void *key)
  1751. {
  1752. struct drm_info_node *node;
  1753. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1754. if (node == NULL) {
  1755. debugfs_remove(ent);
  1756. return -ENOMEM;
  1757. }
  1758. node->minor = minor;
  1759. node->dent = ent;
  1760. node->info_ent = (void *) key;
  1761. mutex_lock(&minor->debugfs_lock);
  1762. list_add(&node->list, &minor->debugfs_list);
  1763. mutex_unlock(&minor->debugfs_lock);
  1764. return 0;
  1765. }
  1766. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1767. {
  1768. struct drm_device *dev = inode->i_private;
  1769. struct drm_i915_private *dev_priv = dev->dev_private;
  1770. if (INTEL_INFO(dev)->gen < 6)
  1771. return 0;
  1772. gen6_gt_force_wake_get(dev_priv);
  1773. return 0;
  1774. }
  1775. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1776. {
  1777. struct drm_device *dev = inode->i_private;
  1778. struct drm_i915_private *dev_priv = dev->dev_private;
  1779. if (INTEL_INFO(dev)->gen < 6)
  1780. return 0;
  1781. gen6_gt_force_wake_put(dev_priv);
  1782. return 0;
  1783. }
  1784. static const struct file_operations i915_forcewake_fops = {
  1785. .owner = THIS_MODULE,
  1786. .open = i915_forcewake_open,
  1787. .release = i915_forcewake_release,
  1788. };
  1789. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1790. {
  1791. struct drm_device *dev = minor->dev;
  1792. struct dentry *ent;
  1793. ent = debugfs_create_file("i915_forcewake_user",
  1794. S_IRUSR,
  1795. root, dev,
  1796. &i915_forcewake_fops);
  1797. if (IS_ERR(ent))
  1798. return PTR_ERR(ent);
  1799. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1800. }
  1801. static int i915_debugfs_create(struct dentry *root,
  1802. struct drm_minor *minor,
  1803. const char *name,
  1804. const struct file_operations *fops)
  1805. {
  1806. struct drm_device *dev = minor->dev;
  1807. struct dentry *ent;
  1808. ent = debugfs_create_file(name,
  1809. S_IRUGO | S_IWUSR,
  1810. root, dev,
  1811. fops);
  1812. if (IS_ERR(ent))
  1813. return PTR_ERR(ent);
  1814. return drm_add_fake_info_node(minor, ent, fops);
  1815. }
  1816. static struct drm_info_list i915_debugfs_list[] = {
  1817. {"i915_capabilities", i915_capabilities, 0},
  1818. {"i915_gem_objects", i915_gem_object_info, 0},
  1819. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1820. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1821. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1822. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1823. {"i915_gem_stolen", i915_gem_stolen_list_info },
  1824. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1825. {"i915_gem_request", i915_gem_request_info, 0},
  1826. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1827. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1828. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1829. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1830. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1831. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1832. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1833. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1834. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1835. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1836. {"i915_inttoext_table", i915_inttoext_table, 0},
  1837. {"i915_drpc_info", i915_drpc_info, 0},
  1838. {"i915_emon_status", i915_emon_status, 0},
  1839. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1840. {"i915_gfxec", i915_gfxec, 0},
  1841. {"i915_fbc_status", i915_fbc_status, 0},
  1842. {"i915_ips_status", i915_ips_status, 0},
  1843. {"i915_sr_status", i915_sr_status, 0},
  1844. {"i915_opregion", i915_opregion, 0},
  1845. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1846. {"i915_context_status", i915_context_status, 0},
  1847. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1848. {"i915_swizzle_info", i915_swizzle_info, 0},
  1849. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1850. {"i915_dpio", i915_dpio_info, 0},
  1851. {"i915_llc", i915_llc, 0},
  1852. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  1853. };
  1854. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1855. static struct i915_debugfs_files {
  1856. const char *name;
  1857. const struct file_operations *fops;
  1858. } i915_debugfs_files[] = {
  1859. {"i915_wedged", &i915_wedged_fops},
  1860. {"i915_max_freq", &i915_max_freq_fops},
  1861. {"i915_min_freq", &i915_min_freq_fops},
  1862. {"i915_cache_sharing", &i915_cache_sharing_fops},
  1863. {"i915_ring_stop", &i915_ring_stop_fops},
  1864. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  1865. {"i915_error_state", &i915_error_state_fops},
  1866. {"i915_next_seqno", &i915_next_seqno_fops},
  1867. };
  1868. int i915_debugfs_init(struct drm_minor *minor)
  1869. {
  1870. int ret, i;
  1871. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1872. if (ret)
  1873. return ret;
  1874. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1875. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1876. i915_debugfs_files[i].name,
  1877. i915_debugfs_files[i].fops);
  1878. if (ret)
  1879. return ret;
  1880. }
  1881. return drm_debugfs_create_files(i915_debugfs_list,
  1882. I915_DEBUGFS_ENTRIES,
  1883. minor->debugfs_root, minor);
  1884. }
  1885. void i915_debugfs_cleanup(struct drm_minor *minor)
  1886. {
  1887. int i;
  1888. drm_debugfs_remove_files(i915_debugfs_list,
  1889. I915_DEBUGFS_ENTRIES, minor);
  1890. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1891. 1, minor);
  1892. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1893. struct drm_info_list *info_list =
  1894. (struct drm_info_list *) i915_debugfs_files[i].fops;
  1895. drm_debugfs_remove_files(info_list, 1, minor);
  1896. }
  1897. }
  1898. #endif /* CONFIG_DEBUG_FS */