smpboot.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #include <linux/init.h>
  43. #include <linux/smp.h>
  44. #include <linux/module.h>
  45. #include <linux/sched.h>
  46. #include <linux/percpu.h>
  47. #include <linux/bootmem.h>
  48. #include <linux/err.h>
  49. #include <linux/nmi.h>
  50. #include <linux/tboot.h>
  51. #include <linux/stackprotector.h>
  52. #include <linux/gfp.h>
  53. #include <linux/cpuidle.h>
  54. #include <asm/acpi.h>
  55. #include <asm/desc.h>
  56. #include <asm/nmi.h>
  57. #include <asm/irq.h>
  58. #include <asm/idle.h>
  59. #include <asm/realmode.h>
  60. #include <asm/cpu.h>
  61. #include <asm/numa.h>
  62. #include <asm/pgtable.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/mtrr.h>
  65. #include <asm/mwait.h>
  66. #include <asm/apic.h>
  67. #include <asm/io_apic.h>
  68. #include <asm/i387.h>
  69. #include <asm/fpu-internal.h>
  70. #include <asm/setup.h>
  71. #include <asm/uv/uv.h>
  72. #include <linux/mc146818rtc.h>
  73. #include <asm/smpboot_hooks.h>
  74. #include <asm/i8259.h>
  75. #include <asm/realmode.h>
  76. /* State of each CPU */
  77. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  78. /* Number of siblings per CPU package */
  79. int smp_num_siblings = 1;
  80. EXPORT_SYMBOL(smp_num_siblings);
  81. /* Last level cache ID of each logical CPU */
  82. DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
  83. /* representing HT siblings of each logical CPU */
  84. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
  85. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  86. /* representing HT and core siblings of each logical CPU */
  87. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
  88. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  89. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
  90. /* Per CPU bogomips and other parameters */
  91. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  92. EXPORT_PER_CPU_SYMBOL(cpu_info);
  93. atomic_t init_deasserted;
  94. /*
  95. * Report back to the Boot Processor during boot time or to the caller processor
  96. * during CPU online.
  97. */
  98. static void smp_callin(void)
  99. {
  100. int cpuid, phys_id;
  101. unsigned long timeout;
  102. /*
  103. * If waken up by an INIT in an 82489DX configuration
  104. * we may get here before an INIT-deassert IPI reaches
  105. * our local APIC. We have to wait for the IPI or we'll
  106. * lock up on an APIC access.
  107. *
  108. * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
  109. */
  110. cpuid = smp_processor_id();
  111. if (apic->wait_for_init_deassert && cpuid != 0)
  112. apic->wait_for_init_deassert(&init_deasserted);
  113. /*
  114. * (This works even if the APIC is not enabled.)
  115. */
  116. phys_id = read_apic_id();
  117. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  118. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  119. phys_id, cpuid);
  120. }
  121. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  122. /*
  123. * STARTUP IPIs are fragile beasts as they might sometimes
  124. * trigger some glue motherboard logic. Complete APIC bus
  125. * silence for 1 second, this overestimates the time the
  126. * boot CPU is spending to send the up to 2 STARTUP IPIs
  127. * by a factor of two. This should be enough.
  128. */
  129. /*
  130. * Waiting 2s total for startup (udelay is not yet working)
  131. */
  132. timeout = jiffies + 2*HZ;
  133. while (time_before(jiffies, timeout)) {
  134. /*
  135. * Has the boot CPU finished it's STARTUP sequence?
  136. */
  137. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  138. break;
  139. cpu_relax();
  140. }
  141. if (!time_before(jiffies, timeout)) {
  142. panic("%s: CPU%d started up but did not get a callout!\n",
  143. __func__, cpuid);
  144. }
  145. /*
  146. * the boot CPU has finished the init stage and is spinning
  147. * on callin_map until we finish. We are free to set up this
  148. * CPU, first the APIC. (this is probably redundant on most
  149. * boards)
  150. */
  151. pr_debug("CALLIN, before setup_local_APIC()\n");
  152. if (apic->smp_callin_clear_local_apic)
  153. apic->smp_callin_clear_local_apic();
  154. setup_local_APIC();
  155. end_local_APIC_setup();
  156. /*
  157. * Need to setup vector mappings before we enable interrupts.
  158. */
  159. setup_vector_irq(smp_processor_id());
  160. /*
  161. * Save our processor parameters. Note: this information
  162. * is needed for clock calibration.
  163. */
  164. smp_store_cpu_info(cpuid);
  165. /*
  166. * Get our bogomips.
  167. * Update loops_per_jiffy in cpu_data. Previous call to
  168. * smp_store_cpu_info() stored a value that is close but not as
  169. * accurate as the value just calculated.
  170. */
  171. calibrate_delay();
  172. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  173. pr_debug("Stack at about %p\n", &cpuid);
  174. /*
  175. * This must be done before setting cpu_online_mask
  176. * or calling notify_cpu_starting.
  177. */
  178. set_cpu_sibling_map(raw_smp_processor_id());
  179. wmb();
  180. notify_cpu_starting(cpuid);
  181. /*
  182. * Allow the master to continue.
  183. */
  184. cpumask_set_cpu(cpuid, cpu_callin_mask);
  185. }
  186. static int cpu0_logical_apicid;
  187. static int enable_start_cpu0;
  188. /*
  189. * Activate a secondary processor.
  190. */
  191. static void notrace start_secondary(void *unused)
  192. {
  193. /*
  194. * Don't put *anything* before cpu_init(), SMP booting is too
  195. * fragile that we want to limit the things done here to the
  196. * most necessary things.
  197. */
  198. cpu_init();
  199. x86_cpuinit.early_percpu_clock_init();
  200. preempt_disable();
  201. smp_callin();
  202. enable_start_cpu0 = 0;
  203. #ifdef CONFIG_X86_32
  204. /* switch away from the initial page table */
  205. load_cr3(swapper_pg_dir);
  206. __flush_tlb_all();
  207. #endif
  208. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  209. barrier();
  210. /*
  211. * Check TSC synchronization with the BP:
  212. */
  213. check_tsc_sync_target();
  214. /*
  215. * We need to hold vector_lock so there the set of online cpus
  216. * does not change while we are assigning vectors to cpus. Holding
  217. * this lock ensures we don't half assign or remove an irq from a cpu.
  218. */
  219. lock_vector_lock();
  220. set_cpu_online(smp_processor_id(), true);
  221. unlock_vector_lock();
  222. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  223. x86_platform.nmi_init();
  224. /* enable local interrupts */
  225. local_irq_enable();
  226. /* to prevent fake stack check failure in clock setup */
  227. boot_init_stack_canary();
  228. x86_cpuinit.setup_percpu_clockev();
  229. wmb();
  230. cpu_startup_entry(CPUHP_ONLINE);
  231. }
  232. void __init smp_store_boot_cpu_info(void)
  233. {
  234. int id = 0; /* CPU 0 */
  235. struct cpuinfo_x86 *c = &cpu_data(id);
  236. *c = boot_cpu_data;
  237. c->cpu_index = id;
  238. }
  239. /*
  240. * The bootstrap kernel entry code has set these up. Save them for
  241. * a given CPU
  242. */
  243. void smp_store_cpu_info(int id)
  244. {
  245. struct cpuinfo_x86 *c = &cpu_data(id);
  246. *c = boot_cpu_data;
  247. c->cpu_index = id;
  248. /*
  249. * During boot time, CPU0 has this setup already. Save the info when
  250. * bringing up AP or offlined CPU0.
  251. */
  252. identify_secondary_cpu(c);
  253. }
  254. static bool
  255. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  256. {
  257. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  258. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  259. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  260. "[node: %d != %d]. Ignoring dependency.\n",
  261. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  262. }
  263. #define link_mask(_m, c1, c2) \
  264. do { \
  265. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  266. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  267. } while (0)
  268. static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  269. {
  270. if (cpu_has_topoext) {
  271. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  272. if (c->phys_proc_id == o->phys_proc_id &&
  273. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  274. c->compute_unit_id == o->compute_unit_id)
  275. return topology_sane(c, o, "smt");
  276. } else if (c->phys_proc_id == o->phys_proc_id &&
  277. c->cpu_core_id == o->cpu_core_id) {
  278. return topology_sane(c, o, "smt");
  279. }
  280. return false;
  281. }
  282. static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  283. {
  284. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  285. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  286. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  287. return topology_sane(c, o, "llc");
  288. return false;
  289. }
  290. static bool match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  291. {
  292. if (c->phys_proc_id == o->phys_proc_id) {
  293. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  294. return true;
  295. return topology_sane(c, o, "mc");
  296. }
  297. return false;
  298. }
  299. void set_cpu_sibling_map(int cpu)
  300. {
  301. bool has_smt = smp_num_siblings > 1;
  302. bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
  303. struct cpuinfo_x86 *c = &cpu_data(cpu);
  304. struct cpuinfo_x86 *o;
  305. int i;
  306. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  307. if (!has_mp) {
  308. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  309. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  310. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  311. c->booted_cores = 1;
  312. return;
  313. }
  314. for_each_cpu(i, cpu_sibling_setup_mask) {
  315. o = &cpu_data(i);
  316. if ((i == cpu) || (has_smt && match_smt(c, o)))
  317. link_mask(sibling, cpu, i);
  318. if ((i == cpu) || (has_mp && match_llc(c, o)))
  319. link_mask(llc_shared, cpu, i);
  320. }
  321. /*
  322. * This needs a separate iteration over the cpus because we rely on all
  323. * cpu_sibling_mask links to be set-up.
  324. */
  325. for_each_cpu(i, cpu_sibling_setup_mask) {
  326. o = &cpu_data(i);
  327. if ((i == cpu) || (has_mp && match_mc(c, o))) {
  328. link_mask(core, cpu, i);
  329. /*
  330. * Does this new cpu bringup a new core?
  331. */
  332. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  333. /*
  334. * for each core in package, increment
  335. * the booted_cores for this new cpu
  336. */
  337. if (cpumask_first(cpu_sibling_mask(i)) == i)
  338. c->booted_cores++;
  339. /*
  340. * increment the core count for all
  341. * the other cpus in this package
  342. */
  343. if (i != cpu)
  344. cpu_data(i).booted_cores++;
  345. } else if (i != cpu && !c->booted_cores)
  346. c->booted_cores = cpu_data(i).booted_cores;
  347. }
  348. }
  349. }
  350. /* maps the cpu to the sched domain representing multi-core */
  351. const struct cpumask *cpu_coregroup_mask(int cpu)
  352. {
  353. return cpu_llc_shared_mask(cpu);
  354. }
  355. static void impress_friends(void)
  356. {
  357. int cpu;
  358. unsigned long bogosum = 0;
  359. /*
  360. * Allow the user to impress friends.
  361. */
  362. pr_debug("Before bogomips\n");
  363. for_each_possible_cpu(cpu)
  364. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  365. bogosum += cpu_data(cpu).loops_per_jiffy;
  366. pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
  367. num_online_cpus(),
  368. bogosum/(500000/HZ),
  369. (bogosum/(5000/HZ))%100);
  370. pr_debug("Before bogocount - setting activated=1\n");
  371. }
  372. void __inquire_remote_apic(int apicid)
  373. {
  374. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  375. const char * const names[] = { "ID", "VERSION", "SPIV" };
  376. int timeout;
  377. u32 status;
  378. pr_info("Inquiring remote APIC 0x%x...\n", apicid);
  379. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  380. pr_info("... APIC 0x%x %s: ", apicid, names[i]);
  381. /*
  382. * Wait for idle.
  383. */
  384. status = safe_apic_wait_icr_idle();
  385. if (status)
  386. pr_cont("a previous APIC delivery may have failed\n");
  387. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  388. timeout = 0;
  389. do {
  390. udelay(100);
  391. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  392. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  393. switch (status) {
  394. case APIC_ICR_RR_VALID:
  395. status = apic_read(APIC_RRR);
  396. pr_cont("%08x\n", status);
  397. break;
  398. default:
  399. pr_cont("failed\n");
  400. }
  401. }
  402. }
  403. /*
  404. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  405. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  406. * won't ... remember to clear down the APIC, etc later.
  407. */
  408. int
  409. wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
  410. {
  411. unsigned long send_status, accept_status = 0;
  412. int maxlvt;
  413. /* Target chip */
  414. /* Boot on the stack */
  415. /* Kick the second */
  416. apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
  417. pr_debug("Waiting for send to finish...\n");
  418. send_status = safe_apic_wait_icr_idle();
  419. /*
  420. * Give the other CPU some time to accept the IPI.
  421. */
  422. udelay(200);
  423. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  424. maxlvt = lapic_get_maxlvt();
  425. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  426. apic_write(APIC_ESR, 0);
  427. accept_status = (apic_read(APIC_ESR) & 0xEF);
  428. }
  429. pr_debug("NMI sent\n");
  430. if (send_status)
  431. pr_err("APIC never delivered???\n");
  432. if (accept_status)
  433. pr_err("APIC delivery error (%lx)\n", accept_status);
  434. return (send_status | accept_status);
  435. }
  436. static int
  437. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  438. {
  439. unsigned long send_status, accept_status = 0;
  440. int maxlvt, num_starts, j;
  441. maxlvt = lapic_get_maxlvt();
  442. /*
  443. * Be paranoid about clearing APIC errors.
  444. */
  445. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  446. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  447. apic_write(APIC_ESR, 0);
  448. apic_read(APIC_ESR);
  449. }
  450. pr_debug("Asserting INIT\n");
  451. /*
  452. * Turn INIT on target chip
  453. */
  454. /*
  455. * Send IPI
  456. */
  457. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  458. phys_apicid);
  459. pr_debug("Waiting for send to finish...\n");
  460. send_status = safe_apic_wait_icr_idle();
  461. mdelay(10);
  462. pr_debug("Deasserting INIT\n");
  463. /* Target chip */
  464. /* Send IPI */
  465. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  466. pr_debug("Waiting for send to finish...\n");
  467. send_status = safe_apic_wait_icr_idle();
  468. mb();
  469. atomic_set(&init_deasserted, 1);
  470. /*
  471. * Should we send STARTUP IPIs ?
  472. *
  473. * Determine this based on the APIC version.
  474. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  475. */
  476. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  477. num_starts = 2;
  478. else
  479. num_starts = 0;
  480. /*
  481. * Paravirt / VMI wants a startup IPI hook here to set up the
  482. * target processor state.
  483. */
  484. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  485. stack_start);
  486. /*
  487. * Run STARTUP IPI loop.
  488. */
  489. pr_debug("#startup loops: %d\n", num_starts);
  490. for (j = 1; j <= num_starts; j++) {
  491. pr_debug("Sending STARTUP #%d\n", j);
  492. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  493. apic_write(APIC_ESR, 0);
  494. apic_read(APIC_ESR);
  495. pr_debug("After apic_write\n");
  496. /*
  497. * STARTUP IPI
  498. */
  499. /* Target chip */
  500. /* Boot on the stack */
  501. /* Kick the second */
  502. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  503. phys_apicid);
  504. /*
  505. * Give the other CPU some time to accept the IPI.
  506. */
  507. udelay(300);
  508. pr_debug("Startup point 1\n");
  509. pr_debug("Waiting for send to finish...\n");
  510. send_status = safe_apic_wait_icr_idle();
  511. /*
  512. * Give the other CPU some time to accept the IPI.
  513. */
  514. udelay(200);
  515. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  516. apic_write(APIC_ESR, 0);
  517. accept_status = (apic_read(APIC_ESR) & 0xEF);
  518. if (send_status || accept_status)
  519. break;
  520. }
  521. pr_debug("After Startup\n");
  522. if (send_status)
  523. pr_err("APIC never delivered???\n");
  524. if (accept_status)
  525. pr_err("APIC delivery error (%lx)\n", accept_status);
  526. return (send_status | accept_status);
  527. }
  528. /* reduce the number of lines printed when booting a large cpu count system */
  529. static void announce_cpu(int cpu, int apicid)
  530. {
  531. static int current_node = -1;
  532. int node = early_cpu_to_node(cpu);
  533. int max_cpu_present = find_last_bit(cpumask_bits(cpu_present_mask), NR_CPUS);
  534. if (system_state == SYSTEM_BOOTING) {
  535. if (node != current_node) {
  536. if (current_node > (-1))
  537. pr_cont(" OK\n");
  538. current_node = node;
  539. pr_info("Booting Node %3d, Processors ", node);
  540. }
  541. pr_cont(" #%4d%s", cpu, cpu == max_cpu_present ? " OK\n" : "");
  542. return;
  543. } else
  544. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  545. node, cpu, apicid);
  546. }
  547. static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
  548. {
  549. int cpu;
  550. cpu = smp_processor_id();
  551. if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
  552. return NMI_HANDLED;
  553. return NMI_DONE;
  554. }
  555. /*
  556. * Wake up AP by INIT, INIT, STARTUP sequence.
  557. *
  558. * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
  559. * boot-strap code which is not a desired behavior for waking up BSP. To
  560. * void the boot-strap code, wake up CPU0 by NMI instead.
  561. *
  562. * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
  563. * (i.e. physically hot removed and then hot added), NMI won't wake it up.
  564. * We'll change this code in the future to wake up hard offlined CPU0 if
  565. * real platform and request are available.
  566. */
  567. static int
  568. wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
  569. int *cpu0_nmi_registered)
  570. {
  571. int id;
  572. int boot_error;
  573. /*
  574. * Wake up AP by INIT, INIT, STARTUP sequence.
  575. */
  576. if (cpu)
  577. return wakeup_secondary_cpu_via_init(apicid, start_ip);
  578. /*
  579. * Wake up BSP by nmi.
  580. *
  581. * Register a NMI handler to help wake up CPU0.
  582. */
  583. boot_error = register_nmi_handler(NMI_LOCAL,
  584. wakeup_cpu0_nmi, 0, "wake_cpu0");
  585. if (!boot_error) {
  586. enable_start_cpu0 = 1;
  587. *cpu0_nmi_registered = 1;
  588. if (apic->dest_logical == APIC_DEST_LOGICAL)
  589. id = cpu0_logical_apicid;
  590. else
  591. id = apicid;
  592. boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
  593. }
  594. return boot_error;
  595. }
  596. /*
  597. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  598. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  599. * Returns zero if CPU booted OK, else error code from
  600. * ->wakeup_secondary_cpu.
  601. */
  602. static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  603. {
  604. volatile u32 *trampoline_status =
  605. (volatile u32 *) __va(real_mode_header->trampoline_status);
  606. /* start_ip had better be page-aligned! */
  607. unsigned long start_ip = real_mode_header->trampoline_start;
  608. unsigned long boot_error = 0;
  609. int timeout;
  610. int cpu0_nmi_registered = 0;
  611. /* Just in case we booted with a single CPU. */
  612. alternatives_enable_smp();
  613. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  614. (THREAD_SIZE + task_stack_page(idle))) - 1);
  615. per_cpu(current_task, cpu) = idle;
  616. #ifdef CONFIG_X86_32
  617. /* Stack for startup_32 can be just as for start_secondary onwards */
  618. irq_ctx_init(cpu);
  619. #else
  620. clear_tsk_thread_flag(idle, TIF_FORK);
  621. initial_gs = per_cpu_offset(cpu);
  622. per_cpu(kernel_stack, cpu) =
  623. (unsigned long)task_stack_page(idle) -
  624. KERNEL_STACK_OFFSET + THREAD_SIZE;
  625. #endif
  626. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  627. initial_code = (unsigned long)start_secondary;
  628. stack_start = idle->thread.sp;
  629. /* So we see what's up */
  630. announce_cpu(cpu, apicid);
  631. /*
  632. * This grunge runs the startup process for
  633. * the targeted processor.
  634. */
  635. atomic_set(&init_deasserted, 0);
  636. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  637. pr_debug("Setting warm reset code and vector.\n");
  638. smpboot_setup_warm_reset_vector(start_ip);
  639. /*
  640. * Be paranoid about clearing APIC errors.
  641. */
  642. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  643. apic_write(APIC_ESR, 0);
  644. apic_read(APIC_ESR);
  645. }
  646. }
  647. /*
  648. * Wake up a CPU in difference cases:
  649. * - Use the method in the APIC driver if it's defined
  650. * Otherwise,
  651. * - Use an INIT boot APIC message for APs or NMI for BSP.
  652. */
  653. if (apic->wakeup_secondary_cpu)
  654. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  655. else
  656. boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
  657. &cpu0_nmi_registered);
  658. if (!boot_error) {
  659. /*
  660. * allow APs to start initializing.
  661. */
  662. pr_debug("Before Callout %d\n", cpu);
  663. cpumask_set_cpu(cpu, cpu_callout_mask);
  664. pr_debug("After Callout %d\n", cpu);
  665. /*
  666. * Wait 5s total for a response
  667. */
  668. for (timeout = 0; timeout < 50000; timeout++) {
  669. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  670. break; /* It has booted */
  671. udelay(100);
  672. /*
  673. * Allow other tasks to run while we wait for the
  674. * AP to come online. This also gives a chance
  675. * for the MTRR work(triggered by the AP coming online)
  676. * to be completed in the stop machine context.
  677. */
  678. schedule();
  679. }
  680. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  681. print_cpu_msr(&cpu_data(cpu));
  682. pr_debug("CPU%d: has booted.\n", cpu);
  683. } else {
  684. boot_error = 1;
  685. if (*trampoline_status == 0xA5A5A5A5)
  686. /* trampoline started but...? */
  687. pr_err("CPU%d: Stuck ??\n", cpu);
  688. else
  689. /* trampoline code not run */
  690. pr_err("CPU%d: Not responding\n", cpu);
  691. if (apic->inquire_remote_apic)
  692. apic->inquire_remote_apic(apicid);
  693. }
  694. }
  695. if (boot_error) {
  696. /* Try to put things back the way they were before ... */
  697. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  698. /* was set by do_boot_cpu() */
  699. cpumask_clear_cpu(cpu, cpu_callout_mask);
  700. /* was set by cpu_init() */
  701. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  702. set_cpu_present(cpu, false);
  703. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  704. }
  705. /* mark "stuck" area as not stuck */
  706. *trampoline_status = 0;
  707. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  708. /*
  709. * Cleanup possible dangling ends...
  710. */
  711. smpboot_restore_warm_reset_vector();
  712. }
  713. /*
  714. * Clean up the nmi handler. Do this after the callin and callout sync
  715. * to avoid impact of possible long unregister time.
  716. */
  717. if (cpu0_nmi_registered)
  718. unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
  719. return boot_error;
  720. }
  721. int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  722. {
  723. int apicid = apic->cpu_present_to_apicid(cpu);
  724. unsigned long flags;
  725. int err;
  726. WARN_ON(irqs_disabled());
  727. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  728. if (apicid == BAD_APICID ||
  729. !physid_isset(apicid, phys_cpu_present_map) ||
  730. !apic->apic_id_valid(apicid)) {
  731. pr_err("%s: bad cpu %d\n", __func__, cpu);
  732. return -EINVAL;
  733. }
  734. /*
  735. * Already booted CPU?
  736. */
  737. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  738. pr_debug("do_boot_cpu %d Already started\n", cpu);
  739. return -ENOSYS;
  740. }
  741. /*
  742. * Save current MTRR state in case it was changed since early boot
  743. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  744. */
  745. mtrr_save_state();
  746. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  747. /* the FPU context is blank, nobody can own it */
  748. __cpu_disable_lazy_restore(cpu);
  749. err = do_boot_cpu(apicid, cpu, tidle);
  750. if (err) {
  751. pr_debug("do_boot_cpu failed %d\n", err);
  752. return -EIO;
  753. }
  754. /*
  755. * Check TSC synchronization with the AP (keep irqs disabled
  756. * while doing so):
  757. */
  758. local_irq_save(flags);
  759. check_tsc_sync_source(cpu);
  760. local_irq_restore(flags);
  761. while (!cpu_online(cpu)) {
  762. cpu_relax();
  763. touch_nmi_watchdog();
  764. }
  765. return 0;
  766. }
  767. /**
  768. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  769. */
  770. void arch_disable_smp_support(void)
  771. {
  772. disable_ioapic_support();
  773. }
  774. /*
  775. * Fall back to non SMP mode after errors.
  776. *
  777. * RED-PEN audit/test this more. I bet there is more state messed up here.
  778. */
  779. static __init void disable_smp(void)
  780. {
  781. init_cpu_present(cpumask_of(0));
  782. init_cpu_possible(cpumask_of(0));
  783. smpboot_clear_io_apic_irqs();
  784. if (smp_found_config)
  785. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  786. else
  787. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  788. cpumask_set_cpu(0, cpu_sibling_mask(0));
  789. cpumask_set_cpu(0, cpu_core_mask(0));
  790. }
  791. /*
  792. * Various sanity checks.
  793. */
  794. static int __init smp_sanity_check(unsigned max_cpus)
  795. {
  796. preempt_disable();
  797. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  798. if (def_to_bigsmp && nr_cpu_ids > 8) {
  799. unsigned int cpu;
  800. unsigned nr;
  801. pr_warn("More than 8 CPUs detected - skipping them\n"
  802. "Use CONFIG_X86_BIGSMP\n");
  803. nr = 0;
  804. for_each_present_cpu(cpu) {
  805. if (nr >= 8)
  806. set_cpu_present(cpu, false);
  807. nr++;
  808. }
  809. nr = 0;
  810. for_each_possible_cpu(cpu) {
  811. if (nr >= 8)
  812. set_cpu_possible(cpu, false);
  813. nr++;
  814. }
  815. nr_cpu_ids = 8;
  816. }
  817. #endif
  818. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  819. pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
  820. hard_smp_processor_id());
  821. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  822. }
  823. /*
  824. * If we couldn't find an SMP configuration at boot time,
  825. * get out of here now!
  826. */
  827. if (!smp_found_config && !acpi_lapic) {
  828. preempt_enable();
  829. pr_notice("SMP motherboard not detected\n");
  830. disable_smp();
  831. if (APIC_init_uniprocessor())
  832. pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
  833. return -1;
  834. }
  835. /*
  836. * Should not be necessary because the MP table should list the boot
  837. * CPU too, but we do it for the sake of robustness anyway.
  838. */
  839. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  840. pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
  841. boot_cpu_physical_apicid);
  842. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  843. }
  844. preempt_enable();
  845. /*
  846. * If we couldn't find a local APIC, then get out of here now!
  847. */
  848. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  849. !cpu_has_apic) {
  850. if (!disable_apic) {
  851. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  852. boot_cpu_physical_apicid);
  853. pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
  854. }
  855. smpboot_clear_io_apic();
  856. disable_ioapic_support();
  857. return -1;
  858. }
  859. verify_local_APIC();
  860. /*
  861. * If SMP should be disabled, then really disable it!
  862. */
  863. if (!max_cpus) {
  864. pr_info("SMP mode deactivated\n");
  865. smpboot_clear_io_apic();
  866. connect_bsp_APIC();
  867. setup_local_APIC();
  868. bsp_end_local_APIC_setup();
  869. return -1;
  870. }
  871. return 0;
  872. }
  873. static void __init smp_cpu_index_default(void)
  874. {
  875. int i;
  876. struct cpuinfo_x86 *c;
  877. for_each_possible_cpu(i) {
  878. c = &cpu_data(i);
  879. /* mark all to hotplug */
  880. c->cpu_index = nr_cpu_ids;
  881. }
  882. }
  883. /*
  884. * Prepare for SMP bootup. The MP table or ACPI has been read
  885. * earlier. Just do some sanity checking here and enable APIC mode.
  886. */
  887. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  888. {
  889. unsigned int i;
  890. preempt_disable();
  891. smp_cpu_index_default();
  892. /*
  893. * Setup boot CPU information
  894. */
  895. smp_store_boot_cpu_info(); /* Final full version of the data */
  896. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  897. mb();
  898. current_thread_info()->cpu = 0; /* needed? */
  899. for_each_possible_cpu(i) {
  900. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  901. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  902. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  903. }
  904. set_cpu_sibling_map(0);
  905. if (smp_sanity_check(max_cpus) < 0) {
  906. pr_info("SMP disabled\n");
  907. disable_smp();
  908. goto out;
  909. }
  910. default_setup_apic_routing();
  911. preempt_disable();
  912. if (read_apic_id() != boot_cpu_physical_apicid) {
  913. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  914. read_apic_id(), boot_cpu_physical_apicid);
  915. /* Or can we switch back to PIC here? */
  916. }
  917. preempt_enable();
  918. connect_bsp_APIC();
  919. /*
  920. * Switch from PIC to APIC mode.
  921. */
  922. setup_local_APIC();
  923. if (x2apic_mode)
  924. cpu0_logical_apicid = apic_read(APIC_LDR);
  925. else
  926. cpu0_logical_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));
  927. /*
  928. * Enable IO APIC before setting up error vector
  929. */
  930. if (!skip_ioapic_setup && nr_ioapics)
  931. enable_IO_APIC();
  932. bsp_end_local_APIC_setup();
  933. if (apic->setup_portio_remap)
  934. apic->setup_portio_remap();
  935. smpboot_setup_io_apic();
  936. /*
  937. * Set up local APIC timer on boot CPU.
  938. */
  939. pr_info("CPU%d: ", 0);
  940. print_cpu_info(&cpu_data(0));
  941. x86_init.timers.setup_percpu_clockev();
  942. if (is_uv_system())
  943. uv_system_init();
  944. set_mtrr_aps_delayed_init();
  945. out:
  946. preempt_enable();
  947. }
  948. void arch_enable_nonboot_cpus_begin(void)
  949. {
  950. set_mtrr_aps_delayed_init();
  951. }
  952. void arch_enable_nonboot_cpus_end(void)
  953. {
  954. mtrr_aps_init();
  955. }
  956. /*
  957. * Early setup to make printk work.
  958. */
  959. void __init native_smp_prepare_boot_cpu(void)
  960. {
  961. int me = smp_processor_id();
  962. switch_to_new_gdt(me);
  963. /* already set me in cpu_online_mask in boot_cpu_init() */
  964. cpumask_set_cpu(me, cpu_callout_mask);
  965. per_cpu(cpu_state, me) = CPU_ONLINE;
  966. }
  967. void __init native_smp_cpus_done(unsigned int max_cpus)
  968. {
  969. pr_debug("Boot done\n");
  970. nmi_selftest();
  971. impress_friends();
  972. #ifdef CONFIG_X86_IO_APIC
  973. setup_ioapic_dest();
  974. #endif
  975. mtrr_aps_init();
  976. }
  977. static int __initdata setup_possible_cpus = -1;
  978. static int __init _setup_possible_cpus(char *str)
  979. {
  980. get_option(&str, &setup_possible_cpus);
  981. return 0;
  982. }
  983. early_param("possible_cpus", _setup_possible_cpus);
  984. /*
  985. * cpu_possible_mask should be static, it cannot change as cpu's
  986. * are onlined, or offlined. The reason is per-cpu data-structures
  987. * are allocated by some modules at init time, and dont expect to
  988. * do this dynamically on cpu arrival/departure.
  989. * cpu_present_mask on the other hand can change dynamically.
  990. * In case when cpu_hotplug is not compiled, then we resort to current
  991. * behaviour, which is cpu_possible == cpu_present.
  992. * - Ashok Raj
  993. *
  994. * Three ways to find out the number of additional hotplug CPUs:
  995. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  996. * - The user can overwrite it with possible_cpus=NUM
  997. * - Otherwise don't reserve additional CPUs.
  998. * We do this because additional CPUs waste a lot of memory.
  999. * -AK
  1000. */
  1001. __init void prefill_possible_map(void)
  1002. {
  1003. int i, possible;
  1004. /* no processor from mptable or madt */
  1005. if (!num_processors)
  1006. num_processors = 1;
  1007. i = setup_max_cpus ?: 1;
  1008. if (setup_possible_cpus == -1) {
  1009. possible = num_processors;
  1010. #ifdef CONFIG_HOTPLUG_CPU
  1011. if (setup_max_cpus)
  1012. possible += disabled_cpus;
  1013. #else
  1014. if (possible > i)
  1015. possible = i;
  1016. #endif
  1017. } else
  1018. possible = setup_possible_cpus;
  1019. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1020. /* nr_cpu_ids could be reduced via nr_cpus= */
  1021. if (possible > nr_cpu_ids) {
  1022. pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
  1023. possible, nr_cpu_ids);
  1024. possible = nr_cpu_ids;
  1025. }
  1026. #ifdef CONFIG_HOTPLUG_CPU
  1027. if (!setup_max_cpus)
  1028. #endif
  1029. if (possible > i) {
  1030. pr_warn("%d Processors exceeds max_cpus limit of %u\n",
  1031. possible, setup_max_cpus);
  1032. possible = i;
  1033. }
  1034. pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
  1035. possible, max_t(int, possible - num_processors, 0));
  1036. for (i = 0; i < possible; i++)
  1037. set_cpu_possible(i, true);
  1038. for (; i < NR_CPUS; i++)
  1039. set_cpu_possible(i, false);
  1040. nr_cpu_ids = possible;
  1041. }
  1042. #ifdef CONFIG_HOTPLUG_CPU
  1043. static void remove_siblinginfo(int cpu)
  1044. {
  1045. int sibling;
  1046. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1047. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1048. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1049. /*/
  1050. * last thread sibling in this cpu core going down
  1051. */
  1052. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1053. cpu_data(sibling).booted_cores--;
  1054. }
  1055. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1056. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1057. cpumask_clear(cpu_sibling_mask(cpu));
  1058. cpumask_clear(cpu_core_mask(cpu));
  1059. c->phys_proc_id = 0;
  1060. c->cpu_core_id = 0;
  1061. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1062. }
  1063. static void __ref remove_cpu_from_maps(int cpu)
  1064. {
  1065. set_cpu_online(cpu, false);
  1066. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1067. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1068. /* was set by cpu_init() */
  1069. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1070. numa_remove_cpu(cpu);
  1071. }
  1072. void cpu_disable_common(void)
  1073. {
  1074. int cpu = smp_processor_id();
  1075. remove_siblinginfo(cpu);
  1076. /* It's now safe to remove this processor from the online map */
  1077. lock_vector_lock();
  1078. remove_cpu_from_maps(cpu);
  1079. unlock_vector_lock();
  1080. fixup_irqs();
  1081. }
  1082. int native_cpu_disable(void)
  1083. {
  1084. clear_local_APIC();
  1085. cpu_disable_common();
  1086. return 0;
  1087. }
  1088. void native_cpu_die(unsigned int cpu)
  1089. {
  1090. /* We don't do anything here: idle task is faking death itself. */
  1091. unsigned int i;
  1092. for (i = 0; i < 10; i++) {
  1093. /* They ack this in play_dead by setting CPU_DEAD */
  1094. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1095. if (system_state == SYSTEM_RUNNING)
  1096. pr_info("CPU %u is now offline\n", cpu);
  1097. return;
  1098. }
  1099. msleep(100);
  1100. }
  1101. pr_err("CPU %u didn't die...\n", cpu);
  1102. }
  1103. void play_dead_common(void)
  1104. {
  1105. idle_task_exit();
  1106. reset_lazy_tlbstate();
  1107. amd_e400_remove_cpu(raw_smp_processor_id());
  1108. mb();
  1109. /* Ack it */
  1110. __this_cpu_write(cpu_state, CPU_DEAD);
  1111. /*
  1112. * With physical CPU hotplug, we should halt the cpu
  1113. */
  1114. local_irq_disable();
  1115. }
  1116. static bool wakeup_cpu0(void)
  1117. {
  1118. if (smp_processor_id() == 0 && enable_start_cpu0)
  1119. return true;
  1120. return false;
  1121. }
  1122. /*
  1123. * We need to flush the caches before going to sleep, lest we have
  1124. * dirty data in our caches when we come back up.
  1125. */
  1126. static inline void mwait_play_dead(void)
  1127. {
  1128. unsigned int eax, ebx, ecx, edx;
  1129. unsigned int highest_cstate = 0;
  1130. unsigned int highest_subcstate = 0;
  1131. void *mwait_ptr;
  1132. int i;
  1133. if (!this_cpu_has(X86_FEATURE_MWAIT))
  1134. return;
  1135. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1136. return;
  1137. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1138. return;
  1139. eax = CPUID_MWAIT_LEAF;
  1140. ecx = 0;
  1141. native_cpuid(&eax, &ebx, &ecx, &edx);
  1142. /*
  1143. * eax will be 0 if EDX enumeration is not valid.
  1144. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1145. */
  1146. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1147. eax = 0;
  1148. } else {
  1149. edx >>= MWAIT_SUBSTATE_SIZE;
  1150. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1151. if (edx & MWAIT_SUBSTATE_MASK) {
  1152. highest_cstate = i;
  1153. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1154. }
  1155. }
  1156. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1157. (highest_subcstate - 1);
  1158. }
  1159. /*
  1160. * This should be a memory location in a cache line which is
  1161. * unlikely to be touched by other processors. The actual
  1162. * content is immaterial as it is not actually modified in any way.
  1163. */
  1164. mwait_ptr = &current_thread_info()->flags;
  1165. wbinvd();
  1166. while (1) {
  1167. /*
  1168. * The CLFLUSH is a workaround for erratum AAI65 for
  1169. * the Xeon 7400 series. It's not clear it is actually
  1170. * needed, but it should be harmless in either case.
  1171. * The WBINVD is insufficient due to the spurious-wakeup
  1172. * case where we return around the loop.
  1173. */
  1174. clflush(mwait_ptr);
  1175. __monitor(mwait_ptr, 0, 0);
  1176. mb();
  1177. __mwait(eax, 0);
  1178. /*
  1179. * If NMI wants to wake up CPU0, start CPU0.
  1180. */
  1181. if (wakeup_cpu0())
  1182. start_cpu0();
  1183. }
  1184. }
  1185. static inline void hlt_play_dead(void)
  1186. {
  1187. if (__this_cpu_read(cpu_info.x86) >= 4)
  1188. wbinvd();
  1189. while (1) {
  1190. native_halt();
  1191. /*
  1192. * If NMI wants to wake up CPU0, start CPU0.
  1193. */
  1194. if (wakeup_cpu0())
  1195. start_cpu0();
  1196. }
  1197. }
  1198. void native_play_dead(void)
  1199. {
  1200. play_dead_common();
  1201. tboot_shutdown(TB_SHUTDOWN_WFS);
  1202. mwait_play_dead(); /* Only returns on failure */
  1203. if (cpuidle_play_dead())
  1204. hlt_play_dead();
  1205. }
  1206. #else /* ... !CONFIG_HOTPLUG_CPU */
  1207. int native_cpu_disable(void)
  1208. {
  1209. return -ENOSYS;
  1210. }
  1211. void native_cpu_die(unsigned int cpu)
  1212. {
  1213. /* We said "no" in __cpu_disable */
  1214. BUG();
  1215. }
  1216. void native_play_dead(void)
  1217. {
  1218. BUG();
  1219. }
  1220. #endif