pm.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS - Power Management support
  6. *
  7. * Based on arch/arm/mach-s3c2410/pm.c
  8. * Copyright (c) 2006 Simtec Electronics
  9. * Ben Dooks <ben@simtec.co.uk>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/suspend.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/io.h>
  19. #include <linux/err.h>
  20. #include <linux/clk.h>
  21. #include <asm/cacheflush.h>
  22. #include <asm/hardware/cache-l2x0.h>
  23. #include <asm/smp_scu.h>
  24. #include <plat/cpu.h>
  25. #include <plat/pm.h>
  26. #include <plat/pll.h>
  27. #include <plat/regs-srom.h>
  28. #include <mach/regs-irq.h>
  29. #include <mach/regs-gpio.h>
  30. #include <mach/regs-clock.h>
  31. #include <mach/regs-pmu.h>
  32. #include <mach/pm-core.h>
  33. #include <mach/pmu.h>
  34. static struct sleep_save exynos4_set_clksrc[] = {
  35. { .reg = EXYNOS4_CLKSRC_MASK_TOP , .val = 0x00000001, },
  36. { .reg = EXYNOS4_CLKSRC_MASK_CAM , .val = 0x11111111, },
  37. { .reg = EXYNOS4_CLKSRC_MASK_TV , .val = 0x00000111, },
  38. { .reg = EXYNOS4_CLKSRC_MASK_LCD0 , .val = 0x00001111, },
  39. { .reg = EXYNOS4_CLKSRC_MASK_MAUDIO , .val = 0x00000001, },
  40. { .reg = EXYNOS4_CLKSRC_MASK_FSYS , .val = 0x01011111, },
  41. { .reg = EXYNOS4_CLKSRC_MASK_PERIL0 , .val = 0x01111111, },
  42. { .reg = EXYNOS4_CLKSRC_MASK_PERIL1 , .val = 0x01110111, },
  43. { .reg = EXYNOS4_CLKSRC_MASK_DMC , .val = 0x00010000, },
  44. };
  45. static struct sleep_save exynos4210_set_clksrc[] = {
  46. { .reg = EXYNOS4210_CLKSRC_MASK_LCD1 , .val = 0x00001111, },
  47. };
  48. static struct sleep_save exynos4_epll_save[] = {
  49. SAVE_ITEM(EXYNOS4_EPLL_CON0),
  50. SAVE_ITEM(EXYNOS4_EPLL_CON1),
  51. };
  52. static struct sleep_save exynos4_vpll_save[] = {
  53. SAVE_ITEM(EXYNOS4_VPLL_CON0),
  54. SAVE_ITEM(EXYNOS4_VPLL_CON1),
  55. };
  56. static struct sleep_save exynos_core_save[] = {
  57. /* SROM side */
  58. SAVE_ITEM(S5P_SROM_BW),
  59. SAVE_ITEM(S5P_SROM_BC0),
  60. SAVE_ITEM(S5P_SROM_BC1),
  61. SAVE_ITEM(S5P_SROM_BC2),
  62. SAVE_ITEM(S5P_SROM_BC3),
  63. };
  64. /* For Cortex-A9 Diagnostic and Power control register */
  65. static unsigned int save_arm_register[2];
  66. static int exynos_cpu_suspend(unsigned long arg)
  67. {
  68. #ifdef CONFIG_CACHE_L2X0
  69. outer_flush_all();
  70. #endif
  71. if (soc_is_exynos5250())
  72. flush_cache_all();
  73. /* issue the standby signal into the pm unit. */
  74. cpu_do_idle();
  75. /* we should never get past here */
  76. panic("sleep resumed to originator?");
  77. }
  78. static void exynos_pm_prepare(void)
  79. {
  80. unsigned int tmp;
  81. s3c_pm_do_save(exynos_core_save, ARRAY_SIZE(exynos_core_save));
  82. if (!soc_is_exynos5250()) {
  83. s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
  84. s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
  85. } else {
  86. /* Disable USE_RETENTION of JPEG_MEM_OPTION */
  87. tmp = __raw_readl(EXYNOS5_JPEG_MEM_OPTION);
  88. tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
  89. __raw_writel(tmp, EXYNOS5_JPEG_MEM_OPTION);
  90. }
  91. /* Set value of power down register for sleep mode */
  92. exynos_sys_powerdown_conf(SYS_SLEEP);
  93. __raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
  94. /* ensure at least INFORM0 has the resume address */
  95. __raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
  96. /* Before enter central sequence mode, clock src register have to set */
  97. if (!soc_is_exynos5250())
  98. s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
  99. if (soc_is_exynos4210())
  100. s3c_pm_do_restore_core(exynos4210_set_clksrc, ARRAY_SIZE(exynos4210_set_clksrc));
  101. }
  102. static int exynos_pm_add(struct device *dev, struct subsys_interface *sif)
  103. {
  104. pm_cpu_prep = exynos_pm_prepare;
  105. pm_cpu_sleep = exynos_cpu_suspend;
  106. return 0;
  107. }
  108. static unsigned long pll_base_rate;
  109. static void exynos4_restore_pll(void)
  110. {
  111. unsigned long pll_con, locktime, lockcnt;
  112. unsigned long pll_in_rate;
  113. unsigned int p_div, epll_wait = 0, vpll_wait = 0;
  114. if (pll_base_rate == 0)
  115. return;
  116. pll_in_rate = pll_base_rate;
  117. /* EPLL */
  118. pll_con = exynos4_epll_save[0].val;
  119. if (pll_con & (1 << 31)) {
  120. pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
  121. p_div = (pll_con >> PLL46XX_PDIV_SHIFT);
  122. pll_in_rate /= 1000000;
  123. locktime = (3000 / pll_in_rate) * p_div;
  124. lockcnt = locktime * 10000 / (10000 / pll_in_rate);
  125. __raw_writel(lockcnt, EXYNOS4_EPLL_LOCK);
  126. s3c_pm_do_restore_core(exynos4_epll_save,
  127. ARRAY_SIZE(exynos4_epll_save));
  128. epll_wait = 1;
  129. }
  130. pll_in_rate = pll_base_rate;
  131. /* VPLL */
  132. pll_con = exynos4_vpll_save[0].val;
  133. if (pll_con & (1 << 31)) {
  134. pll_in_rate /= 1000000;
  135. /* 750us */
  136. locktime = 750;
  137. lockcnt = locktime * 10000 / (10000 / pll_in_rate);
  138. __raw_writel(lockcnt, EXYNOS4_VPLL_LOCK);
  139. s3c_pm_do_restore_core(exynos4_vpll_save,
  140. ARRAY_SIZE(exynos4_vpll_save));
  141. vpll_wait = 1;
  142. }
  143. /* Wait PLL locking */
  144. do {
  145. if (epll_wait) {
  146. pll_con = __raw_readl(EXYNOS4_EPLL_CON0);
  147. if (pll_con & (1 << EXYNOS4_EPLLCON0_LOCKED_SHIFT))
  148. epll_wait = 0;
  149. }
  150. if (vpll_wait) {
  151. pll_con = __raw_readl(EXYNOS4_VPLL_CON0);
  152. if (pll_con & (1 << EXYNOS4_VPLLCON0_LOCKED_SHIFT))
  153. vpll_wait = 0;
  154. }
  155. } while (epll_wait || vpll_wait);
  156. }
  157. static struct subsys_interface exynos_pm_interface = {
  158. .name = "exynos_pm",
  159. .subsys = &exynos_subsys,
  160. .add_dev = exynos_pm_add,
  161. };
  162. static __init int exynos_pm_drvinit(void)
  163. {
  164. struct clk *pll_base;
  165. unsigned int tmp;
  166. s3c_pm_init();
  167. /* All wakeup disable */
  168. tmp = __raw_readl(S5P_WAKEUP_MASK);
  169. tmp |= ((0xFF << 8) | (0x1F << 1));
  170. __raw_writel(tmp, S5P_WAKEUP_MASK);
  171. if (!soc_is_exynos5250()) {
  172. pll_base = clk_get(NULL, "xtal");
  173. if (!IS_ERR(pll_base)) {
  174. pll_base_rate = clk_get_rate(pll_base);
  175. clk_put(pll_base);
  176. }
  177. }
  178. return subsys_interface_register(&exynos_pm_interface);
  179. }
  180. arch_initcall(exynos_pm_drvinit);
  181. static int exynos_pm_suspend(void)
  182. {
  183. unsigned long tmp;
  184. /* Setting Central Sequence Register for power down mode */
  185. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  186. tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
  187. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  188. /* Setting SEQ_OPTION register */
  189. tmp = (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0);
  190. __raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
  191. if (!soc_is_exynos5250()) {
  192. /* Save Power control register */
  193. asm ("mrc p15, 0, %0, c15, c0, 0"
  194. : "=r" (tmp) : : "cc");
  195. save_arm_register[0] = tmp;
  196. /* Save Diagnostic register */
  197. asm ("mrc p15, 0, %0, c15, c0, 1"
  198. : "=r" (tmp) : : "cc");
  199. save_arm_register[1] = tmp;
  200. }
  201. return 0;
  202. }
  203. static void exynos_pm_resume(void)
  204. {
  205. unsigned long tmp;
  206. /*
  207. * If PMU failed while entering sleep mode, WFI will be
  208. * ignored by PMU and then exiting cpu_do_idle().
  209. * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
  210. * in this situation.
  211. */
  212. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  213. if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
  214. tmp |= S5P_CENTRAL_LOWPWR_CFG;
  215. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  216. /* No need to perform below restore code */
  217. goto early_wakeup;
  218. }
  219. if (!soc_is_exynos5250()) {
  220. /* Restore Power control register */
  221. tmp = save_arm_register[0];
  222. asm volatile ("mcr p15, 0, %0, c15, c0, 0"
  223. : : "r" (tmp)
  224. : "cc");
  225. /* Restore Diagnostic register */
  226. tmp = save_arm_register[1];
  227. asm volatile ("mcr p15, 0, %0, c15, c0, 1"
  228. : : "r" (tmp)
  229. : "cc");
  230. }
  231. /* For release retention */
  232. __raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
  233. __raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
  234. __raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
  235. __raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
  236. __raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
  237. __raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
  238. __raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
  239. s3c_pm_do_restore_core(exynos_core_save, ARRAY_SIZE(exynos_core_save));
  240. if (!soc_is_exynos5250()) {
  241. exynos4_restore_pll();
  242. #ifdef CONFIG_SMP
  243. scu_enable(S5P_VA_SCU);
  244. #endif
  245. }
  246. early_wakeup:
  247. /* Clear SLEEP mode set in INFORM1 */
  248. __raw_writel(0x0, S5P_INFORM1);
  249. return;
  250. }
  251. static struct syscore_ops exynos_pm_syscore_ops = {
  252. .suspend = exynos_pm_suspend,
  253. .resume = exynos_pm_resume,
  254. };
  255. static __init int exynos_pm_syscore_init(void)
  256. {
  257. register_syscore_ops(&exynos_pm_syscore_ops);
  258. return 0;
  259. }
  260. arch_initcall(exynos_pm_syscore_init);