intel_ringbuffer.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. static u32 i915_gem_get_seqno(struct drm_device *dev)
  35. {
  36. drm_i915_private_t *dev_priv = dev->dev_private;
  37. u32 seqno;
  38. seqno = dev_priv->next_seqno;
  39. /* reserve 0 for non-seqno */
  40. if (++dev_priv->next_seqno == 0)
  41. dev_priv->next_seqno = 1;
  42. return seqno;
  43. }
  44. static void
  45. render_ring_flush(struct drm_device *dev,
  46. struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. drm_i915_private_t *dev_priv = dev->dev_private;
  51. u32 cmd;
  52. #if WATCH_EXEC
  53. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  54. invalidate_domains, flush_domains);
  55. #endif
  56. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  57. invalidate_domains, flush_domains);
  58. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  59. /*
  60. * read/write caches:
  61. *
  62. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  63. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  64. * also flushed at 2d versus 3d pipeline switches.
  65. *
  66. * read-only caches:
  67. *
  68. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  69. * MI_READ_FLUSH is set, and is always flushed on 965.
  70. *
  71. * I915_GEM_DOMAIN_COMMAND may not exist?
  72. *
  73. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  74. * invalidated when MI_EXE_FLUSH is set.
  75. *
  76. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  77. * invalidated with every MI_FLUSH.
  78. *
  79. * TLBs:
  80. *
  81. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  82. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  83. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  84. * are flushed at any MI_FLUSH.
  85. */
  86. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  87. if ((invalidate_domains|flush_domains) &
  88. I915_GEM_DOMAIN_RENDER)
  89. cmd &= ~MI_NO_WRITE_FLUSH;
  90. if (INTEL_INFO(dev)->gen < 4) {
  91. /*
  92. * On the 965, the sampler cache always gets flushed
  93. * and this bit is reserved.
  94. */
  95. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  96. cmd |= MI_READ_FLUSH;
  97. }
  98. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  99. cmd |= MI_EXE_FLUSH;
  100. #if WATCH_EXEC
  101. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  102. #endif
  103. intel_ring_begin(dev, ring, 2);
  104. intel_ring_emit(dev, ring, cmd);
  105. intel_ring_emit(dev, ring, MI_NOOP);
  106. intel_ring_advance(dev, ring);
  107. }
  108. }
  109. static unsigned int render_ring_get_head(struct drm_device *dev,
  110. struct intel_ring_buffer *ring)
  111. {
  112. drm_i915_private_t *dev_priv = dev->dev_private;
  113. return I915_READ(PRB0_HEAD) & HEAD_ADDR;
  114. }
  115. static unsigned int render_ring_get_tail(struct drm_device *dev,
  116. struct intel_ring_buffer *ring)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. return I915_READ(PRB0_TAIL) & TAIL_ADDR;
  120. }
  121. static unsigned int render_ring_get_active_head(struct drm_device *dev,
  122. struct intel_ring_buffer *ring)
  123. {
  124. drm_i915_private_t *dev_priv = dev->dev_private;
  125. u32 acthd_reg = INTEL_INFO(dev)->gen ? ACTHD_I965 : ACTHD;
  126. return I915_READ(acthd_reg);
  127. }
  128. static void render_ring_advance_ring(struct drm_device *dev,
  129. struct intel_ring_buffer *ring)
  130. {
  131. drm_i915_private_t *dev_priv = dev->dev_private;
  132. I915_WRITE(PRB0_TAIL, ring->tail);
  133. }
  134. static int init_ring_common(struct drm_device *dev,
  135. struct intel_ring_buffer *ring)
  136. {
  137. u32 head;
  138. drm_i915_private_t *dev_priv = dev->dev_private;
  139. struct drm_i915_gem_object *obj_priv;
  140. obj_priv = to_intel_bo(ring->gem_object);
  141. /* Stop the ring if it's running. */
  142. I915_WRITE(ring->regs.ctl, 0);
  143. I915_WRITE(ring->regs.head, 0);
  144. I915_WRITE(ring->regs.tail, 0);
  145. /* Initialize the ring. */
  146. I915_WRITE(ring->regs.start, obj_priv->gtt_offset);
  147. head = ring->get_head(dev, ring);
  148. /* G45 ring initialization fails to reset head to zero */
  149. if (head != 0) {
  150. DRM_ERROR("%s head not reset to zero "
  151. "ctl %08x head %08x tail %08x start %08x\n",
  152. ring->name,
  153. I915_READ(ring->regs.ctl),
  154. I915_READ(ring->regs.head),
  155. I915_READ(ring->regs.tail),
  156. I915_READ(ring->regs.start));
  157. I915_WRITE(ring->regs.head, 0);
  158. DRM_ERROR("%s head forced to zero "
  159. "ctl %08x head %08x tail %08x start %08x\n",
  160. ring->name,
  161. I915_READ(ring->regs.ctl),
  162. I915_READ(ring->regs.head),
  163. I915_READ(ring->regs.tail),
  164. I915_READ(ring->regs.start));
  165. }
  166. I915_WRITE(ring->regs.ctl,
  167. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  168. | RING_NO_REPORT | RING_VALID);
  169. head = I915_READ(ring->regs.head) & HEAD_ADDR;
  170. /* If the head is still not zero, the ring is dead */
  171. if (head != 0) {
  172. DRM_ERROR("%s initialization failed "
  173. "ctl %08x head %08x tail %08x start %08x\n",
  174. ring->name,
  175. I915_READ(ring->regs.ctl),
  176. I915_READ(ring->regs.head),
  177. I915_READ(ring->regs.tail),
  178. I915_READ(ring->regs.start));
  179. return -EIO;
  180. }
  181. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  182. i915_kernel_lost_context(dev);
  183. else {
  184. ring->head = ring->get_head(dev, ring);
  185. ring->tail = ring->get_tail(dev, ring);
  186. ring->space = ring->head - (ring->tail + 8);
  187. if (ring->space < 0)
  188. ring->space += ring->size;
  189. }
  190. return 0;
  191. }
  192. static int init_render_ring(struct drm_device *dev,
  193. struct intel_ring_buffer *ring)
  194. {
  195. drm_i915_private_t *dev_priv = dev->dev_private;
  196. int ret = init_ring_common(dev, ring);
  197. int mode;
  198. if (INTEL_INFO(dev)->gen > 3) {
  199. mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  200. if (IS_GEN6(dev))
  201. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  202. I915_WRITE(MI_MODE, mode);
  203. }
  204. return ret;
  205. }
  206. #define PIPE_CONTROL_FLUSH(addr) \
  207. do { \
  208. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  209. PIPE_CONTROL_DEPTH_STALL | 2); \
  210. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  211. OUT_RING(0); \
  212. OUT_RING(0); \
  213. } while (0)
  214. /**
  215. * Creates a new sequence number, emitting a write of it to the status page
  216. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  217. *
  218. * Must be called with struct_lock held.
  219. *
  220. * Returned sequence numbers are nonzero on success.
  221. */
  222. static u32
  223. render_ring_add_request(struct drm_device *dev,
  224. struct intel_ring_buffer *ring,
  225. struct drm_file *file_priv,
  226. u32 flush_domains)
  227. {
  228. drm_i915_private_t *dev_priv = dev->dev_private;
  229. u32 seqno;
  230. seqno = i915_gem_get_seqno(dev);
  231. if (IS_GEN6(dev)) {
  232. BEGIN_LP_RING(6);
  233. OUT_RING(GFX_OP_PIPE_CONTROL | 3);
  234. OUT_RING(PIPE_CONTROL_QW_WRITE |
  235. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  236. PIPE_CONTROL_NOTIFY);
  237. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  238. OUT_RING(seqno);
  239. OUT_RING(0);
  240. OUT_RING(0);
  241. ADVANCE_LP_RING();
  242. } else if (HAS_PIPE_CONTROL(dev)) {
  243. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  244. /*
  245. * Workaround qword write incoherence by flushing the
  246. * PIPE_NOTIFY buffers out to memory before requesting
  247. * an interrupt.
  248. */
  249. BEGIN_LP_RING(32);
  250. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  251. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  252. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  253. OUT_RING(seqno);
  254. OUT_RING(0);
  255. PIPE_CONTROL_FLUSH(scratch_addr);
  256. scratch_addr += 128; /* write to separate cachelines */
  257. PIPE_CONTROL_FLUSH(scratch_addr);
  258. scratch_addr += 128;
  259. PIPE_CONTROL_FLUSH(scratch_addr);
  260. scratch_addr += 128;
  261. PIPE_CONTROL_FLUSH(scratch_addr);
  262. scratch_addr += 128;
  263. PIPE_CONTROL_FLUSH(scratch_addr);
  264. scratch_addr += 128;
  265. PIPE_CONTROL_FLUSH(scratch_addr);
  266. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  267. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  268. PIPE_CONTROL_NOTIFY);
  269. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  270. OUT_RING(seqno);
  271. OUT_RING(0);
  272. ADVANCE_LP_RING();
  273. } else {
  274. BEGIN_LP_RING(4);
  275. OUT_RING(MI_STORE_DWORD_INDEX);
  276. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  277. OUT_RING(seqno);
  278. OUT_RING(MI_USER_INTERRUPT);
  279. ADVANCE_LP_RING();
  280. }
  281. return seqno;
  282. }
  283. static u32
  284. render_ring_get_gem_seqno(struct drm_device *dev,
  285. struct intel_ring_buffer *ring)
  286. {
  287. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  288. if (HAS_PIPE_CONTROL(dev))
  289. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  290. else
  291. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  292. }
  293. static void
  294. render_ring_get_user_irq(struct drm_device *dev,
  295. struct intel_ring_buffer *ring)
  296. {
  297. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  298. unsigned long irqflags;
  299. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  300. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  301. if (HAS_PCH_SPLIT(dev))
  302. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  303. else
  304. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  305. }
  306. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  307. }
  308. static void
  309. render_ring_put_user_irq(struct drm_device *dev,
  310. struct intel_ring_buffer *ring)
  311. {
  312. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  313. unsigned long irqflags;
  314. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  315. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  316. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  317. if (HAS_PCH_SPLIT(dev))
  318. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  319. else
  320. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  321. }
  322. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  323. }
  324. static void render_setup_status_page(struct drm_device *dev,
  325. struct intel_ring_buffer *ring)
  326. {
  327. drm_i915_private_t *dev_priv = dev->dev_private;
  328. if (IS_GEN6(dev)) {
  329. I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
  330. I915_READ(HWS_PGA_GEN6); /* posting read */
  331. } else {
  332. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  333. I915_READ(HWS_PGA); /* posting read */
  334. }
  335. }
  336. void
  337. bsd_ring_flush(struct drm_device *dev,
  338. struct intel_ring_buffer *ring,
  339. u32 invalidate_domains,
  340. u32 flush_domains)
  341. {
  342. intel_ring_begin(dev, ring, 2);
  343. intel_ring_emit(dev, ring, MI_FLUSH);
  344. intel_ring_emit(dev, ring, MI_NOOP);
  345. intel_ring_advance(dev, ring);
  346. }
  347. static inline unsigned int bsd_ring_get_head(struct drm_device *dev,
  348. struct intel_ring_buffer *ring)
  349. {
  350. drm_i915_private_t *dev_priv = dev->dev_private;
  351. return I915_READ(BSD_RING_HEAD) & HEAD_ADDR;
  352. }
  353. static inline unsigned int bsd_ring_get_tail(struct drm_device *dev,
  354. struct intel_ring_buffer *ring)
  355. {
  356. drm_i915_private_t *dev_priv = dev->dev_private;
  357. return I915_READ(BSD_RING_TAIL) & TAIL_ADDR;
  358. }
  359. static inline unsigned int bsd_ring_get_active_head(struct drm_device *dev,
  360. struct intel_ring_buffer *ring)
  361. {
  362. drm_i915_private_t *dev_priv = dev->dev_private;
  363. return I915_READ(BSD_RING_ACTHD);
  364. }
  365. static inline void bsd_ring_advance_ring(struct drm_device *dev,
  366. struct intel_ring_buffer *ring)
  367. {
  368. drm_i915_private_t *dev_priv = dev->dev_private;
  369. I915_WRITE(BSD_RING_TAIL, ring->tail);
  370. }
  371. static int init_bsd_ring(struct drm_device *dev,
  372. struct intel_ring_buffer *ring)
  373. {
  374. return init_ring_common(dev, ring);
  375. }
  376. static u32
  377. bsd_ring_add_request(struct drm_device *dev,
  378. struct intel_ring_buffer *ring,
  379. struct drm_file *file_priv,
  380. u32 flush_domains)
  381. {
  382. u32 seqno;
  383. seqno = i915_gem_get_seqno(dev);
  384. intel_ring_begin(dev, ring, 4);
  385. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  386. intel_ring_emit(dev, ring,
  387. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  388. intel_ring_emit(dev, ring, seqno);
  389. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  390. intel_ring_advance(dev, ring);
  391. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  392. return seqno;
  393. }
  394. static void bsd_setup_status_page(struct drm_device *dev,
  395. struct intel_ring_buffer *ring)
  396. {
  397. drm_i915_private_t *dev_priv = dev->dev_private;
  398. I915_WRITE(BSD_HWS_PGA, ring->status_page.gfx_addr);
  399. I915_READ(BSD_HWS_PGA);
  400. }
  401. static void
  402. bsd_ring_get_user_irq(struct drm_device *dev,
  403. struct intel_ring_buffer *ring)
  404. {
  405. /* do nothing */
  406. }
  407. static void
  408. bsd_ring_put_user_irq(struct drm_device *dev,
  409. struct intel_ring_buffer *ring)
  410. {
  411. /* do nothing */
  412. }
  413. static u32
  414. bsd_ring_get_gem_seqno(struct drm_device *dev,
  415. struct intel_ring_buffer *ring)
  416. {
  417. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  418. }
  419. static int
  420. bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  421. struct intel_ring_buffer *ring,
  422. struct drm_i915_gem_execbuffer2 *exec,
  423. struct drm_clip_rect *cliprects,
  424. uint64_t exec_offset)
  425. {
  426. uint32_t exec_start;
  427. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  428. intel_ring_begin(dev, ring, 2);
  429. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
  430. (2 << 6) | MI_BATCH_NON_SECURE_I965);
  431. intel_ring_emit(dev, ring, exec_start);
  432. intel_ring_advance(dev, ring);
  433. return 0;
  434. }
  435. static int
  436. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  437. struct intel_ring_buffer *ring,
  438. struct drm_i915_gem_execbuffer2 *exec,
  439. struct drm_clip_rect *cliprects,
  440. uint64_t exec_offset)
  441. {
  442. drm_i915_private_t *dev_priv = dev->dev_private;
  443. int nbox = exec->num_cliprects;
  444. int i = 0, count;
  445. uint32_t exec_start, exec_len;
  446. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  447. exec_len = (uint32_t) exec->batch_len;
  448. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  449. count = nbox ? nbox : 1;
  450. for (i = 0; i < count; i++) {
  451. if (i < nbox) {
  452. int ret = i915_emit_box(dev, cliprects, i,
  453. exec->DR1, exec->DR4);
  454. if (ret)
  455. return ret;
  456. }
  457. if (IS_I830(dev) || IS_845G(dev)) {
  458. intel_ring_begin(dev, ring, 4);
  459. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  460. intel_ring_emit(dev, ring,
  461. exec_start | MI_BATCH_NON_SECURE);
  462. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  463. intel_ring_emit(dev, ring, 0);
  464. } else {
  465. intel_ring_begin(dev, ring, 4);
  466. if (INTEL_INFO(dev)->gen >= 4) {
  467. intel_ring_emit(dev, ring,
  468. MI_BATCH_BUFFER_START | (2 << 6)
  469. | MI_BATCH_NON_SECURE_I965);
  470. intel_ring_emit(dev, ring, exec_start);
  471. } else {
  472. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  473. | (2 << 6));
  474. intel_ring_emit(dev, ring, exec_start |
  475. MI_BATCH_NON_SECURE);
  476. }
  477. }
  478. intel_ring_advance(dev, ring);
  479. }
  480. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  481. intel_ring_begin(dev, ring, 2);
  482. intel_ring_emit(dev, ring, MI_FLUSH |
  483. MI_NO_WRITE_FLUSH |
  484. MI_INVALIDATE_ISP );
  485. intel_ring_emit(dev, ring, MI_NOOP);
  486. intel_ring_advance(dev, ring);
  487. }
  488. /* XXX breadcrumb */
  489. return 0;
  490. }
  491. static void cleanup_status_page(struct drm_device *dev,
  492. struct intel_ring_buffer *ring)
  493. {
  494. drm_i915_private_t *dev_priv = dev->dev_private;
  495. struct drm_gem_object *obj;
  496. struct drm_i915_gem_object *obj_priv;
  497. obj = ring->status_page.obj;
  498. if (obj == NULL)
  499. return;
  500. obj_priv = to_intel_bo(obj);
  501. kunmap(obj_priv->pages[0]);
  502. i915_gem_object_unpin(obj);
  503. drm_gem_object_unreference(obj);
  504. ring->status_page.obj = NULL;
  505. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  506. }
  507. static int init_status_page(struct drm_device *dev,
  508. struct intel_ring_buffer *ring)
  509. {
  510. drm_i915_private_t *dev_priv = dev->dev_private;
  511. struct drm_gem_object *obj;
  512. struct drm_i915_gem_object *obj_priv;
  513. int ret;
  514. obj = i915_gem_alloc_object(dev, 4096);
  515. if (obj == NULL) {
  516. DRM_ERROR("Failed to allocate status page\n");
  517. ret = -ENOMEM;
  518. goto err;
  519. }
  520. obj_priv = to_intel_bo(obj);
  521. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  522. ret = i915_gem_object_pin(obj, 4096);
  523. if (ret != 0) {
  524. goto err_unref;
  525. }
  526. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  527. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  528. if (ring->status_page.page_addr == NULL) {
  529. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  530. goto err_unpin;
  531. }
  532. ring->status_page.obj = obj;
  533. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  534. ring->setup_status_page(dev, ring);
  535. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  536. ring->name, ring->status_page.gfx_addr);
  537. return 0;
  538. err_unpin:
  539. i915_gem_object_unpin(obj);
  540. err_unref:
  541. drm_gem_object_unreference(obj);
  542. err:
  543. return ret;
  544. }
  545. int intel_init_ring_buffer(struct drm_device *dev,
  546. struct intel_ring_buffer *ring)
  547. {
  548. struct drm_i915_gem_object *obj_priv;
  549. struct drm_gem_object *obj;
  550. int ret;
  551. ring->dev = dev;
  552. if (I915_NEED_GFX_HWS(dev)) {
  553. ret = init_status_page(dev, ring);
  554. if (ret)
  555. return ret;
  556. }
  557. obj = i915_gem_alloc_object(dev, ring->size);
  558. if (obj == NULL) {
  559. DRM_ERROR("Failed to allocate ringbuffer\n");
  560. ret = -ENOMEM;
  561. goto err_hws;
  562. }
  563. ring->gem_object = obj;
  564. ret = i915_gem_object_pin(obj, ring->alignment);
  565. if (ret)
  566. goto err_unref;
  567. obj_priv = to_intel_bo(obj);
  568. ring->map.size = ring->size;
  569. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  570. ring->map.type = 0;
  571. ring->map.flags = 0;
  572. ring->map.mtrr = 0;
  573. drm_core_ioremap_wc(&ring->map, dev);
  574. if (ring->map.handle == NULL) {
  575. DRM_ERROR("Failed to map ringbuffer.\n");
  576. ret = -EINVAL;
  577. goto err_unpin;
  578. }
  579. ring->virtual_start = ring->map.handle;
  580. ret = ring->init(dev, ring);
  581. if (ret)
  582. goto err_unmap;
  583. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  584. i915_kernel_lost_context(dev);
  585. else {
  586. ring->head = ring->get_head(dev, ring);
  587. ring->tail = ring->get_tail(dev, ring);
  588. ring->space = ring->head - (ring->tail + 8);
  589. if (ring->space < 0)
  590. ring->space += ring->size;
  591. }
  592. INIT_LIST_HEAD(&ring->active_list);
  593. INIT_LIST_HEAD(&ring->request_list);
  594. return ret;
  595. err_unmap:
  596. drm_core_ioremapfree(&ring->map, dev);
  597. err_unpin:
  598. i915_gem_object_unpin(obj);
  599. err_unref:
  600. drm_gem_object_unreference(obj);
  601. ring->gem_object = NULL;
  602. err_hws:
  603. cleanup_status_page(dev, ring);
  604. return ret;
  605. }
  606. void intel_cleanup_ring_buffer(struct drm_device *dev,
  607. struct intel_ring_buffer *ring)
  608. {
  609. if (ring->gem_object == NULL)
  610. return;
  611. drm_core_ioremapfree(&ring->map, dev);
  612. i915_gem_object_unpin(ring->gem_object);
  613. drm_gem_object_unreference(ring->gem_object);
  614. ring->gem_object = NULL;
  615. cleanup_status_page(dev, ring);
  616. }
  617. int intel_wrap_ring_buffer(struct drm_device *dev,
  618. struct intel_ring_buffer *ring)
  619. {
  620. unsigned int *virt;
  621. int rem;
  622. rem = ring->size - ring->tail;
  623. if (ring->space < rem) {
  624. int ret = intel_wait_ring_buffer(dev, ring, rem);
  625. if (ret)
  626. return ret;
  627. }
  628. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  629. rem /= 8;
  630. while (rem--) {
  631. *virt++ = MI_NOOP;
  632. *virt++ = MI_NOOP;
  633. }
  634. ring->tail = 0;
  635. ring->space = ring->head - 8;
  636. return 0;
  637. }
  638. int intel_wait_ring_buffer(struct drm_device *dev,
  639. struct intel_ring_buffer *ring, int n)
  640. {
  641. unsigned long end;
  642. trace_i915_ring_wait_begin (dev);
  643. end = jiffies + 3 * HZ;
  644. do {
  645. ring->head = ring->get_head(dev, ring);
  646. ring->space = ring->head - (ring->tail + 8);
  647. if (ring->space < 0)
  648. ring->space += ring->size;
  649. if (ring->space >= n) {
  650. trace_i915_ring_wait_end (dev);
  651. return 0;
  652. }
  653. if (dev->primary->master) {
  654. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  655. if (master_priv->sarea_priv)
  656. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  657. }
  658. yield();
  659. } while (!time_after(jiffies, end));
  660. trace_i915_ring_wait_end (dev);
  661. return -EBUSY;
  662. }
  663. void intel_ring_begin(struct drm_device *dev,
  664. struct intel_ring_buffer *ring, int num_dwords)
  665. {
  666. int n = 4*num_dwords;
  667. if (unlikely(ring->tail + n > ring->size))
  668. intel_wrap_ring_buffer(dev, ring);
  669. if (unlikely(ring->space < n))
  670. intel_wait_ring_buffer(dev, ring, n);
  671. ring->space -= n;
  672. }
  673. void intel_ring_advance(struct drm_device *dev,
  674. struct intel_ring_buffer *ring)
  675. {
  676. ring->tail &= ring->size - 1;
  677. ring->advance_ring(dev, ring);
  678. }
  679. void intel_fill_struct(struct drm_device *dev,
  680. struct intel_ring_buffer *ring,
  681. void *data,
  682. unsigned int len)
  683. {
  684. unsigned int *virt = ring->virtual_start + ring->tail;
  685. BUG_ON((len&~(4-1)) != 0);
  686. intel_ring_begin(dev, ring, len/4);
  687. memcpy(virt, data, len);
  688. ring->tail += len;
  689. ring->tail &= ring->size - 1;
  690. ring->space -= len;
  691. intel_ring_advance(dev, ring);
  692. }
  693. static struct intel_ring_buffer render_ring = {
  694. .name = "render ring",
  695. .id = RING_RENDER,
  696. .regs = {
  697. .ctl = PRB0_CTL,
  698. .head = PRB0_HEAD,
  699. .tail = PRB0_TAIL,
  700. .start = PRB0_START
  701. },
  702. .size = 32 * PAGE_SIZE,
  703. .alignment = PAGE_SIZE,
  704. .virtual_start = NULL,
  705. .dev = NULL,
  706. .gem_object = NULL,
  707. .head = 0,
  708. .tail = 0,
  709. .space = 0,
  710. .user_irq_refcount = 0,
  711. .irq_gem_seqno = 0,
  712. .waiting_gem_seqno = 0,
  713. .setup_status_page = render_setup_status_page,
  714. .init = init_render_ring,
  715. .get_head = render_ring_get_head,
  716. .get_tail = render_ring_get_tail,
  717. .get_active_head = render_ring_get_active_head,
  718. .advance_ring = render_ring_advance_ring,
  719. .flush = render_ring_flush,
  720. .add_request = render_ring_add_request,
  721. .get_gem_seqno = render_ring_get_gem_seqno,
  722. .user_irq_get = render_ring_get_user_irq,
  723. .user_irq_put = render_ring_put_user_irq,
  724. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  725. .status_page = {NULL, 0, NULL},
  726. .map = {0,}
  727. };
  728. /* ring buffer for bit-stream decoder */
  729. static struct intel_ring_buffer bsd_ring = {
  730. .name = "bsd ring",
  731. .id = RING_BSD,
  732. .regs = {
  733. .ctl = BSD_RING_CTL,
  734. .head = BSD_RING_HEAD,
  735. .tail = BSD_RING_TAIL,
  736. .start = BSD_RING_START
  737. },
  738. .size = 32 * PAGE_SIZE,
  739. .alignment = PAGE_SIZE,
  740. .virtual_start = NULL,
  741. .dev = NULL,
  742. .gem_object = NULL,
  743. .head = 0,
  744. .tail = 0,
  745. .space = 0,
  746. .user_irq_refcount = 0,
  747. .irq_gem_seqno = 0,
  748. .waiting_gem_seqno = 0,
  749. .setup_status_page = bsd_setup_status_page,
  750. .init = init_bsd_ring,
  751. .get_head = bsd_ring_get_head,
  752. .get_tail = bsd_ring_get_tail,
  753. .get_active_head = bsd_ring_get_active_head,
  754. .advance_ring = bsd_ring_advance_ring,
  755. .flush = bsd_ring_flush,
  756. .add_request = bsd_ring_add_request,
  757. .get_gem_seqno = bsd_ring_get_gem_seqno,
  758. .user_irq_get = bsd_ring_get_user_irq,
  759. .user_irq_put = bsd_ring_put_user_irq,
  760. .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
  761. .status_page = {NULL, 0, NULL},
  762. .map = {0,}
  763. };
  764. int intel_init_render_ring_buffer(struct drm_device *dev)
  765. {
  766. drm_i915_private_t *dev_priv = dev->dev_private;
  767. dev_priv->render_ring = render_ring;
  768. if (!I915_NEED_GFX_HWS(dev)) {
  769. dev_priv->render_ring.status_page.page_addr
  770. = dev_priv->status_page_dmah->vaddr;
  771. memset(dev_priv->render_ring.status_page.page_addr,
  772. 0, PAGE_SIZE);
  773. }
  774. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  775. }
  776. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  777. {
  778. drm_i915_private_t *dev_priv = dev->dev_private;
  779. dev_priv->bsd_ring = bsd_ring;
  780. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  781. }