hda_intel.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <sound/core.h>
  48. #include <sound/initval.h>
  49. #include "hda_codec.h"
  50. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  51. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  52. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  53. static char *model[SNDRV_CARDS];
  54. static int position_fix[SNDRV_CARDS];
  55. static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  56. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  57. static int single_cmd;
  58. static int enable_msi;
  59. module_param_array(index, int, NULL, 0444);
  60. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  61. module_param_array(id, charp, NULL, 0444);
  62. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  63. module_param_array(enable, bool, NULL, 0444);
  64. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  65. module_param_array(model, charp, NULL, 0444);
  66. MODULE_PARM_DESC(model, "Use the given board model.");
  67. module_param_array(position_fix, int, NULL, 0444);
  68. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  69. "(0 = auto, 1 = none, 2 = POSBUF).");
  70. module_param_array(bdl_pos_adj, int, NULL, 0644);
  71. MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
  72. module_param_array(probe_mask, int, NULL, 0444);
  73. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  74. module_param(single_cmd, bool, 0444);
  75. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  76. "(for debugging only).");
  77. module_param(enable_msi, int, 0444);
  78. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  79. #ifdef CONFIG_SND_HDA_POWER_SAVE
  80. /* power_save option is defined in hda_codec.c */
  81. /* reset the HD-audio controller in power save mode.
  82. * this may give more power-saving, but will take longer time to
  83. * wake up.
  84. */
  85. static int power_save_controller = 1;
  86. module_param(power_save_controller, bool, 0644);
  87. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  88. #endif
  89. MODULE_LICENSE("GPL");
  90. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  91. "{Intel, ICH6M},"
  92. "{Intel, ICH7},"
  93. "{Intel, ESB2},"
  94. "{Intel, ICH8},"
  95. "{Intel, ICH9},"
  96. "{Intel, ICH10},"
  97. "{Intel, SCH},"
  98. "{ATI, SB450},"
  99. "{ATI, SB600},"
  100. "{ATI, RS600},"
  101. "{ATI, RS690},"
  102. "{ATI, RS780},"
  103. "{ATI, R600},"
  104. "{ATI, RV630},"
  105. "{ATI, RV610},"
  106. "{ATI, RV670},"
  107. "{ATI, RV635},"
  108. "{ATI, RV620},"
  109. "{ATI, RV770},"
  110. "{VIA, VT8251},"
  111. "{VIA, VT8237A},"
  112. "{SiS, SIS966},"
  113. "{ULI, M5461}}");
  114. MODULE_DESCRIPTION("Intel HDA driver");
  115. #define SFX "hda-intel: "
  116. /*
  117. * registers
  118. */
  119. #define ICH6_REG_GCAP 0x00
  120. #define ICH6_REG_VMIN 0x02
  121. #define ICH6_REG_VMAJ 0x03
  122. #define ICH6_REG_OUTPAY 0x04
  123. #define ICH6_REG_INPAY 0x06
  124. #define ICH6_REG_GCTL 0x08
  125. #define ICH6_REG_WAKEEN 0x0c
  126. #define ICH6_REG_STATESTS 0x0e
  127. #define ICH6_REG_GSTS 0x10
  128. #define ICH6_REG_INTCTL 0x20
  129. #define ICH6_REG_INTSTS 0x24
  130. #define ICH6_REG_WALCLK 0x30
  131. #define ICH6_REG_SYNC 0x34
  132. #define ICH6_REG_CORBLBASE 0x40
  133. #define ICH6_REG_CORBUBASE 0x44
  134. #define ICH6_REG_CORBWP 0x48
  135. #define ICH6_REG_CORBRP 0x4A
  136. #define ICH6_REG_CORBCTL 0x4c
  137. #define ICH6_REG_CORBSTS 0x4d
  138. #define ICH6_REG_CORBSIZE 0x4e
  139. #define ICH6_REG_RIRBLBASE 0x50
  140. #define ICH6_REG_RIRBUBASE 0x54
  141. #define ICH6_REG_RIRBWP 0x58
  142. #define ICH6_REG_RINTCNT 0x5a
  143. #define ICH6_REG_RIRBCTL 0x5c
  144. #define ICH6_REG_RIRBSTS 0x5d
  145. #define ICH6_REG_RIRBSIZE 0x5e
  146. #define ICH6_REG_IC 0x60
  147. #define ICH6_REG_IR 0x64
  148. #define ICH6_REG_IRS 0x68
  149. #define ICH6_IRS_VALID (1<<1)
  150. #define ICH6_IRS_BUSY (1<<0)
  151. #define ICH6_REG_DPLBASE 0x70
  152. #define ICH6_REG_DPUBASE 0x74
  153. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  154. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  155. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  156. /* stream register offsets from stream base */
  157. #define ICH6_REG_SD_CTL 0x00
  158. #define ICH6_REG_SD_STS 0x03
  159. #define ICH6_REG_SD_LPIB 0x04
  160. #define ICH6_REG_SD_CBL 0x08
  161. #define ICH6_REG_SD_LVI 0x0c
  162. #define ICH6_REG_SD_FIFOW 0x0e
  163. #define ICH6_REG_SD_FIFOSIZE 0x10
  164. #define ICH6_REG_SD_FORMAT 0x12
  165. #define ICH6_REG_SD_BDLPL 0x18
  166. #define ICH6_REG_SD_BDLPU 0x1c
  167. /* PCI space */
  168. #define ICH6_PCIREG_TCSEL 0x44
  169. /*
  170. * other constants
  171. */
  172. /* max number of SDs */
  173. /* ICH, ATI and VIA have 4 playback and 4 capture */
  174. #define ICH6_NUM_CAPTURE 4
  175. #define ICH6_NUM_PLAYBACK 4
  176. /* ULI has 6 playback and 5 capture */
  177. #define ULI_NUM_CAPTURE 5
  178. #define ULI_NUM_PLAYBACK 6
  179. /* ATI HDMI has 1 playback and 0 capture */
  180. #define ATIHDMI_NUM_CAPTURE 0
  181. #define ATIHDMI_NUM_PLAYBACK 1
  182. /* TERA has 4 playback and 3 capture */
  183. #define TERA_NUM_CAPTURE 3
  184. #define TERA_NUM_PLAYBACK 4
  185. /* this number is statically defined for simplicity */
  186. #define MAX_AZX_DEV 16
  187. /* max number of fragments - we may use more if allocating more pages for BDL */
  188. #define BDL_SIZE 4096
  189. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  190. #define AZX_MAX_FRAG 32
  191. /* max buffer size - no h/w limit, you can increase as you like */
  192. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  193. /* max number of PCM devics per card */
  194. #define AZX_MAX_PCMS 8
  195. /* RIRB int mask: overrun[2], response[0] */
  196. #define RIRB_INT_RESPONSE 0x01
  197. #define RIRB_INT_OVERRUN 0x04
  198. #define RIRB_INT_MASK 0x05
  199. /* STATESTS int mask: SD2,SD1,SD0 */
  200. #define AZX_MAX_CODECS 3
  201. #define STATESTS_INT_MASK 0x07
  202. /* SD_CTL bits */
  203. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  204. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  205. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  206. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  207. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  208. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  209. #define SD_CTL_STREAM_TAG_SHIFT 20
  210. /* SD_CTL and SD_STS */
  211. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  212. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  213. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  214. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  215. SD_INT_COMPLETE)
  216. /* SD_STS */
  217. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  218. /* INTCTL and INTSTS */
  219. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  220. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  221. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  222. /* GCTL unsolicited response enable bit */
  223. #define ICH6_GCTL_UREN (1<<8)
  224. /* GCTL reset bit */
  225. #define ICH6_GCTL_RESET (1<<0)
  226. /* CORB/RIRB control, read/write pointer */
  227. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  228. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  229. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  230. /* below are so far hardcoded - should read registers in future */
  231. #define ICH6_MAX_CORB_ENTRIES 256
  232. #define ICH6_MAX_RIRB_ENTRIES 256
  233. /* position fix mode */
  234. enum {
  235. POS_FIX_AUTO,
  236. POS_FIX_LPIB,
  237. POS_FIX_POSBUF,
  238. };
  239. /* Defines for ATI HD Audio support in SB450 south bridge */
  240. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  241. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  242. /* Defines for Nvidia HDA support */
  243. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  244. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  245. /* Defines for Intel SCH HDA snoop control */
  246. #define INTEL_SCH_HDA_DEVC 0x78
  247. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  248. /*
  249. */
  250. struct azx_dev {
  251. struct snd_dma_buffer bdl; /* BDL buffer */
  252. u32 *posbuf; /* position buffer pointer */
  253. unsigned int bufsize; /* size of the play buffer in bytes */
  254. unsigned int period_bytes; /* size of the period in bytes */
  255. unsigned int frags; /* number for period in the play buffer */
  256. unsigned int fifo_size; /* FIFO size */
  257. void __iomem *sd_addr; /* stream descriptor pointer */
  258. u32 sd_int_sta_mask; /* stream int status mask */
  259. /* pcm support */
  260. struct snd_pcm_substream *substream; /* assigned substream,
  261. * set in PCM open
  262. */
  263. unsigned int format_val; /* format value to be set in the
  264. * controller and the codec
  265. */
  266. unsigned char stream_tag; /* assigned stream */
  267. unsigned char index; /* stream index */
  268. unsigned int opened :1;
  269. unsigned int running :1;
  270. unsigned int irq_pending :1;
  271. unsigned int irq_ignore :1;
  272. };
  273. /* CORB/RIRB */
  274. struct azx_rb {
  275. u32 *buf; /* CORB/RIRB buffer
  276. * Each CORB entry is 4byte, RIRB is 8byte
  277. */
  278. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  279. /* for RIRB */
  280. unsigned short rp, wp; /* read/write pointers */
  281. int cmds; /* number of pending requests */
  282. u32 res; /* last read value */
  283. };
  284. struct azx {
  285. struct snd_card *card;
  286. struct pci_dev *pci;
  287. int dev_index;
  288. /* chip type specific */
  289. int driver_type;
  290. int playback_streams;
  291. int playback_index_offset;
  292. int capture_streams;
  293. int capture_index_offset;
  294. int num_streams;
  295. /* pci resources */
  296. unsigned long addr;
  297. void __iomem *remap_addr;
  298. int irq;
  299. /* locks */
  300. spinlock_t reg_lock;
  301. struct mutex open_mutex;
  302. /* streams (x num_streams) */
  303. struct azx_dev *azx_dev;
  304. /* PCM */
  305. struct snd_pcm *pcm[AZX_MAX_PCMS];
  306. /* HD codec */
  307. unsigned short codec_mask;
  308. struct hda_bus *bus;
  309. /* CORB/RIRB */
  310. struct azx_rb corb;
  311. struct azx_rb rirb;
  312. /* CORB/RIRB and position buffers */
  313. struct snd_dma_buffer rb;
  314. struct snd_dma_buffer posbuf;
  315. /* flags */
  316. int position_fix;
  317. unsigned int running :1;
  318. unsigned int initialized :1;
  319. unsigned int single_cmd :1;
  320. unsigned int polling_mode :1;
  321. unsigned int msi :1;
  322. /* for debugging */
  323. unsigned int last_cmd; /* last issued command (to sync) */
  324. /* for pending irqs */
  325. struct work_struct irq_pending_work;
  326. };
  327. /* driver types */
  328. enum {
  329. AZX_DRIVER_ICH,
  330. AZX_DRIVER_SCH,
  331. AZX_DRIVER_ATI,
  332. AZX_DRIVER_ATIHDMI,
  333. AZX_DRIVER_VIA,
  334. AZX_DRIVER_SIS,
  335. AZX_DRIVER_ULI,
  336. AZX_DRIVER_NVIDIA,
  337. AZX_DRIVER_TERA,
  338. };
  339. static char *driver_short_names[] __devinitdata = {
  340. [AZX_DRIVER_ICH] = "HDA Intel",
  341. [AZX_DRIVER_SCH] = "HDA Intel MID",
  342. [AZX_DRIVER_ATI] = "HDA ATI SB",
  343. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  344. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  345. [AZX_DRIVER_SIS] = "HDA SIS966",
  346. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  347. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  348. [AZX_DRIVER_TERA] = "HDA Teradici",
  349. };
  350. /*
  351. * macros for easy use
  352. */
  353. #define azx_writel(chip,reg,value) \
  354. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  355. #define azx_readl(chip,reg) \
  356. readl((chip)->remap_addr + ICH6_REG_##reg)
  357. #define azx_writew(chip,reg,value) \
  358. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  359. #define azx_readw(chip,reg) \
  360. readw((chip)->remap_addr + ICH6_REG_##reg)
  361. #define azx_writeb(chip,reg,value) \
  362. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  363. #define azx_readb(chip,reg) \
  364. readb((chip)->remap_addr + ICH6_REG_##reg)
  365. #define azx_sd_writel(dev,reg,value) \
  366. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  367. #define azx_sd_readl(dev,reg) \
  368. readl((dev)->sd_addr + ICH6_REG_##reg)
  369. #define azx_sd_writew(dev,reg,value) \
  370. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  371. #define azx_sd_readw(dev,reg) \
  372. readw((dev)->sd_addr + ICH6_REG_##reg)
  373. #define azx_sd_writeb(dev,reg,value) \
  374. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  375. #define azx_sd_readb(dev,reg) \
  376. readb((dev)->sd_addr + ICH6_REG_##reg)
  377. /* for pcm support */
  378. #define get_azx_dev(substream) (substream->runtime->private_data)
  379. /* Get the upper 32bit of the given dma_addr_t
  380. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  381. */
  382. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  383. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  384. /*
  385. * Interface for HD codec
  386. */
  387. /*
  388. * CORB / RIRB interface
  389. */
  390. static int azx_alloc_cmd_io(struct azx *chip)
  391. {
  392. int err;
  393. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  394. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  395. snd_dma_pci_data(chip->pci),
  396. PAGE_SIZE, &chip->rb);
  397. if (err < 0) {
  398. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  399. return err;
  400. }
  401. return 0;
  402. }
  403. static void azx_init_cmd_io(struct azx *chip)
  404. {
  405. /* CORB set up */
  406. chip->corb.addr = chip->rb.addr;
  407. chip->corb.buf = (u32 *)chip->rb.area;
  408. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  409. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  410. /* set the corb size to 256 entries (ULI requires explicitly) */
  411. azx_writeb(chip, CORBSIZE, 0x02);
  412. /* set the corb write pointer to 0 */
  413. azx_writew(chip, CORBWP, 0);
  414. /* reset the corb hw read pointer */
  415. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  416. /* enable corb dma */
  417. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  418. /* RIRB set up */
  419. chip->rirb.addr = chip->rb.addr + 2048;
  420. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  421. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  422. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  423. /* set the rirb size to 256 entries (ULI requires explicitly) */
  424. azx_writeb(chip, RIRBSIZE, 0x02);
  425. /* reset the rirb hw write pointer */
  426. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  427. /* set N=1, get RIRB response interrupt for new entry */
  428. azx_writew(chip, RINTCNT, 1);
  429. /* enable rirb dma and response irq */
  430. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  431. chip->rirb.rp = chip->rirb.cmds = 0;
  432. }
  433. static void azx_free_cmd_io(struct azx *chip)
  434. {
  435. /* disable ringbuffer DMAs */
  436. azx_writeb(chip, RIRBCTL, 0);
  437. azx_writeb(chip, CORBCTL, 0);
  438. }
  439. /* send a command */
  440. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  441. {
  442. struct azx *chip = codec->bus->private_data;
  443. unsigned int wp;
  444. /* add command to corb */
  445. wp = azx_readb(chip, CORBWP);
  446. wp++;
  447. wp %= ICH6_MAX_CORB_ENTRIES;
  448. spin_lock_irq(&chip->reg_lock);
  449. chip->rirb.cmds++;
  450. chip->corb.buf[wp] = cpu_to_le32(val);
  451. azx_writel(chip, CORBWP, wp);
  452. spin_unlock_irq(&chip->reg_lock);
  453. return 0;
  454. }
  455. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  456. /* retrieve RIRB entry - called from interrupt handler */
  457. static void azx_update_rirb(struct azx *chip)
  458. {
  459. unsigned int rp, wp;
  460. u32 res, res_ex;
  461. wp = azx_readb(chip, RIRBWP);
  462. if (wp == chip->rirb.wp)
  463. return;
  464. chip->rirb.wp = wp;
  465. while (chip->rirb.rp != wp) {
  466. chip->rirb.rp++;
  467. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  468. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  469. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  470. res = le32_to_cpu(chip->rirb.buf[rp]);
  471. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  472. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  473. else if (chip->rirb.cmds) {
  474. chip->rirb.res = res;
  475. smp_wmb();
  476. chip->rirb.cmds--;
  477. }
  478. }
  479. }
  480. /* receive a response */
  481. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  482. {
  483. struct azx *chip = codec->bus->private_data;
  484. unsigned long timeout;
  485. again:
  486. timeout = jiffies + msecs_to_jiffies(1000);
  487. for (;;) {
  488. if (chip->polling_mode) {
  489. spin_lock_irq(&chip->reg_lock);
  490. azx_update_rirb(chip);
  491. spin_unlock_irq(&chip->reg_lock);
  492. }
  493. if (!chip->rirb.cmds) {
  494. smp_rmb();
  495. return chip->rirb.res; /* the last value */
  496. }
  497. if (time_after(jiffies, timeout))
  498. break;
  499. if (codec->bus->needs_damn_long_delay)
  500. msleep(2); /* temporary workaround */
  501. else {
  502. udelay(10);
  503. cond_resched();
  504. }
  505. }
  506. if (chip->msi) {
  507. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  508. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  509. free_irq(chip->irq, chip);
  510. chip->irq = -1;
  511. pci_disable_msi(chip->pci);
  512. chip->msi = 0;
  513. if (azx_acquire_irq(chip, 1) < 0)
  514. return -1;
  515. goto again;
  516. }
  517. if (!chip->polling_mode) {
  518. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  519. "switching to polling mode: last cmd=0x%08x\n",
  520. chip->last_cmd);
  521. chip->polling_mode = 1;
  522. goto again;
  523. }
  524. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  525. "switching to single_cmd mode: last cmd=0x%08x\n",
  526. chip->last_cmd);
  527. chip->rirb.rp = azx_readb(chip, RIRBWP);
  528. chip->rirb.cmds = 0;
  529. /* switch to single_cmd mode */
  530. chip->single_cmd = 1;
  531. azx_free_cmd_io(chip);
  532. return -1;
  533. }
  534. /*
  535. * Use the single immediate command instead of CORB/RIRB for simplicity
  536. *
  537. * Note: according to Intel, this is not preferred use. The command was
  538. * intended for the BIOS only, and may get confused with unsolicited
  539. * responses. So, we shouldn't use it for normal operation from the
  540. * driver.
  541. * I left the codes, however, for debugging/testing purposes.
  542. */
  543. /* send a command */
  544. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  545. {
  546. struct azx *chip = codec->bus->private_data;
  547. int timeout = 50;
  548. while (timeout--) {
  549. /* check ICB busy bit */
  550. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  551. /* Clear IRV valid bit */
  552. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  553. ICH6_IRS_VALID);
  554. azx_writel(chip, IC, val);
  555. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  556. ICH6_IRS_BUSY);
  557. return 0;
  558. }
  559. udelay(1);
  560. }
  561. if (printk_ratelimit())
  562. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  563. azx_readw(chip, IRS), val);
  564. return -EIO;
  565. }
  566. /* receive a response */
  567. static unsigned int azx_single_get_response(struct hda_codec *codec)
  568. {
  569. struct azx *chip = codec->bus->private_data;
  570. int timeout = 50;
  571. while (timeout--) {
  572. /* check IRV busy bit */
  573. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  574. return azx_readl(chip, IR);
  575. udelay(1);
  576. }
  577. if (printk_ratelimit())
  578. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  579. azx_readw(chip, IRS));
  580. return (unsigned int)-1;
  581. }
  582. /*
  583. * The below are the main callbacks from hda_codec.
  584. *
  585. * They are just the skeleton to call sub-callbacks according to the
  586. * current setting of chip->single_cmd.
  587. */
  588. /* send a command */
  589. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  590. int direct, unsigned int verb,
  591. unsigned int para)
  592. {
  593. struct azx *chip = codec->bus->private_data;
  594. u32 val;
  595. val = (u32)(codec->addr & 0x0f) << 28;
  596. val |= (u32)direct << 27;
  597. val |= (u32)nid << 20;
  598. val |= verb << 8;
  599. val |= para;
  600. chip->last_cmd = val;
  601. if (chip->single_cmd)
  602. return azx_single_send_cmd(codec, val);
  603. else
  604. return azx_corb_send_cmd(codec, val);
  605. }
  606. /* get a response */
  607. static unsigned int azx_get_response(struct hda_codec *codec)
  608. {
  609. struct azx *chip = codec->bus->private_data;
  610. if (chip->single_cmd)
  611. return azx_single_get_response(codec);
  612. else
  613. return azx_rirb_get_response(codec);
  614. }
  615. #ifdef CONFIG_SND_HDA_POWER_SAVE
  616. static void azx_power_notify(struct hda_codec *codec);
  617. #endif
  618. /* reset codec link */
  619. static int azx_reset(struct azx *chip)
  620. {
  621. int count;
  622. /* clear STATESTS */
  623. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  624. /* reset controller */
  625. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  626. count = 50;
  627. while (azx_readb(chip, GCTL) && --count)
  628. msleep(1);
  629. /* delay for >= 100us for codec PLL to settle per spec
  630. * Rev 0.9 section 5.5.1
  631. */
  632. msleep(1);
  633. /* Bring controller out of reset */
  634. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  635. count = 50;
  636. while (!azx_readb(chip, GCTL) && --count)
  637. msleep(1);
  638. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  639. msleep(1);
  640. /* check to see if controller is ready */
  641. if (!azx_readb(chip, GCTL)) {
  642. snd_printd("azx_reset: controller not ready!\n");
  643. return -EBUSY;
  644. }
  645. /* Accept unsolicited responses */
  646. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  647. /* detect codecs */
  648. if (!chip->codec_mask) {
  649. chip->codec_mask = azx_readw(chip, STATESTS);
  650. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  651. }
  652. return 0;
  653. }
  654. /*
  655. * Lowlevel interface
  656. */
  657. /* enable interrupts */
  658. static void azx_int_enable(struct azx *chip)
  659. {
  660. /* enable controller CIE and GIE */
  661. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  662. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  663. }
  664. /* disable interrupts */
  665. static void azx_int_disable(struct azx *chip)
  666. {
  667. int i;
  668. /* disable interrupts in stream descriptor */
  669. for (i = 0; i < chip->num_streams; i++) {
  670. struct azx_dev *azx_dev = &chip->azx_dev[i];
  671. azx_sd_writeb(azx_dev, SD_CTL,
  672. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  673. }
  674. /* disable SIE for all streams */
  675. azx_writeb(chip, INTCTL, 0);
  676. /* disable controller CIE and GIE */
  677. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  678. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  679. }
  680. /* clear interrupts */
  681. static void azx_int_clear(struct azx *chip)
  682. {
  683. int i;
  684. /* clear stream status */
  685. for (i = 0; i < chip->num_streams; i++) {
  686. struct azx_dev *azx_dev = &chip->azx_dev[i];
  687. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  688. }
  689. /* clear STATESTS */
  690. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  691. /* clear rirb status */
  692. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  693. /* clear int status */
  694. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  695. }
  696. /* start a stream */
  697. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  698. {
  699. /* enable SIE */
  700. azx_writeb(chip, INTCTL,
  701. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  702. /* set DMA start and interrupt mask */
  703. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  704. SD_CTL_DMA_START | SD_INT_MASK);
  705. }
  706. /* stop a stream */
  707. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  708. {
  709. /* stop DMA */
  710. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  711. ~(SD_CTL_DMA_START | SD_INT_MASK));
  712. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  713. /* disable SIE */
  714. azx_writeb(chip, INTCTL,
  715. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  716. }
  717. /*
  718. * reset and start the controller registers
  719. */
  720. static void azx_init_chip(struct azx *chip)
  721. {
  722. if (chip->initialized)
  723. return;
  724. /* reset controller */
  725. azx_reset(chip);
  726. /* initialize interrupts */
  727. azx_int_clear(chip);
  728. azx_int_enable(chip);
  729. /* initialize the codec command I/O */
  730. if (!chip->single_cmd)
  731. azx_init_cmd_io(chip);
  732. /* program the position buffer */
  733. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  734. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  735. chip->initialized = 1;
  736. }
  737. /*
  738. * initialize the PCI registers
  739. */
  740. /* update bits in a PCI register byte */
  741. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  742. unsigned char mask, unsigned char val)
  743. {
  744. unsigned char data;
  745. pci_read_config_byte(pci, reg, &data);
  746. data &= ~mask;
  747. data |= (val & mask);
  748. pci_write_config_byte(pci, reg, data);
  749. }
  750. static void azx_init_pci(struct azx *chip)
  751. {
  752. unsigned short snoop;
  753. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  754. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  755. * Ensuring these bits are 0 clears playback static on some HD Audio
  756. * codecs
  757. */
  758. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  759. switch (chip->driver_type) {
  760. case AZX_DRIVER_ATI:
  761. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  762. update_pci_byte(chip->pci,
  763. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  764. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  765. break;
  766. case AZX_DRIVER_NVIDIA:
  767. /* For NVIDIA HDA, enable snoop */
  768. update_pci_byte(chip->pci,
  769. NVIDIA_HDA_TRANSREG_ADDR,
  770. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  771. break;
  772. case AZX_DRIVER_SCH:
  773. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  774. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  775. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
  776. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  777. pci_read_config_word(chip->pci,
  778. INTEL_SCH_HDA_DEVC, &snoop);
  779. snd_printdd("HDA snoop disabled, enabling ... %s\n",\
  780. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
  781. ? "Failed" : "OK");
  782. }
  783. break;
  784. }
  785. }
  786. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
  787. /*
  788. * interrupt handler
  789. */
  790. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  791. {
  792. struct azx *chip = dev_id;
  793. struct azx_dev *azx_dev;
  794. u32 status;
  795. int i;
  796. spin_lock(&chip->reg_lock);
  797. status = azx_readl(chip, INTSTS);
  798. if (status == 0) {
  799. spin_unlock(&chip->reg_lock);
  800. return IRQ_NONE;
  801. }
  802. for (i = 0; i < chip->num_streams; i++) {
  803. azx_dev = &chip->azx_dev[i];
  804. if (status & azx_dev->sd_int_sta_mask) {
  805. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  806. if (!azx_dev->substream || !azx_dev->running)
  807. continue;
  808. /* ignore the first dummy IRQ (due to pos_adj) */
  809. if (azx_dev->irq_ignore) {
  810. azx_dev->irq_ignore = 0;
  811. continue;
  812. }
  813. /* check whether this IRQ is really acceptable */
  814. if (azx_position_ok(chip, azx_dev)) {
  815. azx_dev->irq_pending = 0;
  816. spin_unlock(&chip->reg_lock);
  817. snd_pcm_period_elapsed(azx_dev->substream);
  818. spin_lock(&chip->reg_lock);
  819. } else {
  820. /* bogus IRQ, process it later */
  821. azx_dev->irq_pending = 1;
  822. schedule_work(&chip->irq_pending_work);
  823. }
  824. }
  825. }
  826. /* clear rirb int */
  827. status = azx_readb(chip, RIRBSTS);
  828. if (status & RIRB_INT_MASK) {
  829. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  830. azx_update_rirb(chip);
  831. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  832. }
  833. #if 0
  834. /* clear state status int */
  835. if (azx_readb(chip, STATESTS) & 0x04)
  836. azx_writeb(chip, STATESTS, 0x04);
  837. #endif
  838. spin_unlock(&chip->reg_lock);
  839. return IRQ_HANDLED;
  840. }
  841. /*
  842. * set up a BDL entry
  843. */
  844. static int setup_bdle(struct snd_pcm_substream *substream,
  845. struct azx_dev *azx_dev, u32 **bdlp,
  846. int ofs, int size, int with_ioc)
  847. {
  848. struct snd_sg_buf *sgbuf = snd_pcm_substream_sgbuf(substream);
  849. u32 *bdl = *bdlp;
  850. while (size > 0) {
  851. dma_addr_t addr;
  852. int chunk;
  853. if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
  854. return -EINVAL;
  855. addr = snd_pcm_sgbuf_get_addr(sgbuf, ofs);
  856. /* program the address field of the BDL entry */
  857. bdl[0] = cpu_to_le32((u32)addr);
  858. bdl[1] = cpu_to_le32(upper_32bit(addr));
  859. /* program the size field of the BDL entry */
  860. chunk = PAGE_SIZE - (ofs % PAGE_SIZE);
  861. if (size < chunk)
  862. chunk = size;
  863. bdl[2] = cpu_to_le32(chunk);
  864. /* program the IOC to enable interrupt
  865. * only when the whole fragment is processed
  866. */
  867. size -= chunk;
  868. bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
  869. bdl += 4;
  870. azx_dev->frags++;
  871. ofs += chunk;
  872. }
  873. *bdlp = bdl;
  874. return ofs;
  875. }
  876. /*
  877. * set up BDL entries
  878. */
  879. static int azx_setup_periods(struct azx *chip,
  880. struct snd_pcm_substream *substream,
  881. struct azx_dev *azx_dev)
  882. {
  883. u32 *bdl;
  884. int i, ofs, periods, period_bytes;
  885. int pos_adj;
  886. /* reset BDL address */
  887. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  888. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  889. period_bytes = snd_pcm_lib_period_bytes(substream);
  890. azx_dev->period_bytes = period_bytes;
  891. periods = azx_dev->bufsize / period_bytes;
  892. /* program the initial BDL entries */
  893. bdl = (u32 *)azx_dev->bdl.area;
  894. ofs = 0;
  895. azx_dev->frags = 0;
  896. azx_dev->irq_ignore = 0;
  897. pos_adj = bdl_pos_adj[chip->dev_index];
  898. if (pos_adj > 0) {
  899. struct snd_pcm_runtime *runtime = substream->runtime;
  900. pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
  901. if (!pos_adj)
  902. pos_adj = 1;
  903. pos_adj = frames_to_bytes(runtime, pos_adj);
  904. if (pos_adj >= period_bytes) {
  905. snd_printk(KERN_WARNING "Too big adjustment %d\n",
  906. bdl_pos_adj[chip->dev_index]);
  907. pos_adj = 0;
  908. } else {
  909. ofs = setup_bdle(substream, azx_dev,
  910. &bdl, ofs, pos_adj, 1);
  911. if (ofs < 0)
  912. goto error;
  913. azx_dev->irq_ignore = 1;
  914. }
  915. } else
  916. pos_adj = 0;
  917. for (i = 0; i < periods; i++) {
  918. if (i == periods - 1 && pos_adj)
  919. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  920. period_bytes - pos_adj, 0);
  921. else
  922. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  923. period_bytes, 1);
  924. if (ofs < 0)
  925. goto error;
  926. }
  927. return 0;
  928. error:
  929. snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
  930. azx_dev->bufsize, period_bytes);
  931. /* reset */
  932. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  933. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  934. return -EINVAL;
  935. }
  936. /*
  937. * set up the SD for streaming
  938. */
  939. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  940. {
  941. unsigned char val;
  942. int timeout;
  943. /* make sure the run bit is zero for SD */
  944. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  945. ~SD_CTL_DMA_START);
  946. /* reset stream */
  947. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  948. SD_CTL_STREAM_RESET);
  949. udelay(3);
  950. timeout = 300;
  951. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  952. --timeout)
  953. ;
  954. val &= ~SD_CTL_STREAM_RESET;
  955. azx_sd_writeb(azx_dev, SD_CTL, val);
  956. udelay(3);
  957. timeout = 300;
  958. /* waiting for hardware to report that the stream is out of reset */
  959. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  960. --timeout)
  961. ;
  962. /* program the stream_tag */
  963. azx_sd_writel(azx_dev, SD_CTL,
  964. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  965. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  966. /* program the length of samples in cyclic buffer */
  967. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  968. /* program the stream format */
  969. /* this value needs to be the same as the one programmed */
  970. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  971. /* program the stream LVI (last valid index) of the BDL */
  972. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  973. /* program the BDL address */
  974. /* lower BDL address */
  975. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
  976. /* upper BDL address */
  977. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl.addr));
  978. /* enable the position buffer */
  979. if (chip->position_fix == POS_FIX_POSBUF ||
  980. chip->position_fix == POS_FIX_AUTO) {
  981. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  982. azx_writel(chip, DPLBASE,
  983. (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  984. }
  985. /* set the interrupt enable bits in the descriptor control register */
  986. azx_sd_writel(azx_dev, SD_CTL,
  987. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  988. return 0;
  989. }
  990. /*
  991. * Codec initialization
  992. */
  993. static unsigned int azx_max_codecs[] __devinitdata = {
  994. [AZX_DRIVER_ICH] = 4, /* Some ICH9 boards use SD3 */
  995. [AZX_DRIVER_SCH] = 3,
  996. [AZX_DRIVER_ATI] = 4,
  997. [AZX_DRIVER_ATIHDMI] = 4,
  998. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  999. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  1000. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  1001. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  1002. [AZX_DRIVER_TERA] = 1,
  1003. };
  1004. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  1005. unsigned int codec_probe_mask)
  1006. {
  1007. struct hda_bus_template bus_temp;
  1008. int c, codecs, audio_codecs, err;
  1009. memset(&bus_temp, 0, sizeof(bus_temp));
  1010. bus_temp.private_data = chip;
  1011. bus_temp.modelname = model;
  1012. bus_temp.pci = chip->pci;
  1013. bus_temp.ops.command = azx_send_cmd;
  1014. bus_temp.ops.get_response = azx_get_response;
  1015. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1016. bus_temp.ops.pm_notify = azx_power_notify;
  1017. #endif
  1018. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  1019. if (err < 0)
  1020. return err;
  1021. codecs = audio_codecs = 0;
  1022. for (c = 0; c < AZX_MAX_CODECS; c++) {
  1023. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1024. struct hda_codec *codec;
  1025. err = snd_hda_codec_new(chip->bus, c, &codec);
  1026. if (err < 0)
  1027. continue;
  1028. codecs++;
  1029. if (codec->afg)
  1030. audio_codecs++;
  1031. }
  1032. }
  1033. if (!audio_codecs) {
  1034. /* probe additional slots if no codec is found */
  1035. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  1036. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1037. err = snd_hda_codec_new(chip->bus, c, NULL);
  1038. if (err < 0)
  1039. continue;
  1040. codecs++;
  1041. }
  1042. }
  1043. }
  1044. if (!codecs) {
  1045. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  1046. return -ENXIO;
  1047. }
  1048. return 0;
  1049. }
  1050. /*
  1051. * PCM support
  1052. */
  1053. /* assign a stream for the PCM */
  1054. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  1055. {
  1056. int dev, i, nums;
  1057. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1058. dev = chip->playback_index_offset;
  1059. nums = chip->playback_streams;
  1060. } else {
  1061. dev = chip->capture_index_offset;
  1062. nums = chip->capture_streams;
  1063. }
  1064. for (i = 0; i < nums; i++, dev++)
  1065. if (!chip->azx_dev[dev].opened) {
  1066. chip->azx_dev[dev].opened = 1;
  1067. return &chip->azx_dev[dev];
  1068. }
  1069. return NULL;
  1070. }
  1071. /* release the assigned stream */
  1072. static inline void azx_release_device(struct azx_dev *azx_dev)
  1073. {
  1074. azx_dev->opened = 0;
  1075. }
  1076. static struct snd_pcm_hardware azx_pcm_hw = {
  1077. .info = (SNDRV_PCM_INFO_MMAP |
  1078. SNDRV_PCM_INFO_INTERLEAVED |
  1079. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1080. SNDRV_PCM_INFO_MMAP_VALID |
  1081. /* No full-resume yet implemented */
  1082. /* SNDRV_PCM_INFO_RESUME |*/
  1083. SNDRV_PCM_INFO_PAUSE |
  1084. SNDRV_PCM_INFO_SYNC_START),
  1085. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1086. .rates = SNDRV_PCM_RATE_48000,
  1087. .rate_min = 48000,
  1088. .rate_max = 48000,
  1089. .channels_min = 2,
  1090. .channels_max = 2,
  1091. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  1092. .period_bytes_min = 128,
  1093. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  1094. .periods_min = 2,
  1095. .periods_max = AZX_MAX_FRAG,
  1096. .fifo_size = 0,
  1097. };
  1098. struct azx_pcm {
  1099. struct azx *chip;
  1100. struct hda_codec *codec;
  1101. struct hda_pcm_stream *hinfo[2];
  1102. };
  1103. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1104. {
  1105. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1106. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1107. struct azx *chip = apcm->chip;
  1108. struct azx_dev *azx_dev;
  1109. struct snd_pcm_runtime *runtime = substream->runtime;
  1110. unsigned long flags;
  1111. int err;
  1112. mutex_lock(&chip->open_mutex);
  1113. azx_dev = azx_assign_device(chip, substream->stream);
  1114. if (azx_dev == NULL) {
  1115. mutex_unlock(&chip->open_mutex);
  1116. return -EBUSY;
  1117. }
  1118. runtime->hw = azx_pcm_hw;
  1119. runtime->hw.channels_min = hinfo->channels_min;
  1120. runtime->hw.channels_max = hinfo->channels_max;
  1121. runtime->hw.formats = hinfo->formats;
  1122. runtime->hw.rates = hinfo->rates;
  1123. snd_pcm_limit_hw_rates(runtime);
  1124. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1125. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1126. 128);
  1127. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1128. 128);
  1129. snd_hda_power_up(apcm->codec);
  1130. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1131. if (err < 0) {
  1132. azx_release_device(azx_dev);
  1133. snd_hda_power_down(apcm->codec);
  1134. mutex_unlock(&chip->open_mutex);
  1135. return err;
  1136. }
  1137. spin_lock_irqsave(&chip->reg_lock, flags);
  1138. azx_dev->substream = substream;
  1139. azx_dev->running = 0;
  1140. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1141. runtime->private_data = azx_dev;
  1142. snd_pcm_set_sync(substream);
  1143. mutex_unlock(&chip->open_mutex);
  1144. return 0;
  1145. }
  1146. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1147. {
  1148. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1149. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1150. struct azx *chip = apcm->chip;
  1151. struct azx_dev *azx_dev = get_azx_dev(substream);
  1152. unsigned long flags;
  1153. mutex_lock(&chip->open_mutex);
  1154. spin_lock_irqsave(&chip->reg_lock, flags);
  1155. azx_dev->substream = NULL;
  1156. azx_dev->running = 0;
  1157. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1158. azx_release_device(azx_dev);
  1159. hinfo->ops.close(hinfo, apcm->codec, substream);
  1160. snd_hda_power_down(apcm->codec);
  1161. mutex_unlock(&chip->open_mutex);
  1162. return 0;
  1163. }
  1164. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1165. struct snd_pcm_hw_params *hw_params)
  1166. {
  1167. return snd_pcm_lib_malloc_pages(substream,
  1168. params_buffer_bytes(hw_params));
  1169. }
  1170. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1171. {
  1172. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1173. struct azx_dev *azx_dev = get_azx_dev(substream);
  1174. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1175. /* reset BDL address */
  1176. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1177. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1178. azx_sd_writel(azx_dev, SD_CTL, 0);
  1179. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1180. return snd_pcm_lib_free_pages(substream);
  1181. }
  1182. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1183. {
  1184. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1185. struct azx *chip = apcm->chip;
  1186. struct azx_dev *azx_dev = get_azx_dev(substream);
  1187. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1188. struct snd_pcm_runtime *runtime = substream->runtime;
  1189. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1190. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1191. runtime->channels,
  1192. runtime->format,
  1193. hinfo->maxbps);
  1194. if (!azx_dev->format_val) {
  1195. snd_printk(KERN_ERR SFX
  1196. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1197. runtime->rate, runtime->channels, runtime->format);
  1198. return -EINVAL;
  1199. }
  1200. snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
  1201. azx_dev->bufsize, azx_dev->format_val);
  1202. if (azx_setup_periods(chip, substream, azx_dev) < 0)
  1203. return -EINVAL;
  1204. azx_setup_controller(chip, azx_dev);
  1205. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1206. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1207. else
  1208. azx_dev->fifo_size = 0;
  1209. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1210. azx_dev->format_val, substream);
  1211. }
  1212. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1213. {
  1214. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1215. struct azx *chip = apcm->chip;
  1216. struct azx_dev *azx_dev;
  1217. struct snd_pcm_substream *s;
  1218. int start, nsync = 0, sbits = 0;
  1219. int nwait, timeout;
  1220. switch (cmd) {
  1221. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1222. case SNDRV_PCM_TRIGGER_RESUME:
  1223. case SNDRV_PCM_TRIGGER_START:
  1224. start = 1;
  1225. break;
  1226. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1227. case SNDRV_PCM_TRIGGER_SUSPEND:
  1228. case SNDRV_PCM_TRIGGER_STOP:
  1229. start = 0;
  1230. break;
  1231. default:
  1232. return -EINVAL;
  1233. }
  1234. snd_pcm_group_for_each_entry(s, substream) {
  1235. if (s->pcm->card != substream->pcm->card)
  1236. continue;
  1237. azx_dev = get_azx_dev(s);
  1238. sbits |= 1 << azx_dev->index;
  1239. nsync++;
  1240. snd_pcm_trigger_done(s, substream);
  1241. }
  1242. spin_lock(&chip->reg_lock);
  1243. if (nsync > 1) {
  1244. /* first, set SYNC bits of corresponding streams */
  1245. azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
  1246. }
  1247. snd_pcm_group_for_each_entry(s, substream) {
  1248. if (s->pcm->card != substream->pcm->card)
  1249. continue;
  1250. azx_dev = get_azx_dev(s);
  1251. if (start)
  1252. azx_stream_start(chip, azx_dev);
  1253. else
  1254. azx_stream_stop(chip, azx_dev);
  1255. azx_dev->running = start;
  1256. }
  1257. spin_unlock(&chip->reg_lock);
  1258. if (start) {
  1259. if (nsync == 1)
  1260. return 0;
  1261. /* wait until all FIFOs get ready */
  1262. for (timeout = 5000; timeout; timeout--) {
  1263. nwait = 0;
  1264. snd_pcm_group_for_each_entry(s, substream) {
  1265. if (s->pcm->card != substream->pcm->card)
  1266. continue;
  1267. azx_dev = get_azx_dev(s);
  1268. if (!(azx_sd_readb(azx_dev, SD_STS) &
  1269. SD_STS_FIFO_READY))
  1270. nwait++;
  1271. }
  1272. if (!nwait)
  1273. break;
  1274. cpu_relax();
  1275. }
  1276. } else {
  1277. /* wait until all RUN bits are cleared */
  1278. for (timeout = 5000; timeout; timeout--) {
  1279. nwait = 0;
  1280. snd_pcm_group_for_each_entry(s, substream) {
  1281. if (s->pcm->card != substream->pcm->card)
  1282. continue;
  1283. azx_dev = get_azx_dev(s);
  1284. if (azx_sd_readb(azx_dev, SD_CTL) &
  1285. SD_CTL_DMA_START)
  1286. nwait++;
  1287. }
  1288. if (!nwait)
  1289. break;
  1290. cpu_relax();
  1291. }
  1292. }
  1293. if (nsync > 1) {
  1294. spin_lock(&chip->reg_lock);
  1295. /* reset SYNC bits */
  1296. azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
  1297. spin_unlock(&chip->reg_lock);
  1298. }
  1299. return 0;
  1300. }
  1301. static unsigned int azx_get_position(struct azx *chip,
  1302. struct azx_dev *azx_dev)
  1303. {
  1304. unsigned int pos;
  1305. if (chip->position_fix == POS_FIX_POSBUF ||
  1306. chip->position_fix == POS_FIX_AUTO) {
  1307. /* use the position buffer */
  1308. pos = le32_to_cpu(*azx_dev->posbuf);
  1309. } else {
  1310. /* read LPIB */
  1311. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1312. }
  1313. if (pos >= azx_dev->bufsize)
  1314. pos = 0;
  1315. return pos;
  1316. }
  1317. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1318. {
  1319. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1320. struct azx *chip = apcm->chip;
  1321. struct azx_dev *azx_dev = get_azx_dev(substream);
  1322. return bytes_to_frames(substream->runtime,
  1323. azx_get_position(chip, azx_dev));
  1324. }
  1325. /*
  1326. * Check whether the current DMA position is acceptable for updating
  1327. * periods. Returns non-zero if it's OK.
  1328. *
  1329. * Many HD-audio controllers appear pretty inaccurate about
  1330. * the update-IRQ timing. The IRQ is issued before actually the
  1331. * data is processed. So, we need to process it afterwords in a
  1332. * workqueue.
  1333. */
  1334. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
  1335. {
  1336. unsigned int pos;
  1337. pos = azx_get_position(chip, azx_dev);
  1338. if (chip->position_fix == POS_FIX_AUTO) {
  1339. if (!pos) {
  1340. printk(KERN_WARNING
  1341. "hda-intel: Invalid position buffer, "
  1342. "using LPIB read method instead.\n");
  1343. chip->position_fix = POS_FIX_LPIB;
  1344. pos = azx_get_position(chip, azx_dev);
  1345. } else
  1346. chip->position_fix = POS_FIX_POSBUF;
  1347. }
  1348. if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
  1349. return 0; /* NG - it's below the period boundary */
  1350. return 1; /* OK, it's fine */
  1351. }
  1352. /*
  1353. * The work for pending PCM period updates.
  1354. */
  1355. static void azx_irq_pending_work(struct work_struct *work)
  1356. {
  1357. struct azx *chip = container_of(work, struct azx, irq_pending_work);
  1358. int i, pending;
  1359. for (;;) {
  1360. pending = 0;
  1361. spin_lock_irq(&chip->reg_lock);
  1362. for (i = 0; i < chip->num_streams; i++) {
  1363. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1364. if (!azx_dev->irq_pending ||
  1365. !azx_dev->substream ||
  1366. !azx_dev->running)
  1367. continue;
  1368. if (azx_position_ok(chip, azx_dev)) {
  1369. azx_dev->irq_pending = 0;
  1370. spin_unlock(&chip->reg_lock);
  1371. snd_pcm_period_elapsed(azx_dev->substream);
  1372. spin_lock(&chip->reg_lock);
  1373. } else
  1374. pending++;
  1375. }
  1376. spin_unlock_irq(&chip->reg_lock);
  1377. if (!pending)
  1378. return;
  1379. cond_resched();
  1380. }
  1381. }
  1382. /* clear irq_pending flags and assure no on-going workq */
  1383. static void azx_clear_irq_pending(struct azx *chip)
  1384. {
  1385. int i;
  1386. spin_lock_irq(&chip->reg_lock);
  1387. for (i = 0; i < chip->num_streams; i++)
  1388. chip->azx_dev[i].irq_pending = 0;
  1389. spin_unlock_irq(&chip->reg_lock);
  1390. flush_scheduled_work();
  1391. }
  1392. static struct snd_pcm_ops azx_pcm_ops = {
  1393. .open = azx_pcm_open,
  1394. .close = azx_pcm_close,
  1395. .ioctl = snd_pcm_lib_ioctl,
  1396. .hw_params = azx_pcm_hw_params,
  1397. .hw_free = azx_pcm_hw_free,
  1398. .prepare = azx_pcm_prepare,
  1399. .trigger = azx_pcm_trigger,
  1400. .pointer = azx_pcm_pointer,
  1401. .page = snd_pcm_sgbuf_ops_page,
  1402. };
  1403. static void azx_pcm_free(struct snd_pcm *pcm)
  1404. {
  1405. kfree(pcm->private_data);
  1406. }
  1407. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1408. struct hda_pcm *cpcm)
  1409. {
  1410. int err;
  1411. struct snd_pcm *pcm;
  1412. struct azx_pcm *apcm;
  1413. /* if no substreams are defined for both playback and capture,
  1414. * it's just a placeholder. ignore it.
  1415. */
  1416. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1417. return 0;
  1418. snd_assert(cpcm->name, return -EINVAL);
  1419. err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
  1420. cpcm->stream[0].substreams,
  1421. cpcm->stream[1].substreams,
  1422. &pcm);
  1423. if (err < 0)
  1424. return err;
  1425. strcpy(pcm->name, cpcm->name);
  1426. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1427. if (apcm == NULL)
  1428. return -ENOMEM;
  1429. apcm->chip = chip;
  1430. apcm->codec = codec;
  1431. apcm->hinfo[0] = &cpcm->stream[0];
  1432. apcm->hinfo[1] = &cpcm->stream[1];
  1433. pcm->private_data = apcm;
  1434. pcm->private_free = azx_pcm_free;
  1435. if (cpcm->stream[0].substreams)
  1436. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1437. if (cpcm->stream[1].substreams)
  1438. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1439. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
  1440. snd_dma_pci_data(chip->pci),
  1441. 1024 * 64, 1024 * 1024);
  1442. chip->pcm[cpcm->device] = pcm;
  1443. return 0;
  1444. }
  1445. static int __devinit azx_pcm_create(struct azx *chip)
  1446. {
  1447. static const char *dev_name[HDA_PCM_NTYPES] = {
  1448. "Audio", "SPDIF", "HDMI", "Modem"
  1449. };
  1450. /* starting device index for each PCM type */
  1451. static int dev_idx[HDA_PCM_NTYPES] = {
  1452. [HDA_PCM_TYPE_AUDIO] = 0,
  1453. [HDA_PCM_TYPE_SPDIF] = 1,
  1454. [HDA_PCM_TYPE_HDMI] = 3,
  1455. [HDA_PCM_TYPE_MODEM] = 6
  1456. };
  1457. /* normal audio device indices; not linear to keep compatibility */
  1458. static int audio_idx[4] = { 0, 2, 4, 5 };
  1459. struct hda_codec *codec;
  1460. int c, err;
  1461. int num_devs[HDA_PCM_NTYPES];
  1462. err = snd_hda_build_pcms(chip->bus);
  1463. if (err < 0)
  1464. return err;
  1465. /* create audio PCMs */
  1466. memset(num_devs, 0, sizeof(num_devs));
  1467. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1468. for (c = 0; c < codec->num_pcms; c++) {
  1469. struct hda_pcm *cpcm = &codec->pcm_info[c];
  1470. int type = cpcm->pcm_type;
  1471. switch (type) {
  1472. case HDA_PCM_TYPE_AUDIO:
  1473. if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
  1474. snd_printk(KERN_WARNING
  1475. "Too many audio devices\n");
  1476. continue;
  1477. }
  1478. cpcm->device = audio_idx[num_devs[type]];
  1479. break;
  1480. case HDA_PCM_TYPE_SPDIF:
  1481. case HDA_PCM_TYPE_HDMI:
  1482. case HDA_PCM_TYPE_MODEM:
  1483. if (num_devs[type]) {
  1484. snd_printk(KERN_WARNING
  1485. "%s already defined\n",
  1486. dev_name[type]);
  1487. continue;
  1488. }
  1489. cpcm->device = dev_idx[type];
  1490. break;
  1491. default:
  1492. snd_printk(KERN_WARNING
  1493. "Invalid PCM type %d\n", type);
  1494. continue;
  1495. }
  1496. num_devs[type]++;
  1497. err = create_codec_pcm(chip, codec, cpcm);
  1498. if (err < 0)
  1499. return err;
  1500. }
  1501. }
  1502. return 0;
  1503. }
  1504. /*
  1505. * mixer creation - all stuff is implemented in hda module
  1506. */
  1507. static int __devinit azx_mixer_create(struct azx *chip)
  1508. {
  1509. return snd_hda_build_controls(chip->bus);
  1510. }
  1511. /*
  1512. * initialize SD streams
  1513. */
  1514. static int __devinit azx_init_stream(struct azx *chip)
  1515. {
  1516. int i;
  1517. /* initialize each stream (aka device)
  1518. * assign the starting bdl address to each stream (device)
  1519. * and initialize
  1520. */
  1521. for (i = 0; i < chip->num_streams; i++) {
  1522. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1523. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1524. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1525. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1526. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1527. azx_dev->sd_int_sta_mask = 1 << i;
  1528. /* stream tag: must be non-zero and unique */
  1529. azx_dev->index = i;
  1530. azx_dev->stream_tag = i + 1;
  1531. }
  1532. return 0;
  1533. }
  1534. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1535. {
  1536. if (request_irq(chip->pci->irq, azx_interrupt,
  1537. chip->msi ? 0 : IRQF_SHARED,
  1538. "HDA Intel", chip)) {
  1539. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1540. "disabling device\n", chip->pci->irq);
  1541. if (do_disconnect)
  1542. snd_card_disconnect(chip->card);
  1543. return -1;
  1544. }
  1545. chip->irq = chip->pci->irq;
  1546. pci_intx(chip->pci, !chip->msi);
  1547. return 0;
  1548. }
  1549. static void azx_stop_chip(struct azx *chip)
  1550. {
  1551. if (!chip->initialized)
  1552. return;
  1553. /* disable interrupts */
  1554. azx_int_disable(chip);
  1555. azx_int_clear(chip);
  1556. /* disable CORB/RIRB */
  1557. azx_free_cmd_io(chip);
  1558. /* disable position buffer */
  1559. azx_writel(chip, DPLBASE, 0);
  1560. azx_writel(chip, DPUBASE, 0);
  1561. chip->initialized = 0;
  1562. }
  1563. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1564. /* power-up/down the controller */
  1565. static void azx_power_notify(struct hda_codec *codec)
  1566. {
  1567. struct azx *chip = codec->bus->private_data;
  1568. struct hda_codec *c;
  1569. int power_on = 0;
  1570. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1571. if (c->power_on) {
  1572. power_on = 1;
  1573. break;
  1574. }
  1575. }
  1576. if (power_on)
  1577. azx_init_chip(chip);
  1578. else if (chip->running && power_save_controller)
  1579. azx_stop_chip(chip);
  1580. }
  1581. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1582. #ifdef CONFIG_PM
  1583. /*
  1584. * power management
  1585. */
  1586. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1587. {
  1588. struct snd_card *card = pci_get_drvdata(pci);
  1589. struct azx *chip = card->private_data;
  1590. int i;
  1591. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1592. azx_clear_irq_pending(chip);
  1593. for (i = 0; i < AZX_MAX_PCMS; i++)
  1594. snd_pcm_suspend_all(chip->pcm[i]);
  1595. if (chip->initialized)
  1596. snd_hda_suspend(chip->bus, state);
  1597. azx_stop_chip(chip);
  1598. if (chip->irq >= 0) {
  1599. free_irq(chip->irq, chip);
  1600. chip->irq = -1;
  1601. }
  1602. if (chip->msi)
  1603. pci_disable_msi(chip->pci);
  1604. pci_disable_device(pci);
  1605. pci_save_state(pci);
  1606. pci_set_power_state(pci, pci_choose_state(pci, state));
  1607. return 0;
  1608. }
  1609. static int azx_resume(struct pci_dev *pci)
  1610. {
  1611. struct snd_card *card = pci_get_drvdata(pci);
  1612. struct azx *chip = card->private_data;
  1613. pci_set_power_state(pci, PCI_D0);
  1614. pci_restore_state(pci);
  1615. if (pci_enable_device(pci) < 0) {
  1616. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1617. "disabling device\n");
  1618. snd_card_disconnect(card);
  1619. return -EIO;
  1620. }
  1621. pci_set_master(pci);
  1622. if (chip->msi)
  1623. if (pci_enable_msi(pci) < 0)
  1624. chip->msi = 0;
  1625. if (azx_acquire_irq(chip, 1) < 0)
  1626. return -EIO;
  1627. azx_init_pci(chip);
  1628. if (snd_hda_codecs_inuse(chip->bus))
  1629. azx_init_chip(chip);
  1630. snd_hda_resume(chip->bus);
  1631. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1632. return 0;
  1633. }
  1634. #endif /* CONFIG_PM */
  1635. /*
  1636. * destructor
  1637. */
  1638. static int azx_free(struct azx *chip)
  1639. {
  1640. int i;
  1641. if (chip->initialized) {
  1642. azx_clear_irq_pending(chip);
  1643. for (i = 0; i < chip->num_streams; i++)
  1644. azx_stream_stop(chip, &chip->azx_dev[i]);
  1645. azx_stop_chip(chip);
  1646. }
  1647. if (chip->irq >= 0)
  1648. free_irq(chip->irq, (void*)chip);
  1649. if (chip->msi)
  1650. pci_disable_msi(chip->pci);
  1651. if (chip->remap_addr)
  1652. iounmap(chip->remap_addr);
  1653. if (chip->azx_dev) {
  1654. for (i = 0; i < chip->num_streams; i++)
  1655. if (chip->azx_dev[i].bdl.area)
  1656. snd_dma_free_pages(&chip->azx_dev[i].bdl);
  1657. }
  1658. if (chip->rb.area)
  1659. snd_dma_free_pages(&chip->rb);
  1660. if (chip->posbuf.area)
  1661. snd_dma_free_pages(&chip->posbuf);
  1662. pci_release_regions(chip->pci);
  1663. pci_disable_device(chip->pci);
  1664. kfree(chip->azx_dev);
  1665. kfree(chip);
  1666. return 0;
  1667. }
  1668. static int azx_dev_free(struct snd_device *device)
  1669. {
  1670. return azx_free(device->device_data);
  1671. }
  1672. /*
  1673. * white/black-listing for position_fix
  1674. */
  1675. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1676. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
  1677. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
  1678. SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
  1679. {}
  1680. };
  1681. static int __devinit check_position_fix(struct azx *chip, int fix)
  1682. {
  1683. const struct snd_pci_quirk *q;
  1684. if (fix == POS_FIX_AUTO) {
  1685. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1686. if (q) {
  1687. printk(KERN_INFO
  1688. "hda_intel: position_fix set to %d "
  1689. "for device %04x:%04x\n",
  1690. q->value, q->subvendor, q->subdevice);
  1691. return q->value;
  1692. }
  1693. }
  1694. return fix;
  1695. }
  1696. /*
  1697. * black-lists for probe_mask
  1698. */
  1699. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1700. /* Thinkpad often breaks the controller communication when accessing
  1701. * to the non-working (or non-existing) modem codec slot.
  1702. */
  1703. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1704. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1705. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1706. {}
  1707. };
  1708. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1709. {
  1710. const struct snd_pci_quirk *q;
  1711. if (probe_mask[dev] == -1) {
  1712. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1713. if (q) {
  1714. printk(KERN_INFO
  1715. "hda_intel: probe_mask set to 0x%x "
  1716. "for device %04x:%04x\n",
  1717. q->value, q->subvendor, q->subdevice);
  1718. probe_mask[dev] = q->value;
  1719. }
  1720. }
  1721. }
  1722. /*
  1723. * constructor
  1724. */
  1725. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1726. int dev, int driver_type,
  1727. struct azx **rchip)
  1728. {
  1729. struct azx *chip;
  1730. int i, err;
  1731. unsigned short gcap;
  1732. static struct snd_device_ops ops = {
  1733. .dev_free = azx_dev_free,
  1734. };
  1735. *rchip = NULL;
  1736. err = pci_enable_device(pci);
  1737. if (err < 0)
  1738. return err;
  1739. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1740. if (!chip) {
  1741. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1742. pci_disable_device(pci);
  1743. return -ENOMEM;
  1744. }
  1745. spin_lock_init(&chip->reg_lock);
  1746. mutex_init(&chip->open_mutex);
  1747. chip->card = card;
  1748. chip->pci = pci;
  1749. chip->irq = -1;
  1750. chip->driver_type = driver_type;
  1751. chip->msi = enable_msi;
  1752. chip->dev_index = dev;
  1753. INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
  1754. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1755. check_probe_mask(chip, dev);
  1756. chip->single_cmd = single_cmd;
  1757. if (bdl_pos_adj[dev] < 0) {
  1758. switch (chip->driver_type) {
  1759. case AZX_DRIVER_ATI:
  1760. case AZX_DRIVER_ATIHDMI:
  1761. bdl_pos_adj[dev] = 32;
  1762. break;
  1763. default:
  1764. bdl_pos_adj[dev] = 1;
  1765. break;
  1766. }
  1767. }
  1768. #if BITS_PER_LONG != 64
  1769. /* Fix up base address on ULI M5461 */
  1770. if (chip->driver_type == AZX_DRIVER_ULI) {
  1771. u16 tmp3;
  1772. pci_read_config_word(pci, 0x40, &tmp3);
  1773. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1774. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1775. }
  1776. #endif
  1777. err = pci_request_regions(pci, "ICH HD audio");
  1778. if (err < 0) {
  1779. kfree(chip);
  1780. pci_disable_device(pci);
  1781. return err;
  1782. }
  1783. chip->addr = pci_resource_start(pci, 0);
  1784. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1785. if (chip->remap_addr == NULL) {
  1786. snd_printk(KERN_ERR SFX "ioremap error\n");
  1787. err = -ENXIO;
  1788. goto errout;
  1789. }
  1790. if (chip->msi)
  1791. if (pci_enable_msi(pci) < 0)
  1792. chip->msi = 0;
  1793. if (azx_acquire_irq(chip, 0) < 0) {
  1794. err = -EBUSY;
  1795. goto errout;
  1796. }
  1797. pci_set_master(pci);
  1798. synchronize_irq(chip->irq);
  1799. gcap = azx_readw(chip, GCAP);
  1800. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1801. /* allow 64bit DMA address if supported by H/W */
  1802. if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
  1803. pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
  1804. /* read number of streams from GCAP register instead of using
  1805. * hardcoded value
  1806. */
  1807. chip->capture_streams = (gcap >> 8) & 0x0f;
  1808. chip->playback_streams = (gcap >> 12) & 0x0f;
  1809. if (!chip->playback_streams && !chip->capture_streams) {
  1810. /* gcap didn't give any info, switching to old method */
  1811. switch (chip->driver_type) {
  1812. case AZX_DRIVER_ULI:
  1813. chip->playback_streams = ULI_NUM_PLAYBACK;
  1814. chip->capture_streams = ULI_NUM_CAPTURE;
  1815. break;
  1816. case AZX_DRIVER_ATIHDMI:
  1817. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1818. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1819. break;
  1820. default:
  1821. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1822. chip->capture_streams = ICH6_NUM_CAPTURE;
  1823. break;
  1824. }
  1825. }
  1826. chip->capture_index_offset = 0;
  1827. chip->playback_index_offset = chip->capture_streams;
  1828. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1829. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1830. GFP_KERNEL);
  1831. if (!chip->azx_dev) {
  1832. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1833. goto errout;
  1834. }
  1835. for (i = 0; i < chip->num_streams; i++) {
  1836. /* allocate memory for the BDL for each stream */
  1837. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1838. snd_dma_pci_data(chip->pci),
  1839. BDL_SIZE, &chip->azx_dev[i].bdl);
  1840. if (err < 0) {
  1841. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1842. goto errout;
  1843. }
  1844. }
  1845. /* allocate memory for the position buffer */
  1846. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1847. snd_dma_pci_data(chip->pci),
  1848. chip->num_streams * 8, &chip->posbuf);
  1849. if (err < 0) {
  1850. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1851. goto errout;
  1852. }
  1853. /* allocate CORB/RIRB */
  1854. if (!chip->single_cmd) {
  1855. err = azx_alloc_cmd_io(chip);
  1856. if (err < 0)
  1857. goto errout;
  1858. }
  1859. /* initialize streams */
  1860. azx_init_stream(chip);
  1861. /* initialize chip */
  1862. azx_init_pci(chip);
  1863. azx_init_chip(chip);
  1864. /* codec detection */
  1865. if (!chip->codec_mask) {
  1866. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1867. err = -ENODEV;
  1868. goto errout;
  1869. }
  1870. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1871. if (err <0) {
  1872. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1873. goto errout;
  1874. }
  1875. strcpy(card->driver, "HDA-Intel");
  1876. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1877. sprintf(card->longname, "%s at 0x%lx irq %i",
  1878. card->shortname, chip->addr, chip->irq);
  1879. *rchip = chip;
  1880. return 0;
  1881. errout:
  1882. azx_free(chip);
  1883. return err;
  1884. }
  1885. static void power_down_all_codecs(struct azx *chip)
  1886. {
  1887. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1888. /* The codecs were powered up in snd_hda_codec_new().
  1889. * Now all initialization done, so turn them down if possible
  1890. */
  1891. struct hda_codec *codec;
  1892. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1893. snd_hda_power_down(codec);
  1894. }
  1895. #endif
  1896. }
  1897. static int __devinit azx_probe(struct pci_dev *pci,
  1898. const struct pci_device_id *pci_id)
  1899. {
  1900. static int dev;
  1901. struct snd_card *card;
  1902. struct azx *chip;
  1903. int err;
  1904. if (dev >= SNDRV_CARDS)
  1905. return -ENODEV;
  1906. if (!enable[dev]) {
  1907. dev++;
  1908. return -ENOENT;
  1909. }
  1910. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1911. if (!card) {
  1912. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1913. return -ENOMEM;
  1914. }
  1915. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  1916. if (err < 0) {
  1917. snd_card_free(card);
  1918. return err;
  1919. }
  1920. card->private_data = chip;
  1921. /* create codec instances */
  1922. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  1923. if (err < 0) {
  1924. snd_card_free(card);
  1925. return err;
  1926. }
  1927. /* create PCM streams */
  1928. err = azx_pcm_create(chip);
  1929. if (err < 0) {
  1930. snd_card_free(card);
  1931. return err;
  1932. }
  1933. /* create mixer controls */
  1934. err = azx_mixer_create(chip);
  1935. if (err < 0) {
  1936. snd_card_free(card);
  1937. return err;
  1938. }
  1939. snd_card_set_dev(card, &pci->dev);
  1940. err = snd_card_register(card);
  1941. if (err < 0) {
  1942. snd_card_free(card);
  1943. return err;
  1944. }
  1945. pci_set_drvdata(pci, card);
  1946. chip->running = 1;
  1947. power_down_all_codecs(chip);
  1948. dev++;
  1949. return err;
  1950. }
  1951. static void __devexit azx_remove(struct pci_dev *pci)
  1952. {
  1953. snd_card_free(pci_get_drvdata(pci));
  1954. pci_set_drvdata(pci, NULL);
  1955. }
  1956. /* PCI IDs */
  1957. static struct pci_device_id azx_ids[] = {
  1958. /* ICH 6..10 */
  1959. { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
  1960. { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
  1961. { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
  1962. { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
  1963. { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
  1964. { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
  1965. { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
  1966. { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
  1967. { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
  1968. /* SCH */
  1969. { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
  1970. /* ATI SB 450/600 */
  1971. { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
  1972. { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
  1973. /* ATI HDMI */
  1974. { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
  1975. { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
  1976. { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
  1977. { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
  1978. { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
  1979. { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
  1980. { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
  1981. { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
  1982. { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
  1983. { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
  1984. { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
  1985. { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
  1986. { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
  1987. /* VIA VT8251/VT8237A */
  1988. { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
  1989. /* SIS966 */
  1990. { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
  1991. /* ULI M5461 */
  1992. { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
  1993. /* NVIDIA MCP */
  1994. { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
  1995. { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
  1996. { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
  1997. { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
  1998. { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
  1999. { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
  2000. { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
  2001. { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
  2002. { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
  2003. { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
  2004. { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
  2005. { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
  2006. { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
  2007. { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
  2008. { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
  2009. { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
  2010. { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
  2011. { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
  2012. { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
  2013. { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
  2014. { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
  2015. { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
  2016. /* Teradici */
  2017. { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
  2018. { 0, }
  2019. };
  2020. MODULE_DEVICE_TABLE(pci, azx_ids);
  2021. /* pci_driver definition */
  2022. static struct pci_driver driver = {
  2023. .name = "HDA Intel",
  2024. .id_table = azx_ids,
  2025. .probe = azx_probe,
  2026. .remove = __devexit_p(azx_remove),
  2027. #ifdef CONFIG_PM
  2028. .suspend = azx_suspend,
  2029. .resume = azx_resume,
  2030. #endif
  2031. };
  2032. static int __init alsa_card_azx_init(void)
  2033. {
  2034. return pci_register_driver(&driver);
  2035. }
  2036. static void __exit alsa_card_azx_exit(void)
  2037. {
  2038. pci_unregister_driver(&driver);
  2039. }
  2040. module_init(alsa_card_azx_init)
  2041. module_exit(alsa_card_azx_exit)