entry.S 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121
  1. /*
  2. * Low-level system-call handling, trap handlers and context-switching
  3. *
  4. * Copyright (C) 2008-2009 Michal Simek <monstr@monstr.eu>
  5. * Copyright (C) 2008-2009 PetaLogix
  6. * Copyright (C) 2003 John Williams <jwilliams@itee.uq.edu.au>
  7. * Copyright (C) 2001,2002 NEC Corporation
  8. * Copyright (C) 2001,2002 Miles Bader <miles@gnu.org>
  9. *
  10. * This file is subject to the terms and conditions of the GNU General
  11. * Public License. See the file COPYING in the main directory of this
  12. * archive for more details.
  13. *
  14. * Written by Miles Bader <miles@gnu.org>
  15. * Heavily modified by John Williams for Microblaze
  16. */
  17. #include <linux/sys.h>
  18. #include <linux/linkage.h>
  19. #include <asm/entry.h>
  20. #include <asm/current.h>
  21. #include <asm/processor.h>
  22. #include <asm/exceptions.h>
  23. #include <asm/asm-offsets.h>
  24. #include <asm/thread_info.h>
  25. #include <asm/page.h>
  26. #include <asm/unistd.h>
  27. #include <linux/errno.h>
  28. #include <asm/signal.h>
  29. #undef DEBUG
  30. /* The size of a state save frame. */
  31. #define STATE_SAVE_SIZE (PT_SIZE + STATE_SAVE_ARG_SPACE)
  32. /* The offset of the struct pt_regs in a `state save frame' on the stack. */
  33. #define PTO STATE_SAVE_ARG_SPACE /* 24 the space for args */
  34. #define C_ENTRY(name) .globl name; .align 4; name
  35. /*
  36. * Various ways of setting and clearing BIP in flags reg.
  37. * This is mucky, but necessary using microblaze version that
  38. * allows msr ops to write to BIP
  39. */
  40. #if CONFIG_XILINX_MICROBLAZE0_USE_MSR_INSTR
  41. .macro clear_bip
  42. msrclr r11, MSR_BIP
  43. nop
  44. .endm
  45. .macro set_bip
  46. msrset r11, MSR_BIP
  47. nop
  48. .endm
  49. .macro clear_eip
  50. msrclr r11, MSR_EIP
  51. nop
  52. .endm
  53. .macro set_ee
  54. msrset r11, MSR_EE
  55. nop
  56. .endm
  57. .macro disable_irq
  58. msrclr r11, MSR_IE
  59. nop
  60. .endm
  61. .macro enable_irq
  62. msrset r11, MSR_IE
  63. nop
  64. .endm
  65. .macro set_ums
  66. msrset r11, MSR_UMS
  67. nop
  68. msrclr r11, MSR_VMS
  69. nop
  70. .endm
  71. .macro set_vms
  72. msrclr r11, MSR_UMS
  73. nop
  74. msrset r11, MSR_VMS
  75. nop
  76. .endm
  77. .macro clear_vms_ums
  78. msrclr r11, MSR_VMS | MSR_UMS
  79. nop
  80. .endm
  81. #else
  82. .macro clear_bip
  83. mfs r11, rmsr
  84. nop
  85. andi r11, r11, ~MSR_BIP
  86. mts rmsr, r11
  87. nop
  88. .endm
  89. .macro set_bip
  90. mfs r11, rmsr
  91. nop
  92. ori r11, r11, MSR_BIP
  93. mts rmsr, r11
  94. nop
  95. .endm
  96. .macro clear_eip
  97. mfs r11, rmsr
  98. nop
  99. andi r11, r11, ~MSR_EIP
  100. mts rmsr, r11
  101. nop
  102. .endm
  103. .macro set_ee
  104. mfs r11, rmsr
  105. nop
  106. ori r11, r11, MSR_EE
  107. mts rmsr, r11
  108. nop
  109. .endm
  110. .macro disable_irq
  111. mfs r11, rmsr
  112. nop
  113. andi r11, r11, ~MSR_IE
  114. mts rmsr, r11
  115. nop
  116. .endm
  117. .macro enable_irq
  118. mfs r11, rmsr
  119. nop
  120. ori r11, r11, MSR_IE
  121. mts rmsr, r11
  122. nop
  123. .endm
  124. .macro set_ums
  125. mfs r11, rmsr
  126. nop
  127. ori r11, r11, MSR_VMS
  128. andni r11, r11, MSR_UMS
  129. mts rmsr, r11
  130. nop
  131. .endm
  132. .macro set_vms
  133. mfs r11, rmsr
  134. nop
  135. ori r11, r11, MSR_VMS
  136. andni r11, r11, MSR_UMS
  137. mts rmsr, r11
  138. nop
  139. .endm
  140. .macro clear_vms_ums
  141. mfs r11, rmsr
  142. nop
  143. andni r11, r11, (MSR_VMS|MSR_UMS)
  144. mts rmsr,r11
  145. nop
  146. .endm
  147. #endif
  148. /* Define how to call high-level functions. With MMU, virtual mode must be
  149. * enabled when calling the high-level function. Clobbers R11.
  150. * VM_ON, VM_OFF, DO_JUMP_BIPCLR, DO_CALL
  151. */
  152. /* turn on virtual protected mode save */
  153. #define VM_ON \
  154. set_ums; \
  155. rted r0, 2f; \
  156. nop; \
  157. 2:
  158. /* turn off virtual protected mode save and user mode save*/
  159. #define VM_OFF \
  160. clear_vms_ums; \
  161. rted r0, TOPHYS(1f); \
  162. nop; \
  163. 1:
  164. #define SAVE_REGS \
  165. swi r2, r1, PTO+PT_R2; /* Save SDA */ \
  166. swi r3, r1, PTO+PT_R3; \
  167. swi r4, r1, PTO+PT_R4; \
  168. swi r5, r1, PTO+PT_R5; \
  169. swi r6, r1, PTO+PT_R6; \
  170. swi r7, r1, PTO+PT_R7; \
  171. swi r8, r1, PTO+PT_R8; \
  172. swi r9, r1, PTO+PT_R9; \
  173. swi r10, r1, PTO+PT_R10; \
  174. swi r11, r1, PTO+PT_R11; /* save clobbered regs after rval */\
  175. swi r12, r1, PTO+PT_R12; \
  176. swi r13, r1, PTO+PT_R13; /* Save SDA2 */ \
  177. swi r14, r1, PTO+PT_PC; /* PC, before IRQ/trap */ \
  178. swi r15, r1, PTO+PT_R15; /* Save LP */ \
  179. swi r18, r1, PTO+PT_R18; /* Save asm scratch reg */ \
  180. swi r19, r1, PTO+PT_R19; \
  181. swi r20, r1, PTO+PT_R20; \
  182. swi r21, r1, PTO+PT_R21; \
  183. swi r22, r1, PTO+PT_R22; \
  184. swi r23, r1, PTO+PT_R23; \
  185. swi r24, r1, PTO+PT_R24; \
  186. swi r25, r1, PTO+PT_R25; \
  187. swi r26, r1, PTO+PT_R26; \
  188. swi r27, r1, PTO+PT_R27; \
  189. swi r28, r1, PTO+PT_R28; \
  190. swi r29, r1, PTO+PT_R29; \
  191. swi r30, r1, PTO+PT_R30; \
  192. swi r31, r1, PTO+PT_R31; /* Save current task reg */ \
  193. mfs r11, rmsr; /* save MSR */ \
  194. nop; \
  195. swi r11, r1, PTO+PT_MSR;
  196. #define RESTORE_REGS \
  197. lwi r11, r1, PTO+PT_MSR; \
  198. mts rmsr , r11; \
  199. nop; \
  200. lwi r2, r1, PTO+PT_R2; /* restore SDA */ \
  201. lwi r3, r1, PTO+PT_R3; \
  202. lwi r4, r1, PTO+PT_R4; \
  203. lwi r5, r1, PTO+PT_R5; \
  204. lwi r6, r1, PTO+PT_R6; \
  205. lwi r7, r1, PTO+PT_R7; \
  206. lwi r8, r1, PTO+PT_R8; \
  207. lwi r9, r1, PTO+PT_R9; \
  208. lwi r10, r1, PTO+PT_R10; \
  209. lwi r11, r1, PTO+PT_R11; /* restore clobbered regs after rval */\
  210. lwi r12, r1, PTO+PT_R12; \
  211. lwi r13, r1, PTO+PT_R13; /* restore SDA2 */ \
  212. lwi r14, r1, PTO+PT_PC; /* RESTORE_LINK PC, before IRQ/trap */\
  213. lwi r15, r1, PTO+PT_R15; /* restore LP */ \
  214. lwi r18, r1, PTO+PT_R18; /* restore asm scratch reg */ \
  215. lwi r19, r1, PTO+PT_R19; \
  216. lwi r20, r1, PTO+PT_R20; \
  217. lwi r21, r1, PTO+PT_R21; \
  218. lwi r22, r1, PTO+PT_R22; \
  219. lwi r23, r1, PTO+PT_R23; \
  220. lwi r24, r1, PTO+PT_R24; \
  221. lwi r25, r1, PTO+PT_R25; \
  222. lwi r26, r1, PTO+PT_R26; \
  223. lwi r27, r1, PTO+PT_R27; \
  224. lwi r28, r1, PTO+PT_R28; \
  225. lwi r29, r1, PTO+PT_R29; \
  226. lwi r30, r1, PTO+PT_R30; \
  227. lwi r31, r1, PTO+PT_R31; /* Restore cur task reg */
  228. .text
  229. /*
  230. * User trap.
  231. *
  232. * System calls are handled here.
  233. *
  234. * Syscall protocol:
  235. * Syscall number in r12, args in r5-r10
  236. * Return value in r3
  237. *
  238. * Trap entered via brki instruction, so BIP bit is set, and interrupts
  239. * are masked. This is nice, means we don't have to CLI before state save
  240. */
  241. C_ENTRY(_user_exception):
  242. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP)) /* save stack */
  243. addi r14, r14, 4 /* return address is 4 byte after call */
  244. swi r11, r0, TOPHYS(r0_ram + PTO + PT_R11); /* Save r11 */
  245. mfs r11, rmsr
  246. nop
  247. andi r11, r11, MSR_UMS
  248. bnei r11, 1f
  249. /* Kernel-mode state save - kernel execve */
  250. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP)); /* Reload kernel stack-ptr*/
  251. tophys(r1,r11);
  252. swi r11, r1, (PT_R1-PT_SIZE); /* Save original SP. */
  253. lwi r11, r0, TOPHYS(r0_ram + PTO + PT_R11); /* restore r11 */
  254. addik r1, r1, -STATE_SAVE_SIZE; /* Make room on the stack. */
  255. SAVE_REGS
  256. addi r11, r0, 1; /* Was in kernel-mode. */
  257. swi r11, r1, PTO+PT_MODE; /* pt_regs -> kernel mode */
  258. brid 2f;
  259. nop; /* Fill delay slot */
  260. /* User-mode state save. */
  261. 1:
  262. lwi r11, r0, TOPHYS(r0_ram + PTO + PT_R11); /* restore r11 */
  263. lwi r1, r0, TOPHYS(PER_CPU(CURRENT_SAVE)); /* get saved current */
  264. tophys(r1,r1);
  265. lwi r1, r1, TS_THREAD_INFO; /* get stack from task_struct */
  266. /* calculate kernel stack pointer from task struct 8k */
  267. addik r1, r1, THREAD_SIZE;
  268. tophys(r1,r1);
  269. addik r1, r1, -STATE_SAVE_SIZE; /* Make room on the stack. */
  270. SAVE_REGS
  271. swi r0, r1, PTO+PT_MODE; /* Was in user-mode. */
  272. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP));
  273. swi r11, r1, PTO+PT_R1; /* Store user SP. */
  274. 2: lwi CURRENT_TASK, r0, TOPHYS(PER_CPU(CURRENT_SAVE));
  275. /* Save away the syscall number. */
  276. swi r12, r1, PTO+PT_R0;
  277. tovirt(r1,r1)
  278. /* where the trap should return need -8 to adjust for rtsd r15, 8*/
  279. /* Jump to the appropriate function for the system call number in r12
  280. * (r12 is not preserved), or return an error if r12 is not valid. The LP
  281. * register should point to the location where
  282. * the called function should return. [note that MAKE_SYS_CALL uses label 1] */
  283. # Step into virtual mode.
  284. set_vms;
  285. addik r11, r0, 3f
  286. rtid r11, 0
  287. nop
  288. 3:
  289. lwi r11, CURRENT_TASK, TS_THREAD_INFO /* get thread info */
  290. lwi r11, r11, TI_FLAGS /* get flags in thread info */
  291. andi r11, r11, _TIF_WORK_SYSCALL_MASK
  292. beqi r11, 4f
  293. addik r3, r0, -ENOSYS
  294. swi r3, r1, PTO + PT_R3
  295. brlid r15, do_syscall_trace_enter
  296. addik r5, r1, PTO + PT_R0
  297. # do_syscall_trace_enter returns the new syscall nr.
  298. addk r12, r0, r3
  299. lwi r5, r1, PTO+PT_R5;
  300. lwi r6, r1, PTO+PT_R6;
  301. lwi r7, r1, PTO+PT_R7;
  302. lwi r8, r1, PTO+PT_R8;
  303. lwi r9, r1, PTO+PT_R9;
  304. lwi r10, r1, PTO+PT_R10;
  305. 4:
  306. /* Jump to the appropriate function for the system call number in r12
  307. * (r12 is not preserved), or return an error if r12 is not valid.
  308. * The LP register should point to the location where the called function
  309. * should return. [note that MAKE_SYS_CALL uses label 1] */
  310. /* See if the system call number is valid */
  311. addi r11, r12, -__NR_syscalls;
  312. bgei r11,5f;
  313. /* Figure out which function to use for this system call. */
  314. /* Note Microblaze barrel shift is optional, so don't rely on it */
  315. add r12, r12, r12; /* convert num -> ptr */
  316. add r12, r12, r12;
  317. #ifdef DEBUG
  318. /* Trac syscalls and stored them to r0_ram */
  319. lwi r3, r12, 0x400 + r0_ram
  320. addi r3, r3, 1
  321. swi r3, r12, 0x400 + r0_ram
  322. #endif
  323. # Find and jump into the syscall handler.
  324. lwi r12, r12, sys_call_table
  325. /* where the trap should return need -8 to adjust for rtsd r15, 8 */
  326. la r15, r0, ret_from_trap-8
  327. bra r12
  328. /* The syscall number is invalid, return an error. */
  329. 5:
  330. addi r3, r0, -ENOSYS;
  331. rtsd r15,8; /* looks like a normal subroutine return */
  332. or r0, r0, r0
  333. /* Entry point used to return from a syscall/trap */
  334. /* We re-enable BIP bit before state restore */
  335. C_ENTRY(ret_from_trap):
  336. set_bip; /* Ints masked for state restore*/
  337. swi r3, r1, PTO + PT_R3
  338. swi r4, r1, PTO + PT_R4
  339. lwi r11, r1, PTO+PT_MODE;
  340. /* See if returning to kernel mode, if so, skip resched &c. */
  341. bnei r11, 2f;
  342. /* We're returning to user mode, so check for various conditions that
  343. * trigger rescheduling. */
  344. /* FIXME: Restructure all these flag checks. */
  345. lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  346. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  347. andi r11, r11, _TIF_WORK_SYSCALL_MASK
  348. beqi r11, 1f
  349. brlid r15, do_syscall_trace_leave
  350. addik r5, r1, PTO + PT_R0
  351. 1:
  352. /* We're returning to user mode, so check for various conditions that
  353. * trigger rescheduling. */
  354. /* get thread info from current task */
  355. lwi r11, CURRENT_TASK, TS_THREAD_INFO;
  356. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  357. andi r11, r11, _TIF_NEED_RESCHED;
  358. beqi r11, 5f;
  359. bralid r15, schedule; /* Call scheduler */
  360. nop; /* delay slot */
  361. /* Maybe handle a signal */
  362. 5: /* get thread info from current task*/
  363. lwi r11, CURRENT_TASK, TS_THREAD_INFO;
  364. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  365. andi r11, r11, _TIF_SIGPENDING;
  366. beqi r11, 1f; /* Signals to handle, handle them */
  367. la r5, r1, PTO; /* Arg 1: struct pt_regs *regs */
  368. addi r7, r0, 1; /* Arg 3: int in_syscall */
  369. bralid r15, do_signal; /* Handle any signals */
  370. add r6, r0, r0; /* Arg 2: sigset_t *oldset */
  371. /* Finally, return to user state. */
  372. 1:
  373. swi CURRENT_TASK, r0, PER_CPU(CURRENT_SAVE); /* save current */
  374. VM_OFF;
  375. tophys(r1,r1);
  376. RESTORE_REGS;
  377. addik r1, r1, STATE_SAVE_SIZE /* Clean up stack space. */
  378. lwi r1, r1, PT_R1 - PT_SIZE;/* Restore user stack pointer. */
  379. bri 6f;
  380. /* Return to kernel state. */
  381. 2: VM_OFF;
  382. tophys(r1,r1);
  383. RESTORE_REGS;
  384. addik r1, r1, STATE_SAVE_SIZE /* Clean up stack space. */
  385. tovirt(r1,r1);
  386. 6:
  387. TRAP_return: /* Make global symbol for debugging */
  388. rtbd r14, 0; /* Instructions to return from an IRQ */
  389. nop;
  390. /* These syscalls need access to the struct pt_regs on the stack, so we
  391. implement them in assembly (they're basically all wrappers anyway). */
  392. C_ENTRY(sys_fork_wrapper):
  393. addi r5, r0, SIGCHLD /* Arg 0: flags */
  394. lwi r6, r1, PTO+PT_R1 /* Arg 1: child SP (use parent's) */
  395. la r7, r1, PTO /* Arg 2: parent context */
  396. add r8. r0, r0 /* Arg 3: (unused) */
  397. add r9, r0, r0; /* Arg 4: (unused) */
  398. add r10, r0, r0; /* Arg 5: (unused) */
  399. brid do_fork /* Do real work (tail-call) */
  400. nop;
  401. /* This the initial entry point for a new child thread, with an appropriate
  402. stack in place that makes it look the the child is in the middle of an
  403. syscall. This function is actually `returned to' from switch_thread
  404. (copy_thread makes ret_from_fork the return address in each new thread's
  405. saved context). */
  406. C_ENTRY(ret_from_fork):
  407. bralid r15, schedule_tail; /* ...which is schedule_tail's arg */
  408. add r3, r5, r0; /* switch_thread returns the prev task */
  409. /* ( in the delay slot ) */
  410. add r3, r0, r0; /* Child's fork call should return 0. */
  411. brid ret_from_trap; /* Do normal trap return */
  412. nop;
  413. C_ENTRY(sys_vfork):
  414. brid microblaze_vfork /* Do real work (tail-call) */
  415. la r5, r1, PTO
  416. C_ENTRY(sys_clone):
  417. bnei r6, 1f; /* See if child SP arg (arg 1) is 0. */
  418. lwi r6, r1, PTO + PT_R1; /* If so, use paret's stack ptr */
  419. 1: add r10, r0, r9; /* Arg 6: (child_tidptr) */
  420. add r9, r0, r8; /* Arg 5: (parent_tidptr) */
  421. add r8, r0, r7; /* Arg 4: (stack_size) */
  422. la r7, r1, PTO; /* Arg 3: pt_regs */
  423. brid do_fork /* Do real work (tail-call) */
  424. nop
  425. C_ENTRY(sys_execve):
  426. la r8, r1, PTO; /* add user context as 4th arg */
  427. brid microblaze_execve; /* Do real work (tail-call).*/
  428. nop;
  429. C_ENTRY(sys_rt_sigreturn_wrapper):
  430. swi r3, r1, PTO+PT_R3; /* restore saved r3, r4 registers */
  431. swi r4, r1, PTO+PT_R4;
  432. la r5, r1, PTO; /* add user context as 1st arg */
  433. brlid r15, sys_rt_sigreturn /* Do real work */
  434. nop;
  435. lwi r3, r1, PTO+PT_R3; /* restore saved r3, r4 registers */
  436. lwi r4, r1, PTO+PT_R4;
  437. bri ret_from_trap /* fall through will not work here due to align */
  438. nop;
  439. /*
  440. * HW EXCEPTION rutine start
  441. */
  442. #define SAVE_STATE \
  443. swi r11, r0, TOPHYS(r0_ram + PTO + PT_R11); /* Save r11 */ \
  444. set_bip; /*equalize initial state for all possible entries*/\
  445. clear_eip; \
  446. enable_irq; \
  447. set_ee; \
  448. /* See if already in kernel mode.*/ \
  449. mfs r11, rmsr; \
  450. nop; \
  451. andi r11, r11, MSR_UMS; \
  452. bnei r11, 1f; \
  453. /* Kernel-mode state save. */ \
  454. /* Reload kernel stack-ptr. */ \
  455. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP)); \
  456. tophys(r1,r11); \
  457. swi r11, r1, (PT_R1-PT_SIZE); /* Save original SP. */ \
  458. lwi r11, r0, TOPHYS(r0_ram + PTO + PT_R11); /* restore r11 */\
  459. addik r1, r1, -STATE_SAVE_SIZE; /* Make room on the stack. */\
  460. SAVE_REGS \
  461. /* PC, before IRQ/trap - this is one instruction above */ \
  462. swi r17, r1, PTO+PT_PC; \
  463. \
  464. addi r11, r0, 1; /* Was in kernel-mode. */ \
  465. swi r11, r1, PTO+PT_MODE; \
  466. brid 2f; \
  467. nop; /* Fill delay slot */ \
  468. 1: /* User-mode state save. */ \
  469. lwi r11, r0, TOPHYS(r0_ram + PTO + PT_R11); /* restore r11 */\
  470. lwi r1, r0, TOPHYS(PER_CPU(CURRENT_SAVE)); /* get saved current */\
  471. tophys(r1,r1); \
  472. lwi r1, r1, TS_THREAD_INFO; /* get the thread info */ \
  473. addik r1, r1, THREAD_SIZE; /* calculate kernel stack pointer */\
  474. tophys(r1,r1); \
  475. \
  476. addik r1, r1, -STATE_SAVE_SIZE; /* Make room on the stack. */\
  477. SAVE_REGS \
  478. /* PC, before IRQ/trap - this is one instruction above FIXME*/ \
  479. swi r17, r1, PTO+PT_PC; \
  480. \
  481. swi r0, r1, PTO+PT_MODE; /* Was in user-mode. */ \
  482. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP)); \
  483. swi r11, r1, PTO+PT_R1; /* Store user SP. */ \
  484. 2: lwi CURRENT_TASK, r0, TOPHYS(PER_CPU(CURRENT_SAVE)); \
  485. /* Save away the syscall number. */ \
  486. swi r0, r1, PTO+PT_R0; \
  487. tovirt(r1,r1)
  488. C_ENTRY(full_exception_trap):
  489. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP)) /* save stack */
  490. /* adjust exception address for privileged instruction
  491. * for finding where is it */
  492. addik r17, r17, -4
  493. SAVE_STATE /* Save registers */
  494. /* FIXME this can be store directly in PT_ESR reg.
  495. * I tested it but there is a fault */
  496. /* where the trap should return need -8 to adjust for rtsd r15, 8 */
  497. la r15, r0, ret_from_exc - 8
  498. la r5, r1, PTO /* parameter struct pt_regs * regs */
  499. mfs r6, resr
  500. nop
  501. mfs r7, rfsr; /* save FSR */
  502. nop
  503. mts rfsr, r0; /* Clear sticky fsr */
  504. nop
  505. la r12, r0, full_exception
  506. set_vms;
  507. rtbd r12, 0;
  508. nop;
  509. /*
  510. * Unaligned data trap.
  511. *
  512. * Unaligned data trap last on 4k page is handled here.
  513. *
  514. * Trap entered via exception, so EE bit is set, and interrupts
  515. * are masked. This is nice, means we don't have to CLI before state save
  516. *
  517. * The assembler routine is in "arch/microblaze/kernel/hw_exception_handler.S"
  518. */
  519. C_ENTRY(unaligned_data_trap):
  520. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP)) /* save stack */
  521. SAVE_STATE /* Save registers.*/
  522. /* where the trap should return need -8 to adjust for rtsd r15, 8 */
  523. la r15, r0, ret_from_exc-8
  524. mfs r3, resr /* ESR */
  525. nop
  526. mfs r4, rear /* EAR */
  527. nop
  528. la r7, r1, PTO /* parameter struct pt_regs * regs */
  529. la r12, r0, _unaligned_data_exception
  530. set_vms;
  531. rtbd r12, 0; /* interrupts enabled */
  532. nop;
  533. /*
  534. * Page fault traps.
  535. *
  536. * If the real exception handler (from hw_exception_handler.S) didn't find
  537. * the mapping for the process, then we're thrown here to handle such situation.
  538. *
  539. * Trap entered via exceptions, so EE bit is set, and interrupts
  540. * are masked. This is nice, means we don't have to CLI before state save
  541. *
  542. * Build a standard exception frame for TLB Access errors. All TLB exceptions
  543. * will bail out to this point if they can't resolve the lightweight TLB fault.
  544. *
  545. * The C function called is in "arch/microblaze/mm/fault.c", declared as:
  546. * void do_page_fault(struct pt_regs *regs,
  547. * unsigned long address,
  548. * unsigned long error_code)
  549. */
  550. /* data and intruction trap - which is choose is resolved int fault.c */
  551. C_ENTRY(page_fault_data_trap):
  552. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP)) /* save stack */
  553. SAVE_STATE /* Save registers.*/
  554. /* where the trap should return need -8 to adjust for rtsd r15, 8 */
  555. la r15, r0, ret_from_exc-8
  556. la r5, r1, PTO /* parameter struct pt_regs * regs */
  557. mfs r6, rear /* parameter unsigned long address */
  558. nop
  559. mfs r7, resr /* parameter unsigned long error_code */
  560. nop
  561. la r12, r0, do_page_fault
  562. set_vms;
  563. rtbd r12, 0; /* interrupts enabled */
  564. nop;
  565. C_ENTRY(page_fault_instr_trap):
  566. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP)) /* save stack */
  567. SAVE_STATE /* Save registers.*/
  568. /* where the trap should return need -8 to adjust for rtsd r15, 8 */
  569. la r15, r0, ret_from_exc-8
  570. la r5, r1, PTO /* parameter struct pt_regs * regs */
  571. mfs r6, rear /* parameter unsigned long address */
  572. nop
  573. ori r7, r0, 0 /* parameter unsigned long error_code */
  574. la r12, r0, do_page_fault
  575. set_vms;
  576. rtbd r12, 0; /* interrupts enabled */
  577. nop;
  578. /* Entry point used to return from an exception. */
  579. C_ENTRY(ret_from_exc):
  580. set_bip; /* Ints masked for state restore*/
  581. lwi r11, r1, PTO+PT_MODE;
  582. bnei r11, 2f; /* See if returning to kernel mode, */
  583. /* ... if so, skip resched &c. */
  584. /* We're returning to user mode, so check for various conditions that
  585. trigger rescheduling. */
  586. lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  587. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  588. andi r11, r11, _TIF_NEED_RESCHED;
  589. beqi r11, 5f;
  590. /* Call the scheduler before returning from a syscall/trap. */
  591. bralid r15, schedule; /* Call scheduler */
  592. nop; /* delay slot */
  593. /* Maybe handle a signal */
  594. 5: lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  595. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  596. andi r11, r11, _TIF_SIGPENDING;
  597. beqi r11, 1f; /* Signals to handle, handle them */
  598. /*
  599. * Handle a signal return; Pending signals should be in r18.
  600. *
  601. * Not all registers are saved by the normal trap/interrupt entry
  602. * points (for instance, call-saved registers (because the normal
  603. * C-compiler calling sequence in the kernel makes sure they're
  604. * preserved), and call-clobbered registers in the case of
  605. * traps), but signal handlers may want to examine or change the
  606. * complete register state. Here we save anything not saved by
  607. * the normal entry sequence, so that it may be safely restored
  608. * (in a possibly modified form) after do_signal returns. */
  609. la r5, r1, PTO; /* Arg 1: struct pt_regs *regs */
  610. addi r7, r0, 0; /* Arg 3: int in_syscall */
  611. bralid r15, do_signal; /* Handle any signals */
  612. add r6, r0, r0; /* Arg 2: sigset_t *oldset */
  613. /* Finally, return to user state. */
  614. 1:
  615. swi CURRENT_TASK, r0, PER_CPU(CURRENT_SAVE); /* save current */
  616. VM_OFF;
  617. tophys(r1,r1);
  618. RESTORE_REGS;
  619. addik r1, r1, STATE_SAVE_SIZE /* Clean up stack space. */
  620. lwi r1, r1, PT_R1 - PT_SIZE; /* Restore user stack pointer. */
  621. bri 6f;
  622. /* Return to kernel state. */
  623. 2: VM_OFF;
  624. tophys(r1,r1);
  625. RESTORE_REGS;
  626. addik r1, r1, STATE_SAVE_SIZE /* Clean up stack space. */
  627. tovirt(r1,r1);
  628. 6:
  629. EXC_return: /* Make global symbol for debugging */
  630. rtbd r14, 0; /* Instructions to return from an IRQ */
  631. nop;
  632. /*
  633. * HW EXCEPTION rutine end
  634. */
  635. /*
  636. * Hardware maskable interrupts.
  637. *
  638. * The stack-pointer (r1) should have already been saved to the memory
  639. * location PER_CPU(ENTRY_SP).
  640. */
  641. C_ENTRY(_interrupt):
  642. /* MS: we are in physical address */
  643. /* Save registers, switch to proper stack, convert SP to virtual.*/
  644. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP))
  645. swi r11, r0, TOPHYS(PER_CPU(R11_SAVE));
  646. /* MS: See if already in kernel mode. */
  647. mfs r11, rmsr
  648. nop
  649. andi r11, r11, MSR_UMS
  650. bnei r11, 1f
  651. /* Kernel-mode state save. */
  652. or r11, r1, r0
  653. tophys(r1,r11); /* MS: I have in r1 physical address where stack is */
  654. /* MS: Save original SP - position PT_R1 to next stack frame 4 *1 - 152*/
  655. swi r11, r1, (PT_R1 - PT_SIZE);
  656. /* MS: restore r11 because of saving in SAVE_REGS */
  657. lwi r11, r0, TOPHYS(PER_CPU(R11_SAVE));
  658. /* save registers */
  659. /* MS: Make room on the stack -> activation record */
  660. addik r1, r1, -STATE_SAVE_SIZE;
  661. SAVE_REGS
  662. /* MS: store mode */
  663. addi r11, r0, 1; /* MS: Was in kernel-mode. */
  664. swi r11, r1, PTO + PT_MODE; /* MS: and save it */
  665. brid 2f;
  666. nop; /* MS: Fill delay slot */
  667. 1:
  668. /* User-mode state save. */
  669. /* MS: restore r11 -> FIXME move before SAVE_REG */
  670. lwi r11, r0, TOPHYS(PER_CPU(R11_SAVE));
  671. /* MS: get the saved current */
  672. lwi r1, r0, TOPHYS(PER_CPU(CURRENT_SAVE));
  673. tophys(r1,r1);
  674. lwi r1, r1, TS_THREAD_INFO;
  675. addik r1, r1, THREAD_SIZE;
  676. tophys(r1,r1);
  677. /* save registers */
  678. addik r1, r1, -STATE_SAVE_SIZE;
  679. SAVE_REGS
  680. /* calculate mode */
  681. swi r0, r1, PTO + PT_MODE;
  682. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP));
  683. swi r11, r1, PTO+PT_R1;
  684. 2:
  685. lwi CURRENT_TASK, r0, TOPHYS(PER_CPU(CURRENT_SAVE));
  686. swi r0, r1, PTO + PT_R0;
  687. tovirt(r1,r1)
  688. la r5, r1, PTO;
  689. set_vms;
  690. la r11, r0, do_IRQ;
  691. la r15, r0, irq_call;
  692. irq_call:rtbd r11, 0;
  693. nop;
  694. /* MS: we are in virtual mode */
  695. ret_from_irq:
  696. lwi r11, r1, PTO + PT_MODE;
  697. bnei r11, 2f;
  698. lwi r11, CURRENT_TASK, TS_THREAD_INFO;
  699. lwi r11, r11, TI_FLAGS; /* MS: get flags from thread info */
  700. andi r11, r11, _TIF_NEED_RESCHED;
  701. beqi r11, 5f
  702. bralid r15, schedule;
  703. nop; /* delay slot */
  704. /* Maybe handle a signal */
  705. 5: lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* MS: get thread info */
  706. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  707. andi r11, r11, _TIF_SIGPENDING;
  708. beqid r11, no_intr_resched
  709. /* Handle a signal return; Pending signals should be in r18. */
  710. addi r7, r0, 0; /* Arg 3: int in_syscall */
  711. la r5, r1, PTO; /* Arg 1: struct pt_regs *regs */
  712. bralid r15, do_signal; /* Handle any signals */
  713. add r6, r0, r0; /* Arg 2: sigset_t *oldset */
  714. /* Finally, return to user state. */
  715. no_intr_resched:
  716. /* Disable interrupts, we are now committed to the state restore */
  717. disable_irq
  718. swi CURRENT_TASK, r0, PER_CPU(CURRENT_SAVE);
  719. VM_OFF;
  720. tophys(r1,r1);
  721. RESTORE_REGS
  722. addik r1, r1, STATE_SAVE_SIZE /* MS: Clean up stack space. */
  723. lwi r1, r1, PT_R1 - PT_SIZE;
  724. bri 6f;
  725. /* MS: Return to kernel state. */
  726. 2:
  727. #ifdef CONFIG_PREEMPT
  728. lwi r11, CURRENT_TASK, TS_THREAD_INFO;
  729. /* MS: get preempt_count from thread info */
  730. lwi r5, r11, TI_PREEMPT_COUNT;
  731. bgti r5, restore;
  732. lwi r5, r11, TI_FLAGS; /* get flags in thread info */
  733. andi r5, r5, _TIF_NEED_RESCHED;
  734. beqi r5, restore /* if zero jump over */
  735. preempt:
  736. /* interrupts are off that's why I am calling preempt_chedule_irq */
  737. bralid r15, preempt_schedule_irq
  738. nop
  739. lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  740. lwi r5, r11, TI_FLAGS; /* get flags in thread info */
  741. andi r5, r5, _TIF_NEED_RESCHED;
  742. bnei r5, preempt /* if non zero jump to resched */
  743. restore:
  744. #endif
  745. VM_OFF /* MS: turn off MMU */
  746. tophys(r1,r1)
  747. RESTORE_REGS
  748. addik r1, r1, STATE_SAVE_SIZE /* MS: Clean up stack space. */
  749. tovirt(r1,r1);
  750. 6:
  751. IRQ_return: /* MS: Make global symbol for debugging */
  752. rtid r14, 0
  753. nop
  754. /*
  755. * `Debug' trap
  756. * We enter dbtrap in "BIP" (breakpoint) mode.
  757. * So we exit the breakpoint mode with an 'rtbd' and proceed with the
  758. * original dbtrap.
  759. * however, wait to save state first
  760. */
  761. C_ENTRY(_debug_exception):
  762. /* BIP bit is set on entry, no interrupts can occur */
  763. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP))
  764. swi r11, r0, TOPHYS(r0_ram + PTO + PT_R11); /* Save r11 */
  765. set_bip; /*equalize initial state for all possible entries*/
  766. clear_eip;
  767. enable_irq;
  768. mfs r11, rmsr
  769. nop
  770. andi r11, r11, MSR_UMS
  771. bnei r11, 1f
  772. /* Kernel-mode state save. */
  773. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP)); /* Reload kernel stack-ptr*/
  774. tophys(r1,r11);
  775. swi r11, r1, (PT_R1-PT_SIZE); /* Save original SP. */
  776. lwi r11, r0, TOPHYS(r0_ram + PTO + PT_R11); /* restore r11 */
  777. addik r1, r1, -STATE_SAVE_SIZE; /* Make room on the stack. */
  778. SAVE_REGS;
  779. addi r11, r0, 1; /* Was in kernel-mode. */
  780. swi r11, r1, PTO + PT_MODE;
  781. brid 2f;
  782. nop; /* Fill delay slot */
  783. 1: /* User-mode state save. */
  784. lwi r11, r0, TOPHYS(r0_ram + PTO + PT_R11); /* restore r11 */
  785. lwi r1, r0, TOPHYS(PER_CPU(CURRENT_SAVE)); /* get saved current */
  786. tophys(r1,r1);
  787. lwi r1, r1, TS_THREAD_INFO; /* get the thread info */
  788. addik r1, r1, THREAD_SIZE; /* calculate kernel stack pointer */
  789. tophys(r1,r1);
  790. addik r1, r1, -STATE_SAVE_SIZE; /* Make room on the stack. */
  791. SAVE_REGS;
  792. swi r0, r1, PTO+PT_MODE; /* Was in user-mode. */
  793. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP));
  794. swi r11, r1, PTO+PT_R1; /* Store user SP. */
  795. 2: lwi CURRENT_TASK, r0, TOPHYS(PER_CPU(CURRENT_SAVE));
  796. /* Save away the syscall number. */
  797. swi r0, r1, PTO+PT_R0;
  798. tovirt(r1,r1)
  799. addi r5, r0, SIGTRAP /* send the trap signal */
  800. add r6, r0, CURRENT_TASK; /* Get current task ptr into r11 */
  801. addk r7, r0, r0 /* 3rd param zero */
  802. set_vms;
  803. la r11, r0, send_sig;
  804. la r15, r0, dbtrap_call;
  805. dbtrap_call: rtbd r11, 0;
  806. nop;
  807. set_bip; /* Ints masked for state restore*/
  808. lwi r11, r1, PTO+PT_MODE;
  809. bnei r11, 2f;
  810. /* Get current task ptr into r11 */
  811. lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  812. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  813. andi r11, r11, _TIF_NEED_RESCHED;
  814. beqi r11, 5f;
  815. /* Call the scheduler before returning from a syscall/trap. */
  816. bralid r15, schedule; /* Call scheduler */
  817. nop; /* delay slot */
  818. /* XXX Is PT_DTRACE handling needed here? */
  819. /* XXX m68knommu also checks TASK_STATE & TASK_COUNTER here. */
  820. /* Maybe handle a signal */
  821. 5: lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  822. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  823. andi r11, r11, _TIF_SIGPENDING;
  824. beqi r11, 1f; /* Signals to handle, handle them */
  825. /* Handle a signal return; Pending signals should be in r18. */
  826. /* Not all registers are saved by the normal trap/interrupt entry
  827. points (for instance, call-saved registers (because the normal
  828. C-compiler calling sequence in the kernel makes sure they're
  829. preserved), and call-clobbered registers in the case of
  830. traps), but signal handlers may want to examine or change the
  831. complete register state. Here we save anything not saved by
  832. the normal entry sequence, so that it may be safely restored
  833. (in a possibly modified form) after do_signal returns. */
  834. la r5, r1, PTO; /* Arg 1: struct pt_regs *regs */
  835. addi r7, r0, 0; /* Arg 3: int in_syscall */
  836. bralid r15, do_signal; /* Handle any signals */
  837. add r6, r0, r0; /* Arg 2: sigset_t *oldset */
  838. /* Finally, return to user state. */
  839. 1:
  840. swi CURRENT_TASK, r0, PER_CPU(CURRENT_SAVE); /* save current */
  841. VM_OFF;
  842. tophys(r1,r1);
  843. RESTORE_REGS
  844. addik r1, r1, STATE_SAVE_SIZE /* Clean up stack space. */
  845. lwi r1, r1, PT_R1 - PT_SIZE;
  846. /* Restore user stack pointer. */
  847. bri 6f;
  848. /* Return to kernel state. */
  849. 2: VM_OFF;
  850. tophys(r1,r1);
  851. RESTORE_REGS
  852. addik r1, r1, STATE_SAVE_SIZE /* Clean up stack space. */
  853. tovirt(r1,r1);
  854. 6:
  855. DBTRAP_return: /* Make global symbol for debugging */
  856. rtbd r14, 0; /* Instructions to return from an IRQ */
  857. nop;
  858. ENTRY(_switch_to)
  859. /* prepare return value */
  860. addk r3, r0, CURRENT_TASK
  861. /* save registers in cpu_context */
  862. /* use r11 and r12, volatile registers, as temp register */
  863. /* give start of cpu_context for previous process */
  864. addik r11, r5, TI_CPU_CONTEXT
  865. swi r1, r11, CC_R1
  866. swi r2, r11, CC_R2
  867. /* skip volatile registers.
  868. * they are saved on stack when we jumped to _switch_to() */
  869. /* dedicated registers */
  870. swi r13, r11, CC_R13
  871. swi r14, r11, CC_R14
  872. swi r15, r11, CC_R15
  873. swi r16, r11, CC_R16
  874. swi r17, r11, CC_R17
  875. swi r18, r11, CC_R18
  876. /* save non-volatile registers */
  877. swi r19, r11, CC_R19
  878. swi r20, r11, CC_R20
  879. swi r21, r11, CC_R21
  880. swi r22, r11, CC_R22
  881. swi r23, r11, CC_R23
  882. swi r24, r11, CC_R24
  883. swi r25, r11, CC_R25
  884. swi r26, r11, CC_R26
  885. swi r27, r11, CC_R27
  886. swi r28, r11, CC_R28
  887. swi r29, r11, CC_R29
  888. swi r30, r11, CC_R30
  889. /* special purpose registers */
  890. mfs r12, rmsr
  891. nop
  892. swi r12, r11, CC_MSR
  893. mfs r12, rear
  894. nop
  895. swi r12, r11, CC_EAR
  896. mfs r12, resr
  897. nop
  898. swi r12, r11, CC_ESR
  899. mfs r12, rfsr
  900. nop
  901. swi r12, r11, CC_FSR
  902. /* update r31, the current-give me pointer to task which will be next */
  903. lwi CURRENT_TASK, r6, TI_TASK
  904. /* stored it to current_save too */
  905. swi CURRENT_TASK, r0, PER_CPU(CURRENT_SAVE)
  906. /* get new process' cpu context and restore */
  907. /* give me start where start context of next task */
  908. addik r11, r6, TI_CPU_CONTEXT
  909. /* non-volatile registers */
  910. lwi r30, r11, CC_R30
  911. lwi r29, r11, CC_R29
  912. lwi r28, r11, CC_R28
  913. lwi r27, r11, CC_R27
  914. lwi r26, r11, CC_R26
  915. lwi r25, r11, CC_R25
  916. lwi r24, r11, CC_R24
  917. lwi r23, r11, CC_R23
  918. lwi r22, r11, CC_R22
  919. lwi r21, r11, CC_R21
  920. lwi r20, r11, CC_R20
  921. lwi r19, r11, CC_R19
  922. /* dedicated registers */
  923. lwi r18, r11, CC_R18
  924. lwi r17, r11, CC_R17
  925. lwi r16, r11, CC_R16
  926. lwi r15, r11, CC_R15
  927. lwi r14, r11, CC_R14
  928. lwi r13, r11, CC_R13
  929. /* skip volatile registers */
  930. lwi r2, r11, CC_R2
  931. lwi r1, r11, CC_R1
  932. /* special purpose registers */
  933. lwi r12, r11, CC_FSR
  934. mts rfsr, r12
  935. nop
  936. lwi r12, r11, CC_MSR
  937. mts rmsr, r12
  938. nop
  939. rtsd r15, 8
  940. nop
  941. ENTRY(_reset)
  942. brai 0x70; /* Jump back to FS-boot */
  943. ENTRY(_break)
  944. mfs r5, rmsr
  945. nop
  946. swi r5, r0, 0x250 + TOPHYS(r0_ram)
  947. mfs r5, resr
  948. nop
  949. swi r5, r0, 0x254 + TOPHYS(r0_ram)
  950. bri 0
  951. /* These are compiled and loaded into high memory, then
  952. * copied into place in mach_early_setup */
  953. .section .init.ivt, "ax"
  954. .org 0x0
  955. /* this is very important - here is the reset vector */
  956. /* in current MMU branch you don't care what is here - it is
  957. * used from bootloader site - but this is correct for FS-BOOT */
  958. brai 0x70
  959. nop
  960. brai TOPHYS(_user_exception); /* syscall handler */
  961. brai TOPHYS(_interrupt); /* Interrupt handler */
  962. brai TOPHYS(_break); /* nmi trap handler */
  963. brai TOPHYS(_hw_exception_handler); /* HW exception handler */
  964. .org 0x60
  965. brai TOPHYS(_debug_exception); /* debug trap handler*/
  966. .section .rodata,"a"
  967. #include "syscall_table.S"
  968. syscall_table_size=(.-sys_call_table)
  969. type_SYSCALL:
  970. .ascii "SYSCALL\0"
  971. type_IRQ:
  972. .ascii "IRQ\0"
  973. type_IRQ_PREEMPT:
  974. .ascii "IRQ (PREEMPTED)\0"
  975. type_SYSCALL_PREEMPT:
  976. .ascii " SYSCALL (PREEMPTED)\0"
  977. /*
  978. * Trap decoding for stack unwinder
  979. * Tuples are (start addr, end addr, string)
  980. * If return address lies on [start addr, end addr],
  981. * unwinder displays 'string'
  982. */
  983. .align 4
  984. .global microblaze_trap_handlers
  985. microblaze_trap_handlers:
  986. /* Exact matches come first */
  987. .word ret_from_trap; .word ret_from_trap ; .word type_SYSCALL
  988. .word ret_from_irq ; .word ret_from_irq ; .word type_IRQ
  989. /* Fuzzy matches go here */
  990. .word ret_from_irq ; .word no_intr_resched ; .word type_IRQ_PREEMPT
  991. .word ret_from_trap; .word TRAP_return ; .word type_SYSCALL_PREEMPT
  992. /* End of table */
  993. .word 0 ; .word 0 ; .word 0