wm_adsp.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/jack.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <linux/mfd/arizona/registers.h>
  31. #include "arizona.h"
  32. #include "wm_adsp.h"
  33. #define adsp_crit(_dsp, fmt, ...) \
  34. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  35. #define adsp_err(_dsp, fmt, ...) \
  36. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  37. #define adsp_warn(_dsp, fmt, ...) \
  38. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  39. #define adsp_info(_dsp, fmt, ...) \
  40. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  41. #define adsp_dbg(_dsp, fmt, ...) \
  42. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  43. #define ADSP1_CONTROL_1 0x00
  44. #define ADSP1_CONTROL_2 0x02
  45. #define ADSP1_CONTROL_3 0x03
  46. #define ADSP1_CONTROL_4 0x04
  47. #define ADSP1_CONTROL_5 0x06
  48. #define ADSP1_CONTROL_6 0x07
  49. #define ADSP1_CONTROL_7 0x08
  50. #define ADSP1_CONTROL_8 0x09
  51. #define ADSP1_CONTROL_9 0x0A
  52. #define ADSP1_CONTROL_10 0x0B
  53. #define ADSP1_CONTROL_11 0x0C
  54. #define ADSP1_CONTROL_12 0x0D
  55. #define ADSP1_CONTROL_13 0x0F
  56. #define ADSP1_CONTROL_14 0x10
  57. #define ADSP1_CONTROL_15 0x11
  58. #define ADSP1_CONTROL_16 0x12
  59. #define ADSP1_CONTROL_17 0x13
  60. #define ADSP1_CONTROL_18 0x14
  61. #define ADSP1_CONTROL_19 0x16
  62. #define ADSP1_CONTROL_20 0x17
  63. #define ADSP1_CONTROL_21 0x18
  64. #define ADSP1_CONTROL_22 0x1A
  65. #define ADSP1_CONTROL_23 0x1B
  66. #define ADSP1_CONTROL_24 0x1C
  67. #define ADSP1_CONTROL_25 0x1E
  68. #define ADSP1_CONTROL_26 0x20
  69. #define ADSP1_CONTROL_27 0x21
  70. #define ADSP1_CONTROL_28 0x22
  71. #define ADSP1_CONTROL_29 0x23
  72. #define ADSP1_CONTROL_30 0x24
  73. #define ADSP1_CONTROL_31 0x26
  74. /*
  75. * ADSP1 Control 19
  76. */
  77. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. /*
  81. * ADSP1 Control 30
  82. */
  83. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  84. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  88. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  91. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  92. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_START 0x0001 /* DSP1_START */
  96. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  97. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  98. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  99. /*
  100. * ADSP1 Control 31
  101. */
  102. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  103. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  105. #define ADSP2_CONTROL 0x0
  106. #define ADSP2_CLOCKING 0x1
  107. #define ADSP2_STATUS1 0x4
  108. #define ADSP2_WDMA_CONFIG_1 0x30
  109. #define ADSP2_WDMA_CONFIG_2 0x31
  110. #define ADSP2_RDMA_CONFIG_1 0x34
  111. /*
  112. * ADSP2 Control
  113. */
  114. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  115. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  117. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  118. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  119. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  121. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  122. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  123. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  125. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  126. #define ADSP2_START 0x0001 /* DSP1_START */
  127. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  128. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  129. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  130. /*
  131. * ADSP2 clocking
  132. */
  133. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  134. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  135. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  136. /*
  137. * ADSP2 Status 1
  138. */
  139. #define ADSP2_RAM_RDY 0x0001
  140. #define ADSP2_RAM_RDY_MASK 0x0001
  141. #define ADSP2_RAM_RDY_SHIFT 0
  142. #define ADSP2_RAM_RDY_WIDTH 1
  143. struct wm_adsp_buf {
  144. struct list_head list;
  145. void *buf;
  146. };
  147. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  148. struct list_head *list)
  149. {
  150. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  151. if (buf == NULL)
  152. return NULL;
  153. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  154. if (!buf->buf) {
  155. kfree(buf);
  156. return NULL;
  157. }
  158. if (list)
  159. list_add_tail(&buf->list, list);
  160. return buf;
  161. }
  162. static void wm_adsp_buf_free(struct list_head *list)
  163. {
  164. while (!list_empty(list)) {
  165. struct wm_adsp_buf *buf = list_first_entry(list,
  166. struct wm_adsp_buf,
  167. list);
  168. list_del(&buf->list);
  169. kfree(buf->buf);
  170. kfree(buf);
  171. }
  172. }
  173. #define WM_ADSP_NUM_FW 4
  174. #define WM_ADSP_FW_MBC_VSS 0
  175. #define WM_ADSP_FW_TX 1
  176. #define WM_ADSP_FW_TX_SPK 2
  177. #define WM_ADSP_FW_RX_ANC 3
  178. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  179. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  180. [WM_ADSP_FW_TX] = "Tx",
  181. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  182. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  183. };
  184. static struct {
  185. const char *file;
  186. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  187. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  188. [WM_ADSP_FW_TX] = { .file = "tx" },
  189. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  190. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  191. };
  192. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  193. struct snd_ctl_elem_value *ucontrol)
  194. {
  195. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  196. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  197. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  198. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  199. return 0;
  200. }
  201. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  202. struct snd_ctl_elem_value *ucontrol)
  203. {
  204. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  205. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  206. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  207. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  208. return 0;
  209. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  210. return -EINVAL;
  211. if (adsp[e->shift_l].running)
  212. return -EBUSY;
  213. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  214. return 0;
  215. }
  216. static const struct soc_enum wm_adsp_fw_enum[] = {
  217. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  218. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  219. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  220. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  221. };
  222. const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
  223. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  224. wm_adsp_fw_get, wm_adsp_fw_put),
  225. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  226. wm_adsp_fw_get, wm_adsp_fw_put),
  227. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  228. wm_adsp_fw_get, wm_adsp_fw_put),
  229. };
  230. EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
  231. #if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
  232. static const struct soc_enum wm_adsp2_rate_enum[] = {
  233. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
  234. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  235. ARIZONA_RATE_ENUM_SIZE,
  236. arizona_rate_text, arizona_rate_val),
  237. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
  238. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  239. ARIZONA_RATE_ENUM_SIZE,
  240. arizona_rate_text, arizona_rate_val),
  241. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  242. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  243. ARIZONA_RATE_ENUM_SIZE,
  244. arizona_rate_text, arizona_rate_val),
  245. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
  246. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  247. ARIZONA_RATE_ENUM_SIZE,
  248. arizona_rate_text, arizona_rate_val),
  249. };
  250. const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
  251. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  252. wm_adsp_fw_get, wm_adsp_fw_put),
  253. SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
  254. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  255. wm_adsp_fw_get, wm_adsp_fw_put),
  256. SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
  257. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  258. wm_adsp_fw_get, wm_adsp_fw_put),
  259. SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
  260. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  261. wm_adsp_fw_get, wm_adsp_fw_put),
  262. SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
  263. };
  264. EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
  265. #endif
  266. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  267. int type)
  268. {
  269. int i;
  270. for (i = 0; i < dsp->num_mems; i++)
  271. if (dsp->mem[i].type == type)
  272. return &dsp->mem[i];
  273. return NULL;
  274. }
  275. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  276. unsigned int offset)
  277. {
  278. switch (region->type) {
  279. case WMFW_ADSP1_PM:
  280. return region->base + (offset * 3);
  281. case WMFW_ADSP1_DM:
  282. return region->base + (offset * 2);
  283. case WMFW_ADSP2_XM:
  284. return region->base + (offset * 2);
  285. case WMFW_ADSP2_YM:
  286. return region->base + (offset * 2);
  287. case WMFW_ADSP1_ZM:
  288. return region->base + (offset * 2);
  289. default:
  290. WARN_ON(NULL != "Unknown memory region type");
  291. return offset;
  292. }
  293. }
  294. static int wm_adsp_load(struct wm_adsp *dsp)
  295. {
  296. LIST_HEAD(buf_list);
  297. const struct firmware *firmware;
  298. struct regmap *regmap = dsp->regmap;
  299. unsigned int pos = 0;
  300. const struct wmfw_header *header;
  301. const struct wmfw_adsp1_sizes *adsp1_sizes;
  302. const struct wmfw_adsp2_sizes *adsp2_sizes;
  303. const struct wmfw_footer *footer;
  304. const struct wmfw_region *region;
  305. const struct wm_adsp_region *mem;
  306. const char *region_name;
  307. char *file, *text;
  308. struct wm_adsp_buf *buf;
  309. unsigned int reg;
  310. int regions = 0;
  311. int ret, offset, type, sizes;
  312. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  313. if (file == NULL)
  314. return -ENOMEM;
  315. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  316. wm_adsp_fw[dsp->fw].file);
  317. file[PAGE_SIZE - 1] = '\0';
  318. ret = request_firmware(&firmware, file, dsp->dev);
  319. if (ret != 0) {
  320. adsp_err(dsp, "Failed to request '%s'\n", file);
  321. goto out;
  322. }
  323. ret = -EINVAL;
  324. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  325. if (pos >= firmware->size) {
  326. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  327. file, firmware->size);
  328. goto out_fw;
  329. }
  330. header = (void*)&firmware->data[0];
  331. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  332. adsp_err(dsp, "%s: invalid magic\n", file);
  333. goto out_fw;
  334. }
  335. if (header->ver != 0) {
  336. adsp_err(dsp, "%s: unknown file format %d\n",
  337. file, header->ver);
  338. goto out_fw;
  339. }
  340. if (header->core != dsp->type) {
  341. adsp_err(dsp, "%s: invalid core %d != %d\n",
  342. file, header->core, dsp->type);
  343. goto out_fw;
  344. }
  345. switch (dsp->type) {
  346. case WMFW_ADSP1:
  347. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  348. adsp1_sizes = (void *)&(header[1]);
  349. footer = (void *)&(adsp1_sizes[1]);
  350. sizes = sizeof(*adsp1_sizes);
  351. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  352. file, le32_to_cpu(adsp1_sizes->dm),
  353. le32_to_cpu(adsp1_sizes->pm),
  354. le32_to_cpu(adsp1_sizes->zm));
  355. break;
  356. case WMFW_ADSP2:
  357. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  358. adsp2_sizes = (void *)&(header[1]);
  359. footer = (void *)&(adsp2_sizes[1]);
  360. sizes = sizeof(*adsp2_sizes);
  361. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  362. file, le32_to_cpu(adsp2_sizes->xm),
  363. le32_to_cpu(adsp2_sizes->ym),
  364. le32_to_cpu(adsp2_sizes->pm),
  365. le32_to_cpu(adsp2_sizes->zm));
  366. break;
  367. default:
  368. BUG_ON(NULL == "Unknown DSP type");
  369. goto out_fw;
  370. }
  371. if (le32_to_cpu(header->len) != sizeof(*header) +
  372. sizes + sizeof(*footer)) {
  373. adsp_err(dsp, "%s: unexpected header length %d\n",
  374. file, le32_to_cpu(header->len));
  375. goto out_fw;
  376. }
  377. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  378. le64_to_cpu(footer->timestamp));
  379. while (pos < firmware->size &&
  380. pos - firmware->size > sizeof(*region)) {
  381. region = (void *)&(firmware->data[pos]);
  382. region_name = "Unknown";
  383. reg = 0;
  384. text = NULL;
  385. offset = le32_to_cpu(region->offset) & 0xffffff;
  386. type = be32_to_cpu(region->type) & 0xff;
  387. mem = wm_adsp_find_region(dsp, type);
  388. switch (type) {
  389. case WMFW_NAME_TEXT:
  390. region_name = "Firmware name";
  391. text = kzalloc(le32_to_cpu(region->len) + 1,
  392. GFP_KERNEL);
  393. break;
  394. case WMFW_INFO_TEXT:
  395. region_name = "Information";
  396. text = kzalloc(le32_to_cpu(region->len) + 1,
  397. GFP_KERNEL);
  398. break;
  399. case WMFW_ABSOLUTE:
  400. region_name = "Absolute";
  401. reg = offset;
  402. break;
  403. case WMFW_ADSP1_PM:
  404. BUG_ON(!mem);
  405. region_name = "PM";
  406. reg = wm_adsp_region_to_reg(mem, offset);
  407. break;
  408. case WMFW_ADSP1_DM:
  409. BUG_ON(!mem);
  410. region_name = "DM";
  411. reg = wm_adsp_region_to_reg(mem, offset);
  412. break;
  413. case WMFW_ADSP2_XM:
  414. BUG_ON(!mem);
  415. region_name = "XM";
  416. reg = wm_adsp_region_to_reg(mem, offset);
  417. break;
  418. case WMFW_ADSP2_YM:
  419. BUG_ON(!mem);
  420. region_name = "YM";
  421. reg = wm_adsp_region_to_reg(mem, offset);
  422. break;
  423. case WMFW_ADSP1_ZM:
  424. BUG_ON(!mem);
  425. region_name = "ZM";
  426. reg = wm_adsp_region_to_reg(mem, offset);
  427. break;
  428. default:
  429. adsp_warn(dsp,
  430. "%s.%d: Unknown region type %x at %d(%x)\n",
  431. file, regions, type, pos, pos);
  432. break;
  433. }
  434. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  435. regions, le32_to_cpu(region->len), offset,
  436. region_name);
  437. if (text) {
  438. memcpy(text, region->data, le32_to_cpu(region->len));
  439. adsp_info(dsp, "%s: %s\n", file, text);
  440. kfree(text);
  441. }
  442. if (reg) {
  443. buf = wm_adsp_buf_alloc(region->data,
  444. le32_to_cpu(region->len),
  445. &buf_list);
  446. if (!buf) {
  447. adsp_err(dsp, "Out of memory\n");
  448. return -ENOMEM;
  449. }
  450. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  451. le32_to_cpu(region->len));
  452. if (ret != 0) {
  453. adsp_err(dsp,
  454. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  455. file, regions,
  456. le32_to_cpu(region->len), offset,
  457. region_name, ret);
  458. goto out_fw;
  459. }
  460. }
  461. pos += le32_to_cpu(region->len) + sizeof(*region);
  462. regions++;
  463. }
  464. ret = regmap_async_complete(regmap);
  465. if (ret != 0) {
  466. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  467. goto out_fw;
  468. }
  469. if (pos > firmware->size)
  470. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  471. file, regions, pos - firmware->size);
  472. out_fw:
  473. regmap_async_complete(regmap);
  474. wm_adsp_buf_free(&buf_list);
  475. release_firmware(firmware);
  476. out:
  477. kfree(file);
  478. return ret;
  479. }
  480. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  481. {
  482. struct regmap *regmap = dsp->regmap;
  483. struct wmfw_adsp1_id_hdr adsp1_id;
  484. struct wmfw_adsp2_id_hdr adsp2_id;
  485. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  486. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  487. void *alg, *buf;
  488. struct wm_adsp_alg_region *region;
  489. const struct wm_adsp_region *mem;
  490. unsigned int pos, term;
  491. size_t algs, buf_size;
  492. __be32 val;
  493. int i, ret;
  494. switch (dsp->type) {
  495. case WMFW_ADSP1:
  496. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  497. break;
  498. case WMFW_ADSP2:
  499. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  500. break;
  501. default:
  502. mem = NULL;
  503. break;
  504. }
  505. if (mem == NULL) {
  506. BUG_ON(mem != NULL);
  507. return -EINVAL;
  508. }
  509. switch (dsp->type) {
  510. case WMFW_ADSP1:
  511. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  512. sizeof(adsp1_id));
  513. if (ret != 0) {
  514. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  515. ret);
  516. return ret;
  517. }
  518. buf = &adsp1_id;
  519. buf_size = sizeof(adsp1_id);
  520. algs = be32_to_cpu(adsp1_id.algs);
  521. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  522. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  523. dsp->fw_id,
  524. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  525. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  526. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  527. algs);
  528. region = kzalloc(sizeof(*region), GFP_KERNEL);
  529. if (!region)
  530. return -ENOMEM;
  531. region->type = WMFW_ADSP1_ZM;
  532. region->alg = be32_to_cpu(adsp1_id.fw.id);
  533. region->base = be32_to_cpu(adsp1_id.zm);
  534. list_add_tail(&region->list, &dsp->alg_regions);
  535. region = kzalloc(sizeof(*region), GFP_KERNEL);
  536. if (!region)
  537. return -ENOMEM;
  538. region->type = WMFW_ADSP1_DM;
  539. region->alg = be32_to_cpu(adsp1_id.fw.id);
  540. region->base = be32_to_cpu(adsp1_id.dm);
  541. list_add_tail(&region->list, &dsp->alg_regions);
  542. pos = sizeof(adsp1_id) / 2;
  543. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  544. break;
  545. case WMFW_ADSP2:
  546. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  547. sizeof(adsp2_id));
  548. if (ret != 0) {
  549. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  550. ret);
  551. return ret;
  552. }
  553. buf = &adsp2_id;
  554. buf_size = sizeof(adsp2_id);
  555. algs = be32_to_cpu(adsp2_id.algs);
  556. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  557. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  558. dsp->fw_id,
  559. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  560. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  561. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  562. algs);
  563. region = kzalloc(sizeof(*region), GFP_KERNEL);
  564. if (!region)
  565. return -ENOMEM;
  566. region->type = WMFW_ADSP2_XM;
  567. region->alg = be32_to_cpu(adsp2_id.fw.id);
  568. region->base = be32_to_cpu(adsp2_id.xm);
  569. list_add_tail(&region->list, &dsp->alg_regions);
  570. region = kzalloc(sizeof(*region), GFP_KERNEL);
  571. if (!region)
  572. return -ENOMEM;
  573. region->type = WMFW_ADSP2_YM;
  574. region->alg = be32_to_cpu(adsp2_id.fw.id);
  575. region->base = be32_to_cpu(adsp2_id.ym);
  576. list_add_tail(&region->list, &dsp->alg_regions);
  577. region = kzalloc(sizeof(*region), GFP_KERNEL);
  578. if (!region)
  579. return -ENOMEM;
  580. region->type = WMFW_ADSP2_ZM;
  581. region->alg = be32_to_cpu(adsp2_id.fw.id);
  582. region->base = be32_to_cpu(adsp2_id.zm);
  583. list_add_tail(&region->list, &dsp->alg_regions);
  584. pos = sizeof(adsp2_id) / 2;
  585. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  586. break;
  587. default:
  588. BUG_ON(NULL == "Unknown DSP type");
  589. return -EINVAL;
  590. }
  591. if (algs == 0) {
  592. adsp_err(dsp, "No algorithms\n");
  593. return -EINVAL;
  594. }
  595. if (algs > 1024) {
  596. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  597. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  598. buf, buf_size);
  599. return -EINVAL;
  600. }
  601. /* Read the terminator first to validate the length */
  602. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  603. if (ret != 0) {
  604. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  605. ret);
  606. return ret;
  607. }
  608. if (be32_to_cpu(val) != 0xbedead)
  609. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  610. term, be32_to_cpu(val));
  611. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  612. if (!alg)
  613. return -ENOMEM;
  614. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  615. if (ret != 0) {
  616. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  617. ret);
  618. goto out;
  619. }
  620. adsp1_alg = alg;
  621. adsp2_alg = alg;
  622. for (i = 0; i < algs; i++) {
  623. switch (dsp->type) {
  624. case WMFW_ADSP1:
  625. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  626. i, be32_to_cpu(adsp1_alg[i].alg.id),
  627. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  628. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  629. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  630. be32_to_cpu(adsp1_alg[i].dm),
  631. be32_to_cpu(adsp1_alg[i].zm));
  632. region = kzalloc(sizeof(*region), GFP_KERNEL);
  633. if (!region)
  634. return -ENOMEM;
  635. region->type = WMFW_ADSP1_DM;
  636. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  637. region->base = be32_to_cpu(adsp1_alg[i].dm);
  638. list_add_tail(&region->list, &dsp->alg_regions);
  639. region = kzalloc(sizeof(*region), GFP_KERNEL);
  640. if (!region)
  641. return -ENOMEM;
  642. region->type = WMFW_ADSP1_ZM;
  643. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  644. region->base = be32_to_cpu(adsp1_alg[i].zm);
  645. list_add_tail(&region->list, &dsp->alg_regions);
  646. break;
  647. case WMFW_ADSP2:
  648. adsp_info(dsp,
  649. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  650. i, be32_to_cpu(adsp2_alg[i].alg.id),
  651. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  652. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  653. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  654. be32_to_cpu(adsp2_alg[i].xm),
  655. be32_to_cpu(adsp2_alg[i].ym),
  656. be32_to_cpu(adsp2_alg[i].zm));
  657. region = kzalloc(sizeof(*region), GFP_KERNEL);
  658. if (!region)
  659. return -ENOMEM;
  660. region->type = WMFW_ADSP2_XM;
  661. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  662. region->base = be32_to_cpu(adsp2_alg[i].xm);
  663. list_add_tail(&region->list, &dsp->alg_regions);
  664. region = kzalloc(sizeof(*region), GFP_KERNEL);
  665. if (!region)
  666. return -ENOMEM;
  667. region->type = WMFW_ADSP2_YM;
  668. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  669. region->base = be32_to_cpu(adsp2_alg[i].ym);
  670. list_add_tail(&region->list, &dsp->alg_regions);
  671. region = kzalloc(sizeof(*region), GFP_KERNEL);
  672. if (!region)
  673. return -ENOMEM;
  674. region->type = WMFW_ADSP2_ZM;
  675. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  676. region->base = be32_to_cpu(adsp2_alg[i].zm);
  677. list_add_tail(&region->list, &dsp->alg_regions);
  678. break;
  679. }
  680. }
  681. out:
  682. kfree(alg);
  683. return ret;
  684. }
  685. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  686. {
  687. LIST_HEAD(buf_list);
  688. struct regmap *regmap = dsp->regmap;
  689. struct wmfw_coeff_hdr *hdr;
  690. struct wmfw_coeff_item *blk;
  691. const struct firmware *firmware;
  692. const struct wm_adsp_region *mem;
  693. struct wm_adsp_alg_region *alg_region;
  694. const char *region_name;
  695. int ret, pos, blocks, type, offset, reg;
  696. char *file;
  697. struct wm_adsp_buf *buf;
  698. int tmp;
  699. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  700. if (file == NULL)
  701. return -ENOMEM;
  702. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  703. wm_adsp_fw[dsp->fw].file);
  704. file[PAGE_SIZE - 1] = '\0';
  705. ret = request_firmware(&firmware, file, dsp->dev);
  706. if (ret != 0) {
  707. adsp_warn(dsp, "Failed to request '%s'\n", file);
  708. ret = 0;
  709. goto out;
  710. }
  711. ret = -EINVAL;
  712. if (sizeof(*hdr) >= firmware->size) {
  713. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  714. file, firmware->size);
  715. goto out_fw;
  716. }
  717. hdr = (void*)&firmware->data[0];
  718. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  719. adsp_err(dsp, "%s: invalid magic\n", file);
  720. goto out_fw;
  721. }
  722. switch (be32_to_cpu(hdr->rev) & 0xff) {
  723. case 1:
  724. break;
  725. default:
  726. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  727. file, be32_to_cpu(hdr->rev) & 0xff);
  728. ret = -EINVAL;
  729. goto out_fw;
  730. }
  731. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  732. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  733. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  734. le32_to_cpu(hdr->ver) & 0xff);
  735. pos = le32_to_cpu(hdr->len);
  736. blocks = 0;
  737. while (pos < firmware->size &&
  738. pos - firmware->size > sizeof(*blk)) {
  739. blk = (void*)(&firmware->data[pos]);
  740. type = le16_to_cpu(blk->type);
  741. offset = le16_to_cpu(blk->offset);
  742. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  743. file, blocks, le32_to_cpu(blk->id),
  744. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  745. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  746. le32_to_cpu(blk->ver) & 0xff);
  747. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  748. file, blocks, le32_to_cpu(blk->len), offset, type);
  749. reg = 0;
  750. region_name = "Unknown";
  751. switch (type) {
  752. case (WMFW_NAME_TEXT << 8):
  753. case (WMFW_INFO_TEXT << 8):
  754. break;
  755. case (WMFW_ABSOLUTE << 8):
  756. /*
  757. * Old files may use this for global
  758. * coefficients.
  759. */
  760. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  761. offset == 0) {
  762. region_name = "global coefficients";
  763. mem = wm_adsp_find_region(dsp, type);
  764. if (!mem) {
  765. adsp_err(dsp, "No ZM\n");
  766. break;
  767. }
  768. reg = wm_adsp_region_to_reg(mem, 0);
  769. } else {
  770. region_name = "register";
  771. reg = offset;
  772. }
  773. break;
  774. case WMFW_ADSP1_DM:
  775. case WMFW_ADSP1_ZM:
  776. case WMFW_ADSP2_XM:
  777. case WMFW_ADSP2_YM:
  778. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  779. file, blocks, le32_to_cpu(blk->len),
  780. type, le32_to_cpu(blk->id));
  781. mem = wm_adsp_find_region(dsp, type);
  782. if (!mem) {
  783. adsp_err(dsp, "No base for region %x\n", type);
  784. break;
  785. }
  786. reg = 0;
  787. list_for_each_entry(alg_region,
  788. &dsp->alg_regions, list) {
  789. if (le32_to_cpu(blk->id) == alg_region->alg &&
  790. type == alg_region->type) {
  791. reg = alg_region->base;
  792. reg = wm_adsp_region_to_reg(mem,
  793. reg);
  794. reg += offset;
  795. }
  796. }
  797. if (reg == 0)
  798. adsp_err(dsp, "No %x for algorithm %x\n",
  799. type, le32_to_cpu(blk->id));
  800. break;
  801. default:
  802. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  803. file, blocks, type, pos);
  804. break;
  805. }
  806. if (reg) {
  807. buf = wm_adsp_buf_alloc(blk->data,
  808. le32_to_cpu(blk->len),
  809. &buf_list);
  810. if (!buf) {
  811. adsp_err(dsp, "Out of memory\n");
  812. ret = -ENOMEM;
  813. goto out_fw;
  814. }
  815. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  816. file, blocks, le32_to_cpu(blk->len),
  817. reg);
  818. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  819. le32_to_cpu(blk->len));
  820. if (ret != 0) {
  821. adsp_err(dsp,
  822. "%s.%d: Failed to write to %x in %s\n",
  823. file, blocks, reg, region_name);
  824. }
  825. }
  826. tmp = le32_to_cpu(blk->len) % 4;
  827. if (tmp)
  828. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  829. else
  830. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  831. blocks++;
  832. }
  833. ret = regmap_async_complete(regmap);
  834. if (ret != 0)
  835. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  836. if (pos > firmware->size)
  837. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  838. file, blocks, pos - firmware->size);
  839. out_fw:
  840. release_firmware(firmware);
  841. wm_adsp_buf_free(&buf_list);
  842. out:
  843. kfree(file);
  844. return ret;
  845. }
  846. int wm_adsp1_init(struct wm_adsp *adsp)
  847. {
  848. INIT_LIST_HEAD(&adsp->alg_regions);
  849. return 0;
  850. }
  851. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  852. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  853. struct snd_kcontrol *kcontrol,
  854. int event)
  855. {
  856. struct snd_soc_codec *codec = w->codec;
  857. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  858. struct wm_adsp *dsp = &dsps[w->shift];
  859. int ret;
  860. int val;
  861. switch (event) {
  862. case SND_SOC_DAPM_POST_PMU:
  863. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  864. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  865. /*
  866. * For simplicity set the DSP clock rate to be the
  867. * SYSCLK rate rather than making it configurable.
  868. */
  869. if(dsp->sysclk_reg) {
  870. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  871. if (ret != 0) {
  872. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  873. ret);
  874. return ret;
  875. }
  876. val = (val & dsp->sysclk_mask)
  877. >> dsp->sysclk_shift;
  878. ret = regmap_update_bits(dsp->regmap,
  879. dsp->base + ADSP1_CONTROL_31,
  880. ADSP1_CLK_SEL_MASK, val);
  881. if (ret != 0) {
  882. adsp_err(dsp, "Failed to set clock rate: %d\n",
  883. ret);
  884. return ret;
  885. }
  886. }
  887. ret = wm_adsp_load(dsp);
  888. if (ret != 0)
  889. goto err;
  890. ret = wm_adsp_setup_algs(dsp);
  891. if (ret != 0)
  892. goto err;
  893. ret = wm_adsp_load_coeff(dsp);
  894. if (ret != 0)
  895. goto err;
  896. /* Start the core running */
  897. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  898. ADSP1_CORE_ENA | ADSP1_START,
  899. ADSP1_CORE_ENA | ADSP1_START);
  900. break;
  901. case SND_SOC_DAPM_PRE_PMD:
  902. /* Halt the core */
  903. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  904. ADSP1_CORE_ENA | ADSP1_START, 0);
  905. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  906. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  907. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  908. ADSP1_SYS_ENA, 0);
  909. break;
  910. default:
  911. break;
  912. }
  913. return 0;
  914. err:
  915. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  916. ADSP1_SYS_ENA, 0);
  917. return ret;
  918. }
  919. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  920. static int wm_adsp2_ena(struct wm_adsp *dsp)
  921. {
  922. unsigned int val;
  923. int ret, count;
  924. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  925. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  926. if (ret != 0)
  927. return ret;
  928. /* Wait for the RAM to start, should be near instantaneous */
  929. count = 0;
  930. do {
  931. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  932. &val);
  933. if (ret != 0)
  934. return ret;
  935. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  936. if (!(val & ADSP2_RAM_RDY)) {
  937. adsp_err(dsp, "Failed to start DSP RAM\n");
  938. return -EBUSY;
  939. }
  940. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  941. adsp_info(dsp, "RAM ready after %d polls\n", count);
  942. return 0;
  943. }
  944. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  945. struct snd_kcontrol *kcontrol, int event)
  946. {
  947. struct snd_soc_codec *codec = w->codec;
  948. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  949. struct wm_adsp *dsp = &dsps[w->shift];
  950. struct wm_adsp_alg_region *alg_region;
  951. unsigned int val;
  952. int ret;
  953. switch (event) {
  954. case SND_SOC_DAPM_POST_PMU:
  955. /*
  956. * For simplicity set the DSP clock rate to be the
  957. * SYSCLK rate rather than making it configurable.
  958. */
  959. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  960. if (ret != 0) {
  961. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  962. ret);
  963. return ret;
  964. }
  965. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  966. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  967. ret = regmap_update_bits(dsp->regmap,
  968. dsp->base + ADSP2_CLOCKING,
  969. ADSP2_CLK_SEL_MASK, val);
  970. if (ret != 0) {
  971. adsp_err(dsp, "Failed to set clock rate: %d\n",
  972. ret);
  973. return ret;
  974. }
  975. if (dsp->dvfs) {
  976. ret = regmap_read(dsp->regmap,
  977. dsp->base + ADSP2_CLOCKING, &val);
  978. if (ret != 0) {
  979. dev_err(dsp->dev,
  980. "Failed to read clocking: %d\n", ret);
  981. return ret;
  982. }
  983. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  984. ret = regulator_enable(dsp->dvfs);
  985. if (ret != 0) {
  986. dev_err(dsp->dev,
  987. "Failed to enable supply: %d\n",
  988. ret);
  989. return ret;
  990. }
  991. ret = regulator_set_voltage(dsp->dvfs,
  992. 1800000,
  993. 1800000);
  994. if (ret != 0) {
  995. dev_err(dsp->dev,
  996. "Failed to raise supply: %d\n",
  997. ret);
  998. return ret;
  999. }
  1000. }
  1001. }
  1002. ret = wm_adsp2_ena(dsp);
  1003. if (ret != 0)
  1004. return ret;
  1005. ret = wm_adsp_load(dsp);
  1006. if (ret != 0)
  1007. goto err;
  1008. ret = wm_adsp_setup_algs(dsp);
  1009. if (ret != 0)
  1010. goto err;
  1011. ret = wm_adsp_load_coeff(dsp);
  1012. if (ret != 0)
  1013. goto err;
  1014. ret = regmap_update_bits(dsp->regmap,
  1015. dsp->base + ADSP2_CONTROL,
  1016. ADSP2_CORE_ENA | ADSP2_START,
  1017. ADSP2_CORE_ENA | ADSP2_START);
  1018. if (ret != 0)
  1019. goto err;
  1020. dsp->running = true;
  1021. break;
  1022. case SND_SOC_DAPM_PRE_PMD:
  1023. dsp->running = false;
  1024. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1025. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  1026. ADSP2_START, 0);
  1027. /* Make sure DMAs are quiesced */
  1028. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  1029. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  1030. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  1031. if (dsp->dvfs) {
  1032. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  1033. 1800000);
  1034. if (ret != 0)
  1035. dev_warn(dsp->dev,
  1036. "Failed to lower supply: %d\n",
  1037. ret);
  1038. ret = regulator_disable(dsp->dvfs);
  1039. if (ret != 0)
  1040. dev_err(dsp->dev,
  1041. "Failed to enable supply: %d\n",
  1042. ret);
  1043. }
  1044. while (!list_empty(&dsp->alg_regions)) {
  1045. alg_region = list_first_entry(&dsp->alg_regions,
  1046. struct wm_adsp_alg_region,
  1047. list);
  1048. list_del(&alg_region->list);
  1049. kfree(alg_region);
  1050. }
  1051. break;
  1052. default:
  1053. break;
  1054. }
  1055. return 0;
  1056. err:
  1057. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1058. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1059. return ret;
  1060. }
  1061. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  1062. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  1063. {
  1064. int ret;
  1065. /*
  1066. * Disable the DSP memory by default when in reset for a small
  1067. * power saving.
  1068. */
  1069. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  1070. ADSP2_MEM_ENA, 0);
  1071. if (ret != 0) {
  1072. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1073. return ret;
  1074. }
  1075. INIT_LIST_HEAD(&adsp->alg_regions);
  1076. if (dvfs) {
  1077. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1078. if (IS_ERR(adsp->dvfs)) {
  1079. ret = PTR_ERR(adsp->dvfs);
  1080. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1081. return ret;
  1082. }
  1083. ret = regulator_enable(adsp->dvfs);
  1084. if (ret != 0) {
  1085. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1086. ret);
  1087. return ret;
  1088. }
  1089. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1090. if (ret != 0) {
  1091. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1092. ret);
  1093. return ret;
  1094. }
  1095. ret = regulator_disable(adsp->dvfs);
  1096. if (ret != 0) {
  1097. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1098. ret);
  1099. return ret;
  1100. }
  1101. }
  1102. return 0;
  1103. }
  1104. EXPORT_SYMBOL_GPL(wm_adsp2_init);