be.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #ifndef BE_H
  18. #define BE_H
  19. #include <linux/pci.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/version.h>
  22. #include <linux/delay.h>
  23. #include <net/tcp.h>
  24. #include <net/ip.h>
  25. #include <net/ipv6.h>
  26. #include <linux/if_vlan.h>
  27. #include <linux/workqueue.h>
  28. #include <linux/interrupt.h>
  29. #include "be_hw.h"
  30. #define DRV_VER "2.0.400"
  31. #define DRV_NAME "be2net"
  32. #define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
  33. #define OC_NAME "Emulex OneConnect 10Gbps NIC"
  34. #define DRV_DESC BE_NAME "Driver"
  35. #define BE_VENDOR_ID 0x19a2
  36. #define BE_DEVICE_ID1 0x211
  37. #define OC_DEVICE_ID1 0x700
  38. #define OC_DEVICE_ID2 0x701
  39. static inline char *nic_name(struct pci_dev *pdev)
  40. {
  41. if (pdev->device == OC_DEVICE_ID1 || pdev->device == OC_DEVICE_ID2)
  42. return OC_NAME;
  43. else
  44. return BE_NAME;
  45. }
  46. /* Number of bytes of an RX frame that are copied to skb->data */
  47. #define BE_HDR_LEN 64
  48. #define BE_MAX_JUMBO_FRAME_SIZE 9018
  49. #define BE_MIN_MTU 256
  50. #define BE_NUM_VLANS_SUPPORTED 64
  51. #define BE_MAX_EQD 96
  52. #define BE_MAX_TX_FRAG_COUNT 30
  53. #define EVNT_Q_LEN 1024
  54. #define TX_Q_LEN 2048
  55. #define TX_CQ_LEN 1024
  56. #define RX_Q_LEN 1024 /* Does not support any other value */
  57. #define RX_CQ_LEN 1024
  58. #define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
  59. #define MCC_CQ_LEN 256
  60. #define BE_NAPI_WEIGHT 64
  61. #define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
  62. #define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
  63. struct be_dma_mem {
  64. void *va;
  65. dma_addr_t dma;
  66. u32 size;
  67. };
  68. struct be_queue_info {
  69. struct be_dma_mem dma_mem;
  70. u16 len;
  71. u16 entry_size; /* Size of an element in the queue */
  72. u16 id;
  73. u16 tail, head;
  74. bool created;
  75. atomic_t used; /* Number of valid elements in the queue */
  76. };
  77. static inline u32 MODULO(u16 val, u16 limit)
  78. {
  79. BUG_ON(limit & (limit - 1));
  80. return val & (limit - 1);
  81. }
  82. static inline void index_adv(u16 *index, u16 val, u16 limit)
  83. {
  84. *index = MODULO((*index + val), limit);
  85. }
  86. static inline void index_inc(u16 *index, u16 limit)
  87. {
  88. *index = MODULO((*index + 1), limit);
  89. }
  90. static inline void *queue_head_node(struct be_queue_info *q)
  91. {
  92. return q->dma_mem.va + q->head * q->entry_size;
  93. }
  94. static inline void *queue_tail_node(struct be_queue_info *q)
  95. {
  96. return q->dma_mem.va + q->tail * q->entry_size;
  97. }
  98. static inline void queue_head_inc(struct be_queue_info *q)
  99. {
  100. index_inc(&q->head, q->len);
  101. }
  102. static inline void queue_tail_inc(struct be_queue_info *q)
  103. {
  104. index_inc(&q->tail, q->len);
  105. }
  106. struct be_eq_obj {
  107. struct be_queue_info q;
  108. char desc[32];
  109. /* Adaptive interrupt coalescing (AIC) info */
  110. bool enable_aic;
  111. u16 min_eqd; /* in usecs */
  112. u16 max_eqd; /* in usecs */
  113. u16 cur_eqd; /* in usecs */
  114. struct napi_struct napi;
  115. };
  116. struct be_mcc_obj {
  117. struct be_queue_info q;
  118. struct be_queue_info cq;
  119. };
  120. struct be_ctrl_info {
  121. u8 __iomem *csr;
  122. u8 __iomem *db; /* Door Bell */
  123. u8 __iomem *pcicfg; /* PCI config space */
  124. int pci_func;
  125. /* Mbox used for cmd request/response */
  126. spinlock_t mbox_lock; /* For serializing mbox cmds to BE card */
  127. struct be_dma_mem mbox_mem;
  128. /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
  129. * is stored for freeing purpose */
  130. struct be_dma_mem mbox_mem_alloced;
  131. /* MCC Rings */
  132. struct be_mcc_obj mcc_obj;
  133. spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
  134. spinlock_t mcc_cq_lock;
  135. /* MCC Async callback */
  136. void (*async_cb)(void *adapter, bool link_up);
  137. void *adapter_ctxt;
  138. };
  139. #include "be_cmds.h"
  140. struct be_drvr_stats {
  141. u32 be_tx_reqs; /* number of TX requests initiated */
  142. u32 be_tx_stops; /* number of times TX Q was stopped */
  143. u32 be_fwd_reqs; /* number of send reqs through forwarding i/f */
  144. u32 be_tx_wrbs; /* number of tx WRBs used */
  145. u32 be_tx_events; /* number of tx completion events */
  146. u32 be_tx_compl; /* number of tx completion entries processed */
  147. ulong be_tx_jiffies;
  148. u64 be_tx_bytes;
  149. u64 be_tx_bytes_prev;
  150. u32 be_tx_rate;
  151. u32 cache_barrier[16];
  152. u32 be_ethrx_post_fail;/* number of ethrx buffer alloc failures */
  153. u32 be_polls; /* number of times NAPI called poll function */
  154. u32 be_rx_events; /* number of ucast rx completion events */
  155. u32 be_rx_compl; /* number of rx completion entries processed */
  156. ulong be_rx_jiffies;
  157. u64 be_rx_bytes;
  158. u64 be_rx_bytes_prev;
  159. u32 be_rx_rate;
  160. /* number of non ether type II frames dropped where
  161. * frame len > length field of Mac Hdr */
  162. u32 be_802_3_dropped_frames;
  163. /* number of non ether type II frames malformed where
  164. * in frame len < length field of Mac Hdr */
  165. u32 be_802_3_malformed_frames;
  166. u32 be_rxcp_err; /* Num rx completion entries w/ err set. */
  167. ulong rx_fps_jiffies; /* jiffies at last FPS calc */
  168. u32 be_rx_frags;
  169. u32 be_prev_rx_frags;
  170. u32 be_rx_fps; /* Rx frags per second */
  171. };
  172. struct be_stats_obj {
  173. struct be_drvr_stats drvr_stats;
  174. struct net_device_stats net_stats;
  175. struct be_dma_mem cmd;
  176. };
  177. struct be_tx_obj {
  178. struct be_queue_info q;
  179. struct be_queue_info cq;
  180. /* Remember the skbs that were transmitted */
  181. struct sk_buff *sent_skb_list[TX_Q_LEN];
  182. };
  183. /* Struct to remember the pages posted for rx frags */
  184. struct be_rx_page_info {
  185. struct page *page;
  186. dma_addr_t bus;
  187. u16 page_offset;
  188. bool last_page_user;
  189. };
  190. struct be_rx_obj {
  191. struct be_queue_info q;
  192. struct be_queue_info cq;
  193. struct be_rx_page_info page_info_tbl[RX_Q_LEN];
  194. };
  195. #define BE_NUM_MSIX_VECTORS 2 /* 1 each for Tx and Rx */
  196. struct be_adapter {
  197. struct pci_dev *pdev;
  198. struct net_device *netdev;
  199. /* Mbox, pci config, csr address information */
  200. struct be_ctrl_info ctrl;
  201. struct msix_entry msix_entries[BE_NUM_MSIX_VECTORS];
  202. bool msix_enabled;
  203. bool isr_registered;
  204. /* TX Rings */
  205. struct be_eq_obj tx_eq;
  206. struct be_tx_obj tx_obj;
  207. u32 cache_line_break[8];
  208. /* Rx rings */
  209. struct be_eq_obj rx_eq;
  210. struct be_rx_obj rx_obj;
  211. u32 big_page_size; /* Compounded page size shared by rx wrbs */
  212. bool rx_post_starved; /* Zero rx frags have been posted to BE */
  213. struct vlan_group *vlan_grp;
  214. u16 num_vlans;
  215. u8 vlan_tag[VLAN_GROUP_ARRAY_LEN];
  216. struct be_stats_obj stats;
  217. /* Work queue used to perform periodic tasks like getting statistics */
  218. struct delayed_work work;
  219. /* Ethtool knobs and info */
  220. bool rx_csum; /* BE card must perform rx-checksumming */
  221. char fw_ver[FW_VER_LEN];
  222. u32 if_handle; /* Used to configure filtering */
  223. u32 pmac_id; /* MAC addr handle used by BE card */
  224. bool link_up;
  225. u32 port_num;
  226. bool promiscuous;
  227. };
  228. extern struct ethtool_ops be_ethtool_ops;
  229. #define drvr_stats(adapter) (&adapter->stats.drvr_stats)
  230. #define BE_SET_NETDEV_OPS(netdev, ops) (netdev->netdev_ops = ops)
  231. #define PAGE_SHIFT_4K 12
  232. #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
  233. /* Returns number of pages spanned by the data starting at the given addr */
  234. #define PAGES_4K_SPANNED(_address, size) \
  235. ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
  236. (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
  237. /* Byte offset into the page corresponding to given address */
  238. #define OFFSET_IN_PAGE(addr) \
  239. ((size_t)(addr) & (PAGE_SIZE_4K-1))
  240. /* Returns bit offset within a DWORD of a bitfield */
  241. #define AMAP_BIT_OFFSET(_struct, field) \
  242. (((size_t)&(((_struct *)0)->field))%32)
  243. /* Returns the bit mask of the field that is NOT shifted into location. */
  244. static inline u32 amap_mask(u32 bitsize)
  245. {
  246. return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
  247. }
  248. static inline void
  249. amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
  250. {
  251. u32 *dw = (u32 *) ptr + dw_offset;
  252. *dw &= ~(mask << offset);
  253. *dw |= (mask & value) << offset;
  254. }
  255. #define AMAP_SET_BITS(_struct, field, ptr, val) \
  256. amap_set(ptr, \
  257. offsetof(_struct, field)/32, \
  258. amap_mask(sizeof(((_struct *)0)->field)), \
  259. AMAP_BIT_OFFSET(_struct, field), \
  260. val)
  261. static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
  262. {
  263. u32 *dw = (u32 *) ptr;
  264. return mask & (*(dw + dw_offset) >> offset);
  265. }
  266. #define AMAP_GET_BITS(_struct, field, ptr) \
  267. amap_get(ptr, \
  268. offsetof(_struct, field)/32, \
  269. amap_mask(sizeof(((_struct *)0)->field)), \
  270. AMAP_BIT_OFFSET(_struct, field))
  271. #define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
  272. #define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
  273. static inline void swap_dws(void *wrb, int len)
  274. {
  275. #ifdef __BIG_ENDIAN
  276. u32 *dw = wrb;
  277. BUG_ON(len % 4);
  278. do {
  279. *dw = cpu_to_le32(*dw);
  280. dw++;
  281. len -= 4;
  282. } while (len);
  283. #endif /* __BIG_ENDIAN */
  284. }
  285. static inline u8 is_tcp_pkt(struct sk_buff *skb)
  286. {
  287. u8 val = 0;
  288. if (ip_hdr(skb)->version == 4)
  289. val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
  290. else if (ip_hdr(skb)->version == 6)
  291. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
  292. return val;
  293. }
  294. static inline u8 is_udp_pkt(struct sk_buff *skb)
  295. {
  296. u8 val = 0;
  297. if (ip_hdr(skb)->version == 4)
  298. val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
  299. else if (ip_hdr(skb)->version == 6)
  300. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
  301. return val;
  302. }
  303. extern void be_cq_notify(struct be_ctrl_info *ctrl, u16 qid, bool arm,
  304. u16 num_popped);
  305. #endif /* BE_H */