tg3.c 368 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <net/ip.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC
  46. #include <asm/idprom.h>
  47. #include <asm/prom.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #define TG3_TSO_SUPPORT 1
  55. #include "tg3.h"
  56. #define DRV_MODULE_NAME "tg3"
  57. #define PFX DRV_MODULE_NAME ": "
  58. #define DRV_MODULE_VERSION "3.86"
  59. #define DRV_MODULE_RELDATE "November 9, 2007"
  60. #define TG3_DEF_MAC_MODE 0
  61. #define TG3_DEF_RX_MODE 0
  62. #define TG3_DEF_TX_MODE 0
  63. #define TG3_DEF_MSG_ENABLE \
  64. (NETIF_MSG_DRV | \
  65. NETIF_MSG_PROBE | \
  66. NETIF_MSG_LINK | \
  67. NETIF_MSG_TIMER | \
  68. NETIF_MSG_IFDOWN | \
  69. NETIF_MSG_IFUP | \
  70. NETIF_MSG_RX_ERR | \
  71. NETIF_MSG_TX_ERR)
  72. /* length of time before we decide the hardware is borked,
  73. * and dev->tx_timeout() should be called to fix the problem
  74. */
  75. #define TG3_TX_TIMEOUT (5 * HZ)
  76. /* hardware minimum and maximum for a single frame's data payload */
  77. #define TG3_MIN_MTU 60
  78. #define TG3_MAX_MTU(tp) \
  79. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  80. /* These numbers seem to be hard coded in the NIC firmware somehow.
  81. * You can't change the ring sizes, but you can change where you place
  82. * them in the NIC onboard memory.
  83. */
  84. #define TG3_RX_RING_SIZE 512
  85. #define TG3_DEF_RX_RING_PENDING 200
  86. #define TG3_RX_JUMBO_RING_SIZE 256
  87. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  88. /* Do not place this n-ring entries value into the tp struct itself,
  89. * we really want to expose these constants to GCC so that modulo et
  90. * al. operations are done with shifts and masks instead of with
  91. * hw multiply/modulo instructions. Another solution would be to
  92. * replace things like '% foo' with '& (foo - 1)'.
  93. */
  94. #define TG3_RX_RCB_RING_SIZE(tp) \
  95. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  96. #define TG3_TX_RING_SIZE 512
  97. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  98. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  99. TG3_RX_RING_SIZE)
  100. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_JUMBO_RING_SIZE)
  102. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RCB_RING_SIZE(tp))
  104. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  105. TG3_TX_RING_SIZE)
  106. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  107. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  108. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  109. /* minimum number of free TX descriptors required to wake up TX process */
  110. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  111. /* number of ETHTOOL_GSTATS u64's */
  112. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  113. #define TG3_NUM_TEST 6
  114. static char version[] __devinitdata =
  115. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  116. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  117. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  118. MODULE_LICENSE("GPL");
  119. MODULE_VERSION(DRV_MODULE_VERSION);
  120. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  121. module_param(tg3_debug, int, 0);
  122. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  123. static struct pci_device_id tg3_pci_tbl[] = {
  124. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  189. {}
  190. };
  191. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  192. static const struct {
  193. const char string[ETH_GSTRING_LEN];
  194. } ethtool_stats_keys[TG3_NUM_STATS] = {
  195. { "rx_octets" },
  196. { "rx_fragments" },
  197. { "rx_ucast_packets" },
  198. { "rx_mcast_packets" },
  199. { "rx_bcast_packets" },
  200. { "rx_fcs_errors" },
  201. { "rx_align_errors" },
  202. { "rx_xon_pause_rcvd" },
  203. { "rx_xoff_pause_rcvd" },
  204. { "rx_mac_ctrl_rcvd" },
  205. { "rx_xoff_entered" },
  206. { "rx_frame_too_long_errors" },
  207. { "rx_jabbers" },
  208. { "rx_undersize_packets" },
  209. { "rx_in_length_errors" },
  210. { "rx_out_length_errors" },
  211. { "rx_64_or_less_octet_packets" },
  212. { "rx_65_to_127_octet_packets" },
  213. { "rx_128_to_255_octet_packets" },
  214. { "rx_256_to_511_octet_packets" },
  215. { "rx_512_to_1023_octet_packets" },
  216. { "rx_1024_to_1522_octet_packets" },
  217. { "rx_1523_to_2047_octet_packets" },
  218. { "rx_2048_to_4095_octet_packets" },
  219. { "rx_4096_to_8191_octet_packets" },
  220. { "rx_8192_to_9022_octet_packets" },
  221. { "tx_octets" },
  222. { "tx_collisions" },
  223. { "tx_xon_sent" },
  224. { "tx_xoff_sent" },
  225. { "tx_flow_control" },
  226. { "tx_mac_errors" },
  227. { "tx_single_collisions" },
  228. { "tx_mult_collisions" },
  229. { "tx_deferred" },
  230. { "tx_excessive_collisions" },
  231. { "tx_late_collisions" },
  232. { "tx_collide_2times" },
  233. { "tx_collide_3times" },
  234. { "tx_collide_4times" },
  235. { "tx_collide_5times" },
  236. { "tx_collide_6times" },
  237. { "tx_collide_7times" },
  238. { "tx_collide_8times" },
  239. { "tx_collide_9times" },
  240. { "tx_collide_10times" },
  241. { "tx_collide_11times" },
  242. { "tx_collide_12times" },
  243. { "tx_collide_13times" },
  244. { "tx_collide_14times" },
  245. { "tx_collide_15times" },
  246. { "tx_ucast_packets" },
  247. { "tx_mcast_packets" },
  248. { "tx_bcast_packets" },
  249. { "tx_carrier_sense_errors" },
  250. { "tx_discards" },
  251. { "tx_errors" },
  252. { "dma_writeq_full" },
  253. { "dma_write_prioq_full" },
  254. { "rxbds_empty" },
  255. { "rx_discards" },
  256. { "rx_errors" },
  257. { "rx_threshold_hit" },
  258. { "dma_readq_full" },
  259. { "dma_read_prioq_full" },
  260. { "tx_comp_queue_full" },
  261. { "ring_set_send_prod_index" },
  262. { "ring_status_update" },
  263. { "nic_irqs" },
  264. { "nic_avoided_irqs" },
  265. { "nic_tx_threshold_hit" }
  266. };
  267. static const struct {
  268. const char string[ETH_GSTRING_LEN];
  269. } ethtool_test_keys[TG3_NUM_TEST] = {
  270. { "nvram test (online) " },
  271. { "link test (online) " },
  272. { "register test (offline)" },
  273. { "memory test (offline)" },
  274. { "loopback test (offline)" },
  275. { "interrupt test (offline)" },
  276. };
  277. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  278. {
  279. writel(val, tp->regs + off);
  280. }
  281. static u32 tg3_read32(struct tg3 *tp, u32 off)
  282. {
  283. return (readl(tp->regs + off));
  284. }
  285. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  286. {
  287. writel(val, tp->aperegs + off);
  288. }
  289. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  290. {
  291. return (readl(tp->aperegs + off));
  292. }
  293. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  294. {
  295. unsigned long flags;
  296. spin_lock_irqsave(&tp->indirect_lock, flags);
  297. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  298. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  299. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  300. }
  301. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  302. {
  303. writel(val, tp->regs + off);
  304. readl(tp->regs + off);
  305. }
  306. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  307. {
  308. unsigned long flags;
  309. u32 val;
  310. spin_lock_irqsave(&tp->indirect_lock, flags);
  311. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  312. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  313. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  314. return val;
  315. }
  316. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. unsigned long flags;
  319. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  320. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  321. TG3_64BIT_REG_LOW, val);
  322. return;
  323. }
  324. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  325. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  326. TG3_64BIT_REG_LOW, val);
  327. return;
  328. }
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  331. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. /* In indirect mode when disabling interrupts, we also need
  334. * to clear the interrupt bit in the GRC local ctrl register.
  335. */
  336. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  337. (val == 0x1)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  339. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  340. }
  341. }
  342. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  343. {
  344. unsigned long flags;
  345. u32 val;
  346. spin_lock_irqsave(&tp->indirect_lock, flags);
  347. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  348. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  349. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  350. return val;
  351. }
  352. /* usec_wait specifies the wait time in usec when writing to certain registers
  353. * where it is unsafe to read back the register without some delay.
  354. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  355. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  356. */
  357. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  358. {
  359. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  360. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  361. /* Non-posted methods */
  362. tp->write32(tp, off, val);
  363. else {
  364. /* Posted method */
  365. tg3_write32(tp, off, val);
  366. if (usec_wait)
  367. udelay(usec_wait);
  368. tp->read32(tp, off);
  369. }
  370. /* Wait again after the read for the posted method to guarantee that
  371. * the wait time is met.
  372. */
  373. if (usec_wait)
  374. udelay(usec_wait);
  375. }
  376. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  377. {
  378. tp->write32_mbox(tp, off, val);
  379. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  380. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  381. tp->read32_mbox(tp, off);
  382. }
  383. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  384. {
  385. void __iomem *mbox = tp->regs + off;
  386. writel(val, mbox);
  387. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  388. writel(val, mbox);
  389. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  390. readl(mbox);
  391. }
  392. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  393. {
  394. return (readl(tp->regs + off + GRCMBOX_BASE));
  395. }
  396. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  397. {
  398. writel(val, tp->regs + off + GRCMBOX_BASE);
  399. }
  400. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  401. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  402. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  403. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  404. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  405. #define tw32(reg,val) tp->write32(tp, reg, val)
  406. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  407. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  408. #define tr32(reg) tp->read32(tp, reg)
  409. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. unsigned long flags;
  412. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  413. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  414. return;
  415. spin_lock_irqsave(&tp->indirect_lock, flags);
  416. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  417. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  418. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  419. /* Always leave this as zero. */
  420. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  421. } else {
  422. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  423. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  424. /* Always leave this as zero. */
  425. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  426. }
  427. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  428. }
  429. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  430. {
  431. unsigned long flags;
  432. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  433. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  434. *val = 0;
  435. return;
  436. }
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  439. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  440. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  441. /* Always leave this as zero. */
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  443. } else {
  444. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  445. *val = tr32(TG3PCI_MEM_WIN_DATA);
  446. /* Always leave this as zero. */
  447. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  448. }
  449. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  450. }
  451. static void tg3_ape_lock_init(struct tg3 *tp)
  452. {
  453. int i;
  454. /* Make sure the driver hasn't any stale locks. */
  455. for (i = 0; i < 8; i++)
  456. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  457. APE_LOCK_GRANT_DRIVER);
  458. }
  459. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  460. {
  461. int i, off;
  462. int ret = 0;
  463. u32 status;
  464. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  465. return 0;
  466. switch (locknum) {
  467. case TG3_APE_LOCK_MEM:
  468. break;
  469. default:
  470. return -EINVAL;
  471. }
  472. off = 4 * locknum;
  473. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  474. /* Wait for up to 1 millisecond to acquire lock. */
  475. for (i = 0; i < 100; i++) {
  476. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  477. if (status == APE_LOCK_GRANT_DRIVER)
  478. break;
  479. udelay(10);
  480. }
  481. if (status != APE_LOCK_GRANT_DRIVER) {
  482. /* Revoke the lock request. */
  483. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  484. APE_LOCK_GRANT_DRIVER);
  485. ret = -EBUSY;
  486. }
  487. return ret;
  488. }
  489. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  490. {
  491. int off;
  492. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  493. return;
  494. switch (locknum) {
  495. case TG3_APE_LOCK_MEM:
  496. break;
  497. default:
  498. return;
  499. }
  500. off = 4 * locknum;
  501. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  502. }
  503. static void tg3_disable_ints(struct tg3 *tp)
  504. {
  505. tw32(TG3PCI_MISC_HOST_CTRL,
  506. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  507. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  508. }
  509. static inline void tg3_cond_int(struct tg3 *tp)
  510. {
  511. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  512. (tp->hw_status->status & SD_STATUS_UPDATED))
  513. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  514. else
  515. tw32(HOSTCC_MODE, tp->coalesce_mode |
  516. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  517. }
  518. static void tg3_enable_ints(struct tg3 *tp)
  519. {
  520. tp->irq_sync = 0;
  521. wmb();
  522. tw32(TG3PCI_MISC_HOST_CTRL,
  523. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  524. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  525. (tp->last_tag << 24));
  526. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  528. (tp->last_tag << 24));
  529. tg3_cond_int(tp);
  530. }
  531. static inline unsigned int tg3_has_work(struct tg3 *tp)
  532. {
  533. struct tg3_hw_status *sblk = tp->hw_status;
  534. unsigned int work_exists = 0;
  535. /* check for phy events */
  536. if (!(tp->tg3_flags &
  537. (TG3_FLAG_USE_LINKCHG_REG |
  538. TG3_FLAG_POLL_SERDES))) {
  539. if (sblk->status & SD_STATUS_LINK_CHG)
  540. work_exists = 1;
  541. }
  542. /* check for RX/TX work to do */
  543. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  544. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  545. work_exists = 1;
  546. return work_exists;
  547. }
  548. /* tg3_restart_ints
  549. * similar to tg3_enable_ints, but it accurately determines whether there
  550. * is new work pending and can return without flushing the PIO write
  551. * which reenables interrupts
  552. */
  553. static void tg3_restart_ints(struct tg3 *tp)
  554. {
  555. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  556. tp->last_tag << 24);
  557. mmiowb();
  558. /* When doing tagged status, this work check is unnecessary.
  559. * The last_tag we write above tells the chip which piece of
  560. * work we've completed.
  561. */
  562. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  563. tg3_has_work(tp))
  564. tw32(HOSTCC_MODE, tp->coalesce_mode |
  565. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  566. }
  567. static inline void tg3_netif_stop(struct tg3 *tp)
  568. {
  569. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  570. napi_disable(&tp->napi);
  571. netif_tx_disable(tp->dev);
  572. }
  573. static inline void tg3_netif_start(struct tg3 *tp)
  574. {
  575. netif_wake_queue(tp->dev);
  576. /* NOTE: unconditional netif_wake_queue is only appropriate
  577. * so long as all callers are assured to have free tx slots
  578. * (such as after tg3_init_hw)
  579. */
  580. napi_enable(&tp->napi);
  581. tp->hw_status->status |= SD_STATUS_UPDATED;
  582. tg3_enable_ints(tp);
  583. }
  584. static void tg3_switch_clocks(struct tg3 *tp)
  585. {
  586. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  587. u32 orig_clock_ctrl;
  588. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  589. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  590. return;
  591. orig_clock_ctrl = clock_ctrl;
  592. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  593. CLOCK_CTRL_CLKRUN_OENABLE |
  594. 0x1f);
  595. tp->pci_clock_ctrl = clock_ctrl;
  596. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  597. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  598. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  599. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  600. }
  601. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  602. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  603. clock_ctrl |
  604. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  605. 40);
  606. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  607. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  608. 40);
  609. }
  610. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  611. }
  612. #define PHY_BUSY_LOOPS 5000
  613. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  614. {
  615. u32 frame_val;
  616. unsigned int loops;
  617. int ret;
  618. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  619. tw32_f(MAC_MI_MODE,
  620. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  621. udelay(80);
  622. }
  623. *val = 0x0;
  624. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  625. MI_COM_PHY_ADDR_MASK);
  626. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  627. MI_COM_REG_ADDR_MASK);
  628. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  629. tw32_f(MAC_MI_COM, frame_val);
  630. loops = PHY_BUSY_LOOPS;
  631. while (loops != 0) {
  632. udelay(10);
  633. frame_val = tr32(MAC_MI_COM);
  634. if ((frame_val & MI_COM_BUSY) == 0) {
  635. udelay(5);
  636. frame_val = tr32(MAC_MI_COM);
  637. break;
  638. }
  639. loops -= 1;
  640. }
  641. ret = -EBUSY;
  642. if (loops != 0) {
  643. *val = frame_val & MI_COM_DATA_MASK;
  644. ret = 0;
  645. }
  646. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  647. tw32_f(MAC_MI_MODE, tp->mi_mode);
  648. udelay(80);
  649. }
  650. return ret;
  651. }
  652. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  653. {
  654. u32 frame_val;
  655. unsigned int loops;
  656. int ret;
  657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  658. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  659. return 0;
  660. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  661. tw32_f(MAC_MI_MODE,
  662. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  663. udelay(80);
  664. }
  665. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  666. MI_COM_PHY_ADDR_MASK);
  667. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  668. MI_COM_REG_ADDR_MASK);
  669. frame_val |= (val & MI_COM_DATA_MASK);
  670. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  671. tw32_f(MAC_MI_COM, frame_val);
  672. loops = PHY_BUSY_LOOPS;
  673. while (loops != 0) {
  674. udelay(10);
  675. frame_val = tr32(MAC_MI_COM);
  676. if ((frame_val & MI_COM_BUSY) == 0) {
  677. udelay(5);
  678. frame_val = tr32(MAC_MI_COM);
  679. break;
  680. }
  681. loops -= 1;
  682. }
  683. ret = -EBUSY;
  684. if (loops != 0)
  685. ret = 0;
  686. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  687. tw32_f(MAC_MI_MODE, tp->mi_mode);
  688. udelay(80);
  689. }
  690. return ret;
  691. }
  692. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  693. {
  694. u32 phy;
  695. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  696. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  697. return;
  698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  699. u32 ephy;
  700. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  701. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  702. ephy | MII_TG3_EPHY_SHADOW_EN);
  703. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  704. if (enable)
  705. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  706. else
  707. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  708. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  709. }
  710. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  711. }
  712. } else {
  713. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  714. MII_TG3_AUXCTL_SHDWSEL_MISC;
  715. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  716. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  717. if (enable)
  718. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  719. else
  720. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  721. phy |= MII_TG3_AUXCTL_MISC_WREN;
  722. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  723. }
  724. }
  725. }
  726. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  727. {
  728. u32 val;
  729. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  730. return;
  731. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  732. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  733. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  734. (val | (1 << 15) | (1 << 4)));
  735. }
  736. static int tg3_bmcr_reset(struct tg3 *tp)
  737. {
  738. u32 phy_control;
  739. int limit, err;
  740. /* OK, reset it, and poll the BMCR_RESET bit until it
  741. * clears or we time out.
  742. */
  743. phy_control = BMCR_RESET;
  744. err = tg3_writephy(tp, MII_BMCR, phy_control);
  745. if (err != 0)
  746. return -EBUSY;
  747. limit = 5000;
  748. while (limit--) {
  749. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  750. if (err != 0)
  751. return -EBUSY;
  752. if ((phy_control & BMCR_RESET) == 0) {
  753. udelay(40);
  754. break;
  755. }
  756. udelay(10);
  757. }
  758. if (limit <= 0)
  759. return -EBUSY;
  760. return 0;
  761. }
  762. static int tg3_wait_macro_done(struct tg3 *tp)
  763. {
  764. int limit = 100;
  765. while (limit--) {
  766. u32 tmp32;
  767. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  768. if ((tmp32 & 0x1000) == 0)
  769. break;
  770. }
  771. }
  772. if (limit <= 0)
  773. return -EBUSY;
  774. return 0;
  775. }
  776. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  777. {
  778. static const u32 test_pat[4][6] = {
  779. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  780. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  781. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  782. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  783. };
  784. int chan;
  785. for (chan = 0; chan < 4; chan++) {
  786. int i;
  787. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  788. (chan * 0x2000) | 0x0200);
  789. tg3_writephy(tp, 0x16, 0x0002);
  790. for (i = 0; i < 6; i++)
  791. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  792. test_pat[chan][i]);
  793. tg3_writephy(tp, 0x16, 0x0202);
  794. if (tg3_wait_macro_done(tp)) {
  795. *resetp = 1;
  796. return -EBUSY;
  797. }
  798. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  799. (chan * 0x2000) | 0x0200);
  800. tg3_writephy(tp, 0x16, 0x0082);
  801. if (tg3_wait_macro_done(tp)) {
  802. *resetp = 1;
  803. return -EBUSY;
  804. }
  805. tg3_writephy(tp, 0x16, 0x0802);
  806. if (tg3_wait_macro_done(tp)) {
  807. *resetp = 1;
  808. return -EBUSY;
  809. }
  810. for (i = 0; i < 6; i += 2) {
  811. u32 low, high;
  812. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  813. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  814. tg3_wait_macro_done(tp)) {
  815. *resetp = 1;
  816. return -EBUSY;
  817. }
  818. low &= 0x7fff;
  819. high &= 0x000f;
  820. if (low != test_pat[chan][i] ||
  821. high != test_pat[chan][i+1]) {
  822. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  823. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  824. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  825. return -EBUSY;
  826. }
  827. }
  828. }
  829. return 0;
  830. }
  831. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  832. {
  833. int chan;
  834. for (chan = 0; chan < 4; chan++) {
  835. int i;
  836. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  837. (chan * 0x2000) | 0x0200);
  838. tg3_writephy(tp, 0x16, 0x0002);
  839. for (i = 0; i < 6; i++)
  840. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  841. tg3_writephy(tp, 0x16, 0x0202);
  842. if (tg3_wait_macro_done(tp))
  843. return -EBUSY;
  844. }
  845. return 0;
  846. }
  847. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  848. {
  849. u32 reg32, phy9_orig;
  850. int retries, do_phy_reset, err;
  851. retries = 10;
  852. do_phy_reset = 1;
  853. do {
  854. if (do_phy_reset) {
  855. err = tg3_bmcr_reset(tp);
  856. if (err)
  857. return err;
  858. do_phy_reset = 0;
  859. }
  860. /* Disable transmitter and interrupt. */
  861. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  862. continue;
  863. reg32 |= 0x3000;
  864. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  865. /* Set full-duplex, 1000 mbps. */
  866. tg3_writephy(tp, MII_BMCR,
  867. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  868. /* Set to master mode. */
  869. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  870. continue;
  871. tg3_writephy(tp, MII_TG3_CTRL,
  872. (MII_TG3_CTRL_AS_MASTER |
  873. MII_TG3_CTRL_ENABLE_AS_MASTER));
  874. /* Enable SM_DSP_CLOCK and 6dB. */
  875. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  876. /* Block the PHY control access. */
  877. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  878. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  879. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  880. if (!err)
  881. break;
  882. } while (--retries);
  883. err = tg3_phy_reset_chanpat(tp);
  884. if (err)
  885. return err;
  886. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  887. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  888. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  889. tg3_writephy(tp, 0x16, 0x0000);
  890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  891. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  892. /* Set Extended packet length bit for jumbo frames */
  893. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  894. }
  895. else {
  896. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  897. }
  898. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  899. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  900. reg32 &= ~0x3000;
  901. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  902. } else if (!err)
  903. err = -EBUSY;
  904. return err;
  905. }
  906. static void tg3_link_report(struct tg3 *);
  907. /* This will reset the tigon3 PHY if there is no valid
  908. * link unless the FORCE argument is non-zero.
  909. */
  910. static int tg3_phy_reset(struct tg3 *tp)
  911. {
  912. u32 phy_status;
  913. int err;
  914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  915. u32 val;
  916. val = tr32(GRC_MISC_CFG);
  917. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  918. udelay(40);
  919. }
  920. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  921. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  922. if (err != 0)
  923. return -EBUSY;
  924. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  925. netif_carrier_off(tp->dev);
  926. tg3_link_report(tp);
  927. }
  928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  930. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  931. err = tg3_phy_reset_5703_4_5(tp);
  932. if (err)
  933. return err;
  934. goto out;
  935. }
  936. err = tg3_bmcr_reset(tp);
  937. if (err)
  938. return err;
  939. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  940. u32 val;
  941. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  942. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  943. CPMU_LSPD_1000MB_MACCLK_12_5) {
  944. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  945. udelay(40);
  946. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  947. }
  948. /* Disable GPHY autopowerdown. */
  949. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  950. MII_TG3_MISC_SHDW_WREN |
  951. MII_TG3_MISC_SHDW_APD_SEL |
  952. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  953. }
  954. out:
  955. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  956. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  957. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  958. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  959. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  960. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  961. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  962. }
  963. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  964. tg3_writephy(tp, 0x1c, 0x8d68);
  965. tg3_writephy(tp, 0x1c, 0x8d68);
  966. }
  967. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  968. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  969. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  970. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  971. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  972. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  973. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  974. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  975. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  976. }
  977. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  978. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  979. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  980. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  981. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  982. tg3_writephy(tp, MII_TG3_TEST1,
  983. MII_TG3_TEST1_TRIM_EN | 0x4);
  984. } else
  985. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  986. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  987. }
  988. /* Set Extended packet length bit (bit 14) on all chips that */
  989. /* support jumbo frames */
  990. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  991. /* Cannot do read-modify-write on 5401 */
  992. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  993. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  994. u32 phy_reg;
  995. /* Set bit 14 with read-modify-write to preserve other bits */
  996. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  997. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  998. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  999. }
  1000. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1001. * jumbo frames transmission.
  1002. */
  1003. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1004. u32 phy_reg;
  1005. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1006. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1007. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1008. }
  1009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1010. /* adjust output voltage */
  1011. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1012. }
  1013. tg3_phy_toggle_automdix(tp, 1);
  1014. tg3_phy_set_wirespeed(tp);
  1015. return 0;
  1016. }
  1017. static void tg3_frob_aux_power(struct tg3 *tp)
  1018. {
  1019. struct tg3 *tp_peer = tp;
  1020. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1021. return;
  1022. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1023. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1024. struct net_device *dev_peer;
  1025. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1026. /* remove_one() may have been run on the peer. */
  1027. if (!dev_peer)
  1028. tp_peer = tp;
  1029. else
  1030. tp_peer = netdev_priv(dev_peer);
  1031. }
  1032. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1033. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1034. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1035. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1038. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1039. (GRC_LCLCTRL_GPIO_OE0 |
  1040. GRC_LCLCTRL_GPIO_OE1 |
  1041. GRC_LCLCTRL_GPIO_OE2 |
  1042. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1043. GRC_LCLCTRL_GPIO_OUTPUT1),
  1044. 100);
  1045. } else {
  1046. u32 no_gpio2;
  1047. u32 grc_local_ctrl = 0;
  1048. if (tp_peer != tp &&
  1049. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1050. return;
  1051. /* Workaround to prevent overdrawing Amps. */
  1052. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1053. ASIC_REV_5714) {
  1054. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1055. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1056. grc_local_ctrl, 100);
  1057. }
  1058. /* On 5753 and variants, GPIO2 cannot be used. */
  1059. no_gpio2 = tp->nic_sram_data_cfg &
  1060. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1061. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1062. GRC_LCLCTRL_GPIO_OE1 |
  1063. GRC_LCLCTRL_GPIO_OE2 |
  1064. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1065. GRC_LCLCTRL_GPIO_OUTPUT2;
  1066. if (no_gpio2) {
  1067. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1068. GRC_LCLCTRL_GPIO_OUTPUT2);
  1069. }
  1070. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1071. grc_local_ctrl, 100);
  1072. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1073. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1074. grc_local_ctrl, 100);
  1075. if (!no_gpio2) {
  1076. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1077. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1078. grc_local_ctrl, 100);
  1079. }
  1080. }
  1081. } else {
  1082. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1083. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1084. if (tp_peer != tp &&
  1085. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1086. return;
  1087. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1088. (GRC_LCLCTRL_GPIO_OE1 |
  1089. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1090. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1091. GRC_LCLCTRL_GPIO_OE1, 100);
  1092. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1093. (GRC_LCLCTRL_GPIO_OE1 |
  1094. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1095. }
  1096. }
  1097. }
  1098. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1099. {
  1100. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1101. return 1;
  1102. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1103. if (speed != SPEED_10)
  1104. return 1;
  1105. } else if (speed == SPEED_10)
  1106. return 1;
  1107. return 0;
  1108. }
  1109. static int tg3_setup_phy(struct tg3 *, int);
  1110. #define RESET_KIND_SHUTDOWN 0
  1111. #define RESET_KIND_INIT 1
  1112. #define RESET_KIND_SUSPEND 2
  1113. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1114. static int tg3_halt_cpu(struct tg3 *, u32);
  1115. static int tg3_nvram_lock(struct tg3 *);
  1116. static void tg3_nvram_unlock(struct tg3 *);
  1117. static void tg3_power_down_phy(struct tg3 *tp)
  1118. {
  1119. u32 val;
  1120. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1122. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1123. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1124. sg_dig_ctrl |=
  1125. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1126. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1127. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1128. }
  1129. return;
  1130. }
  1131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1132. tg3_bmcr_reset(tp);
  1133. val = tr32(GRC_MISC_CFG);
  1134. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1135. udelay(40);
  1136. return;
  1137. } else {
  1138. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1139. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1140. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1141. }
  1142. /* The PHY should not be powered down on some chips because
  1143. * of bugs.
  1144. */
  1145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1147. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1148. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1149. return;
  1150. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1151. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1152. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1153. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1154. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1155. }
  1156. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1157. }
  1158. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1159. {
  1160. u32 misc_host_ctrl;
  1161. u16 power_control, power_caps;
  1162. int pm = tp->pm_cap;
  1163. /* Make sure register accesses (indirect or otherwise)
  1164. * will function correctly.
  1165. */
  1166. pci_write_config_dword(tp->pdev,
  1167. TG3PCI_MISC_HOST_CTRL,
  1168. tp->misc_host_ctrl);
  1169. pci_read_config_word(tp->pdev,
  1170. pm + PCI_PM_CTRL,
  1171. &power_control);
  1172. power_control |= PCI_PM_CTRL_PME_STATUS;
  1173. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1174. switch (state) {
  1175. case PCI_D0:
  1176. power_control |= 0;
  1177. pci_write_config_word(tp->pdev,
  1178. pm + PCI_PM_CTRL,
  1179. power_control);
  1180. udelay(100); /* Delay after power state change */
  1181. /* Switch out of Vaux if it is a NIC */
  1182. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1183. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1184. return 0;
  1185. case PCI_D1:
  1186. power_control |= 1;
  1187. break;
  1188. case PCI_D2:
  1189. power_control |= 2;
  1190. break;
  1191. case PCI_D3hot:
  1192. power_control |= 3;
  1193. break;
  1194. default:
  1195. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1196. "requested.\n",
  1197. tp->dev->name, state);
  1198. return -EINVAL;
  1199. };
  1200. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1201. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1202. tw32(TG3PCI_MISC_HOST_CTRL,
  1203. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1204. if (tp->link_config.phy_is_low_power == 0) {
  1205. tp->link_config.phy_is_low_power = 1;
  1206. tp->link_config.orig_speed = tp->link_config.speed;
  1207. tp->link_config.orig_duplex = tp->link_config.duplex;
  1208. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1209. }
  1210. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1211. tp->link_config.speed = SPEED_10;
  1212. tp->link_config.duplex = DUPLEX_HALF;
  1213. tp->link_config.autoneg = AUTONEG_ENABLE;
  1214. tg3_setup_phy(tp, 0);
  1215. }
  1216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1217. u32 val;
  1218. val = tr32(GRC_VCPU_EXT_CTRL);
  1219. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1220. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1221. int i;
  1222. u32 val;
  1223. for (i = 0; i < 200; i++) {
  1224. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1225. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1226. break;
  1227. msleep(1);
  1228. }
  1229. }
  1230. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1231. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1232. WOL_DRV_STATE_SHUTDOWN |
  1233. WOL_DRV_WOL |
  1234. WOL_SET_MAGIC_PKT);
  1235. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1236. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1237. u32 mac_mode;
  1238. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1239. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1240. udelay(40);
  1241. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1242. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1243. else
  1244. mac_mode = MAC_MODE_PORT_MODE_MII;
  1245. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1246. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1247. ASIC_REV_5700) {
  1248. u32 speed = (tp->tg3_flags &
  1249. TG3_FLAG_WOL_SPEED_100MB) ?
  1250. SPEED_100 : SPEED_10;
  1251. if (tg3_5700_link_polarity(tp, speed))
  1252. mac_mode |= MAC_MODE_LINK_POLARITY;
  1253. else
  1254. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1255. }
  1256. } else {
  1257. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1258. }
  1259. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1260. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1261. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1262. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1263. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1264. tw32_f(MAC_MODE, mac_mode);
  1265. udelay(100);
  1266. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1267. udelay(10);
  1268. }
  1269. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1270. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1271. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1272. u32 base_val;
  1273. base_val = tp->pci_clock_ctrl;
  1274. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1275. CLOCK_CTRL_TXCLK_DISABLE);
  1276. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1277. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1278. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1279. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1280. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1281. /* do nothing */
  1282. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1283. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1284. u32 newbits1, newbits2;
  1285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1287. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1288. CLOCK_CTRL_TXCLK_DISABLE |
  1289. CLOCK_CTRL_ALTCLK);
  1290. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1291. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1292. newbits1 = CLOCK_CTRL_625_CORE;
  1293. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1294. } else {
  1295. newbits1 = CLOCK_CTRL_ALTCLK;
  1296. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1297. }
  1298. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1299. 40);
  1300. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1301. 40);
  1302. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1303. u32 newbits3;
  1304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1306. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1307. CLOCK_CTRL_TXCLK_DISABLE |
  1308. CLOCK_CTRL_44MHZ_CORE);
  1309. } else {
  1310. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1311. }
  1312. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1313. tp->pci_clock_ctrl | newbits3, 40);
  1314. }
  1315. }
  1316. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1317. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1318. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1319. tg3_power_down_phy(tp);
  1320. tg3_frob_aux_power(tp);
  1321. /* Workaround for unstable PLL clock */
  1322. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1323. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1324. u32 val = tr32(0x7d00);
  1325. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1326. tw32(0x7d00, val);
  1327. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1328. int err;
  1329. err = tg3_nvram_lock(tp);
  1330. tg3_halt_cpu(tp, RX_CPU_BASE);
  1331. if (!err)
  1332. tg3_nvram_unlock(tp);
  1333. }
  1334. }
  1335. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1336. /* Finally, set the new power state. */
  1337. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1338. udelay(100); /* Delay after power state change */
  1339. return 0;
  1340. }
  1341. static void tg3_link_report(struct tg3 *tp)
  1342. {
  1343. if (!netif_carrier_ok(tp->dev)) {
  1344. if (netif_msg_link(tp))
  1345. printk(KERN_INFO PFX "%s: Link is down.\n",
  1346. tp->dev->name);
  1347. } else if (netif_msg_link(tp)) {
  1348. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1349. tp->dev->name,
  1350. (tp->link_config.active_speed == SPEED_1000 ?
  1351. 1000 :
  1352. (tp->link_config.active_speed == SPEED_100 ?
  1353. 100 : 10)),
  1354. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1355. "full" : "half"));
  1356. printk(KERN_INFO PFX
  1357. "%s: Flow control is %s for TX and %s for RX.\n",
  1358. tp->dev->name,
  1359. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  1360. "on" : "off",
  1361. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  1362. "on" : "off");
  1363. }
  1364. }
  1365. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1366. {
  1367. u16 miireg;
  1368. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1369. miireg = ADVERTISE_PAUSE_CAP;
  1370. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1371. miireg = ADVERTISE_PAUSE_ASYM;
  1372. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1373. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1374. else
  1375. miireg = 0;
  1376. return miireg;
  1377. }
  1378. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1379. {
  1380. u16 miireg;
  1381. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1382. miireg = ADVERTISE_1000XPAUSE;
  1383. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1384. miireg = ADVERTISE_1000XPSE_ASYM;
  1385. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1386. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1387. else
  1388. miireg = 0;
  1389. return miireg;
  1390. }
  1391. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  1392. {
  1393. u8 cap = 0;
  1394. if (lcladv & ADVERTISE_PAUSE_CAP) {
  1395. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1396. if (rmtadv & LPA_PAUSE_CAP)
  1397. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1398. else if (rmtadv & LPA_PAUSE_ASYM)
  1399. cap = TG3_FLOW_CTRL_RX;
  1400. } else {
  1401. if (rmtadv & LPA_PAUSE_CAP)
  1402. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1403. }
  1404. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1405. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  1406. cap = TG3_FLOW_CTRL_TX;
  1407. }
  1408. return cap;
  1409. }
  1410. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1411. {
  1412. u8 cap = 0;
  1413. if (lcladv & ADVERTISE_1000XPAUSE) {
  1414. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1415. if (rmtadv & LPA_1000XPAUSE)
  1416. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1417. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1418. cap = TG3_FLOW_CTRL_RX;
  1419. } else {
  1420. if (rmtadv & LPA_1000XPAUSE)
  1421. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1422. }
  1423. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1424. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1425. cap = TG3_FLOW_CTRL_TX;
  1426. }
  1427. return cap;
  1428. }
  1429. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1430. {
  1431. u8 new_tg3_flags = 0;
  1432. u32 old_rx_mode = tp->rx_mode;
  1433. u32 old_tx_mode = tp->tx_mode;
  1434. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1435. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1436. new_tg3_flags = tg3_resolve_flowctrl_1000X(local_adv,
  1437. remote_adv);
  1438. else
  1439. new_tg3_flags = tg3_resolve_flowctrl_1000T(local_adv,
  1440. remote_adv);
  1441. } else {
  1442. new_tg3_flags = tp->link_config.flowctrl;
  1443. }
  1444. tp->link_config.active_flowctrl = new_tg3_flags;
  1445. if (new_tg3_flags & TG3_FLOW_CTRL_RX)
  1446. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1447. else
  1448. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1449. if (old_rx_mode != tp->rx_mode) {
  1450. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1451. }
  1452. if (new_tg3_flags & TG3_FLOW_CTRL_TX)
  1453. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1454. else
  1455. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1456. if (old_tx_mode != tp->tx_mode) {
  1457. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1458. }
  1459. }
  1460. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1461. {
  1462. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1463. case MII_TG3_AUX_STAT_10HALF:
  1464. *speed = SPEED_10;
  1465. *duplex = DUPLEX_HALF;
  1466. break;
  1467. case MII_TG3_AUX_STAT_10FULL:
  1468. *speed = SPEED_10;
  1469. *duplex = DUPLEX_FULL;
  1470. break;
  1471. case MII_TG3_AUX_STAT_100HALF:
  1472. *speed = SPEED_100;
  1473. *duplex = DUPLEX_HALF;
  1474. break;
  1475. case MII_TG3_AUX_STAT_100FULL:
  1476. *speed = SPEED_100;
  1477. *duplex = DUPLEX_FULL;
  1478. break;
  1479. case MII_TG3_AUX_STAT_1000HALF:
  1480. *speed = SPEED_1000;
  1481. *duplex = DUPLEX_HALF;
  1482. break;
  1483. case MII_TG3_AUX_STAT_1000FULL:
  1484. *speed = SPEED_1000;
  1485. *duplex = DUPLEX_FULL;
  1486. break;
  1487. default:
  1488. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1489. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1490. SPEED_10;
  1491. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1492. DUPLEX_HALF;
  1493. break;
  1494. }
  1495. *speed = SPEED_INVALID;
  1496. *duplex = DUPLEX_INVALID;
  1497. break;
  1498. };
  1499. }
  1500. static void tg3_phy_copper_begin(struct tg3 *tp)
  1501. {
  1502. u32 new_adv;
  1503. int i;
  1504. if (tp->link_config.phy_is_low_power) {
  1505. /* Entering low power mode. Disable gigabit and
  1506. * 100baseT advertisements.
  1507. */
  1508. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1509. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1510. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1511. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1512. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1513. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1514. } else if (tp->link_config.speed == SPEED_INVALID) {
  1515. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1516. tp->link_config.advertising &=
  1517. ~(ADVERTISED_1000baseT_Half |
  1518. ADVERTISED_1000baseT_Full);
  1519. new_adv = ADVERTISE_CSMA;
  1520. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1521. new_adv |= ADVERTISE_10HALF;
  1522. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1523. new_adv |= ADVERTISE_10FULL;
  1524. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1525. new_adv |= ADVERTISE_100HALF;
  1526. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1527. new_adv |= ADVERTISE_100FULL;
  1528. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1529. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1530. if (tp->link_config.advertising &
  1531. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1532. new_adv = 0;
  1533. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1534. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1535. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1536. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1537. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1538. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1539. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1540. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1541. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1542. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1543. } else {
  1544. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1545. }
  1546. } else {
  1547. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1548. new_adv |= ADVERTISE_CSMA;
  1549. /* Asking for a specific link mode. */
  1550. if (tp->link_config.speed == SPEED_1000) {
  1551. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1552. if (tp->link_config.duplex == DUPLEX_FULL)
  1553. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1554. else
  1555. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1556. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1557. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1558. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1559. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1560. } else {
  1561. if (tp->link_config.speed == SPEED_100) {
  1562. if (tp->link_config.duplex == DUPLEX_FULL)
  1563. new_adv |= ADVERTISE_100FULL;
  1564. else
  1565. new_adv |= ADVERTISE_100HALF;
  1566. } else {
  1567. if (tp->link_config.duplex == DUPLEX_FULL)
  1568. new_adv |= ADVERTISE_10FULL;
  1569. else
  1570. new_adv |= ADVERTISE_10HALF;
  1571. }
  1572. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1573. new_adv = 0;
  1574. }
  1575. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1576. }
  1577. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1578. tp->link_config.speed != SPEED_INVALID) {
  1579. u32 bmcr, orig_bmcr;
  1580. tp->link_config.active_speed = tp->link_config.speed;
  1581. tp->link_config.active_duplex = tp->link_config.duplex;
  1582. bmcr = 0;
  1583. switch (tp->link_config.speed) {
  1584. default:
  1585. case SPEED_10:
  1586. break;
  1587. case SPEED_100:
  1588. bmcr |= BMCR_SPEED100;
  1589. break;
  1590. case SPEED_1000:
  1591. bmcr |= TG3_BMCR_SPEED1000;
  1592. break;
  1593. };
  1594. if (tp->link_config.duplex == DUPLEX_FULL)
  1595. bmcr |= BMCR_FULLDPLX;
  1596. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1597. (bmcr != orig_bmcr)) {
  1598. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1599. for (i = 0; i < 1500; i++) {
  1600. u32 tmp;
  1601. udelay(10);
  1602. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1603. tg3_readphy(tp, MII_BMSR, &tmp))
  1604. continue;
  1605. if (!(tmp & BMSR_LSTATUS)) {
  1606. udelay(40);
  1607. break;
  1608. }
  1609. }
  1610. tg3_writephy(tp, MII_BMCR, bmcr);
  1611. udelay(40);
  1612. }
  1613. } else {
  1614. tg3_writephy(tp, MII_BMCR,
  1615. BMCR_ANENABLE | BMCR_ANRESTART);
  1616. }
  1617. }
  1618. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1619. {
  1620. int err;
  1621. /* Turn off tap power management. */
  1622. /* Set Extended packet length bit */
  1623. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1624. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1625. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1626. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1627. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1628. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1629. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1630. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1631. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1632. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1633. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1634. udelay(40);
  1635. return err;
  1636. }
  1637. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1638. {
  1639. u32 adv_reg, all_mask = 0;
  1640. if (mask & ADVERTISED_10baseT_Half)
  1641. all_mask |= ADVERTISE_10HALF;
  1642. if (mask & ADVERTISED_10baseT_Full)
  1643. all_mask |= ADVERTISE_10FULL;
  1644. if (mask & ADVERTISED_100baseT_Half)
  1645. all_mask |= ADVERTISE_100HALF;
  1646. if (mask & ADVERTISED_100baseT_Full)
  1647. all_mask |= ADVERTISE_100FULL;
  1648. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1649. return 0;
  1650. if ((adv_reg & all_mask) != all_mask)
  1651. return 0;
  1652. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1653. u32 tg3_ctrl;
  1654. all_mask = 0;
  1655. if (mask & ADVERTISED_1000baseT_Half)
  1656. all_mask |= ADVERTISE_1000HALF;
  1657. if (mask & ADVERTISED_1000baseT_Full)
  1658. all_mask |= ADVERTISE_1000FULL;
  1659. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1660. return 0;
  1661. if ((tg3_ctrl & all_mask) != all_mask)
  1662. return 0;
  1663. }
  1664. return 1;
  1665. }
  1666. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1667. {
  1668. int current_link_up;
  1669. u32 bmsr, dummy;
  1670. u16 current_speed;
  1671. u8 current_duplex;
  1672. int i, err;
  1673. tw32(MAC_EVENT, 0);
  1674. tw32_f(MAC_STATUS,
  1675. (MAC_STATUS_SYNC_CHANGED |
  1676. MAC_STATUS_CFG_CHANGED |
  1677. MAC_STATUS_MI_COMPLETION |
  1678. MAC_STATUS_LNKSTATE_CHANGED));
  1679. udelay(40);
  1680. tp->mi_mode = MAC_MI_MODE_BASE;
  1681. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1682. udelay(80);
  1683. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1684. /* Some third-party PHYs need to be reset on link going
  1685. * down.
  1686. */
  1687. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1690. netif_carrier_ok(tp->dev)) {
  1691. tg3_readphy(tp, MII_BMSR, &bmsr);
  1692. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1693. !(bmsr & BMSR_LSTATUS))
  1694. force_reset = 1;
  1695. }
  1696. if (force_reset)
  1697. tg3_phy_reset(tp);
  1698. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1699. tg3_readphy(tp, MII_BMSR, &bmsr);
  1700. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1701. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1702. bmsr = 0;
  1703. if (!(bmsr & BMSR_LSTATUS)) {
  1704. err = tg3_init_5401phy_dsp(tp);
  1705. if (err)
  1706. return err;
  1707. tg3_readphy(tp, MII_BMSR, &bmsr);
  1708. for (i = 0; i < 1000; i++) {
  1709. udelay(10);
  1710. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1711. (bmsr & BMSR_LSTATUS)) {
  1712. udelay(40);
  1713. break;
  1714. }
  1715. }
  1716. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1717. !(bmsr & BMSR_LSTATUS) &&
  1718. tp->link_config.active_speed == SPEED_1000) {
  1719. err = tg3_phy_reset(tp);
  1720. if (!err)
  1721. err = tg3_init_5401phy_dsp(tp);
  1722. if (err)
  1723. return err;
  1724. }
  1725. }
  1726. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1727. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1728. /* 5701 {A0,B0} CRC bug workaround */
  1729. tg3_writephy(tp, 0x15, 0x0a75);
  1730. tg3_writephy(tp, 0x1c, 0x8c68);
  1731. tg3_writephy(tp, 0x1c, 0x8d68);
  1732. tg3_writephy(tp, 0x1c, 0x8c68);
  1733. }
  1734. /* Clear pending interrupts... */
  1735. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1736. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1737. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1738. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1739. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1740. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1742. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1743. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1744. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1745. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1746. else
  1747. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1748. }
  1749. current_link_up = 0;
  1750. current_speed = SPEED_INVALID;
  1751. current_duplex = DUPLEX_INVALID;
  1752. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1753. u32 val;
  1754. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1755. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1756. if (!(val & (1 << 10))) {
  1757. val |= (1 << 10);
  1758. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1759. goto relink;
  1760. }
  1761. }
  1762. bmsr = 0;
  1763. for (i = 0; i < 100; i++) {
  1764. tg3_readphy(tp, MII_BMSR, &bmsr);
  1765. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1766. (bmsr & BMSR_LSTATUS))
  1767. break;
  1768. udelay(40);
  1769. }
  1770. if (bmsr & BMSR_LSTATUS) {
  1771. u32 aux_stat, bmcr;
  1772. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1773. for (i = 0; i < 2000; i++) {
  1774. udelay(10);
  1775. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1776. aux_stat)
  1777. break;
  1778. }
  1779. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1780. &current_speed,
  1781. &current_duplex);
  1782. bmcr = 0;
  1783. for (i = 0; i < 200; i++) {
  1784. tg3_readphy(tp, MII_BMCR, &bmcr);
  1785. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1786. continue;
  1787. if (bmcr && bmcr != 0x7fff)
  1788. break;
  1789. udelay(10);
  1790. }
  1791. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1792. if (bmcr & BMCR_ANENABLE) {
  1793. current_link_up = 1;
  1794. /* Force autoneg restart if we are exiting
  1795. * low power mode.
  1796. */
  1797. if (!tg3_copper_is_advertising_all(tp,
  1798. tp->link_config.advertising))
  1799. current_link_up = 0;
  1800. } else {
  1801. current_link_up = 0;
  1802. }
  1803. } else {
  1804. if (!(bmcr & BMCR_ANENABLE) &&
  1805. tp->link_config.speed == current_speed &&
  1806. tp->link_config.duplex == current_duplex) {
  1807. current_link_up = 1;
  1808. } else {
  1809. current_link_up = 0;
  1810. }
  1811. }
  1812. tp->link_config.active_speed = current_speed;
  1813. tp->link_config.active_duplex = current_duplex;
  1814. }
  1815. if (current_link_up == 1 &&
  1816. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1817. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1818. u32 local_adv, remote_adv;
  1819. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1820. local_adv = 0;
  1821. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1822. remote_adv = 0;
  1823. /* If we are not advertising what has been requested,
  1824. * bring the link down and reconfigure.
  1825. */
  1826. if (local_adv !=
  1827. tg3_advert_flowctrl_1000T(tp->link_config.flowctrl)) {
  1828. current_link_up = 0;
  1829. } else {
  1830. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1831. }
  1832. }
  1833. relink:
  1834. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1835. u32 tmp;
  1836. tg3_phy_copper_begin(tp);
  1837. tg3_readphy(tp, MII_BMSR, &tmp);
  1838. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1839. (tmp & BMSR_LSTATUS))
  1840. current_link_up = 1;
  1841. }
  1842. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1843. if (current_link_up == 1) {
  1844. if (tp->link_config.active_speed == SPEED_100 ||
  1845. tp->link_config.active_speed == SPEED_10)
  1846. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1847. else
  1848. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1849. } else
  1850. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1851. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1852. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1853. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1855. if (current_link_up == 1 &&
  1856. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  1857. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1858. else
  1859. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1860. }
  1861. /* ??? Without this setting Netgear GA302T PHY does not
  1862. * ??? send/receive packets...
  1863. */
  1864. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1865. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1866. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1867. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1868. udelay(80);
  1869. }
  1870. tw32_f(MAC_MODE, tp->mac_mode);
  1871. udelay(40);
  1872. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1873. /* Polled via timer. */
  1874. tw32_f(MAC_EVENT, 0);
  1875. } else {
  1876. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1877. }
  1878. udelay(40);
  1879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1880. current_link_up == 1 &&
  1881. tp->link_config.active_speed == SPEED_1000 &&
  1882. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1883. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1884. udelay(120);
  1885. tw32_f(MAC_STATUS,
  1886. (MAC_STATUS_SYNC_CHANGED |
  1887. MAC_STATUS_CFG_CHANGED));
  1888. udelay(40);
  1889. tg3_write_mem(tp,
  1890. NIC_SRAM_FIRMWARE_MBOX,
  1891. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1892. }
  1893. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1894. if (current_link_up)
  1895. netif_carrier_on(tp->dev);
  1896. else
  1897. netif_carrier_off(tp->dev);
  1898. tg3_link_report(tp);
  1899. }
  1900. return 0;
  1901. }
  1902. struct tg3_fiber_aneginfo {
  1903. int state;
  1904. #define ANEG_STATE_UNKNOWN 0
  1905. #define ANEG_STATE_AN_ENABLE 1
  1906. #define ANEG_STATE_RESTART_INIT 2
  1907. #define ANEG_STATE_RESTART 3
  1908. #define ANEG_STATE_DISABLE_LINK_OK 4
  1909. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1910. #define ANEG_STATE_ABILITY_DETECT 6
  1911. #define ANEG_STATE_ACK_DETECT_INIT 7
  1912. #define ANEG_STATE_ACK_DETECT 8
  1913. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1914. #define ANEG_STATE_COMPLETE_ACK 10
  1915. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1916. #define ANEG_STATE_IDLE_DETECT 12
  1917. #define ANEG_STATE_LINK_OK 13
  1918. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1919. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1920. u32 flags;
  1921. #define MR_AN_ENABLE 0x00000001
  1922. #define MR_RESTART_AN 0x00000002
  1923. #define MR_AN_COMPLETE 0x00000004
  1924. #define MR_PAGE_RX 0x00000008
  1925. #define MR_NP_LOADED 0x00000010
  1926. #define MR_TOGGLE_TX 0x00000020
  1927. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1928. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1929. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1930. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1931. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1932. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1933. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1934. #define MR_TOGGLE_RX 0x00002000
  1935. #define MR_NP_RX 0x00004000
  1936. #define MR_LINK_OK 0x80000000
  1937. unsigned long link_time, cur_time;
  1938. u32 ability_match_cfg;
  1939. int ability_match_count;
  1940. char ability_match, idle_match, ack_match;
  1941. u32 txconfig, rxconfig;
  1942. #define ANEG_CFG_NP 0x00000080
  1943. #define ANEG_CFG_ACK 0x00000040
  1944. #define ANEG_CFG_RF2 0x00000020
  1945. #define ANEG_CFG_RF1 0x00000010
  1946. #define ANEG_CFG_PS2 0x00000001
  1947. #define ANEG_CFG_PS1 0x00008000
  1948. #define ANEG_CFG_HD 0x00004000
  1949. #define ANEG_CFG_FD 0x00002000
  1950. #define ANEG_CFG_INVAL 0x00001f06
  1951. };
  1952. #define ANEG_OK 0
  1953. #define ANEG_DONE 1
  1954. #define ANEG_TIMER_ENAB 2
  1955. #define ANEG_FAILED -1
  1956. #define ANEG_STATE_SETTLE_TIME 10000
  1957. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1958. struct tg3_fiber_aneginfo *ap)
  1959. {
  1960. u16 flowctrl;
  1961. unsigned long delta;
  1962. u32 rx_cfg_reg;
  1963. int ret;
  1964. if (ap->state == ANEG_STATE_UNKNOWN) {
  1965. ap->rxconfig = 0;
  1966. ap->link_time = 0;
  1967. ap->cur_time = 0;
  1968. ap->ability_match_cfg = 0;
  1969. ap->ability_match_count = 0;
  1970. ap->ability_match = 0;
  1971. ap->idle_match = 0;
  1972. ap->ack_match = 0;
  1973. }
  1974. ap->cur_time++;
  1975. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1976. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1977. if (rx_cfg_reg != ap->ability_match_cfg) {
  1978. ap->ability_match_cfg = rx_cfg_reg;
  1979. ap->ability_match = 0;
  1980. ap->ability_match_count = 0;
  1981. } else {
  1982. if (++ap->ability_match_count > 1) {
  1983. ap->ability_match = 1;
  1984. ap->ability_match_cfg = rx_cfg_reg;
  1985. }
  1986. }
  1987. if (rx_cfg_reg & ANEG_CFG_ACK)
  1988. ap->ack_match = 1;
  1989. else
  1990. ap->ack_match = 0;
  1991. ap->idle_match = 0;
  1992. } else {
  1993. ap->idle_match = 1;
  1994. ap->ability_match_cfg = 0;
  1995. ap->ability_match_count = 0;
  1996. ap->ability_match = 0;
  1997. ap->ack_match = 0;
  1998. rx_cfg_reg = 0;
  1999. }
  2000. ap->rxconfig = rx_cfg_reg;
  2001. ret = ANEG_OK;
  2002. switch(ap->state) {
  2003. case ANEG_STATE_UNKNOWN:
  2004. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2005. ap->state = ANEG_STATE_AN_ENABLE;
  2006. /* fallthru */
  2007. case ANEG_STATE_AN_ENABLE:
  2008. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2009. if (ap->flags & MR_AN_ENABLE) {
  2010. ap->link_time = 0;
  2011. ap->cur_time = 0;
  2012. ap->ability_match_cfg = 0;
  2013. ap->ability_match_count = 0;
  2014. ap->ability_match = 0;
  2015. ap->idle_match = 0;
  2016. ap->ack_match = 0;
  2017. ap->state = ANEG_STATE_RESTART_INIT;
  2018. } else {
  2019. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2020. }
  2021. break;
  2022. case ANEG_STATE_RESTART_INIT:
  2023. ap->link_time = ap->cur_time;
  2024. ap->flags &= ~(MR_NP_LOADED);
  2025. ap->txconfig = 0;
  2026. tw32(MAC_TX_AUTO_NEG, 0);
  2027. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2028. tw32_f(MAC_MODE, tp->mac_mode);
  2029. udelay(40);
  2030. ret = ANEG_TIMER_ENAB;
  2031. ap->state = ANEG_STATE_RESTART;
  2032. /* fallthru */
  2033. case ANEG_STATE_RESTART:
  2034. delta = ap->cur_time - ap->link_time;
  2035. if (delta > ANEG_STATE_SETTLE_TIME) {
  2036. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2037. } else {
  2038. ret = ANEG_TIMER_ENAB;
  2039. }
  2040. break;
  2041. case ANEG_STATE_DISABLE_LINK_OK:
  2042. ret = ANEG_DONE;
  2043. break;
  2044. case ANEG_STATE_ABILITY_DETECT_INIT:
  2045. ap->flags &= ~(MR_TOGGLE_TX);
  2046. ap->txconfig = ANEG_CFG_FD;
  2047. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2048. if (flowctrl & ADVERTISE_1000XPAUSE)
  2049. ap->txconfig |= ANEG_CFG_PS1;
  2050. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2051. ap->txconfig |= ANEG_CFG_PS2;
  2052. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2053. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2054. tw32_f(MAC_MODE, tp->mac_mode);
  2055. udelay(40);
  2056. ap->state = ANEG_STATE_ABILITY_DETECT;
  2057. break;
  2058. case ANEG_STATE_ABILITY_DETECT:
  2059. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2060. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2061. }
  2062. break;
  2063. case ANEG_STATE_ACK_DETECT_INIT:
  2064. ap->txconfig |= ANEG_CFG_ACK;
  2065. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2066. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2067. tw32_f(MAC_MODE, tp->mac_mode);
  2068. udelay(40);
  2069. ap->state = ANEG_STATE_ACK_DETECT;
  2070. /* fallthru */
  2071. case ANEG_STATE_ACK_DETECT:
  2072. if (ap->ack_match != 0) {
  2073. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2074. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2075. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2076. } else {
  2077. ap->state = ANEG_STATE_AN_ENABLE;
  2078. }
  2079. } else if (ap->ability_match != 0 &&
  2080. ap->rxconfig == 0) {
  2081. ap->state = ANEG_STATE_AN_ENABLE;
  2082. }
  2083. break;
  2084. case ANEG_STATE_COMPLETE_ACK_INIT:
  2085. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2086. ret = ANEG_FAILED;
  2087. break;
  2088. }
  2089. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2090. MR_LP_ADV_HALF_DUPLEX |
  2091. MR_LP_ADV_SYM_PAUSE |
  2092. MR_LP_ADV_ASYM_PAUSE |
  2093. MR_LP_ADV_REMOTE_FAULT1 |
  2094. MR_LP_ADV_REMOTE_FAULT2 |
  2095. MR_LP_ADV_NEXT_PAGE |
  2096. MR_TOGGLE_RX |
  2097. MR_NP_RX);
  2098. if (ap->rxconfig & ANEG_CFG_FD)
  2099. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2100. if (ap->rxconfig & ANEG_CFG_HD)
  2101. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2102. if (ap->rxconfig & ANEG_CFG_PS1)
  2103. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2104. if (ap->rxconfig & ANEG_CFG_PS2)
  2105. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2106. if (ap->rxconfig & ANEG_CFG_RF1)
  2107. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2108. if (ap->rxconfig & ANEG_CFG_RF2)
  2109. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2110. if (ap->rxconfig & ANEG_CFG_NP)
  2111. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2112. ap->link_time = ap->cur_time;
  2113. ap->flags ^= (MR_TOGGLE_TX);
  2114. if (ap->rxconfig & 0x0008)
  2115. ap->flags |= MR_TOGGLE_RX;
  2116. if (ap->rxconfig & ANEG_CFG_NP)
  2117. ap->flags |= MR_NP_RX;
  2118. ap->flags |= MR_PAGE_RX;
  2119. ap->state = ANEG_STATE_COMPLETE_ACK;
  2120. ret = ANEG_TIMER_ENAB;
  2121. break;
  2122. case ANEG_STATE_COMPLETE_ACK:
  2123. if (ap->ability_match != 0 &&
  2124. ap->rxconfig == 0) {
  2125. ap->state = ANEG_STATE_AN_ENABLE;
  2126. break;
  2127. }
  2128. delta = ap->cur_time - ap->link_time;
  2129. if (delta > ANEG_STATE_SETTLE_TIME) {
  2130. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2131. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2132. } else {
  2133. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2134. !(ap->flags & MR_NP_RX)) {
  2135. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2136. } else {
  2137. ret = ANEG_FAILED;
  2138. }
  2139. }
  2140. }
  2141. break;
  2142. case ANEG_STATE_IDLE_DETECT_INIT:
  2143. ap->link_time = ap->cur_time;
  2144. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2145. tw32_f(MAC_MODE, tp->mac_mode);
  2146. udelay(40);
  2147. ap->state = ANEG_STATE_IDLE_DETECT;
  2148. ret = ANEG_TIMER_ENAB;
  2149. break;
  2150. case ANEG_STATE_IDLE_DETECT:
  2151. if (ap->ability_match != 0 &&
  2152. ap->rxconfig == 0) {
  2153. ap->state = ANEG_STATE_AN_ENABLE;
  2154. break;
  2155. }
  2156. delta = ap->cur_time - ap->link_time;
  2157. if (delta > ANEG_STATE_SETTLE_TIME) {
  2158. /* XXX another gem from the Broadcom driver :( */
  2159. ap->state = ANEG_STATE_LINK_OK;
  2160. }
  2161. break;
  2162. case ANEG_STATE_LINK_OK:
  2163. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2164. ret = ANEG_DONE;
  2165. break;
  2166. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2167. /* ??? unimplemented */
  2168. break;
  2169. case ANEG_STATE_NEXT_PAGE_WAIT:
  2170. /* ??? unimplemented */
  2171. break;
  2172. default:
  2173. ret = ANEG_FAILED;
  2174. break;
  2175. };
  2176. return ret;
  2177. }
  2178. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2179. {
  2180. int res = 0;
  2181. struct tg3_fiber_aneginfo aninfo;
  2182. int status = ANEG_FAILED;
  2183. unsigned int tick;
  2184. u32 tmp;
  2185. tw32_f(MAC_TX_AUTO_NEG, 0);
  2186. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2187. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2188. udelay(40);
  2189. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2190. udelay(40);
  2191. memset(&aninfo, 0, sizeof(aninfo));
  2192. aninfo.flags |= MR_AN_ENABLE;
  2193. aninfo.state = ANEG_STATE_UNKNOWN;
  2194. aninfo.cur_time = 0;
  2195. tick = 0;
  2196. while (++tick < 195000) {
  2197. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2198. if (status == ANEG_DONE || status == ANEG_FAILED)
  2199. break;
  2200. udelay(1);
  2201. }
  2202. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2203. tw32_f(MAC_MODE, tp->mac_mode);
  2204. udelay(40);
  2205. *txflags = aninfo.txconfig;
  2206. *rxflags = aninfo.flags;
  2207. if (status == ANEG_DONE &&
  2208. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2209. MR_LP_ADV_FULL_DUPLEX)))
  2210. res = 1;
  2211. return res;
  2212. }
  2213. static void tg3_init_bcm8002(struct tg3 *tp)
  2214. {
  2215. u32 mac_status = tr32(MAC_STATUS);
  2216. int i;
  2217. /* Reset when initting first time or we have a link. */
  2218. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2219. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2220. return;
  2221. /* Set PLL lock range. */
  2222. tg3_writephy(tp, 0x16, 0x8007);
  2223. /* SW reset */
  2224. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2225. /* Wait for reset to complete. */
  2226. /* XXX schedule_timeout() ... */
  2227. for (i = 0; i < 500; i++)
  2228. udelay(10);
  2229. /* Config mode; select PMA/Ch 1 regs. */
  2230. tg3_writephy(tp, 0x10, 0x8411);
  2231. /* Enable auto-lock and comdet, select txclk for tx. */
  2232. tg3_writephy(tp, 0x11, 0x0a10);
  2233. tg3_writephy(tp, 0x18, 0x00a0);
  2234. tg3_writephy(tp, 0x16, 0x41ff);
  2235. /* Assert and deassert POR. */
  2236. tg3_writephy(tp, 0x13, 0x0400);
  2237. udelay(40);
  2238. tg3_writephy(tp, 0x13, 0x0000);
  2239. tg3_writephy(tp, 0x11, 0x0a50);
  2240. udelay(40);
  2241. tg3_writephy(tp, 0x11, 0x0a10);
  2242. /* Wait for signal to stabilize */
  2243. /* XXX schedule_timeout() ... */
  2244. for (i = 0; i < 15000; i++)
  2245. udelay(10);
  2246. /* Deselect the channel register so we can read the PHYID
  2247. * later.
  2248. */
  2249. tg3_writephy(tp, 0x10, 0x8011);
  2250. }
  2251. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2252. {
  2253. u16 flowctrl;
  2254. u32 sg_dig_ctrl, sg_dig_status;
  2255. u32 serdes_cfg, expected_sg_dig_ctrl;
  2256. int workaround, port_a;
  2257. int current_link_up;
  2258. serdes_cfg = 0;
  2259. expected_sg_dig_ctrl = 0;
  2260. workaround = 0;
  2261. port_a = 1;
  2262. current_link_up = 0;
  2263. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2264. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2265. workaround = 1;
  2266. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2267. port_a = 0;
  2268. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2269. /* preserve bits 20-23 for voltage regulator */
  2270. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2271. }
  2272. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2273. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2274. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2275. if (workaround) {
  2276. u32 val = serdes_cfg;
  2277. if (port_a)
  2278. val |= 0xc010000;
  2279. else
  2280. val |= 0x4010000;
  2281. tw32_f(MAC_SERDES_CFG, val);
  2282. }
  2283. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2284. }
  2285. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2286. tg3_setup_flow_control(tp, 0, 0);
  2287. current_link_up = 1;
  2288. }
  2289. goto out;
  2290. }
  2291. /* Want auto-negotiation. */
  2292. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2293. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2294. if (flowctrl & ADVERTISE_1000XPAUSE)
  2295. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2296. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2297. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2298. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2299. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2300. tp->serdes_counter &&
  2301. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2302. MAC_STATUS_RCVD_CFG)) ==
  2303. MAC_STATUS_PCS_SYNCED)) {
  2304. tp->serdes_counter--;
  2305. current_link_up = 1;
  2306. goto out;
  2307. }
  2308. restart_autoneg:
  2309. if (workaround)
  2310. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2311. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2312. udelay(5);
  2313. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2314. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2315. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2316. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2317. MAC_STATUS_SIGNAL_DET)) {
  2318. sg_dig_status = tr32(SG_DIG_STATUS);
  2319. mac_status = tr32(MAC_STATUS);
  2320. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2321. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2322. u32 local_adv = 0, remote_adv = 0;
  2323. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2324. local_adv |= ADVERTISE_1000XPAUSE;
  2325. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2326. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2327. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2328. remote_adv |= LPA_1000XPAUSE;
  2329. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2330. remote_adv |= LPA_1000XPAUSE_ASYM;
  2331. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2332. current_link_up = 1;
  2333. tp->serdes_counter = 0;
  2334. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2335. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2336. if (tp->serdes_counter)
  2337. tp->serdes_counter--;
  2338. else {
  2339. if (workaround) {
  2340. u32 val = serdes_cfg;
  2341. if (port_a)
  2342. val |= 0xc010000;
  2343. else
  2344. val |= 0x4010000;
  2345. tw32_f(MAC_SERDES_CFG, val);
  2346. }
  2347. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2348. udelay(40);
  2349. /* Link parallel detection - link is up */
  2350. /* only if we have PCS_SYNC and not */
  2351. /* receiving config code words */
  2352. mac_status = tr32(MAC_STATUS);
  2353. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2354. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2355. tg3_setup_flow_control(tp, 0, 0);
  2356. current_link_up = 1;
  2357. tp->tg3_flags2 |=
  2358. TG3_FLG2_PARALLEL_DETECT;
  2359. tp->serdes_counter =
  2360. SERDES_PARALLEL_DET_TIMEOUT;
  2361. } else
  2362. goto restart_autoneg;
  2363. }
  2364. }
  2365. } else {
  2366. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2367. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2368. }
  2369. out:
  2370. return current_link_up;
  2371. }
  2372. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2373. {
  2374. int current_link_up = 0;
  2375. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2376. goto out;
  2377. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2378. u32 txflags, rxflags;
  2379. int i;
  2380. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2381. u32 local_adv = 0, remote_adv = 0;
  2382. if (txflags & ANEG_CFG_PS1)
  2383. local_adv |= ADVERTISE_1000XPAUSE;
  2384. if (txflags & ANEG_CFG_PS2)
  2385. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2386. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2387. remote_adv |= LPA_1000XPAUSE;
  2388. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2389. remote_adv |= LPA_1000XPAUSE_ASYM;
  2390. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2391. current_link_up = 1;
  2392. }
  2393. for (i = 0; i < 30; i++) {
  2394. udelay(20);
  2395. tw32_f(MAC_STATUS,
  2396. (MAC_STATUS_SYNC_CHANGED |
  2397. MAC_STATUS_CFG_CHANGED));
  2398. udelay(40);
  2399. if ((tr32(MAC_STATUS) &
  2400. (MAC_STATUS_SYNC_CHANGED |
  2401. MAC_STATUS_CFG_CHANGED)) == 0)
  2402. break;
  2403. }
  2404. mac_status = tr32(MAC_STATUS);
  2405. if (current_link_up == 0 &&
  2406. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2407. !(mac_status & MAC_STATUS_RCVD_CFG))
  2408. current_link_up = 1;
  2409. } else {
  2410. tg3_setup_flow_control(tp, 0, 0);
  2411. /* Forcing 1000FD link up. */
  2412. current_link_up = 1;
  2413. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2414. udelay(40);
  2415. tw32_f(MAC_MODE, tp->mac_mode);
  2416. udelay(40);
  2417. }
  2418. out:
  2419. return current_link_up;
  2420. }
  2421. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2422. {
  2423. u32 orig_pause_cfg;
  2424. u16 orig_active_speed;
  2425. u8 orig_active_duplex;
  2426. u32 mac_status;
  2427. int current_link_up;
  2428. int i;
  2429. orig_pause_cfg = tp->link_config.active_flowctrl;
  2430. orig_active_speed = tp->link_config.active_speed;
  2431. orig_active_duplex = tp->link_config.active_duplex;
  2432. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2433. netif_carrier_ok(tp->dev) &&
  2434. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2435. mac_status = tr32(MAC_STATUS);
  2436. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2437. MAC_STATUS_SIGNAL_DET |
  2438. MAC_STATUS_CFG_CHANGED |
  2439. MAC_STATUS_RCVD_CFG);
  2440. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2441. MAC_STATUS_SIGNAL_DET)) {
  2442. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2443. MAC_STATUS_CFG_CHANGED));
  2444. return 0;
  2445. }
  2446. }
  2447. tw32_f(MAC_TX_AUTO_NEG, 0);
  2448. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2449. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2450. tw32_f(MAC_MODE, tp->mac_mode);
  2451. udelay(40);
  2452. if (tp->phy_id == PHY_ID_BCM8002)
  2453. tg3_init_bcm8002(tp);
  2454. /* Enable link change event even when serdes polling. */
  2455. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2456. udelay(40);
  2457. current_link_up = 0;
  2458. mac_status = tr32(MAC_STATUS);
  2459. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2460. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2461. else
  2462. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2463. tp->hw_status->status =
  2464. (SD_STATUS_UPDATED |
  2465. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2466. for (i = 0; i < 100; i++) {
  2467. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2468. MAC_STATUS_CFG_CHANGED));
  2469. udelay(5);
  2470. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2471. MAC_STATUS_CFG_CHANGED |
  2472. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2473. break;
  2474. }
  2475. mac_status = tr32(MAC_STATUS);
  2476. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2477. current_link_up = 0;
  2478. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2479. tp->serdes_counter == 0) {
  2480. tw32_f(MAC_MODE, (tp->mac_mode |
  2481. MAC_MODE_SEND_CONFIGS));
  2482. udelay(1);
  2483. tw32_f(MAC_MODE, tp->mac_mode);
  2484. }
  2485. }
  2486. if (current_link_up == 1) {
  2487. tp->link_config.active_speed = SPEED_1000;
  2488. tp->link_config.active_duplex = DUPLEX_FULL;
  2489. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2490. LED_CTRL_LNKLED_OVERRIDE |
  2491. LED_CTRL_1000MBPS_ON));
  2492. } else {
  2493. tp->link_config.active_speed = SPEED_INVALID;
  2494. tp->link_config.active_duplex = DUPLEX_INVALID;
  2495. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2496. LED_CTRL_LNKLED_OVERRIDE |
  2497. LED_CTRL_TRAFFIC_OVERRIDE));
  2498. }
  2499. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2500. if (current_link_up)
  2501. netif_carrier_on(tp->dev);
  2502. else
  2503. netif_carrier_off(tp->dev);
  2504. tg3_link_report(tp);
  2505. } else {
  2506. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2507. if (orig_pause_cfg != now_pause_cfg ||
  2508. orig_active_speed != tp->link_config.active_speed ||
  2509. orig_active_duplex != tp->link_config.active_duplex)
  2510. tg3_link_report(tp);
  2511. }
  2512. return 0;
  2513. }
  2514. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2515. {
  2516. int current_link_up, err = 0;
  2517. u32 bmsr, bmcr;
  2518. u16 current_speed;
  2519. u8 current_duplex;
  2520. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2521. tw32_f(MAC_MODE, tp->mac_mode);
  2522. udelay(40);
  2523. tw32(MAC_EVENT, 0);
  2524. tw32_f(MAC_STATUS,
  2525. (MAC_STATUS_SYNC_CHANGED |
  2526. MAC_STATUS_CFG_CHANGED |
  2527. MAC_STATUS_MI_COMPLETION |
  2528. MAC_STATUS_LNKSTATE_CHANGED));
  2529. udelay(40);
  2530. if (force_reset)
  2531. tg3_phy_reset(tp);
  2532. current_link_up = 0;
  2533. current_speed = SPEED_INVALID;
  2534. current_duplex = DUPLEX_INVALID;
  2535. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2536. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2538. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2539. bmsr |= BMSR_LSTATUS;
  2540. else
  2541. bmsr &= ~BMSR_LSTATUS;
  2542. }
  2543. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2544. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2545. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2546. /* do nothing, just check for link up at the end */
  2547. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2548. u32 adv, new_adv;
  2549. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2550. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2551. ADVERTISE_1000XPAUSE |
  2552. ADVERTISE_1000XPSE_ASYM |
  2553. ADVERTISE_SLCT);
  2554. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2555. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2556. new_adv |= ADVERTISE_1000XHALF;
  2557. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2558. new_adv |= ADVERTISE_1000XFULL;
  2559. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2560. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2561. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2562. tg3_writephy(tp, MII_BMCR, bmcr);
  2563. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2564. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2565. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2566. return err;
  2567. }
  2568. } else {
  2569. u32 new_bmcr;
  2570. bmcr &= ~BMCR_SPEED1000;
  2571. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2572. if (tp->link_config.duplex == DUPLEX_FULL)
  2573. new_bmcr |= BMCR_FULLDPLX;
  2574. if (new_bmcr != bmcr) {
  2575. /* BMCR_SPEED1000 is a reserved bit that needs
  2576. * to be set on write.
  2577. */
  2578. new_bmcr |= BMCR_SPEED1000;
  2579. /* Force a linkdown */
  2580. if (netif_carrier_ok(tp->dev)) {
  2581. u32 adv;
  2582. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2583. adv &= ~(ADVERTISE_1000XFULL |
  2584. ADVERTISE_1000XHALF |
  2585. ADVERTISE_SLCT);
  2586. tg3_writephy(tp, MII_ADVERTISE, adv);
  2587. tg3_writephy(tp, MII_BMCR, bmcr |
  2588. BMCR_ANRESTART |
  2589. BMCR_ANENABLE);
  2590. udelay(10);
  2591. netif_carrier_off(tp->dev);
  2592. }
  2593. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2594. bmcr = new_bmcr;
  2595. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2596. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2597. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2598. ASIC_REV_5714) {
  2599. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2600. bmsr |= BMSR_LSTATUS;
  2601. else
  2602. bmsr &= ~BMSR_LSTATUS;
  2603. }
  2604. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2605. }
  2606. }
  2607. if (bmsr & BMSR_LSTATUS) {
  2608. current_speed = SPEED_1000;
  2609. current_link_up = 1;
  2610. if (bmcr & BMCR_FULLDPLX)
  2611. current_duplex = DUPLEX_FULL;
  2612. else
  2613. current_duplex = DUPLEX_HALF;
  2614. if (bmcr & BMCR_ANENABLE) {
  2615. u32 local_adv, remote_adv, common;
  2616. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2617. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2618. common = local_adv & remote_adv;
  2619. if (common & (ADVERTISE_1000XHALF |
  2620. ADVERTISE_1000XFULL)) {
  2621. if (common & ADVERTISE_1000XFULL)
  2622. current_duplex = DUPLEX_FULL;
  2623. else
  2624. current_duplex = DUPLEX_HALF;
  2625. tg3_setup_flow_control(tp, local_adv,
  2626. remote_adv);
  2627. }
  2628. else
  2629. current_link_up = 0;
  2630. }
  2631. }
  2632. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2633. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2634. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2635. tw32_f(MAC_MODE, tp->mac_mode);
  2636. udelay(40);
  2637. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2638. tp->link_config.active_speed = current_speed;
  2639. tp->link_config.active_duplex = current_duplex;
  2640. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2641. if (current_link_up)
  2642. netif_carrier_on(tp->dev);
  2643. else {
  2644. netif_carrier_off(tp->dev);
  2645. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2646. }
  2647. tg3_link_report(tp);
  2648. }
  2649. return err;
  2650. }
  2651. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2652. {
  2653. if (tp->serdes_counter) {
  2654. /* Give autoneg time to complete. */
  2655. tp->serdes_counter--;
  2656. return;
  2657. }
  2658. if (!netif_carrier_ok(tp->dev) &&
  2659. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2660. u32 bmcr;
  2661. tg3_readphy(tp, MII_BMCR, &bmcr);
  2662. if (bmcr & BMCR_ANENABLE) {
  2663. u32 phy1, phy2;
  2664. /* Select shadow register 0x1f */
  2665. tg3_writephy(tp, 0x1c, 0x7c00);
  2666. tg3_readphy(tp, 0x1c, &phy1);
  2667. /* Select expansion interrupt status register */
  2668. tg3_writephy(tp, 0x17, 0x0f01);
  2669. tg3_readphy(tp, 0x15, &phy2);
  2670. tg3_readphy(tp, 0x15, &phy2);
  2671. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2672. /* We have signal detect and not receiving
  2673. * config code words, link is up by parallel
  2674. * detection.
  2675. */
  2676. bmcr &= ~BMCR_ANENABLE;
  2677. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2678. tg3_writephy(tp, MII_BMCR, bmcr);
  2679. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2680. }
  2681. }
  2682. }
  2683. else if (netif_carrier_ok(tp->dev) &&
  2684. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2685. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2686. u32 phy2;
  2687. /* Select expansion interrupt status register */
  2688. tg3_writephy(tp, 0x17, 0x0f01);
  2689. tg3_readphy(tp, 0x15, &phy2);
  2690. if (phy2 & 0x20) {
  2691. u32 bmcr;
  2692. /* Config code words received, turn on autoneg. */
  2693. tg3_readphy(tp, MII_BMCR, &bmcr);
  2694. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2695. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2696. }
  2697. }
  2698. }
  2699. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2700. {
  2701. int err;
  2702. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2703. err = tg3_setup_fiber_phy(tp, force_reset);
  2704. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2705. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2706. } else {
  2707. err = tg3_setup_copper_phy(tp, force_reset);
  2708. }
  2709. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  2710. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  2711. u32 val, scale;
  2712. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  2713. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  2714. scale = 65;
  2715. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  2716. scale = 6;
  2717. else
  2718. scale = 12;
  2719. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  2720. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  2721. tw32(GRC_MISC_CFG, val);
  2722. }
  2723. if (tp->link_config.active_speed == SPEED_1000 &&
  2724. tp->link_config.active_duplex == DUPLEX_HALF)
  2725. tw32(MAC_TX_LENGTHS,
  2726. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2727. (6 << TX_LENGTHS_IPG_SHIFT) |
  2728. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2729. else
  2730. tw32(MAC_TX_LENGTHS,
  2731. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2732. (6 << TX_LENGTHS_IPG_SHIFT) |
  2733. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2734. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2735. if (netif_carrier_ok(tp->dev)) {
  2736. tw32(HOSTCC_STAT_COAL_TICKS,
  2737. tp->coal.stats_block_coalesce_usecs);
  2738. } else {
  2739. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2740. }
  2741. }
  2742. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  2743. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  2744. if (!netif_carrier_ok(tp->dev))
  2745. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  2746. tp->pwrmgmt_thresh;
  2747. else
  2748. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  2749. tw32(PCIE_PWR_MGMT_THRESH, val);
  2750. }
  2751. return err;
  2752. }
  2753. /* This is called whenever we suspect that the system chipset is re-
  2754. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2755. * is bogus tx completions. We try to recover by setting the
  2756. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2757. * in the workqueue.
  2758. */
  2759. static void tg3_tx_recover(struct tg3 *tp)
  2760. {
  2761. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2762. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2763. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2764. "mapped I/O cycles to the network device, attempting to "
  2765. "recover. Please report the problem to the driver maintainer "
  2766. "and include system chipset information.\n", tp->dev->name);
  2767. spin_lock(&tp->lock);
  2768. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2769. spin_unlock(&tp->lock);
  2770. }
  2771. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2772. {
  2773. smp_mb();
  2774. return (tp->tx_pending -
  2775. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2776. }
  2777. /* Tigon3 never reports partial packet sends. So we do not
  2778. * need special logic to handle SKBs that have not had all
  2779. * of their frags sent yet, like SunGEM does.
  2780. */
  2781. static void tg3_tx(struct tg3 *tp)
  2782. {
  2783. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2784. u32 sw_idx = tp->tx_cons;
  2785. while (sw_idx != hw_idx) {
  2786. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2787. struct sk_buff *skb = ri->skb;
  2788. int i, tx_bug = 0;
  2789. if (unlikely(skb == NULL)) {
  2790. tg3_tx_recover(tp);
  2791. return;
  2792. }
  2793. pci_unmap_single(tp->pdev,
  2794. pci_unmap_addr(ri, mapping),
  2795. skb_headlen(skb),
  2796. PCI_DMA_TODEVICE);
  2797. ri->skb = NULL;
  2798. sw_idx = NEXT_TX(sw_idx);
  2799. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2800. ri = &tp->tx_buffers[sw_idx];
  2801. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2802. tx_bug = 1;
  2803. pci_unmap_page(tp->pdev,
  2804. pci_unmap_addr(ri, mapping),
  2805. skb_shinfo(skb)->frags[i].size,
  2806. PCI_DMA_TODEVICE);
  2807. sw_idx = NEXT_TX(sw_idx);
  2808. }
  2809. dev_kfree_skb(skb);
  2810. if (unlikely(tx_bug)) {
  2811. tg3_tx_recover(tp);
  2812. return;
  2813. }
  2814. }
  2815. tp->tx_cons = sw_idx;
  2816. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2817. * before checking for netif_queue_stopped(). Without the
  2818. * memory barrier, there is a small possibility that tg3_start_xmit()
  2819. * will miss it and cause the queue to be stopped forever.
  2820. */
  2821. smp_mb();
  2822. if (unlikely(netif_queue_stopped(tp->dev) &&
  2823. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2824. netif_tx_lock(tp->dev);
  2825. if (netif_queue_stopped(tp->dev) &&
  2826. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2827. netif_wake_queue(tp->dev);
  2828. netif_tx_unlock(tp->dev);
  2829. }
  2830. }
  2831. /* Returns size of skb allocated or < 0 on error.
  2832. *
  2833. * We only need to fill in the address because the other members
  2834. * of the RX descriptor are invariant, see tg3_init_rings.
  2835. *
  2836. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2837. * posting buffers we only dirty the first cache line of the RX
  2838. * descriptor (containing the address). Whereas for the RX status
  2839. * buffers the cpu only reads the last cacheline of the RX descriptor
  2840. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2841. */
  2842. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2843. int src_idx, u32 dest_idx_unmasked)
  2844. {
  2845. struct tg3_rx_buffer_desc *desc;
  2846. struct ring_info *map, *src_map;
  2847. struct sk_buff *skb;
  2848. dma_addr_t mapping;
  2849. int skb_size, dest_idx;
  2850. src_map = NULL;
  2851. switch (opaque_key) {
  2852. case RXD_OPAQUE_RING_STD:
  2853. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2854. desc = &tp->rx_std[dest_idx];
  2855. map = &tp->rx_std_buffers[dest_idx];
  2856. if (src_idx >= 0)
  2857. src_map = &tp->rx_std_buffers[src_idx];
  2858. skb_size = tp->rx_pkt_buf_sz;
  2859. break;
  2860. case RXD_OPAQUE_RING_JUMBO:
  2861. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2862. desc = &tp->rx_jumbo[dest_idx];
  2863. map = &tp->rx_jumbo_buffers[dest_idx];
  2864. if (src_idx >= 0)
  2865. src_map = &tp->rx_jumbo_buffers[src_idx];
  2866. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2867. break;
  2868. default:
  2869. return -EINVAL;
  2870. };
  2871. /* Do not overwrite any of the map or rp information
  2872. * until we are sure we can commit to a new buffer.
  2873. *
  2874. * Callers depend upon this behavior and assume that
  2875. * we leave everything unchanged if we fail.
  2876. */
  2877. skb = netdev_alloc_skb(tp->dev, skb_size);
  2878. if (skb == NULL)
  2879. return -ENOMEM;
  2880. skb_reserve(skb, tp->rx_offset);
  2881. mapping = pci_map_single(tp->pdev, skb->data,
  2882. skb_size - tp->rx_offset,
  2883. PCI_DMA_FROMDEVICE);
  2884. map->skb = skb;
  2885. pci_unmap_addr_set(map, mapping, mapping);
  2886. if (src_map != NULL)
  2887. src_map->skb = NULL;
  2888. desc->addr_hi = ((u64)mapping >> 32);
  2889. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2890. return skb_size;
  2891. }
  2892. /* We only need to move over in the address because the other
  2893. * members of the RX descriptor are invariant. See notes above
  2894. * tg3_alloc_rx_skb for full details.
  2895. */
  2896. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2897. int src_idx, u32 dest_idx_unmasked)
  2898. {
  2899. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2900. struct ring_info *src_map, *dest_map;
  2901. int dest_idx;
  2902. switch (opaque_key) {
  2903. case RXD_OPAQUE_RING_STD:
  2904. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2905. dest_desc = &tp->rx_std[dest_idx];
  2906. dest_map = &tp->rx_std_buffers[dest_idx];
  2907. src_desc = &tp->rx_std[src_idx];
  2908. src_map = &tp->rx_std_buffers[src_idx];
  2909. break;
  2910. case RXD_OPAQUE_RING_JUMBO:
  2911. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2912. dest_desc = &tp->rx_jumbo[dest_idx];
  2913. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2914. src_desc = &tp->rx_jumbo[src_idx];
  2915. src_map = &tp->rx_jumbo_buffers[src_idx];
  2916. break;
  2917. default:
  2918. return;
  2919. };
  2920. dest_map->skb = src_map->skb;
  2921. pci_unmap_addr_set(dest_map, mapping,
  2922. pci_unmap_addr(src_map, mapping));
  2923. dest_desc->addr_hi = src_desc->addr_hi;
  2924. dest_desc->addr_lo = src_desc->addr_lo;
  2925. src_map->skb = NULL;
  2926. }
  2927. #if TG3_VLAN_TAG_USED
  2928. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2929. {
  2930. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2931. }
  2932. #endif
  2933. /* The RX ring scheme is composed of multiple rings which post fresh
  2934. * buffers to the chip, and one special ring the chip uses to report
  2935. * status back to the host.
  2936. *
  2937. * The special ring reports the status of received packets to the
  2938. * host. The chip does not write into the original descriptor the
  2939. * RX buffer was obtained from. The chip simply takes the original
  2940. * descriptor as provided by the host, updates the status and length
  2941. * field, then writes this into the next status ring entry.
  2942. *
  2943. * Each ring the host uses to post buffers to the chip is described
  2944. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2945. * it is first placed into the on-chip ram. When the packet's length
  2946. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2947. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2948. * which is within the range of the new packet's length is chosen.
  2949. *
  2950. * The "separate ring for rx status" scheme may sound queer, but it makes
  2951. * sense from a cache coherency perspective. If only the host writes
  2952. * to the buffer post rings, and only the chip writes to the rx status
  2953. * rings, then cache lines never move beyond shared-modified state.
  2954. * If both the host and chip were to write into the same ring, cache line
  2955. * eviction could occur since both entities want it in an exclusive state.
  2956. */
  2957. static int tg3_rx(struct tg3 *tp, int budget)
  2958. {
  2959. u32 work_mask, rx_std_posted = 0;
  2960. u32 sw_idx = tp->rx_rcb_ptr;
  2961. u16 hw_idx;
  2962. int received;
  2963. hw_idx = tp->hw_status->idx[0].rx_producer;
  2964. /*
  2965. * We need to order the read of hw_idx and the read of
  2966. * the opaque cookie.
  2967. */
  2968. rmb();
  2969. work_mask = 0;
  2970. received = 0;
  2971. while (sw_idx != hw_idx && budget > 0) {
  2972. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2973. unsigned int len;
  2974. struct sk_buff *skb;
  2975. dma_addr_t dma_addr;
  2976. u32 opaque_key, desc_idx, *post_ptr;
  2977. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2978. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2979. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2980. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2981. mapping);
  2982. skb = tp->rx_std_buffers[desc_idx].skb;
  2983. post_ptr = &tp->rx_std_ptr;
  2984. rx_std_posted++;
  2985. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2986. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2987. mapping);
  2988. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2989. post_ptr = &tp->rx_jumbo_ptr;
  2990. }
  2991. else {
  2992. goto next_pkt_nopost;
  2993. }
  2994. work_mask |= opaque_key;
  2995. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2996. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2997. drop_it:
  2998. tg3_recycle_rx(tp, opaque_key,
  2999. desc_idx, *post_ptr);
  3000. drop_it_no_recycle:
  3001. /* Other statistics kept track of by card. */
  3002. tp->net_stats.rx_dropped++;
  3003. goto next_pkt;
  3004. }
  3005. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  3006. if (len > RX_COPY_THRESHOLD
  3007. && tp->rx_offset == 2
  3008. /* rx_offset != 2 iff this is a 5701 card running
  3009. * in PCI-X mode [see tg3_get_invariants()] */
  3010. ) {
  3011. int skb_size;
  3012. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3013. desc_idx, *post_ptr);
  3014. if (skb_size < 0)
  3015. goto drop_it;
  3016. pci_unmap_single(tp->pdev, dma_addr,
  3017. skb_size - tp->rx_offset,
  3018. PCI_DMA_FROMDEVICE);
  3019. skb_put(skb, len);
  3020. } else {
  3021. struct sk_buff *copy_skb;
  3022. tg3_recycle_rx(tp, opaque_key,
  3023. desc_idx, *post_ptr);
  3024. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3025. if (copy_skb == NULL)
  3026. goto drop_it_no_recycle;
  3027. skb_reserve(copy_skb, 2);
  3028. skb_put(copy_skb, len);
  3029. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3030. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3031. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3032. /* We'll reuse the original ring buffer. */
  3033. skb = copy_skb;
  3034. }
  3035. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3036. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3037. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3038. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3039. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3040. else
  3041. skb->ip_summed = CHECKSUM_NONE;
  3042. skb->protocol = eth_type_trans(skb, tp->dev);
  3043. #if TG3_VLAN_TAG_USED
  3044. if (tp->vlgrp != NULL &&
  3045. desc->type_flags & RXD_FLAG_VLAN) {
  3046. tg3_vlan_rx(tp, skb,
  3047. desc->err_vlan & RXD_VLAN_MASK);
  3048. } else
  3049. #endif
  3050. netif_receive_skb(skb);
  3051. tp->dev->last_rx = jiffies;
  3052. received++;
  3053. budget--;
  3054. next_pkt:
  3055. (*post_ptr)++;
  3056. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3057. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3058. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3059. TG3_64BIT_REG_LOW, idx);
  3060. work_mask &= ~RXD_OPAQUE_RING_STD;
  3061. rx_std_posted = 0;
  3062. }
  3063. next_pkt_nopost:
  3064. sw_idx++;
  3065. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3066. /* Refresh hw_idx to see if there is new work */
  3067. if (sw_idx == hw_idx) {
  3068. hw_idx = tp->hw_status->idx[0].rx_producer;
  3069. rmb();
  3070. }
  3071. }
  3072. /* ACK the status ring. */
  3073. tp->rx_rcb_ptr = sw_idx;
  3074. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3075. /* Refill RX ring(s). */
  3076. if (work_mask & RXD_OPAQUE_RING_STD) {
  3077. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3078. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3079. sw_idx);
  3080. }
  3081. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3082. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3083. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3084. sw_idx);
  3085. }
  3086. mmiowb();
  3087. return received;
  3088. }
  3089. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3090. {
  3091. struct tg3_hw_status *sblk = tp->hw_status;
  3092. /* handle link change and other phy events */
  3093. if (!(tp->tg3_flags &
  3094. (TG3_FLAG_USE_LINKCHG_REG |
  3095. TG3_FLAG_POLL_SERDES))) {
  3096. if (sblk->status & SD_STATUS_LINK_CHG) {
  3097. sblk->status = SD_STATUS_UPDATED |
  3098. (sblk->status & ~SD_STATUS_LINK_CHG);
  3099. spin_lock(&tp->lock);
  3100. tg3_setup_phy(tp, 0);
  3101. spin_unlock(&tp->lock);
  3102. }
  3103. }
  3104. /* run TX completion thread */
  3105. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3106. tg3_tx(tp);
  3107. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3108. return work_done;
  3109. }
  3110. /* run RX thread, within the bounds set by NAPI.
  3111. * All RX "locking" is done by ensuring outside
  3112. * code synchronizes with tg3->napi.poll()
  3113. */
  3114. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3115. work_done += tg3_rx(tp, budget - work_done);
  3116. return work_done;
  3117. }
  3118. static int tg3_poll(struct napi_struct *napi, int budget)
  3119. {
  3120. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3121. int work_done = 0;
  3122. struct tg3_hw_status *sblk = tp->hw_status;
  3123. while (1) {
  3124. work_done = tg3_poll_work(tp, work_done, budget);
  3125. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3126. goto tx_recovery;
  3127. if (unlikely(work_done >= budget))
  3128. break;
  3129. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3130. /* tp->last_tag is used in tg3_restart_ints() below
  3131. * to tell the hw how much work has been processed,
  3132. * so we must read it before checking for more work.
  3133. */
  3134. tp->last_tag = sblk->status_tag;
  3135. rmb();
  3136. } else
  3137. sblk->status &= ~SD_STATUS_UPDATED;
  3138. if (likely(!tg3_has_work(tp))) {
  3139. netif_rx_complete(tp->dev, napi);
  3140. tg3_restart_ints(tp);
  3141. break;
  3142. }
  3143. }
  3144. return work_done;
  3145. tx_recovery:
  3146. /* work_done is guaranteed to be less than budget. */
  3147. netif_rx_complete(tp->dev, napi);
  3148. schedule_work(&tp->reset_task);
  3149. return work_done;
  3150. }
  3151. static void tg3_irq_quiesce(struct tg3 *tp)
  3152. {
  3153. BUG_ON(tp->irq_sync);
  3154. tp->irq_sync = 1;
  3155. smp_mb();
  3156. synchronize_irq(tp->pdev->irq);
  3157. }
  3158. static inline int tg3_irq_sync(struct tg3 *tp)
  3159. {
  3160. return tp->irq_sync;
  3161. }
  3162. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3163. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3164. * with as well. Most of the time, this is not necessary except when
  3165. * shutting down the device.
  3166. */
  3167. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3168. {
  3169. spin_lock_bh(&tp->lock);
  3170. if (irq_sync)
  3171. tg3_irq_quiesce(tp);
  3172. }
  3173. static inline void tg3_full_unlock(struct tg3 *tp)
  3174. {
  3175. spin_unlock_bh(&tp->lock);
  3176. }
  3177. /* One-shot MSI handler - Chip automatically disables interrupt
  3178. * after sending MSI so driver doesn't have to do it.
  3179. */
  3180. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3181. {
  3182. struct net_device *dev = dev_id;
  3183. struct tg3 *tp = netdev_priv(dev);
  3184. prefetch(tp->hw_status);
  3185. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3186. if (likely(!tg3_irq_sync(tp)))
  3187. netif_rx_schedule(dev, &tp->napi);
  3188. return IRQ_HANDLED;
  3189. }
  3190. /* MSI ISR - No need to check for interrupt sharing and no need to
  3191. * flush status block and interrupt mailbox. PCI ordering rules
  3192. * guarantee that MSI will arrive after the status block.
  3193. */
  3194. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3195. {
  3196. struct net_device *dev = dev_id;
  3197. struct tg3 *tp = netdev_priv(dev);
  3198. prefetch(tp->hw_status);
  3199. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3200. /*
  3201. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3202. * chip-internal interrupt pending events.
  3203. * Writing non-zero to intr-mbox-0 additional tells the
  3204. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3205. * event coalescing.
  3206. */
  3207. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3208. if (likely(!tg3_irq_sync(tp)))
  3209. netif_rx_schedule(dev, &tp->napi);
  3210. return IRQ_RETVAL(1);
  3211. }
  3212. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3213. {
  3214. struct net_device *dev = dev_id;
  3215. struct tg3 *tp = netdev_priv(dev);
  3216. struct tg3_hw_status *sblk = tp->hw_status;
  3217. unsigned int handled = 1;
  3218. /* In INTx mode, it is possible for the interrupt to arrive at
  3219. * the CPU before the status block posted prior to the interrupt.
  3220. * Reading the PCI State register will confirm whether the
  3221. * interrupt is ours and will flush the status block.
  3222. */
  3223. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3224. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3225. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3226. handled = 0;
  3227. goto out;
  3228. }
  3229. }
  3230. /*
  3231. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3232. * chip-internal interrupt pending events.
  3233. * Writing non-zero to intr-mbox-0 additional tells the
  3234. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3235. * event coalescing.
  3236. *
  3237. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3238. * spurious interrupts. The flush impacts performance but
  3239. * excessive spurious interrupts can be worse in some cases.
  3240. */
  3241. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3242. if (tg3_irq_sync(tp))
  3243. goto out;
  3244. sblk->status &= ~SD_STATUS_UPDATED;
  3245. if (likely(tg3_has_work(tp))) {
  3246. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3247. netif_rx_schedule(dev, &tp->napi);
  3248. } else {
  3249. /* No work, shared interrupt perhaps? re-enable
  3250. * interrupts, and flush that PCI write
  3251. */
  3252. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3253. 0x00000000);
  3254. }
  3255. out:
  3256. return IRQ_RETVAL(handled);
  3257. }
  3258. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3259. {
  3260. struct net_device *dev = dev_id;
  3261. struct tg3 *tp = netdev_priv(dev);
  3262. struct tg3_hw_status *sblk = tp->hw_status;
  3263. unsigned int handled = 1;
  3264. /* In INTx mode, it is possible for the interrupt to arrive at
  3265. * the CPU before the status block posted prior to the interrupt.
  3266. * Reading the PCI State register will confirm whether the
  3267. * interrupt is ours and will flush the status block.
  3268. */
  3269. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3270. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3271. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3272. handled = 0;
  3273. goto out;
  3274. }
  3275. }
  3276. /*
  3277. * writing any value to intr-mbox-0 clears PCI INTA# and
  3278. * chip-internal interrupt pending events.
  3279. * writing non-zero to intr-mbox-0 additional tells the
  3280. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3281. * event coalescing.
  3282. *
  3283. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3284. * spurious interrupts. The flush impacts performance but
  3285. * excessive spurious interrupts can be worse in some cases.
  3286. */
  3287. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3288. if (tg3_irq_sync(tp))
  3289. goto out;
  3290. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3291. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3292. /* Update last_tag to mark that this status has been
  3293. * seen. Because interrupt may be shared, we may be
  3294. * racing with tg3_poll(), so only update last_tag
  3295. * if tg3_poll() is not scheduled.
  3296. */
  3297. tp->last_tag = sblk->status_tag;
  3298. __netif_rx_schedule(dev, &tp->napi);
  3299. }
  3300. out:
  3301. return IRQ_RETVAL(handled);
  3302. }
  3303. /* ISR for interrupt test */
  3304. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3305. {
  3306. struct net_device *dev = dev_id;
  3307. struct tg3 *tp = netdev_priv(dev);
  3308. struct tg3_hw_status *sblk = tp->hw_status;
  3309. if ((sblk->status & SD_STATUS_UPDATED) ||
  3310. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3311. tg3_disable_ints(tp);
  3312. return IRQ_RETVAL(1);
  3313. }
  3314. return IRQ_RETVAL(0);
  3315. }
  3316. static int tg3_init_hw(struct tg3 *, int);
  3317. static int tg3_halt(struct tg3 *, int, int);
  3318. /* Restart hardware after configuration changes, self-test, etc.
  3319. * Invoked with tp->lock held.
  3320. */
  3321. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3322. {
  3323. int err;
  3324. err = tg3_init_hw(tp, reset_phy);
  3325. if (err) {
  3326. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3327. "aborting.\n", tp->dev->name);
  3328. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3329. tg3_full_unlock(tp);
  3330. del_timer_sync(&tp->timer);
  3331. tp->irq_sync = 0;
  3332. napi_enable(&tp->napi);
  3333. dev_close(tp->dev);
  3334. tg3_full_lock(tp, 0);
  3335. }
  3336. return err;
  3337. }
  3338. #ifdef CONFIG_NET_POLL_CONTROLLER
  3339. static void tg3_poll_controller(struct net_device *dev)
  3340. {
  3341. struct tg3 *tp = netdev_priv(dev);
  3342. tg3_interrupt(tp->pdev->irq, dev);
  3343. }
  3344. #endif
  3345. static void tg3_reset_task(struct work_struct *work)
  3346. {
  3347. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3348. unsigned int restart_timer;
  3349. tg3_full_lock(tp, 0);
  3350. if (!netif_running(tp->dev)) {
  3351. tg3_full_unlock(tp);
  3352. return;
  3353. }
  3354. tg3_full_unlock(tp);
  3355. tg3_netif_stop(tp);
  3356. tg3_full_lock(tp, 1);
  3357. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3358. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3359. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3360. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3361. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3362. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3363. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3364. }
  3365. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3366. if (tg3_init_hw(tp, 1))
  3367. goto out;
  3368. tg3_netif_start(tp);
  3369. if (restart_timer)
  3370. mod_timer(&tp->timer, jiffies + 1);
  3371. out:
  3372. tg3_full_unlock(tp);
  3373. }
  3374. static void tg3_dump_short_state(struct tg3 *tp)
  3375. {
  3376. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3377. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3378. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3379. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3380. }
  3381. static void tg3_tx_timeout(struct net_device *dev)
  3382. {
  3383. struct tg3 *tp = netdev_priv(dev);
  3384. if (netif_msg_tx_err(tp)) {
  3385. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3386. dev->name);
  3387. tg3_dump_short_state(tp);
  3388. }
  3389. schedule_work(&tp->reset_task);
  3390. }
  3391. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3392. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3393. {
  3394. u32 base = (u32) mapping & 0xffffffff;
  3395. return ((base > 0xffffdcc0) &&
  3396. (base + len + 8 < base));
  3397. }
  3398. /* Test for DMA addresses > 40-bit */
  3399. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3400. int len)
  3401. {
  3402. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3403. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3404. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3405. return 0;
  3406. #else
  3407. return 0;
  3408. #endif
  3409. }
  3410. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3411. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3412. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3413. u32 last_plus_one, u32 *start,
  3414. u32 base_flags, u32 mss)
  3415. {
  3416. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3417. dma_addr_t new_addr = 0;
  3418. u32 entry = *start;
  3419. int i, ret = 0;
  3420. if (!new_skb) {
  3421. ret = -1;
  3422. } else {
  3423. /* New SKB is guaranteed to be linear. */
  3424. entry = *start;
  3425. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3426. PCI_DMA_TODEVICE);
  3427. /* Make sure new skb does not cross any 4G boundaries.
  3428. * Drop the packet if it does.
  3429. */
  3430. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3431. ret = -1;
  3432. dev_kfree_skb(new_skb);
  3433. new_skb = NULL;
  3434. } else {
  3435. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3436. base_flags, 1 | (mss << 1));
  3437. *start = NEXT_TX(entry);
  3438. }
  3439. }
  3440. /* Now clean up the sw ring entries. */
  3441. i = 0;
  3442. while (entry != last_plus_one) {
  3443. int len;
  3444. if (i == 0)
  3445. len = skb_headlen(skb);
  3446. else
  3447. len = skb_shinfo(skb)->frags[i-1].size;
  3448. pci_unmap_single(tp->pdev,
  3449. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3450. len, PCI_DMA_TODEVICE);
  3451. if (i == 0) {
  3452. tp->tx_buffers[entry].skb = new_skb;
  3453. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3454. } else {
  3455. tp->tx_buffers[entry].skb = NULL;
  3456. }
  3457. entry = NEXT_TX(entry);
  3458. i++;
  3459. }
  3460. dev_kfree_skb(skb);
  3461. return ret;
  3462. }
  3463. static void tg3_set_txd(struct tg3 *tp, int entry,
  3464. dma_addr_t mapping, int len, u32 flags,
  3465. u32 mss_and_is_end)
  3466. {
  3467. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3468. int is_end = (mss_and_is_end & 0x1);
  3469. u32 mss = (mss_and_is_end >> 1);
  3470. u32 vlan_tag = 0;
  3471. if (is_end)
  3472. flags |= TXD_FLAG_END;
  3473. if (flags & TXD_FLAG_VLAN) {
  3474. vlan_tag = flags >> 16;
  3475. flags &= 0xffff;
  3476. }
  3477. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3478. txd->addr_hi = ((u64) mapping >> 32);
  3479. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3480. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3481. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3482. }
  3483. /* hard_start_xmit for devices that don't have any bugs and
  3484. * support TG3_FLG2_HW_TSO_2 only.
  3485. */
  3486. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3487. {
  3488. struct tg3 *tp = netdev_priv(dev);
  3489. dma_addr_t mapping;
  3490. u32 len, entry, base_flags, mss;
  3491. len = skb_headlen(skb);
  3492. /* We are running in BH disabled context with netif_tx_lock
  3493. * and TX reclaim runs via tp->napi.poll inside of a software
  3494. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3495. * no IRQ context deadlocks to worry about either. Rejoice!
  3496. */
  3497. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3498. if (!netif_queue_stopped(dev)) {
  3499. netif_stop_queue(dev);
  3500. /* This is a hard error, log it. */
  3501. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3502. "queue awake!\n", dev->name);
  3503. }
  3504. return NETDEV_TX_BUSY;
  3505. }
  3506. entry = tp->tx_prod;
  3507. base_flags = 0;
  3508. mss = 0;
  3509. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3510. int tcp_opt_len, ip_tcp_len;
  3511. if (skb_header_cloned(skb) &&
  3512. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3513. dev_kfree_skb(skb);
  3514. goto out_unlock;
  3515. }
  3516. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3517. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3518. else {
  3519. struct iphdr *iph = ip_hdr(skb);
  3520. tcp_opt_len = tcp_optlen(skb);
  3521. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3522. iph->check = 0;
  3523. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3524. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3525. }
  3526. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3527. TXD_FLAG_CPU_POST_DMA);
  3528. tcp_hdr(skb)->check = 0;
  3529. }
  3530. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3531. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3532. #if TG3_VLAN_TAG_USED
  3533. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3534. base_flags |= (TXD_FLAG_VLAN |
  3535. (vlan_tx_tag_get(skb) << 16));
  3536. #endif
  3537. /* Queue skb data, a.k.a. the main skb fragment. */
  3538. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3539. tp->tx_buffers[entry].skb = skb;
  3540. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3541. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3542. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3543. entry = NEXT_TX(entry);
  3544. /* Now loop through additional data fragments, and queue them. */
  3545. if (skb_shinfo(skb)->nr_frags > 0) {
  3546. unsigned int i, last;
  3547. last = skb_shinfo(skb)->nr_frags - 1;
  3548. for (i = 0; i <= last; i++) {
  3549. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3550. len = frag->size;
  3551. mapping = pci_map_page(tp->pdev,
  3552. frag->page,
  3553. frag->page_offset,
  3554. len, PCI_DMA_TODEVICE);
  3555. tp->tx_buffers[entry].skb = NULL;
  3556. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3557. tg3_set_txd(tp, entry, mapping, len,
  3558. base_flags, (i == last) | (mss << 1));
  3559. entry = NEXT_TX(entry);
  3560. }
  3561. }
  3562. /* Packets are ready, update Tx producer idx local and on card. */
  3563. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3564. tp->tx_prod = entry;
  3565. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3566. netif_stop_queue(dev);
  3567. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3568. netif_wake_queue(tp->dev);
  3569. }
  3570. out_unlock:
  3571. mmiowb();
  3572. dev->trans_start = jiffies;
  3573. return NETDEV_TX_OK;
  3574. }
  3575. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3576. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3577. * TSO header is greater than 80 bytes.
  3578. */
  3579. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3580. {
  3581. struct sk_buff *segs, *nskb;
  3582. /* Estimate the number of fragments in the worst case */
  3583. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3584. netif_stop_queue(tp->dev);
  3585. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3586. return NETDEV_TX_BUSY;
  3587. netif_wake_queue(tp->dev);
  3588. }
  3589. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3590. if (unlikely(IS_ERR(segs)))
  3591. goto tg3_tso_bug_end;
  3592. do {
  3593. nskb = segs;
  3594. segs = segs->next;
  3595. nskb->next = NULL;
  3596. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3597. } while (segs);
  3598. tg3_tso_bug_end:
  3599. dev_kfree_skb(skb);
  3600. return NETDEV_TX_OK;
  3601. }
  3602. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3603. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3604. */
  3605. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3606. {
  3607. struct tg3 *tp = netdev_priv(dev);
  3608. dma_addr_t mapping;
  3609. u32 len, entry, base_flags, mss;
  3610. int would_hit_hwbug;
  3611. len = skb_headlen(skb);
  3612. /* We are running in BH disabled context with netif_tx_lock
  3613. * and TX reclaim runs via tp->napi.poll inside of a software
  3614. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3615. * no IRQ context deadlocks to worry about either. Rejoice!
  3616. */
  3617. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3618. if (!netif_queue_stopped(dev)) {
  3619. netif_stop_queue(dev);
  3620. /* This is a hard error, log it. */
  3621. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3622. "queue awake!\n", dev->name);
  3623. }
  3624. return NETDEV_TX_BUSY;
  3625. }
  3626. entry = tp->tx_prod;
  3627. base_flags = 0;
  3628. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3629. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3630. mss = 0;
  3631. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3632. struct iphdr *iph;
  3633. int tcp_opt_len, ip_tcp_len, hdr_len;
  3634. if (skb_header_cloned(skb) &&
  3635. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3636. dev_kfree_skb(skb);
  3637. goto out_unlock;
  3638. }
  3639. tcp_opt_len = tcp_optlen(skb);
  3640. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3641. hdr_len = ip_tcp_len + tcp_opt_len;
  3642. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3643. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  3644. return (tg3_tso_bug(tp, skb));
  3645. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3646. TXD_FLAG_CPU_POST_DMA);
  3647. iph = ip_hdr(skb);
  3648. iph->check = 0;
  3649. iph->tot_len = htons(mss + hdr_len);
  3650. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3651. tcp_hdr(skb)->check = 0;
  3652. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3653. } else
  3654. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3655. iph->daddr, 0,
  3656. IPPROTO_TCP,
  3657. 0);
  3658. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3659. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3660. if (tcp_opt_len || iph->ihl > 5) {
  3661. int tsflags;
  3662. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3663. mss |= (tsflags << 11);
  3664. }
  3665. } else {
  3666. if (tcp_opt_len || iph->ihl > 5) {
  3667. int tsflags;
  3668. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3669. base_flags |= tsflags << 12;
  3670. }
  3671. }
  3672. }
  3673. #if TG3_VLAN_TAG_USED
  3674. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3675. base_flags |= (TXD_FLAG_VLAN |
  3676. (vlan_tx_tag_get(skb) << 16));
  3677. #endif
  3678. /* Queue skb data, a.k.a. the main skb fragment. */
  3679. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3680. tp->tx_buffers[entry].skb = skb;
  3681. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3682. would_hit_hwbug = 0;
  3683. if (tg3_4g_overflow_test(mapping, len))
  3684. would_hit_hwbug = 1;
  3685. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3686. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3687. entry = NEXT_TX(entry);
  3688. /* Now loop through additional data fragments, and queue them. */
  3689. if (skb_shinfo(skb)->nr_frags > 0) {
  3690. unsigned int i, last;
  3691. last = skb_shinfo(skb)->nr_frags - 1;
  3692. for (i = 0; i <= last; i++) {
  3693. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3694. len = frag->size;
  3695. mapping = pci_map_page(tp->pdev,
  3696. frag->page,
  3697. frag->page_offset,
  3698. len, PCI_DMA_TODEVICE);
  3699. tp->tx_buffers[entry].skb = NULL;
  3700. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3701. if (tg3_4g_overflow_test(mapping, len))
  3702. would_hit_hwbug = 1;
  3703. if (tg3_40bit_overflow_test(tp, mapping, len))
  3704. would_hit_hwbug = 1;
  3705. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3706. tg3_set_txd(tp, entry, mapping, len,
  3707. base_flags, (i == last)|(mss << 1));
  3708. else
  3709. tg3_set_txd(tp, entry, mapping, len,
  3710. base_flags, (i == last));
  3711. entry = NEXT_TX(entry);
  3712. }
  3713. }
  3714. if (would_hit_hwbug) {
  3715. u32 last_plus_one = entry;
  3716. u32 start;
  3717. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3718. start &= (TG3_TX_RING_SIZE - 1);
  3719. /* If the workaround fails due to memory/mapping
  3720. * failure, silently drop this packet.
  3721. */
  3722. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3723. &start, base_flags, mss))
  3724. goto out_unlock;
  3725. entry = start;
  3726. }
  3727. /* Packets are ready, update Tx producer idx local and on card. */
  3728. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3729. tp->tx_prod = entry;
  3730. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3731. netif_stop_queue(dev);
  3732. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3733. netif_wake_queue(tp->dev);
  3734. }
  3735. out_unlock:
  3736. mmiowb();
  3737. dev->trans_start = jiffies;
  3738. return NETDEV_TX_OK;
  3739. }
  3740. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3741. int new_mtu)
  3742. {
  3743. dev->mtu = new_mtu;
  3744. if (new_mtu > ETH_DATA_LEN) {
  3745. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3746. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3747. ethtool_op_set_tso(dev, 0);
  3748. }
  3749. else
  3750. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3751. } else {
  3752. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3753. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3754. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3755. }
  3756. }
  3757. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3758. {
  3759. struct tg3 *tp = netdev_priv(dev);
  3760. int err;
  3761. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3762. return -EINVAL;
  3763. if (!netif_running(dev)) {
  3764. /* We'll just catch it later when the
  3765. * device is up'd.
  3766. */
  3767. tg3_set_mtu(dev, tp, new_mtu);
  3768. return 0;
  3769. }
  3770. tg3_netif_stop(tp);
  3771. tg3_full_lock(tp, 1);
  3772. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3773. tg3_set_mtu(dev, tp, new_mtu);
  3774. err = tg3_restart_hw(tp, 0);
  3775. if (!err)
  3776. tg3_netif_start(tp);
  3777. tg3_full_unlock(tp);
  3778. return err;
  3779. }
  3780. /* Free up pending packets in all rx/tx rings.
  3781. *
  3782. * The chip has been shut down and the driver detached from
  3783. * the networking, so no interrupts or new tx packets will
  3784. * end up in the driver. tp->{tx,}lock is not held and we are not
  3785. * in an interrupt context and thus may sleep.
  3786. */
  3787. static void tg3_free_rings(struct tg3 *tp)
  3788. {
  3789. struct ring_info *rxp;
  3790. int i;
  3791. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3792. rxp = &tp->rx_std_buffers[i];
  3793. if (rxp->skb == NULL)
  3794. continue;
  3795. pci_unmap_single(tp->pdev,
  3796. pci_unmap_addr(rxp, mapping),
  3797. tp->rx_pkt_buf_sz - tp->rx_offset,
  3798. PCI_DMA_FROMDEVICE);
  3799. dev_kfree_skb_any(rxp->skb);
  3800. rxp->skb = NULL;
  3801. }
  3802. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3803. rxp = &tp->rx_jumbo_buffers[i];
  3804. if (rxp->skb == NULL)
  3805. continue;
  3806. pci_unmap_single(tp->pdev,
  3807. pci_unmap_addr(rxp, mapping),
  3808. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3809. PCI_DMA_FROMDEVICE);
  3810. dev_kfree_skb_any(rxp->skb);
  3811. rxp->skb = NULL;
  3812. }
  3813. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3814. struct tx_ring_info *txp;
  3815. struct sk_buff *skb;
  3816. int j;
  3817. txp = &tp->tx_buffers[i];
  3818. skb = txp->skb;
  3819. if (skb == NULL) {
  3820. i++;
  3821. continue;
  3822. }
  3823. pci_unmap_single(tp->pdev,
  3824. pci_unmap_addr(txp, mapping),
  3825. skb_headlen(skb),
  3826. PCI_DMA_TODEVICE);
  3827. txp->skb = NULL;
  3828. i++;
  3829. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3830. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3831. pci_unmap_page(tp->pdev,
  3832. pci_unmap_addr(txp, mapping),
  3833. skb_shinfo(skb)->frags[j].size,
  3834. PCI_DMA_TODEVICE);
  3835. i++;
  3836. }
  3837. dev_kfree_skb_any(skb);
  3838. }
  3839. }
  3840. /* Initialize tx/rx rings for packet processing.
  3841. *
  3842. * The chip has been shut down and the driver detached from
  3843. * the networking, so no interrupts or new tx packets will
  3844. * end up in the driver. tp->{tx,}lock are held and thus
  3845. * we may not sleep.
  3846. */
  3847. static int tg3_init_rings(struct tg3 *tp)
  3848. {
  3849. u32 i;
  3850. /* Free up all the SKBs. */
  3851. tg3_free_rings(tp);
  3852. /* Zero out all descriptors. */
  3853. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3854. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3855. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3856. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3857. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3858. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3859. (tp->dev->mtu > ETH_DATA_LEN))
  3860. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3861. /* Initialize invariants of the rings, we only set this
  3862. * stuff once. This works because the card does not
  3863. * write into the rx buffer posting rings.
  3864. */
  3865. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3866. struct tg3_rx_buffer_desc *rxd;
  3867. rxd = &tp->rx_std[i];
  3868. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3869. << RXD_LEN_SHIFT;
  3870. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3871. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3872. (i << RXD_OPAQUE_INDEX_SHIFT));
  3873. }
  3874. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3875. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3876. struct tg3_rx_buffer_desc *rxd;
  3877. rxd = &tp->rx_jumbo[i];
  3878. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3879. << RXD_LEN_SHIFT;
  3880. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3881. RXD_FLAG_JUMBO;
  3882. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3883. (i << RXD_OPAQUE_INDEX_SHIFT));
  3884. }
  3885. }
  3886. /* Now allocate fresh SKBs for each rx ring. */
  3887. for (i = 0; i < tp->rx_pending; i++) {
  3888. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3889. printk(KERN_WARNING PFX
  3890. "%s: Using a smaller RX standard ring, "
  3891. "only %d out of %d buffers were allocated "
  3892. "successfully.\n",
  3893. tp->dev->name, i, tp->rx_pending);
  3894. if (i == 0)
  3895. return -ENOMEM;
  3896. tp->rx_pending = i;
  3897. break;
  3898. }
  3899. }
  3900. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3901. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3902. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3903. -1, i) < 0) {
  3904. printk(KERN_WARNING PFX
  3905. "%s: Using a smaller RX jumbo ring, "
  3906. "only %d out of %d buffers were "
  3907. "allocated successfully.\n",
  3908. tp->dev->name, i, tp->rx_jumbo_pending);
  3909. if (i == 0) {
  3910. tg3_free_rings(tp);
  3911. return -ENOMEM;
  3912. }
  3913. tp->rx_jumbo_pending = i;
  3914. break;
  3915. }
  3916. }
  3917. }
  3918. return 0;
  3919. }
  3920. /*
  3921. * Must not be invoked with interrupt sources disabled and
  3922. * the hardware shutdown down.
  3923. */
  3924. static void tg3_free_consistent(struct tg3 *tp)
  3925. {
  3926. kfree(tp->rx_std_buffers);
  3927. tp->rx_std_buffers = NULL;
  3928. if (tp->rx_std) {
  3929. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3930. tp->rx_std, tp->rx_std_mapping);
  3931. tp->rx_std = NULL;
  3932. }
  3933. if (tp->rx_jumbo) {
  3934. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3935. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3936. tp->rx_jumbo = NULL;
  3937. }
  3938. if (tp->rx_rcb) {
  3939. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3940. tp->rx_rcb, tp->rx_rcb_mapping);
  3941. tp->rx_rcb = NULL;
  3942. }
  3943. if (tp->tx_ring) {
  3944. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3945. tp->tx_ring, tp->tx_desc_mapping);
  3946. tp->tx_ring = NULL;
  3947. }
  3948. if (tp->hw_status) {
  3949. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3950. tp->hw_status, tp->status_mapping);
  3951. tp->hw_status = NULL;
  3952. }
  3953. if (tp->hw_stats) {
  3954. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3955. tp->hw_stats, tp->stats_mapping);
  3956. tp->hw_stats = NULL;
  3957. }
  3958. }
  3959. /*
  3960. * Must not be invoked with interrupt sources disabled and
  3961. * the hardware shutdown down. Can sleep.
  3962. */
  3963. static int tg3_alloc_consistent(struct tg3 *tp)
  3964. {
  3965. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3966. (TG3_RX_RING_SIZE +
  3967. TG3_RX_JUMBO_RING_SIZE)) +
  3968. (sizeof(struct tx_ring_info) *
  3969. TG3_TX_RING_SIZE),
  3970. GFP_KERNEL);
  3971. if (!tp->rx_std_buffers)
  3972. return -ENOMEM;
  3973. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3974. tp->tx_buffers = (struct tx_ring_info *)
  3975. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3976. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3977. &tp->rx_std_mapping);
  3978. if (!tp->rx_std)
  3979. goto err_out;
  3980. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3981. &tp->rx_jumbo_mapping);
  3982. if (!tp->rx_jumbo)
  3983. goto err_out;
  3984. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3985. &tp->rx_rcb_mapping);
  3986. if (!tp->rx_rcb)
  3987. goto err_out;
  3988. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3989. &tp->tx_desc_mapping);
  3990. if (!tp->tx_ring)
  3991. goto err_out;
  3992. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3993. TG3_HW_STATUS_SIZE,
  3994. &tp->status_mapping);
  3995. if (!tp->hw_status)
  3996. goto err_out;
  3997. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3998. sizeof(struct tg3_hw_stats),
  3999. &tp->stats_mapping);
  4000. if (!tp->hw_stats)
  4001. goto err_out;
  4002. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4003. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4004. return 0;
  4005. err_out:
  4006. tg3_free_consistent(tp);
  4007. return -ENOMEM;
  4008. }
  4009. #define MAX_WAIT_CNT 1000
  4010. /* To stop a block, clear the enable bit and poll till it
  4011. * clears. tp->lock is held.
  4012. */
  4013. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4014. {
  4015. unsigned int i;
  4016. u32 val;
  4017. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4018. switch (ofs) {
  4019. case RCVLSC_MODE:
  4020. case DMAC_MODE:
  4021. case MBFREE_MODE:
  4022. case BUFMGR_MODE:
  4023. case MEMARB_MODE:
  4024. /* We can't enable/disable these bits of the
  4025. * 5705/5750, just say success.
  4026. */
  4027. return 0;
  4028. default:
  4029. break;
  4030. };
  4031. }
  4032. val = tr32(ofs);
  4033. val &= ~enable_bit;
  4034. tw32_f(ofs, val);
  4035. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4036. udelay(100);
  4037. val = tr32(ofs);
  4038. if ((val & enable_bit) == 0)
  4039. break;
  4040. }
  4041. if (i == MAX_WAIT_CNT && !silent) {
  4042. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4043. "ofs=%lx enable_bit=%x\n",
  4044. ofs, enable_bit);
  4045. return -ENODEV;
  4046. }
  4047. return 0;
  4048. }
  4049. /* tp->lock is held. */
  4050. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4051. {
  4052. int i, err;
  4053. tg3_disable_ints(tp);
  4054. tp->rx_mode &= ~RX_MODE_ENABLE;
  4055. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4056. udelay(10);
  4057. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4058. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4059. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4060. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4061. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4062. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4063. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4064. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4065. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4066. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4067. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4068. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4069. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4070. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4071. tw32_f(MAC_MODE, tp->mac_mode);
  4072. udelay(40);
  4073. tp->tx_mode &= ~TX_MODE_ENABLE;
  4074. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4075. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4076. udelay(100);
  4077. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4078. break;
  4079. }
  4080. if (i >= MAX_WAIT_CNT) {
  4081. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4082. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4083. tp->dev->name, tr32(MAC_TX_MODE));
  4084. err |= -ENODEV;
  4085. }
  4086. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4087. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4088. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4089. tw32(FTQ_RESET, 0xffffffff);
  4090. tw32(FTQ_RESET, 0x00000000);
  4091. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4092. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4093. if (tp->hw_status)
  4094. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4095. if (tp->hw_stats)
  4096. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4097. return err;
  4098. }
  4099. /* tp->lock is held. */
  4100. static int tg3_nvram_lock(struct tg3 *tp)
  4101. {
  4102. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4103. int i;
  4104. if (tp->nvram_lock_cnt == 0) {
  4105. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4106. for (i = 0; i < 8000; i++) {
  4107. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4108. break;
  4109. udelay(20);
  4110. }
  4111. if (i == 8000) {
  4112. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4113. return -ENODEV;
  4114. }
  4115. }
  4116. tp->nvram_lock_cnt++;
  4117. }
  4118. return 0;
  4119. }
  4120. /* tp->lock is held. */
  4121. static void tg3_nvram_unlock(struct tg3 *tp)
  4122. {
  4123. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4124. if (tp->nvram_lock_cnt > 0)
  4125. tp->nvram_lock_cnt--;
  4126. if (tp->nvram_lock_cnt == 0)
  4127. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4128. }
  4129. }
  4130. /* tp->lock is held. */
  4131. static void tg3_enable_nvram_access(struct tg3 *tp)
  4132. {
  4133. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4134. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4135. u32 nvaccess = tr32(NVRAM_ACCESS);
  4136. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4137. }
  4138. }
  4139. /* tp->lock is held. */
  4140. static void tg3_disable_nvram_access(struct tg3 *tp)
  4141. {
  4142. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4143. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4144. u32 nvaccess = tr32(NVRAM_ACCESS);
  4145. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4146. }
  4147. }
  4148. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4149. {
  4150. int i;
  4151. u32 apedata;
  4152. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4153. if (apedata != APE_SEG_SIG_MAGIC)
  4154. return;
  4155. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4156. if (apedata != APE_FW_STATUS_READY)
  4157. return;
  4158. /* Wait for up to 1 millisecond for APE to service previous event. */
  4159. for (i = 0; i < 10; i++) {
  4160. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4161. return;
  4162. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4163. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4164. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4165. event | APE_EVENT_STATUS_EVENT_PENDING);
  4166. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4167. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4168. break;
  4169. udelay(100);
  4170. }
  4171. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4172. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4173. }
  4174. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4175. {
  4176. u32 event;
  4177. u32 apedata;
  4178. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4179. return;
  4180. switch (kind) {
  4181. case RESET_KIND_INIT:
  4182. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4183. APE_HOST_SEG_SIG_MAGIC);
  4184. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4185. APE_HOST_SEG_LEN_MAGIC);
  4186. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4187. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4188. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4189. APE_HOST_DRIVER_ID_MAGIC);
  4190. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4191. APE_HOST_BEHAV_NO_PHYLOCK);
  4192. event = APE_EVENT_STATUS_STATE_START;
  4193. break;
  4194. case RESET_KIND_SHUTDOWN:
  4195. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4196. break;
  4197. case RESET_KIND_SUSPEND:
  4198. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4199. break;
  4200. default:
  4201. return;
  4202. }
  4203. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4204. tg3_ape_send_event(tp, event);
  4205. }
  4206. /* tp->lock is held. */
  4207. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4208. {
  4209. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4210. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4211. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4212. switch (kind) {
  4213. case RESET_KIND_INIT:
  4214. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4215. DRV_STATE_START);
  4216. break;
  4217. case RESET_KIND_SHUTDOWN:
  4218. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4219. DRV_STATE_UNLOAD);
  4220. break;
  4221. case RESET_KIND_SUSPEND:
  4222. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4223. DRV_STATE_SUSPEND);
  4224. break;
  4225. default:
  4226. break;
  4227. };
  4228. }
  4229. if (kind == RESET_KIND_INIT ||
  4230. kind == RESET_KIND_SUSPEND)
  4231. tg3_ape_driver_state_change(tp, kind);
  4232. }
  4233. /* tp->lock is held. */
  4234. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4235. {
  4236. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4237. switch (kind) {
  4238. case RESET_KIND_INIT:
  4239. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4240. DRV_STATE_START_DONE);
  4241. break;
  4242. case RESET_KIND_SHUTDOWN:
  4243. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4244. DRV_STATE_UNLOAD_DONE);
  4245. break;
  4246. default:
  4247. break;
  4248. };
  4249. }
  4250. if (kind == RESET_KIND_SHUTDOWN)
  4251. tg3_ape_driver_state_change(tp, kind);
  4252. }
  4253. /* tp->lock is held. */
  4254. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4255. {
  4256. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4257. switch (kind) {
  4258. case RESET_KIND_INIT:
  4259. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4260. DRV_STATE_START);
  4261. break;
  4262. case RESET_KIND_SHUTDOWN:
  4263. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4264. DRV_STATE_UNLOAD);
  4265. break;
  4266. case RESET_KIND_SUSPEND:
  4267. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4268. DRV_STATE_SUSPEND);
  4269. break;
  4270. default:
  4271. break;
  4272. };
  4273. }
  4274. }
  4275. static int tg3_poll_fw(struct tg3 *tp)
  4276. {
  4277. int i;
  4278. u32 val;
  4279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4280. /* Wait up to 20ms for init done. */
  4281. for (i = 0; i < 200; i++) {
  4282. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4283. return 0;
  4284. udelay(100);
  4285. }
  4286. return -ENODEV;
  4287. }
  4288. /* Wait for firmware initialization to complete. */
  4289. for (i = 0; i < 100000; i++) {
  4290. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4291. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4292. break;
  4293. udelay(10);
  4294. }
  4295. /* Chip might not be fitted with firmware. Some Sun onboard
  4296. * parts are configured like that. So don't signal the timeout
  4297. * of the above loop as an error, but do report the lack of
  4298. * running firmware once.
  4299. */
  4300. if (i >= 100000 &&
  4301. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4302. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4303. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4304. tp->dev->name);
  4305. }
  4306. return 0;
  4307. }
  4308. /* Save PCI command register before chip reset */
  4309. static void tg3_save_pci_state(struct tg3 *tp)
  4310. {
  4311. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4312. }
  4313. /* Restore PCI state after chip reset */
  4314. static void tg3_restore_pci_state(struct tg3 *tp)
  4315. {
  4316. u32 val;
  4317. /* Re-enable indirect register accesses. */
  4318. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4319. tp->misc_host_ctrl);
  4320. /* Set MAX PCI retry to zero. */
  4321. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4322. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4323. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4324. val |= PCISTATE_RETRY_SAME_DMA;
  4325. /* Allow reads and writes to the APE register and memory space. */
  4326. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4327. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4328. PCISTATE_ALLOW_APE_SHMEM_WR;
  4329. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4330. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4331. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4332. pcie_set_readrq(tp->pdev, 4096);
  4333. else {
  4334. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4335. tp->pci_cacheline_sz);
  4336. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4337. tp->pci_lat_timer);
  4338. }
  4339. /* Make sure PCI-X relaxed ordering bit is clear. */
  4340. if (tp->pcix_cap) {
  4341. u16 pcix_cmd;
  4342. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4343. &pcix_cmd);
  4344. pcix_cmd &= ~PCI_X_CMD_ERO;
  4345. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4346. pcix_cmd);
  4347. }
  4348. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4349. /* Chip reset on 5780 will reset MSI enable bit,
  4350. * so need to restore it.
  4351. */
  4352. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4353. u16 ctrl;
  4354. pci_read_config_word(tp->pdev,
  4355. tp->msi_cap + PCI_MSI_FLAGS,
  4356. &ctrl);
  4357. pci_write_config_word(tp->pdev,
  4358. tp->msi_cap + PCI_MSI_FLAGS,
  4359. ctrl | PCI_MSI_FLAGS_ENABLE);
  4360. val = tr32(MSGINT_MODE);
  4361. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4362. }
  4363. }
  4364. }
  4365. static void tg3_stop_fw(struct tg3 *);
  4366. /* tp->lock is held. */
  4367. static int tg3_chip_reset(struct tg3 *tp)
  4368. {
  4369. u32 val;
  4370. void (*write_op)(struct tg3 *, u32, u32);
  4371. int err;
  4372. tg3_nvram_lock(tp);
  4373. /* No matching tg3_nvram_unlock() after this because
  4374. * chip reset below will undo the nvram lock.
  4375. */
  4376. tp->nvram_lock_cnt = 0;
  4377. /* GRC_MISC_CFG core clock reset will clear the memory
  4378. * enable bit in PCI register 4 and the MSI enable bit
  4379. * on some chips, so we save relevant registers here.
  4380. */
  4381. tg3_save_pci_state(tp);
  4382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4384. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  4387. tw32(GRC_FASTBOOT_PC, 0);
  4388. /*
  4389. * We must avoid the readl() that normally takes place.
  4390. * It locks machines, causes machine checks, and other
  4391. * fun things. So, temporarily disable the 5701
  4392. * hardware workaround, while we do the reset.
  4393. */
  4394. write_op = tp->write32;
  4395. if (write_op == tg3_write_flush_reg32)
  4396. tp->write32 = tg3_write32;
  4397. /* Prevent the irq handler from reading or writing PCI registers
  4398. * during chip reset when the memory enable bit in the PCI command
  4399. * register may be cleared. The chip does not generate interrupt
  4400. * at this time, but the irq handler may still be called due to irq
  4401. * sharing or irqpoll.
  4402. */
  4403. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4404. if (tp->hw_status) {
  4405. tp->hw_status->status = 0;
  4406. tp->hw_status->status_tag = 0;
  4407. }
  4408. tp->last_tag = 0;
  4409. smp_mb();
  4410. synchronize_irq(tp->pdev->irq);
  4411. /* do the reset */
  4412. val = GRC_MISC_CFG_CORECLK_RESET;
  4413. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4414. if (tr32(0x7e2c) == 0x60) {
  4415. tw32(0x7e2c, 0x20);
  4416. }
  4417. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4418. tw32(GRC_MISC_CFG, (1 << 29));
  4419. val |= (1 << 29);
  4420. }
  4421. }
  4422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4423. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4424. tw32(GRC_VCPU_EXT_CTRL,
  4425. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4426. }
  4427. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4428. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4429. tw32(GRC_MISC_CFG, val);
  4430. /* restore 5701 hardware bug workaround write method */
  4431. tp->write32 = write_op;
  4432. /* Unfortunately, we have to delay before the PCI read back.
  4433. * Some 575X chips even will not respond to a PCI cfg access
  4434. * when the reset command is given to the chip.
  4435. *
  4436. * How do these hardware designers expect things to work
  4437. * properly if the PCI write is posted for a long period
  4438. * of time? It is always necessary to have some method by
  4439. * which a register read back can occur to push the write
  4440. * out which does the reset.
  4441. *
  4442. * For most tg3 variants the trick below was working.
  4443. * Ho hum...
  4444. */
  4445. udelay(120);
  4446. /* Flush PCI posted writes. The normal MMIO registers
  4447. * are inaccessible at this time so this is the only
  4448. * way to make this reliably (actually, this is no longer
  4449. * the case, see above). I tried to use indirect
  4450. * register read/write but this upset some 5701 variants.
  4451. */
  4452. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4453. udelay(120);
  4454. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4455. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4456. int i;
  4457. u32 cfg_val;
  4458. /* Wait for link training to complete. */
  4459. for (i = 0; i < 5000; i++)
  4460. udelay(100);
  4461. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4462. pci_write_config_dword(tp->pdev, 0xc4,
  4463. cfg_val | (1 << 15));
  4464. }
  4465. /* Set PCIE max payload size and clear error status. */
  4466. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4467. }
  4468. tg3_restore_pci_state(tp);
  4469. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4470. val = 0;
  4471. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4472. val = tr32(MEMARB_MODE);
  4473. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4474. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4475. tg3_stop_fw(tp);
  4476. tw32(0x5000, 0x400);
  4477. }
  4478. tw32(GRC_MODE, tp->grc_mode);
  4479. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4480. val = tr32(0xc4);
  4481. tw32(0xc4, val | (1 << 15));
  4482. }
  4483. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4484. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4485. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4486. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4487. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4488. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4489. }
  4490. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4491. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4492. tw32_f(MAC_MODE, tp->mac_mode);
  4493. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4494. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4495. tw32_f(MAC_MODE, tp->mac_mode);
  4496. } else
  4497. tw32_f(MAC_MODE, 0);
  4498. udelay(40);
  4499. err = tg3_poll_fw(tp);
  4500. if (err)
  4501. return err;
  4502. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4503. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4504. val = tr32(0x7c00);
  4505. tw32(0x7c00, val | (1 << 25));
  4506. }
  4507. /* Reprobe ASF enable state. */
  4508. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4509. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4510. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4511. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4512. u32 nic_cfg;
  4513. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4514. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4515. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4516. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4517. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4518. }
  4519. }
  4520. return 0;
  4521. }
  4522. /* tp->lock is held. */
  4523. static void tg3_stop_fw(struct tg3 *tp)
  4524. {
  4525. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4526. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4527. u32 val;
  4528. int i;
  4529. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4530. val = tr32(GRC_RX_CPU_EVENT);
  4531. val |= (1 << 14);
  4532. tw32(GRC_RX_CPU_EVENT, val);
  4533. /* Wait for RX cpu to ACK the event. */
  4534. for (i = 0; i < 100; i++) {
  4535. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4536. break;
  4537. udelay(1);
  4538. }
  4539. }
  4540. }
  4541. /* tp->lock is held. */
  4542. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4543. {
  4544. int err;
  4545. tg3_stop_fw(tp);
  4546. tg3_write_sig_pre_reset(tp, kind);
  4547. tg3_abort_hw(tp, silent);
  4548. err = tg3_chip_reset(tp);
  4549. tg3_write_sig_legacy(tp, kind);
  4550. tg3_write_sig_post_reset(tp, kind);
  4551. if (err)
  4552. return err;
  4553. return 0;
  4554. }
  4555. #define TG3_FW_RELEASE_MAJOR 0x0
  4556. #define TG3_FW_RELASE_MINOR 0x0
  4557. #define TG3_FW_RELEASE_FIX 0x0
  4558. #define TG3_FW_START_ADDR 0x08000000
  4559. #define TG3_FW_TEXT_ADDR 0x08000000
  4560. #define TG3_FW_TEXT_LEN 0x9c0
  4561. #define TG3_FW_RODATA_ADDR 0x080009c0
  4562. #define TG3_FW_RODATA_LEN 0x60
  4563. #define TG3_FW_DATA_ADDR 0x08000a40
  4564. #define TG3_FW_DATA_LEN 0x20
  4565. #define TG3_FW_SBSS_ADDR 0x08000a60
  4566. #define TG3_FW_SBSS_LEN 0xc
  4567. #define TG3_FW_BSS_ADDR 0x08000a70
  4568. #define TG3_FW_BSS_LEN 0x10
  4569. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4570. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4571. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4572. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4573. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4574. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4575. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4576. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4577. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4578. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4579. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4580. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4581. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4582. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4583. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4584. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4585. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4586. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4587. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4588. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4589. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4590. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4591. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4592. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4593. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4594. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4595. 0, 0, 0, 0, 0, 0,
  4596. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4597. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4598. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4599. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4600. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4601. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4602. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4603. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4604. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4605. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4606. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4607. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4608. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4609. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4610. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4611. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4612. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4613. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4614. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4615. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4616. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4617. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4618. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4619. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4620. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4621. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4622. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4623. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4624. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4625. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4626. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4627. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4628. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4629. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4630. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4631. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4632. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4633. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4634. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4635. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4636. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4637. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4638. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4639. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4640. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4641. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4642. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4643. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4644. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4645. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4646. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4647. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4648. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4649. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4650. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4651. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4652. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4653. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4654. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4655. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4656. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4657. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4658. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4659. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4660. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4661. };
  4662. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4663. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4664. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4665. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4666. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4667. 0x00000000
  4668. };
  4669. #if 0 /* All zeros, don't eat up space with it. */
  4670. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4671. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4672. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4673. };
  4674. #endif
  4675. #define RX_CPU_SCRATCH_BASE 0x30000
  4676. #define RX_CPU_SCRATCH_SIZE 0x04000
  4677. #define TX_CPU_SCRATCH_BASE 0x34000
  4678. #define TX_CPU_SCRATCH_SIZE 0x04000
  4679. /* tp->lock is held. */
  4680. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4681. {
  4682. int i;
  4683. BUG_ON(offset == TX_CPU_BASE &&
  4684. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4685. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4686. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4687. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4688. return 0;
  4689. }
  4690. if (offset == RX_CPU_BASE) {
  4691. for (i = 0; i < 10000; i++) {
  4692. tw32(offset + CPU_STATE, 0xffffffff);
  4693. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4694. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4695. break;
  4696. }
  4697. tw32(offset + CPU_STATE, 0xffffffff);
  4698. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4699. udelay(10);
  4700. } else {
  4701. for (i = 0; i < 10000; i++) {
  4702. tw32(offset + CPU_STATE, 0xffffffff);
  4703. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4704. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4705. break;
  4706. }
  4707. }
  4708. if (i >= 10000) {
  4709. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4710. "and %s CPU\n",
  4711. tp->dev->name,
  4712. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4713. return -ENODEV;
  4714. }
  4715. /* Clear firmware's nvram arbitration. */
  4716. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4717. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4718. return 0;
  4719. }
  4720. struct fw_info {
  4721. unsigned int text_base;
  4722. unsigned int text_len;
  4723. const u32 *text_data;
  4724. unsigned int rodata_base;
  4725. unsigned int rodata_len;
  4726. const u32 *rodata_data;
  4727. unsigned int data_base;
  4728. unsigned int data_len;
  4729. const u32 *data_data;
  4730. };
  4731. /* tp->lock is held. */
  4732. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4733. int cpu_scratch_size, struct fw_info *info)
  4734. {
  4735. int err, lock_err, i;
  4736. void (*write_op)(struct tg3 *, u32, u32);
  4737. if (cpu_base == TX_CPU_BASE &&
  4738. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4739. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4740. "TX cpu firmware on %s which is 5705.\n",
  4741. tp->dev->name);
  4742. return -EINVAL;
  4743. }
  4744. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4745. write_op = tg3_write_mem;
  4746. else
  4747. write_op = tg3_write_indirect_reg32;
  4748. /* It is possible that bootcode is still loading at this point.
  4749. * Get the nvram lock first before halting the cpu.
  4750. */
  4751. lock_err = tg3_nvram_lock(tp);
  4752. err = tg3_halt_cpu(tp, cpu_base);
  4753. if (!lock_err)
  4754. tg3_nvram_unlock(tp);
  4755. if (err)
  4756. goto out;
  4757. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4758. write_op(tp, cpu_scratch_base + i, 0);
  4759. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4760. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4761. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4762. write_op(tp, (cpu_scratch_base +
  4763. (info->text_base & 0xffff) +
  4764. (i * sizeof(u32))),
  4765. (info->text_data ?
  4766. info->text_data[i] : 0));
  4767. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4768. write_op(tp, (cpu_scratch_base +
  4769. (info->rodata_base & 0xffff) +
  4770. (i * sizeof(u32))),
  4771. (info->rodata_data ?
  4772. info->rodata_data[i] : 0));
  4773. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4774. write_op(tp, (cpu_scratch_base +
  4775. (info->data_base & 0xffff) +
  4776. (i * sizeof(u32))),
  4777. (info->data_data ?
  4778. info->data_data[i] : 0));
  4779. err = 0;
  4780. out:
  4781. return err;
  4782. }
  4783. /* tp->lock is held. */
  4784. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4785. {
  4786. struct fw_info info;
  4787. int err, i;
  4788. info.text_base = TG3_FW_TEXT_ADDR;
  4789. info.text_len = TG3_FW_TEXT_LEN;
  4790. info.text_data = &tg3FwText[0];
  4791. info.rodata_base = TG3_FW_RODATA_ADDR;
  4792. info.rodata_len = TG3_FW_RODATA_LEN;
  4793. info.rodata_data = &tg3FwRodata[0];
  4794. info.data_base = TG3_FW_DATA_ADDR;
  4795. info.data_len = TG3_FW_DATA_LEN;
  4796. info.data_data = NULL;
  4797. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4798. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4799. &info);
  4800. if (err)
  4801. return err;
  4802. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4803. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4804. &info);
  4805. if (err)
  4806. return err;
  4807. /* Now startup only the RX cpu. */
  4808. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4809. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4810. for (i = 0; i < 5; i++) {
  4811. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4812. break;
  4813. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4814. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4815. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4816. udelay(1000);
  4817. }
  4818. if (i >= 5) {
  4819. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4820. "to set RX CPU PC, is %08x should be %08x\n",
  4821. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4822. TG3_FW_TEXT_ADDR);
  4823. return -ENODEV;
  4824. }
  4825. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4826. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4827. return 0;
  4828. }
  4829. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4830. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4831. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4832. #define TG3_TSO_FW_START_ADDR 0x08000000
  4833. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4834. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4835. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4836. #define TG3_TSO_FW_RODATA_LEN 0x60
  4837. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4838. #define TG3_TSO_FW_DATA_LEN 0x30
  4839. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4840. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4841. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4842. #define TG3_TSO_FW_BSS_LEN 0x894
  4843. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4844. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4845. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4846. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4847. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4848. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4849. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4850. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4851. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4852. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4853. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4854. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4855. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4856. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4857. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4858. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4859. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4860. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4861. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4862. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4863. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4864. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4865. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4866. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4867. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4868. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4869. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4870. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4871. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4872. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4873. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4874. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4875. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4876. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4877. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4878. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4879. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4880. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4881. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4882. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4883. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4884. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4885. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4886. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4887. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4888. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4889. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4890. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4891. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4892. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4893. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4894. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4895. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4896. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4897. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4898. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4899. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4900. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4901. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4902. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4903. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4904. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4905. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4906. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4907. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4908. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4909. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4910. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4911. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4912. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4913. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4914. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4915. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4916. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4917. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4918. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4919. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4920. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4921. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4922. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4923. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4924. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4925. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4926. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4927. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4928. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4929. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4930. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4931. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4932. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4933. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4934. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4935. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4936. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4937. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4938. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4939. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4940. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4941. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4942. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4943. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4944. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4945. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4946. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4947. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4948. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4949. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4950. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4951. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4952. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4953. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4954. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4955. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4956. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4957. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4958. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4959. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4960. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4961. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4962. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4963. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4964. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4965. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4966. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4967. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4968. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4969. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4970. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4971. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4972. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4973. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4974. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4975. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4976. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4977. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4978. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4979. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4980. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4981. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4982. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4983. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4984. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4985. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4986. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4987. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4988. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4989. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4990. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4991. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4992. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4993. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4994. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4995. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4996. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4997. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4998. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4999. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5000. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5001. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5002. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5003. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5004. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5005. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5006. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5007. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5008. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5009. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5010. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5011. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5012. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5013. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5014. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5015. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5016. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5017. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5018. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5019. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5020. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5021. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5022. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5023. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5024. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5025. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5026. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5027. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5028. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5029. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5030. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5031. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5032. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5033. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5034. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5035. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5036. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5037. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5038. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5039. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5040. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5041. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5042. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5043. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5044. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5045. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5046. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5047. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5048. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5049. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5050. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5051. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5052. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5053. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5054. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5055. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5056. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5057. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5058. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5059. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5060. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5061. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5062. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5063. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5064. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5065. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5066. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5067. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5068. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5069. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5070. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5071. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5072. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5073. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5074. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5075. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5076. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5077. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5078. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5079. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5080. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5081. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5082. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5083. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5084. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5085. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5086. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5087. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5088. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5089. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5090. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5091. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5092. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5093. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5094. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5095. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5096. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5097. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5098. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5099. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5100. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5101. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5102. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5103. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5104. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5105. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5106. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5107. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5108. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5109. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5110. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5111. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5112. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5113. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5114. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5115. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5116. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5117. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5118. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5119. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5120. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5121. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5122. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5123. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5124. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5125. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5126. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5127. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5128. };
  5129. static const u32 tg3TsoFwRodata[] = {
  5130. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5131. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5132. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5133. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5134. 0x00000000,
  5135. };
  5136. static const u32 tg3TsoFwData[] = {
  5137. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5138. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5139. 0x00000000,
  5140. };
  5141. /* 5705 needs a special version of the TSO firmware. */
  5142. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5143. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5144. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5145. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5146. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5147. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5148. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5149. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5150. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5151. #define TG3_TSO5_FW_DATA_LEN 0x20
  5152. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5153. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5154. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5155. #define TG3_TSO5_FW_BSS_LEN 0x88
  5156. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5157. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5158. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5159. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5160. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5161. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5162. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5163. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5164. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5165. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5166. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5167. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5168. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5169. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5170. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5171. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5172. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5173. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5174. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5175. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5176. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5177. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5178. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5179. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5180. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5181. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5182. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5183. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5184. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5185. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5186. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5187. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5188. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5189. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5190. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5191. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5192. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5193. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5194. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5195. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5196. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5197. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5198. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5199. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5200. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5201. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5202. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5203. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5204. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5205. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5206. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5207. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5208. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5209. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5210. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5211. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5212. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5213. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5214. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5215. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5216. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5217. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5218. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5219. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5220. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5221. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5222. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5223. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5224. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5225. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5226. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5227. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5228. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5229. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5230. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5231. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5232. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5233. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5234. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5235. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5236. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5237. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5238. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5239. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5240. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5241. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5242. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5243. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5244. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5245. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5246. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5247. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5248. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5249. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5250. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5251. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5252. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5253. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5254. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5255. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5256. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5257. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5258. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5259. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5260. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5261. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5262. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5263. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5264. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5265. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5266. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5267. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5268. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5269. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5270. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5271. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5272. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5273. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5274. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5275. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5276. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5277. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5278. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5279. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5280. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5281. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5282. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5283. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5284. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5285. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5286. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5287. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5288. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5289. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5290. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5291. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5292. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5293. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5294. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5295. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5296. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5297. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5298. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5299. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5300. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5301. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5302. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5303. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5304. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5305. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5306. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5307. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5308. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5309. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5310. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5311. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5312. 0x00000000, 0x00000000, 0x00000000,
  5313. };
  5314. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5315. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5316. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5317. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5318. 0x00000000, 0x00000000, 0x00000000,
  5319. };
  5320. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5321. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5322. 0x00000000, 0x00000000, 0x00000000,
  5323. };
  5324. /* tp->lock is held. */
  5325. static int tg3_load_tso_firmware(struct tg3 *tp)
  5326. {
  5327. struct fw_info info;
  5328. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5329. int err, i;
  5330. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5331. return 0;
  5332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5333. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5334. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5335. info.text_data = &tg3Tso5FwText[0];
  5336. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5337. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5338. info.rodata_data = &tg3Tso5FwRodata[0];
  5339. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5340. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5341. info.data_data = &tg3Tso5FwData[0];
  5342. cpu_base = RX_CPU_BASE;
  5343. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5344. cpu_scratch_size = (info.text_len +
  5345. info.rodata_len +
  5346. info.data_len +
  5347. TG3_TSO5_FW_SBSS_LEN +
  5348. TG3_TSO5_FW_BSS_LEN);
  5349. } else {
  5350. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5351. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5352. info.text_data = &tg3TsoFwText[0];
  5353. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5354. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5355. info.rodata_data = &tg3TsoFwRodata[0];
  5356. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5357. info.data_len = TG3_TSO_FW_DATA_LEN;
  5358. info.data_data = &tg3TsoFwData[0];
  5359. cpu_base = TX_CPU_BASE;
  5360. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5361. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5362. }
  5363. err = tg3_load_firmware_cpu(tp, cpu_base,
  5364. cpu_scratch_base, cpu_scratch_size,
  5365. &info);
  5366. if (err)
  5367. return err;
  5368. /* Now startup the cpu. */
  5369. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5370. tw32_f(cpu_base + CPU_PC, info.text_base);
  5371. for (i = 0; i < 5; i++) {
  5372. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5373. break;
  5374. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5375. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5376. tw32_f(cpu_base + CPU_PC, info.text_base);
  5377. udelay(1000);
  5378. }
  5379. if (i >= 5) {
  5380. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5381. "to set CPU PC, is %08x should be %08x\n",
  5382. tp->dev->name, tr32(cpu_base + CPU_PC),
  5383. info.text_base);
  5384. return -ENODEV;
  5385. }
  5386. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5387. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5388. return 0;
  5389. }
  5390. /* tp->lock is held. */
  5391. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5392. {
  5393. u32 addr_high, addr_low;
  5394. int i;
  5395. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5396. tp->dev->dev_addr[1]);
  5397. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5398. (tp->dev->dev_addr[3] << 16) |
  5399. (tp->dev->dev_addr[4] << 8) |
  5400. (tp->dev->dev_addr[5] << 0));
  5401. for (i = 0; i < 4; i++) {
  5402. if (i == 1 && skip_mac_1)
  5403. continue;
  5404. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5405. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5406. }
  5407. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5408. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5409. for (i = 0; i < 12; i++) {
  5410. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5411. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5412. }
  5413. }
  5414. addr_high = (tp->dev->dev_addr[0] +
  5415. tp->dev->dev_addr[1] +
  5416. tp->dev->dev_addr[2] +
  5417. tp->dev->dev_addr[3] +
  5418. tp->dev->dev_addr[4] +
  5419. tp->dev->dev_addr[5]) &
  5420. TX_BACKOFF_SEED_MASK;
  5421. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5422. }
  5423. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5424. {
  5425. struct tg3 *tp = netdev_priv(dev);
  5426. struct sockaddr *addr = p;
  5427. int err = 0, skip_mac_1 = 0;
  5428. if (!is_valid_ether_addr(addr->sa_data))
  5429. return -EINVAL;
  5430. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5431. if (!netif_running(dev))
  5432. return 0;
  5433. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5434. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5435. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5436. addr0_low = tr32(MAC_ADDR_0_LOW);
  5437. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5438. addr1_low = tr32(MAC_ADDR_1_LOW);
  5439. /* Skip MAC addr 1 if ASF is using it. */
  5440. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5441. !(addr1_high == 0 && addr1_low == 0))
  5442. skip_mac_1 = 1;
  5443. }
  5444. spin_lock_bh(&tp->lock);
  5445. __tg3_set_mac_addr(tp, skip_mac_1);
  5446. spin_unlock_bh(&tp->lock);
  5447. return err;
  5448. }
  5449. /* tp->lock is held. */
  5450. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5451. dma_addr_t mapping, u32 maxlen_flags,
  5452. u32 nic_addr)
  5453. {
  5454. tg3_write_mem(tp,
  5455. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5456. ((u64) mapping >> 32));
  5457. tg3_write_mem(tp,
  5458. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5459. ((u64) mapping & 0xffffffff));
  5460. tg3_write_mem(tp,
  5461. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5462. maxlen_flags);
  5463. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5464. tg3_write_mem(tp,
  5465. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5466. nic_addr);
  5467. }
  5468. static void __tg3_set_rx_mode(struct net_device *);
  5469. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5470. {
  5471. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5472. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5473. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5474. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5475. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5476. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5477. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5478. }
  5479. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5480. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5481. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5482. u32 val = ec->stats_block_coalesce_usecs;
  5483. if (!netif_carrier_ok(tp->dev))
  5484. val = 0;
  5485. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5486. }
  5487. }
  5488. /* tp->lock is held. */
  5489. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5490. {
  5491. u32 val, rdmac_mode;
  5492. int i, err, limit;
  5493. tg3_disable_ints(tp);
  5494. tg3_stop_fw(tp);
  5495. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5496. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5497. tg3_abort_hw(tp, 1);
  5498. }
  5499. if (reset_phy)
  5500. tg3_phy_reset(tp);
  5501. err = tg3_chip_reset(tp);
  5502. if (err)
  5503. return err;
  5504. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5505. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5506. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5507. val = tr32(TG3_CPMU_CTRL);
  5508. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5509. tw32(TG3_CPMU_CTRL, val);
  5510. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5511. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5512. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5513. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5514. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5515. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5516. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5517. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5518. val = tr32(TG3_CPMU_HST_ACC);
  5519. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5520. val |= CPMU_HST_ACC_MACCLK_6_25;
  5521. tw32(TG3_CPMU_HST_ACC, val);
  5522. }
  5523. /* This works around an issue with Athlon chipsets on
  5524. * B3 tigon3 silicon. This bit has no effect on any
  5525. * other revision. But do not set this on PCI Express
  5526. * chips and don't even touch the clocks if the CPMU is present.
  5527. */
  5528. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5529. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5530. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5531. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5532. }
  5533. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5534. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5535. val = tr32(TG3PCI_PCISTATE);
  5536. val |= PCISTATE_RETRY_SAME_DMA;
  5537. tw32(TG3PCI_PCISTATE, val);
  5538. }
  5539. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5540. /* Allow reads and writes to the
  5541. * APE register and memory space.
  5542. */
  5543. val = tr32(TG3PCI_PCISTATE);
  5544. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5545. PCISTATE_ALLOW_APE_SHMEM_WR;
  5546. tw32(TG3PCI_PCISTATE, val);
  5547. }
  5548. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5549. /* Enable some hw fixes. */
  5550. val = tr32(TG3PCI_MSI_DATA);
  5551. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5552. tw32(TG3PCI_MSI_DATA, val);
  5553. }
  5554. /* Descriptor ring init may make accesses to the
  5555. * NIC SRAM area to setup the TX descriptors, so we
  5556. * can only do this after the hardware has been
  5557. * successfully reset.
  5558. */
  5559. err = tg3_init_rings(tp);
  5560. if (err)
  5561. return err;
  5562. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5563. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5564. /* This value is determined during the probe time DMA
  5565. * engine test, tg3_test_dma.
  5566. */
  5567. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5568. }
  5569. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5570. GRC_MODE_4X_NIC_SEND_RINGS |
  5571. GRC_MODE_NO_TX_PHDR_CSUM |
  5572. GRC_MODE_NO_RX_PHDR_CSUM);
  5573. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5574. /* Pseudo-header checksum is done by hardware logic and not
  5575. * the offload processers, so make the chip do the pseudo-
  5576. * header checksums on receive. For transmit it is more
  5577. * convenient to do the pseudo-header checksum in software
  5578. * as Linux does that on transmit for us in all cases.
  5579. */
  5580. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5581. tw32(GRC_MODE,
  5582. tp->grc_mode |
  5583. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5584. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5585. val = tr32(GRC_MISC_CFG);
  5586. val &= ~0xff;
  5587. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5588. tw32(GRC_MISC_CFG, val);
  5589. /* Initialize MBUF/DESC pool. */
  5590. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5591. /* Do nothing. */
  5592. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5593. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5595. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5596. else
  5597. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5598. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5599. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5600. }
  5601. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5602. int fw_len;
  5603. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5604. TG3_TSO5_FW_RODATA_LEN +
  5605. TG3_TSO5_FW_DATA_LEN +
  5606. TG3_TSO5_FW_SBSS_LEN +
  5607. TG3_TSO5_FW_BSS_LEN);
  5608. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5609. tw32(BUFMGR_MB_POOL_ADDR,
  5610. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5611. tw32(BUFMGR_MB_POOL_SIZE,
  5612. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5613. }
  5614. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5615. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5616. tp->bufmgr_config.mbuf_read_dma_low_water);
  5617. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5618. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5619. tw32(BUFMGR_MB_HIGH_WATER,
  5620. tp->bufmgr_config.mbuf_high_water);
  5621. } else {
  5622. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5623. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5624. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5625. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5626. tw32(BUFMGR_MB_HIGH_WATER,
  5627. tp->bufmgr_config.mbuf_high_water_jumbo);
  5628. }
  5629. tw32(BUFMGR_DMA_LOW_WATER,
  5630. tp->bufmgr_config.dma_low_water);
  5631. tw32(BUFMGR_DMA_HIGH_WATER,
  5632. tp->bufmgr_config.dma_high_water);
  5633. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5634. for (i = 0; i < 2000; i++) {
  5635. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5636. break;
  5637. udelay(10);
  5638. }
  5639. if (i >= 2000) {
  5640. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5641. tp->dev->name);
  5642. return -ENODEV;
  5643. }
  5644. /* Setup replenish threshold. */
  5645. val = tp->rx_pending / 8;
  5646. if (val == 0)
  5647. val = 1;
  5648. else if (val > tp->rx_std_max_post)
  5649. val = tp->rx_std_max_post;
  5650. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5651. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5652. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5653. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5654. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5655. }
  5656. tw32(RCVBDI_STD_THRESH, val);
  5657. /* Initialize TG3_BDINFO's at:
  5658. * RCVDBDI_STD_BD: standard eth size rx ring
  5659. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5660. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5661. *
  5662. * like so:
  5663. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5664. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5665. * ring attribute flags
  5666. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5667. *
  5668. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5669. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5670. *
  5671. * The size of each ring is fixed in the firmware, but the location is
  5672. * configurable.
  5673. */
  5674. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5675. ((u64) tp->rx_std_mapping >> 32));
  5676. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5677. ((u64) tp->rx_std_mapping & 0xffffffff));
  5678. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5679. NIC_SRAM_RX_BUFFER_DESC);
  5680. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5681. * configs on 5705.
  5682. */
  5683. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5684. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5685. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5686. } else {
  5687. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5688. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5689. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5690. BDINFO_FLAGS_DISABLED);
  5691. /* Setup replenish threshold. */
  5692. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5693. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5694. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5695. ((u64) tp->rx_jumbo_mapping >> 32));
  5696. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5697. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5698. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5699. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5700. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5701. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5702. } else {
  5703. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5704. BDINFO_FLAGS_DISABLED);
  5705. }
  5706. }
  5707. /* There is only one send ring on 5705/5750, no need to explicitly
  5708. * disable the others.
  5709. */
  5710. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5711. /* Clear out send RCB ring in SRAM. */
  5712. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5713. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5714. BDINFO_FLAGS_DISABLED);
  5715. }
  5716. tp->tx_prod = 0;
  5717. tp->tx_cons = 0;
  5718. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5719. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5720. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5721. tp->tx_desc_mapping,
  5722. (TG3_TX_RING_SIZE <<
  5723. BDINFO_FLAGS_MAXLEN_SHIFT),
  5724. NIC_SRAM_TX_BUFFER_DESC);
  5725. /* There is only one receive return ring on 5705/5750, no need
  5726. * to explicitly disable the others.
  5727. */
  5728. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5729. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5730. i += TG3_BDINFO_SIZE) {
  5731. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5732. BDINFO_FLAGS_DISABLED);
  5733. }
  5734. }
  5735. tp->rx_rcb_ptr = 0;
  5736. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5737. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5738. tp->rx_rcb_mapping,
  5739. (TG3_RX_RCB_RING_SIZE(tp) <<
  5740. BDINFO_FLAGS_MAXLEN_SHIFT),
  5741. 0);
  5742. tp->rx_std_ptr = tp->rx_pending;
  5743. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5744. tp->rx_std_ptr);
  5745. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5746. tp->rx_jumbo_pending : 0;
  5747. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5748. tp->rx_jumbo_ptr);
  5749. /* Initialize MAC address and backoff seed. */
  5750. __tg3_set_mac_addr(tp, 0);
  5751. /* MTU + ethernet header + FCS + optional VLAN tag */
  5752. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5753. /* The slot time is changed by tg3_setup_phy if we
  5754. * run at gigabit with half duplex.
  5755. */
  5756. tw32(MAC_TX_LENGTHS,
  5757. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5758. (6 << TX_LENGTHS_IPG_SHIFT) |
  5759. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5760. /* Receive rules. */
  5761. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5762. tw32(RCVLPC_CONFIG, 0x0181);
  5763. /* Calculate RDMAC_MODE setting early, we need it to determine
  5764. * the RCVLPC_STATE_ENABLE mask.
  5765. */
  5766. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5767. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5768. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5769. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5770. RDMAC_MODE_LNGREAD_ENAB);
  5771. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  5772. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5773. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5774. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5775. /* If statement applies to 5705 and 5750 PCI devices only */
  5776. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5777. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5778. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5779. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5781. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5782. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5783. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5784. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5785. }
  5786. }
  5787. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5788. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5789. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5790. rdmac_mode |= (1 << 27);
  5791. /* Receive/send statistics. */
  5792. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5793. val = tr32(RCVLPC_STATS_ENABLE);
  5794. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5795. tw32(RCVLPC_STATS_ENABLE, val);
  5796. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5797. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5798. val = tr32(RCVLPC_STATS_ENABLE);
  5799. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5800. tw32(RCVLPC_STATS_ENABLE, val);
  5801. } else {
  5802. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5803. }
  5804. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5805. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5806. tw32(SNDDATAI_STATSCTRL,
  5807. (SNDDATAI_SCTRL_ENABLE |
  5808. SNDDATAI_SCTRL_FASTUPD));
  5809. /* Setup host coalescing engine. */
  5810. tw32(HOSTCC_MODE, 0);
  5811. for (i = 0; i < 2000; i++) {
  5812. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5813. break;
  5814. udelay(10);
  5815. }
  5816. __tg3_set_coalesce(tp, &tp->coal);
  5817. /* set status block DMA address */
  5818. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5819. ((u64) tp->status_mapping >> 32));
  5820. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5821. ((u64) tp->status_mapping & 0xffffffff));
  5822. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5823. /* Status/statistics block address. See tg3_timer,
  5824. * the tg3_periodic_fetch_stats call there, and
  5825. * tg3_get_stats to see how this works for 5705/5750 chips.
  5826. */
  5827. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5828. ((u64) tp->stats_mapping >> 32));
  5829. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5830. ((u64) tp->stats_mapping & 0xffffffff));
  5831. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5832. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5833. }
  5834. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5835. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5836. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5837. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5838. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5839. /* Clear statistics/status block in chip, and status block in ram. */
  5840. for (i = NIC_SRAM_STATS_BLK;
  5841. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5842. i += sizeof(u32)) {
  5843. tg3_write_mem(tp, i, 0);
  5844. udelay(40);
  5845. }
  5846. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5847. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5848. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5849. /* reset to prevent losing 1st rx packet intermittently */
  5850. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5851. udelay(10);
  5852. }
  5853. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5854. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5855. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5856. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5857. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5858. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5859. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5860. udelay(40);
  5861. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5862. * If TG3_FLG2_IS_NIC is zero, we should read the
  5863. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5864. * whether used as inputs or outputs, are set by boot code after
  5865. * reset.
  5866. */
  5867. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5868. u32 gpio_mask;
  5869. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5870. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5871. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5872. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5873. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5874. GRC_LCLCTRL_GPIO_OUTPUT3;
  5875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5876. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5877. tp->grc_local_ctrl &= ~gpio_mask;
  5878. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5879. /* GPIO1 must be driven high for eeprom write protect */
  5880. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5881. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5882. GRC_LCLCTRL_GPIO_OUTPUT1);
  5883. }
  5884. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5885. udelay(100);
  5886. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5887. tp->last_tag = 0;
  5888. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5889. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5890. udelay(40);
  5891. }
  5892. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5893. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5894. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5895. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5896. WDMAC_MODE_LNGREAD_ENAB);
  5897. /* If statement applies to 5705 and 5750 PCI devices only */
  5898. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5899. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5900. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5901. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5902. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5903. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5904. /* nothing */
  5905. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5906. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5907. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5908. val |= WDMAC_MODE_RX_ACCEL;
  5909. }
  5910. }
  5911. /* Enable host coalescing bug fix */
  5912. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5913. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  5914. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  5915. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761))
  5916. val |= (1 << 29);
  5917. tw32_f(WDMAC_MODE, val);
  5918. udelay(40);
  5919. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5920. u16 pcix_cmd;
  5921. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5922. &pcix_cmd);
  5923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5924. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  5925. pcix_cmd |= PCI_X_CMD_READ_2K;
  5926. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5927. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  5928. pcix_cmd |= PCI_X_CMD_READ_2K;
  5929. }
  5930. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5931. pcix_cmd);
  5932. }
  5933. tw32_f(RDMAC_MODE, rdmac_mode);
  5934. udelay(40);
  5935. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5936. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5937. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5939. tw32(SNDDATAC_MODE,
  5940. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  5941. else
  5942. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5943. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5944. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5945. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5946. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5947. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5948. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5949. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5950. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5951. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5952. err = tg3_load_5701_a0_firmware_fix(tp);
  5953. if (err)
  5954. return err;
  5955. }
  5956. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5957. err = tg3_load_tso_firmware(tp);
  5958. if (err)
  5959. return err;
  5960. }
  5961. tp->tx_mode = TX_MODE_ENABLE;
  5962. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5963. udelay(100);
  5964. tp->rx_mode = RX_MODE_ENABLE;
  5965. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  5966. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5967. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5968. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5969. udelay(10);
  5970. if (tp->link_config.phy_is_low_power) {
  5971. tp->link_config.phy_is_low_power = 0;
  5972. tp->link_config.speed = tp->link_config.orig_speed;
  5973. tp->link_config.duplex = tp->link_config.orig_duplex;
  5974. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5975. }
  5976. tp->mi_mode = MAC_MI_MODE_BASE;
  5977. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5978. udelay(80);
  5979. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5980. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5981. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5982. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5983. udelay(10);
  5984. }
  5985. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5986. udelay(10);
  5987. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5988. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5989. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5990. /* Set drive transmission level to 1.2V */
  5991. /* only if the signal pre-emphasis bit is not set */
  5992. val = tr32(MAC_SERDES_CFG);
  5993. val &= 0xfffff000;
  5994. val |= 0x880;
  5995. tw32(MAC_SERDES_CFG, val);
  5996. }
  5997. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5998. tw32(MAC_SERDES_CFG, 0x616000);
  5999. }
  6000. /* Prevent chip from dropping frames when flow control
  6001. * is enabled.
  6002. */
  6003. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6004. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6005. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6006. /* Use hardware link auto-negotiation */
  6007. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6008. }
  6009. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6010. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6011. u32 tmp;
  6012. tmp = tr32(SERDES_RX_CTRL);
  6013. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6014. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6015. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6016. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6017. }
  6018. err = tg3_setup_phy(tp, 0);
  6019. if (err)
  6020. return err;
  6021. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6022. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6023. u32 tmp;
  6024. /* Clear CRC stats. */
  6025. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6026. tg3_writephy(tp, MII_TG3_TEST1,
  6027. tmp | MII_TG3_TEST1_CRC_EN);
  6028. tg3_readphy(tp, 0x14, &tmp);
  6029. }
  6030. }
  6031. __tg3_set_rx_mode(tp->dev);
  6032. /* Initialize receive rules. */
  6033. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6034. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6035. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6036. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6037. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6038. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6039. limit = 8;
  6040. else
  6041. limit = 16;
  6042. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6043. limit -= 4;
  6044. switch (limit) {
  6045. case 16:
  6046. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6047. case 15:
  6048. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6049. case 14:
  6050. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6051. case 13:
  6052. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6053. case 12:
  6054. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6055. case 11:
  6056. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6057. case 10:
  6058. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6059. case 9:
  6060. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6061. case 8:
  6062. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6063. case 7:
  6064. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6065. case 6:
  6066. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6067. case 5:
  6068. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6069. case 4:
  6070. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6071. case 3:
  6072. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6073. case 2:
  6074. case 1:
  6075. default:
  6076. break;
  6077. };
  6078. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6079. /* Write our heartbeat update interval to APE. */
  6080. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6081. APE_HOST_HEARTBEAT_INT_DISABLE);
  6082. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6083. return 0;
  6084. }
  6085. /* Called at device open time to get the chip ready for
  6086. * packet processing. Invoked with tp->lock held.
  6087. */
  6088. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6089. {
  6090. int err;
  6091. /* Force the chip into D0. */
  6092. err = tg3_set_power_state(tp, PCI_D0);
  6093. if (err)
  6094. goto out;
  6095. tg3_switch_clocks(tp);
  6096. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6097. err = tg3_reset_hw(tp, reset_phy);
  6098. out:
  6099. return err;
  6100. }
  6101. #define TG3_STAT_ADD32(PSTAT, REG) \
  6102. do { u32 __val = tr32(REG); \
  6103. (PSTAT)->low += __val; \
  6104. if ((PSTAT)->low < __val) \
  6105. (PSTAT)->high += 1; \
  6106. } while (0)
  6107. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6108. {
  6109. struct tg3_hw_stats *sp = tp->hw_stats;
  6110. if (!netif_carrier_ok(tp->dev))
  6111. return;
  6112. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6113. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6114. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6115. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6116. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6117. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6118. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6119. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6120. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6121. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6122. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6123. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6124. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6125. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6126. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6127. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6128. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6129. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6130. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6131. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6132. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6133. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6134. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6135. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6136. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6137. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6138. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6139. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6140. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6141. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6142. }
  6143. static void tg3_timer(unsigned long __opaque)
  6144. {
  6145. struct tg3 *tp = (struct tg3 *) __opaque;
  6146. if (tp->irq_sync)
  6147. goto restart_timer;
  6148. spin_lock(&tp->lock);
  6149. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6150. /* All of this garbage is because when using non-tagged
  6151. * IRQ status the mailbox/status_block protocol the chip
  6152. * uses with the cpu is race prone.
  6153. */
  6154. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6155. tw32(GRC_LOCAL_CTRL,
  6156. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6157. } else {
  6158. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6159. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6160. }
  6161. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6162. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6163. spin_unlock(&tp->lock);
  6164. schedule_work(&tp->reset_task);
  6165. return;
  6166. }
  6167. }
  6168. /* This part only runs once per second. */
  6169. if (!--tp->timer_counter) {
  6170. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6171. tg3_periodic_fetch_stats(tp);
  6172. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6173. u32 mac_stat;
  6174. int phy_event;
  6175. mac_stat = tr32(MAC_STATUS);
  6176. phy_event = 0;
  6177. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6178. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6179. phy_event = 1;
  6180. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6181. phy_event = 1;
  6182. if (phy_event)
  6183. tg3_setup_phy(tp, 0);
  6184. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6185. u32 mac_stat = tr32(MAC_STATUS);
  6186. int need_setup = 0;
  6187. if (netif_carrier_ok(tp->dev) &&
  6188. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6189. need_setup = 1;
  6190. }
  6191. if (! netif_carrier_ok(tp->dev) &&
  6192. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6193. MAC_STATUS_SIGNAL_DET))) {
  6194. need_setup = 1;
  6195. }
  6196. if (need_setup) {
  6197. if (!tp->serdes_counter) {
  6198. tw32_f(MAC_MODE,
  6199. (tp->mac_mode &
  6200. ~MAC_MODE_PORT_MODE_MASK));
  6201. udelay(40);
  6202. tw32_f(MAC_MODE, tp->mac_mode);
  6203. udelay(40);
  6204. }
  6205. tg3_setup_phy(tp, 0);
  6206. }
  6207. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6208. tg3_serdes_parallel_detect(tp);
  6209. tp->timer_counter = tp->timer_multiplier;
  6210. }
  6211. /* Heartbeat is only sent once every 2 seconds.
  6212. *
  6213. * The heartbeat is to tell the ASF firmware that the host
  6214. * driver is still alive. In the event that the OS crashes,
  6215. * ASF needs to reset the hardware to free up the FIFO space
  6216. * that may be filled with rx packets destined for the host.
  6217. * If the FIFO is full, ASF will no longer function properly.
  6218. *
  6219. * Unintended resets have been reported on real time kernels
  6220. * where the timer doesn't run on time. Netpoll will also have
  6221. * same problem.
  6222. *
  6223. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6224. * to check the ring condition when the heartbeat is expiring
  6225. * before doing the reset. This will prevent most unintended
  6226. * resets.
  6227. */
  6228. if (!--tp->asf_counter) {
  6229. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6230. u32 val;
  6231. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6232. FWCMD_NICDRV_ALIVE3);
  6233. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6234. /* 5 seconds timeout */
  6235. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6236. val = tr32(GRC_RX_CPU_EVENT);
  6237. val |= (1 << 14);
  6238. tw32(GRC_RX_CPU_EVENT, val);
  6239. }
  6240. tp->asf_counter = tp->asf_multiplier;
  6241. }
  6242. spin_unlock(&tp->lock);
  6243. restart_timer:
  6244. tp->timer.expires = jiffies + tp->timer_offset;
  6245. add_timer(&tp->timer);
  6246. }
  6247. static int tg3_request_irq(struct tg3 *tp)
  6248. {
  6249. irq_handler_t fn;
  6250. unsigned long flags;
  6251. struct net_device *dev = tp->dev;
  6252. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6253. fn = tg3_msi;
  6254. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6255. fn = tg3_msi_1shot;
  6256. flags = IRQF_SAMPLE_RANDOM;
  6257. } else {
  6258. fn = tg3_interrupt;
  6259. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6260. fn = tg3_interrupt_tagged;
  6261. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6262. }
  6263. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6264. }
  6265. static int tg3_test_interrupt(struct tg3 *tp)
  6266. {
  6267. struct net_device *dev = tp->dev;
  6268. int err, i, intr_ok = 0;
  6269. if (!netif_running(dev))
  6270. return -ENODEV;
  6271. tg3_disable_ints(tp);
  6272. free_irq(tp->pdev->irq, dev);
  6273. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6274. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6275. if (err)
  6276. return err;
  6277. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6278. tg3_enable_ints(tp);
  6279. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6280. HOSTCC_MODE_NOW);
  6281. for (i = 0; i < 5; i++) {
  6282. u32 int_mbox, misc_host_ctrl;
  6283. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6284. TG3_64BIT_REG_LOW);
  6285. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6286. if ((int_mbox != 0) ||
  6287. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6288. intr_ok = 1;
  6289. break;
  6290. }
  6291. msleep(10);
  6292. }
  6293. tg3_disable_ints(tp);
  6294. free_irq(tp->pdev->irq, dev);
  6295. err = tg3_request_irq(tp);
  6296. if (err)
  6297. return err;
  6298. if (intr_ok)
  6299. return 0;
  6300. return -EIO;
  6301. }
  6302. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6303. * successfully restored
  6304. */
  6305. static int tg3_test_msi(struct tg3 *tp)
  6306. {
  6307. struct net_device *dev = tp->dev;
  6308. int err;
  6309. u16 pci_cmd;
  6310. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6311. return 0;
  6312. /* Turn off SERR reporting in case MSI terminates with Master
  6313. * Abort.
  6314. */
  6315. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6316. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6317. pci_cmd & ~PCI_COMMAND_SERR);
  6318. err = tg3_test_interrupt(tp);
  6319. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6320. if (!err)
  6321. return 0;
  6322. /* other failures */
  6323. if (err != -EIO)
  6324. return err;
  6325. /* MSI test failed, go back to INTx mode */
  6326. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6327. "switching to INTx mode. Please report this failure to "
  6328. "the PCI maintainer and include system chipset information.\n",
  6329. tp->dev->name);
  6330. free_irq(tp->pdev->irq, dev);
  6331. pci_disable_msi(tp->pdev);
  6332. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6333. err = tg3_request_irq(tp);
  6334. if (err)
  6335. return err;
  6336. /* Need to reset the chip because the MSI cycle may have terminated
  6337. * with Master Abort.
  6338. */
  6339. tg3_full_lock(tp, 1);
  6340. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6341. err = tg3_init_hw(tp, 1);
  6342. tg3_full_unlock(tp);
  6343. if (err)
  6344. free_irq(tp->pdev->irq, dev);
  6345. return err;
  6346. }
  6347. static int tg3_open(struct net_device *dev)
  6348. {
  6349. struct tg3 *tp = netdev_priv(dev);
  6350. int err;
  6351. netif_carrier_off(tp->dev);
  6352. tg3_full_lock(tp, 0);
  6353. err = tg3_set_power_state(tp, PCI_D0);
  6354. if (err) {
  6355. tg3_full_unlock(tp);
  6356. return err;
  6357. }
  6358. tg3_disable_ints(tp);
  6359. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6360. tg3_full_unlock(tp);
  6361. /* The placement of this call is tied
  6362. * to the setup and use of Host TX descriptors.
  6363. */
  6364. err = tg3_alloc_consistent(tp);
  6365. if (err)
  6366. return err;
  6367. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6368. /* All MSI supporting chips should support tagged
  6369. * status. Assert that this is the case.
  6370. */
  6371. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6372. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6373. "Not using MSI.\n", tp->dev->name);
  6374. } else if (pci_enable_msi(tp->pdev) == 0) {
  6375. u32 msi_mode;
  6376. msi_mode = tr32(MSGINT_MODE);
  6377. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6378. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6379. }
  6380. }
  6381. err = tg3_request_irq(tp);
  6382. if (err) {
  6383. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6384. pci_disable_msi(tp->pdev);
  6385. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6386. }
  6387. tg3_free_consistent(tp);
  6388. return err;
  6389. }
  6390. napi_enable(&tp->napi);
  6391. tg3_full_lock(tp, 0);
  6392. err = tg3_init_hw(tp, 1);
  6393. if (err) {
  6394. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6395. tg3_free_rings(tp);
  6396. } else {
  6397. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6398. tp->timer_offset = HZ;
  6399. else
  6400. tp->timer_offset = HZ / 10;
  6401. BUG_ON(tp->timer_offset > HZ);
  6402. tp->timer_counter = tp->timer_multiplier =
  6403. (HZ / tp->timer_offset);
  6404. tp->asf_counter = tp->asf_multiplier =
  6405. ((HZ / tp->timer_offset) * 2);
  6406. init_timer(&tp->timer);
  6407. tp->timer.expires = jiffies + tp->timer_offset;
  6408. tp->timer.data = (unsigned long) tp;
  6409. tp->timer.function = tg3_timer;
  6410. }
  6411. tg3_full_unlock(tp);
  6412. if (err) {
  6413. napi_disable(&tp->napi);
  6414. free_irq(tp->pdev->irq, dev);
  6415. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6416. pci_disable_msi(tp->pdev);
  6417. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6418. }
  6419. tg3_free_consistent(tp);
  6420. return err;
  6421. }
  6422. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6423. err = tg3_test_msi(tp);
  6424. if (err) {
  6425. tg3_full_lock(tp, 0);
  6426. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6427. pci_disable_msi(tp->pdev);
  6428. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6429. }
  6430. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6431. tg3_free_rings(tp);
  6432. tg3_free_consistent(tp);
  6433. tg3_full_unlock(tp);
  6434. napi_disable(&tp->napi);
  6435. return err;
  6436. }
  6437. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6438. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6439. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6440. tw32(PCIE_TRANSACTION_CFG,
  6441. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6442. }
  6443. }
  6444. }
  6445. tg3_full_lock(tp, 0);
  6446. add_timer(&tp->timer);
  6447. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6448. tg3_enable_ints(tp);
  6449. tg3_full_unlock(tp);
  6450. netif_start_queue(dev);
  6451. return 0;
  6452. }
  6453. #if 0
  6454. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6455. {
  6456. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6457. u16 val16;
  6458. int i;
  6459. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6460. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6461. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6462. val16, val32);
  6463. /* MAC block */
  6464. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6465. tr32(MAC_MODE), tr32(MAC_STATUS));
  6466. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6467. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6468. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6469. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6470. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6471. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6472. /* Send data initiator control block */
  6473. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6474. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6475. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6476. tr32(SNDDATAI_STATSCTRL));
  6477. /* Send data completion control block */
  6478. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6479. /* Send BD ring selector block */
  6480. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6481. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6482. /* Send BD initiator control block */
  6483. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6484. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6485. /* Send BD completion control block */
  6486. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6487. /* Receive list placement control block */
  6488. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6489. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6490. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6491. tr32(RCVLPC_STATSCTRL));
  6492. /* Receive data and receive BD initiator control block */
  6493. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6494. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6495. /* Receive data completion control block */
  6496. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6497. tr32(RCVDCC_MODE));
  6498. /* Receive BD initiator control block */
  6499. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6500. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6501. /* Receive BD completion control block */
  6502. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6503. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6504. /* Receive list selector control block */
  6505. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6506. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6507. /* Mbuf cluster free block */
  6508. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6509. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6510. /* Host coalescing control block */
  6511. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6512. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6513. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6514. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6515. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6516. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6517. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6518. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6519. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6520. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6521. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6522. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6523. /* Memory arbiter control block */
  6524. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6525. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6526. /* Buffer manager control block */
  6527. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6528. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6529. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6530. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6531. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6532. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6533. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6534. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6535. /* Read DMA control block */
  6536. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6537. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6538. /* Write DMA control block */
  6539. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6540. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6541. /* DMA completion block */
  6542. printk("DEBUG: DMAC_MODE[%08x]\n",
  6543. tr32(DMAC_MODE));
  6544. /* GRC block */
  6545. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6546. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6547. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6548. tr32(GRC_LOCAL_CTRL));
  6549. /* TG3_BDINFOs */
  6550. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6551. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6552. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6553. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6554. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6555. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6556. tr32(RCVDBDI_STD_BD + 0x0),
  6557. tr32(RCVDBDI_STD_BD + 0x4),
  6558. tr32(RCVDBDI_STD_BD + 0x8),
  6559. tr32(RCVDBDI_STD_BD + 0xc));
  6560. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6561. tr32(RCVDBDI_MINI_BD + 0x0),
  6562. tr32(RCVDBDI_MINI_BD + 0x4),
  6563. tr32(RCVDBDI_MINI_BD + 0x8),
  6564. tr32(RCVDBDI_MINI_BD + 0xc));
  6565. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6566. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6567. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6568. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6569. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6570. val32, val32_2, val32_3, val32_4);
  6571. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6572. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6573. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6574. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6575. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6576. val32, val32_2, val32_3, val32_4);
  6577. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6578. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6579. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6580. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6581. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6582. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6583. val32, val32_2, val32_3, val32_4, val32_5);
  6584. /* SW status block */
  6585. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6586. tp->hw_status->status,
  6587. tp->hw_status->status_tag,
  6588. tp->hw_status->rx_jumbo_consumer,
  6589. tp->hw_status->rx_consumer,
  6590. tp->hw_status->rx_mini_consumer,
  6591. tp->hw_status->idx[0].rx_producer,
  6592. tp->hw_status->idx[0].tx_consumer);
  6593. /* SW statistics block */
  6594. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6595. ((u32 *)tp->hw_stats)[0],
  6596. ((u32 *)tp->hw_stats)[1],
  6597. ((u32 *)tp->hw_stats)[2],
  6598. ((u32 *)tp->hw_stats)[3]);
  6599. /* Mailboxes */
  6600. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6601. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6602. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6603. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6604. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6605. /* NIC side send descriptors. */
  6606. for (i = 0; i < 6; i++) {
  6607. unsigned long txd;
  6608. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6609. + (i * sizeof(struct tg3_tx_buffer_desc));
  6610. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6611. i,
  6612. readl(txd + 0x0), readl(txd + 0x4),
  6613. readl(txd + 0x8), readl(txd + 0xc));
  6614. }
  6615. /* NIC side RX descriptors. */
  6616. for (i = 0; i < 6; i++) {
  6617. unsigned long rxd;
  6618. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6619. + (i * sizeof(struct tg3_rx_buffer_desc));
  6620. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6621. i,
  6622. readl(rxd + 0x0), readl(rxd + 0x4),
  6623. readl(rxd + 0x8), readl(rxd + 0xc));
  6624. rxd += (4 * sizeof(u32));
  6625. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6626. i,
  6627. readl(rxd + 0x0), readl(rxd + 0x4),
  6628. readl(rxd + 0x8), readl(rxd + 0xc));
  6629. }
  6630. for (i = 0; i < 6; i++) {
  6631. unsigned long rxd;
  6632. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6633. + (i * sizeof(struct tg3_rx_buffer_desc));
  6634. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6635. i,
  6636. readl(rxd + 0x0), readl(rxd + 0x4),
  6637. readl(rxd + 0x8), readl(rxd + 0xc));
  6638. rxd += (4 * sizeof(u32));
  6639. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6640. i,
  6641. readl(rxd + 0x0), readl(rxd + 0x4),
  6642. readl(rxd + 0x8), readl(rxd + 0xc));
  6643. }
  6644. }
  6645. #endif
  6646. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6647. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6648. static int tg3_close(struct net_device *dev)
  6649. {
  6650. struct tg3 *tp = netdev_priv(dev);
  6651. napi_disable(&tp->napi);
  6652. cancel_work_sync(&tp->reset_task);
  6653. netif_stop_queue(dev);
  6654. del_timer_sync(&tp->timer);
  6655. tg3_full_lock(tp, 1);
  6656. #if 0
  6657. tg3_dump_state(tp);
  6658. #endif
  6659. tg3_disable_ints(tp);
  6660. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6661. tg3_free_rings(tp);
  6662. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6663. tg3_full_unlock(tp);
  6664. free_irq(tp->pdev->irq, dev);
  6665. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6666. pci_disable_msi(tp->pdev);
  6667. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6668. }
  6669. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6670. sizeof(tp->net_stats_prev));
  6671. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6672. sizeof(tp->estats_prev));
  6673. tg3_free_consistent(tp);
  6674. tg3_set_power_state(tp, PCI_D3hot);
  6675. netif_carrier_off(tp->dev);
  6676. return 0;
  6677. }
  6678. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6679. {
  6680. unsigned long ret;
  6681. #if (BITS_PER_LONG == 32)
  6682. ret = val->low;
  6683. #else
  6684. ret = ((u64)val->high << 32) | ((u64)val->low);
  6685. #endif
  6686. return ret;
  6687. }
  6688. static unsigned long calc_crc_errors(struct tg3 *tp)
  6689. {
  6690. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6691. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6692. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6694. u32 val;
  6695. spin_lock_bh(&tp->lock);
  6696. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6697. tg3_writephy(tp, MII_TG3_TEST1,
  6698. val | MII_TG3_TEST1_CRC_EN);
  6699. tg3_readphy(tp, 0x14, &val);
  6700. } else
  6701. val = 0;
  6702. spin_unlock_bh(&tp->lock);
  6703. tp->phy_crc_errors += val;
  6704. return tp->phy_crc_errors;
  6705. }
  6706. return get_stat64(&hw_stats->rx_fcs_errors);
  6707. }
  6708. #define ESTAT_ADD(member) \
  6709. estats->member = old_estats->member + \
  6710. get_stat64(&hw_stats->member)
  6711. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6712. {
  6713. struct tg3_ethtool_stats *estats = &tp->estats;
  6714. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6715. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6716. if (!hw_stats)
  6717. return old_estats;
  6718. ESTAT_ADD(rx_octets);
  6719. ESTAT_ADD(rx_fragments);
  6720. ESTAT_ADD(rx_ucast_packets);
  6721. ESTAT_ADD(rx_mcast_packets);
  6722. ESTAT_ADD(rx_bcast_packets);
  6723. ESTAT_ADD(rx_fcs_errors);
  6724. ESTAT_ADD(rx_align_errors);
  6725. ESTAT_ADD(rx_xon_pause_rcvd);
  6726. ESTAT_ADD(rx_xoff_pause_rcvd);
  6727. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6728. ESTAT_ADD(rx_xoff_entered);
  6729. ESTAT_ADD(rx_frame_too_long_errors);
  6730. ESTAT_ADD(rx_jabbers);
  6731. ESTAT_ADD(rx_undersize_packets);
  6732. ESTAT_ADD(rx_in_length_errors);
  6733. ESTAT_ADD(rx_out_length_errors);
  6734. ESTAT_ADD(rx_64_or_less_octet_packets);
  6735. ESTAT_ADD(rx_65_to_127_octet_packets);
  6736. ESTAT_ADD(rx_128_to_255_octet_packets);
  6737. ESTAT_ADD(rx_256_to_511_octet_packets);
  6738. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6739. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6740. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6741. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6742. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6743. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6744. ESTAT_ADD(tx_octets);
  6745. ESTAT_ADD(tx_collisions);
  6746. ESTAT_ADD(tx_xon_sent);
  6747. ESTAT_ADD(tx_xoff_sent);
  6748. ESTAT_ADD(tx_flow_control);
  6749. ESTAT_ADD(tx_mac_errors);
  6750. ESTAT_ADD(tx_single_collisions);
  6751. ESTAT_ADD(tx_mult_collisions);
  6752. ESTAT_ADD(tx_deferred);
  6753. ESTAT_ADD(tx_excessive_collisions);
  6754. ESTAT_ADD(tx_late_collisions);
  6755. ESTAT_ADD(tx_collide_2times);
  6756. ESTAT_ADD(tx_collide_3times);
  6757. ESTAT_ADD(tx_collide_4times);
  6758. ESTAT_ADD(tx_collide_5times);
  6759. ESTAT_ADD(tx_collide_6times);
  6760. ESTAT_ADD(tx_collide_7times);
  6761. ESTAT_ADD(tx_collide_8times);
  6762. ESTAT_ADD(tx_collide_9times);
  6763. ESTAT_ADD(tx_collide_10times);
  6764. ESTAT_ADD(tx_collide_11times);
  6765. ESTAT_ADD(tx_collide_12times);
  6766. ESTAT_ADD(tx_collide_13times);
  6767. ESTAT_ADD(tx_collide_14times);
  6768. ESTAT_ADD(tx_collide_15times);
  6769. ESTAT_ADD(tx_ucast_packets);
  6770. ESTAT_ADD(tx_mcast_packets);
  6771. ESTAT_ADD(tx_bcast_packets);
  6772. ESTAT_ADD(tx_carrier_sense_errors);
  6773. ESTAT_ADD(tx_discards);
  6774. ESTAT_ADD(tx_errors);
  6775. ESTAT_ADD(dma_writeq_full);
  6776. ESTAT_ADD(dma_write_prioq_full);
  6777. ESTAT_ADD(rxbds_empty);
  6778. ESTAT_ADD(rx_discards);
  6779. ESTAT_ADD(rx_errors);
  6780. ESTAT_ADD(rx_threshold_hit);
  6781. ESTAT_ADD(dma_readq_full);
  6782. ESTAT_ADD(dma_read_prioq_full);
  6783. ESTAT_ADD(tx_comp_queue_full);
  6784. ESTAT_ADD(ring_set_send_prod_index);
  6785. ESTAT_ADD(ring_status_update);
  6786. ESTAT_ADD(nic_irqs);
  6787. ESTAT_ADD(nic_avoided_irqs);
  6788. ESTAT_ADD(nic_tx_threshold_hit);
  6789. return estats;
  6790. }
  6791. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6792. {
  6793. struct tg3 *tp = netdev_priv(dev);
  6794. struct net_device_stats *stats = &tp->net_stats;
  6795. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6796. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6797. if (!hw_stats)
  6798. return old_stats;
  6799. stats->rx_packets = old_stats->rx_packets +
  6800. get_stat64(&hw_stats->rx_ucast_packets) +
  6801. get_stat64(&hw_stats->rx_mcast_packets) +
  6802. get_stat64(&hw_stats->rx_bcast_packets);
  6803. stats->tx_packets = old_stats->tx_packets +
  6804. get_stat64(&hw_stats->tx_ucast_packets) +
  6805. get_stat64(&hw_stats->tx_mcast_packets) +
  6806. get_stat64(&hw_stats->tx_bcast_packets);
  6807. stats->rx_bytes = old_stats->rx_bytes +
  6808. get_stat64(&hw_stats->rx_octets);
  6809. stats->tx_bytes = old_stats->tx_bytes +
  6810. get_stat64(&hw_stats->tx_octets);
  6811. stats->rx_errors = old_stats->rx_errors +
  6812. get_stat64(&hw_stats->rx_errors);
  6813. stats->tx_errors = old_stats->tx_errors +
  6814. get_stat64(&hw_stats->tx_errors) +
  6815. get_stat64(&hw_stats->tx_mac_errors) +
  6816. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6817. get_stat64(&hw_stats->tx_discards);
  6818. stats->multicast = old_stats->multicast +
  6819. get_stat64(&hw_stats->rx_mcast_packets);
  6820. stats->collisions = old_stats->collisions +
  6821. get_stat64(&hw_stats->tx_collisions);
  6822. stats->rx_length_errors = old_stats->rx_length_errors +
  6823. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6824. get_stat64(&hw_stats->rx_undersize_packets);
  6825. stats->rx_over_errors = old_stats->rx_over_errors +
  6826. get_stat64(&hw_stats->rxbds_empty);
  6827. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6828. get_stat64(&hw_stats->rx_align_errors);
  6829. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6830. get_stat64(&hw_stats->tx_discards);
  6831. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6832. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6833. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6834. calc_crc_errors(tp);
  6835. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6836. get_stat64(&hw_stats->rx_discards);
  6837. return stats;
  6838. }
  6839. static inline u32 calc_crc(unsigned char *buf, int len)
  6840. {
  6841. u32 reg;
  6842. u32 tmp;
  6843. int j, k;
  6844. reg = 0xffffffff;
  6845. for (j = 0; j < len; j++) {
  6846. reg ^= buf[j];
  6847. for (k = 0; k < 8; k++) {
  6848. tmp = reg & 0x01;
  6849. reg >>= 1;
  6850. if (tmp) {
  6851. reg ^= 0xedb88320;
  6852. }
  6853. }
  6854. }
  6855. return ~reg;
  6856. }
  6857. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6858. {
  6859. /* accept or reject all multicast frames */
  6860. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6861. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6862. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6863. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6864. }
  6865. static void __tg3_set_rx_mode(struct net_device *dev)
  6866. {
  6867. struct tg3 *tp = netdev_priv(dev);
  6868. u32 rx_mode;
  6869. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6870. RX_MODE_KEEP_VLAN_TAG);
  6871. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6872. * flag clear.
  6873. */
  6874. #if TG3_VLAN_TAG_USED
  6875. if (!tp->vlgrp &&
  6876. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6877. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6878. #else
  6879. /* By definition, VLAN is disabled always in this
  6880. * case.
  6881. */
  6882. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6883. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6884. #endif
  6885. if (dev->flags & IFF_PROMISC) {
  6886. /* Promiscuous mode. */
  6887. rx_mode |= RX_MODE_PROMISC;
  6888. } else if (dev->flags & IFF_ALLMULTI) {
  6889. /* Accept all multicast. */
  6890. tg3_set_multi (tp, 1);
  6891. } else if (dev->mc_count < 1) {
  6892. /* Reject all multicast. */
  6893. tg3_set_multi (tp, 0);
  6894. } else {
  6895. /* Accept one or more multicast(s). */
  6896. struct dev_mc_list *mclist;
  6897. unsigned int i;
  6898. u32 mc_filter[4] = { 0, };
  6899. u32 regidx;
  6900. u32 bit;
  6901. u32 crc;
  6902. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6903. i++, mclist = mclist->next) {
  6904. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6905. bit = ~crc & 0x7f;
  6906. regidx = (bit & 0x60) >> 5;
  6907. bit &= 0x1f;
  6908. mc_filter[regidx] |= (1 << bit);
  6909. }
  6910. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6911. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6912. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6913. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6914. }
  6915. if (rx_mode != tp->rx_mode) {
  6916. tp->rx_mode = rx_mode;
  6917. tw32_f(MAC_RX_MODE, rx_mode);
  6918. udelay(10);
  6919. }
  6920. }
  6921. static void tg3_set_rx_mode(struct net_device *dev)
  6922. {
  6923. struct tg3 *tp = netdev_priv(dev);
  6924. if (!netif_running(dev))
  6925. return;
  6926. tg3_full_lock(tp, 0);
  6927. __tg3_set_rx_mode(dev);
  6928. tg3_full_unlock(tp);
  6929. }
  6930. #define TG3_REGDUMP_LEN (32 * 1024)
  6931. static int tg3_get_regs_len(struct net_device *dev)
  6932. {
  6933. return TG3_REGDUMP_LEN;
  6934. }
  6935. static void tg3_get_regs(struct net_device *dev,
  6936. struct ethtool_regs *regs, void *_p)
  6937. {
  6938. u32 *p = _p;
  6939. struct tg3 *tp = netdev_priv(dev);
  6940. u8 *orig_p = _p;
  6941. int i;
  6942. regs->version = 0;
  6943. memset(p, 0, TG3_REGDUMP_LEN);
  6944. if (tp->link_config.phy_is_low_power)
  6945. return;
  6946. tg3_full_lock(tp, 0);
  6947. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6948. #define GET_REG32_LOOP(base,len) \
  6949. do { p = (u32 *)(orig_p + (base)); \
  6950. for (i = 0; i < len; i += 4) \
  6951. __GET_REG32((base) + i); \
  6952. } while (0)
  6953. #define GET_REG32_1(reg) \
  6954. do { p = (u32 *)(orig_p + (reg)); \
  6955. __GET_REG32((reg)); \
  6956. } while (0)
  6957. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6958. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6959. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6960. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6961. GET_REG32_1(SNDDATAC_MODE);
  6962. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6963. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6964. GET_REG32_1(SNDBDC_MODE);
  6965. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6966. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6967. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6968. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6969. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6970. GET_REG32_1(RCVDCC_MODE);
  6971. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6972. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6973. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6974. GET_REG32_1(MBFREE_MODE);
  6975. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6976. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6977. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6978. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6979. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6980. GET_REG32_1(RX_CPU_MODE);
  6981. GET_REG32_1(RX_CPU_STATE);
  6982. GET_REG32_1(RX_CPU_PGMCTR);
  6983. GET_REG32_1(RX_CPU_HWBKPT);
  6984. GET_REG32_1(TX_CPU_MODE);
  6985. GET_REG32_1(TX_CPU_STATE);
  6986. GET_REG32_1(TX_CPU_PGMCTR);
  6987. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6988. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6989. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6990. GET_REG32_1(DMAC_MODE);
  6991. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6992. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6993. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6994. #undef __GET_REG32
  6995. #undef GET_REG32_LOOP
  6996. #undef GET_REG32_1
  6997. tg3_full_unlock(tp);
  6998. }
  6999. static int tg3_get_eeprom_len(struct net_device *dev)
  7000. {
  7001. struct tg3 *tp = netdev_priv(dev);
  7002. return tp->nvram_size;
  7003. }
  7004. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7005. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7006. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7007. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7008. {
  7009. struct tg3 *tp = netdev_priv(dev);
  7010. int ret;
  7011. u8 *pd;
  7012. u32 i, offset, len, b_offset, b_count;
  7013. __le32 val;
  7014. if (tp->link_config.phy_is_low_power)
  7015. return -EAGAIN;
  7016. offset = eeprom->offset;
  7017. len = eeprom->len;
  7018. eeprom->len = 0;
  7019. eeprom->magic = TG3_EEPROM_MAGIC;
  7020. if (offset & 3) {
  7021. /* adjustments to start on required 4 byte boundary */
  7022. b_offset = offset & 3;
  7023. b_count = 4 - b_offset;
  7024. if (b_count > len) {
  7025. /* i.e. offset=1 len=2 */
  7026. b_count = len;
  7027. }
  7028. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7029. if (ret)
  7030. return ret;
  7031. memcpy(data, ((char*)&val) + b_offset, b_count);
  7032. len -= b_count;
  7033. offset += b_count;
  7034. eeprom->len += b_count;
  7035. }
  7036. /* read bytes upto the last 4 byte boundary */
  7037. pd = &data[eeprom->len];
  7038. for (i = 0; i < (len - (len & 3)); i += 4) {
  7039. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7040. if (ret) {
  7041. eeprom->len += i;
  7042. return ret;
  7043. }
  7044. memcpy(pd + i, &val, 4);
  7045. }
  7046. eeprom->len += i;
  7047. if (len & 3) {
  7048. /* read last bytes not ending on 4 byte boundary */
  7049. pd = &data[eeprom->len];
  7050. b_count = len & 3;
  7051. b_offset = offset + len - b_count;
  7052. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7053. if (ret)
  7054. return ret;
  7055. memcpy(pd, &val, b_count);
  7056. eeprom->len += b_count;
  7057. }
  7058. return 0;
  7059. }
  7060. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7061. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7062. {
  7063. struct tg3 *tp = netdev_priv(dev);
  7064. int ret;
  7065. u32 offset, len, b_offset, odd_len;
  7066. u8 *buf;
  7067. __le32 start, end;
  7068. if (tp->link_config.phy_is_low_power)
  7069. return -EAGAIN;
  7070. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7071. return -EINVAL;
  7072. offset = eeprom->offset;
  7073. len = eeprom->len;
  7074. if ((b_offset = (offset & 3))) {
  7075. /* adjustments to start on required 4 byte boundary */
  7076. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7077. if (ret)
  7078. return ret;
  7079. len += b_offset;
  7080. offset &= ~3;
  7081. if (len < 4)
  7082. len = 4;
  7083. }
  7084. odd_len = 0;
  7085. if (len & 3) {
  7086. /* adjustments to end on required 4 byte boundary */
  7087. odd_len = 1;
  7088. len = (len + 3) & ~3;
  7089. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7090. if (ret)
  7091. return ret;
  7092. }
  7093. buf = data;
  7094. if (b_offset || odd_len) {
  7095. buf = kmalloc(len, GFP_KERNEL);
  7096. if (!buf)
  7097. return -ENOMEM;
  7098. if (b_offset)
  7099. memcpy(buf, &start, 4);
  7100. if (odd_len)
  7101. memcpy(buf+len-4, &end, 4);
  7102. memcpy(buf + b_offset, data, eeprom->len);
  7103. }
  7104. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7105. if (buf != data)
  7106. kfree(buf);
  7107. return ret;
  7108. }
  7109. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7110. {
  7111. struct tg3 *tp = netdev_priv(dev);
  7112. cmd->supported = (SUPPORTED_Autoneg);
  7113. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7114. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7115. SUPPORTED_1000baseT_Full);
  7116. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7117. cmd->supported |= (SUPPORTED_100baseT_Half |
  7118. SUPPORTED_100baseT_Full |
  7119. SUPPORTED_10baseT_Half |
  7120. SUPPORTED_10baseT_Full |
  7121. SUPPORTED_TP);
  7122. cmd->port = PORT_TP;
  7123. } else {
  7124. cmd->supported |= SUPPORTED_FIBRE;
  7125. cmd->port = PORT_FIBRE;
  7126. }
  7127. cmd->advertising = tp->link_config.advertising;
  7128. if (netif_running(dev)) {
  7129. cmd->speed = tp->link_config.active_speed;
  7130. cmd->duplex = tp->link_config.active_duplex;
  7131. }
  7132. cmd->phy_address = PHY_ADDR;
  7133. cmd->transceiver = 0;
  7134. cmd->autoneg = tp->link_config.autoneg;
  7135. cmd->maxtxpkt = 0;
  7136. cmd->maxrxpkt = 0;
  7137. return 0;
  7138. }
  7139. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7140. {
  7141. struct tg3 *tp = netdev_priv(dev);
  7142. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7143. /* These are the only valid advertisement bits allowed. */
  7144. if (cmd->autoneg == AUTONEG_ENABLE &&
  7145. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7146. ADVERTISED_1000baseT_Full |
  7147. ADVERTISED_Autoneg |
  7148. ADVERTISED_FIBRE)))
  7149. return -EINVAL;
  7150. /* Fiber can only do SPEED_1000. */
  7151. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7152. (cmd->speed != SPEED_1000))
  7153. return -EINVAL;
  7154. /* Copper cannot force SPEED_1000. */
  7155. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7156. (cmd->speed == SPEED_1000))
  7157. return -EINVAL;
  7158. else if ((cmd->speed == SPEED_1000) &&
  7159. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7160. return -EINVAL;
  7161. tg3_full_lock(tp, 0);
  7162. tp->link_config.autoneg = cmd->autoneg;
  7163. if (cmd->autoneg == AUTONEG_ENABLE) {
  7164. tp->link_config.advertising = (cmd->advertising |
  7165. ADVERTISED_Autoneg);
  7166. tp->link_config.speed = SPEED_INVALID;
  7167. tp->link_config.duplex = DUPLEX_INVALID;
  7168. } else {
  7169. tp->link_config.advertising = 0;
  7170. tp->link_config.speed = cmd->speed;
  7171. tp->link_config.duplex = cmd->duplex;
  7172. }
  7173. tp->link_config.orig_speed = tp->link_config.speed;
  7174. tp->link_config.orig_duplex = tp->link_config.duplex;
  7175. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7176. if (netif_running(dev))
  7177. tg3_setup_phy(tp, 1);
  7178. tg3_full_unlock(tp);
  7179. return 0;
  7180. }
  7181. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7182. {
  7183. struct tg3 *tp = netdev_priv(dev);
  7184. strcpy(info->driver, DRV_MODULE_NAME);
  7185. strcpy(info->version, DRV_MODULE_VERSION);
  7186. strcpy(info->fw_version, tp->fw_ver);
  7187. strcpy(info->bus_info, pci_name(tp->pdev));
  7188. }
  7189. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7190. {
  7191. struct tg3 *tp = netdev_priv(dev);
  7192. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  7193. wol->supported = WAKE_MAGIC;
  7194. else
  7195. wol->supported = 0;
  7196. wol->wolopts = 0;
  7197. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7198. wol->wolopts = WAKE_MAGIC;
  7199. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7200. }
  7201. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7202. {
  7203. struct tg3 *tp = netdev_priv(dev);
  7204. if (wol->wolopts & ~WAKE_MAGIC)
  7205. return -EINVAL;
  7206. if ((wol->wolopts & WAKE_MAGIC) &&
  7207. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  7208. return -EINVAL;
  7209. spin_lock_bh(&tp->lock);
  7210. if (wol->wolopts & WAKE_MAGIC)
  7211. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7212. else
  7213. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7214. spin_unlock_bh(&tp->lock);
  7215. return 0;
  7216. }
  7217. static u32 tg3_get_msglevel(struct net_device *dev)
  7218. {
  7219. struct tg3 *tp = netdev_priv(dev);
  7220. return tp->msg_enable;
  7221. }
  7222. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7223. {
  7224. struct tg3 *tp = netdev_priv(dev);
  7225. tp->msg_enable = value;
  7226. }
  7227. static int tg3_set_tso(struct net_device *dev, u32 value)
  7228. {
  7229. struct tg3 *tp = netdev_priv(dev);
  7230. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7231. if (value)
  7232. return -EINVAL;
  7233. return 0;
  7234. }
  7235. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7236. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7237. if (value) {
  7238. dev->features |= NETIF_F_TSO6;
  7239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7240. dev->features |= NETIF_F_TSO_ECN;
  7241. } else
  7242. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7243. }
  7244. return ethtool_op_set_tso(dev, value);
  7245. }
  7246. static int tg3_nway_reset(struct net_device *dev)
  7247. {
  7248. struct tg3 *tp = netdev_priv(dev);
  7249. u32 bmcr;
  7250. int r;
  7251. if (!netif_running(dev))
  7252. return -EAGAIN;
  7253. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7254. return -EINVAL;
  7255. spin_lock_bh(&tp->lock);
  7256. r = -EINVAL;
  7257. tg3_readphy(tp, MII_BMCR, &bmcr);
  7258. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7259. ((bmcr & BMCR_ANENABLE) ||
  7260. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7261. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7262. BMCR_ANENABLE);
  7263. r = 0;
  7264. }
  7265. spin_unlock_bh(&tp->lock);
  7266. return r;
  7267. }
  7268. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7269. {
  7270. struct tg3 *tp = netdev_priv(dev);
  7271. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7272. ering->rx_mini_max_pending = 0;
  7273. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7274. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7275. else
  7276. ering->rx_jumbo_max_pending = 0;
  7277. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7278. ering->rx_pending = tp->rx_pending;
  7279. ering->rx_mini_pending = 0;
  7280. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7281. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7282. else
  7283. ering->rx_jumbo_pending = 0;
  7284. ering->tx_pending = tp->tx_pending;
  7285. }
  7286. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7287. {
  7288. struct tg3 *tp = netdev_priv(dev);
  7289. int irq_sync = 0, err = 0;
  7290. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7291. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7292. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7293. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7294. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7295. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7296. return -EINVAL;
  7297. if (netif_running(dev)) {
  7298. tg3_netif_stop(tp);
  7299. irq_sync = 1;
  7300. }
  7301. tg3_full_lock(tp, irq_sync);
  7302. tp->rx_pending = ering->rx_pending;
  7303. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7304. tp->rx_pending > 63)
  7305. tp->rx_pending = 63;
  7306. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7307. tp->tx_pending = ering->tx_pending;
  7308. if (netif_running(dev)) {
  7309. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7310. err = tg3_restart_hw(tp, 1);
  7311. if (!err)
  7312. tg3_netif_start(tp);
  7313. }
  7314. tg3_full_unlock(tp);
  7315. return err;
  7316. }
  7317. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7318. {
  7319. struct tg3 *tp = netdev_priv(dev);
  7320. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7321. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7322. epause->rx_pause = 1;
  7323. else
  7324. epause->rx_pause = 0;
  7325. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7326. epause->tx_pause = 1;
  7327. else
  7328. epause->tx_pause = 0;
  7329. }
  7330. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7331. {
  7332. struct tg3 *tp = netdev_priv(dev);
  7333. int irq_sync = 0, err = 0;
  7334. if (netif_running(dev)) {
  7335. tg3_netif_stop(tp);
  7336. irq_sync = 1;
  7337. }
  7338. tg3_full_lock(tp, irq_sync);
  7339. if (epause->autoneg)
  7340. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7341. else
  7342. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7343. if (epause->rx_pause)
  7344. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7345. else
  7346. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7347. if (epause->tx_pause)
  7348. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7349. else
  7350. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7351. if (netif_running(dev)) {
  7352. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7353. err = tg3_restart_hw(tp, 1);
  7354. if (!err)
  7355. tg3_netif_start(tp);
  7356. }
  7357. tg3_full_unlock(tp);
  7358. return err;
  7359. }
  7360. static u32 tg3_get_rx_csum(struct net_device *dev)
  7361. {
  7362. struct tg3 *tp = netdev_priv(dev);
  7363. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7364. }
  7365. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7366. {
  7367. struct tg3 *tp = netdev_priv(dev);
  7368. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7369. if (data != 0)
  7370. return -EINVAL;
  7371. return 0;
  7372. }
  7373. spin_lock_bh(&tp->lock);
  7374. if (data)
  7375. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7376. else
  7377. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7378. spin_unlock_bh(&tp->lock);
  7379. return 0;
  7380. }
  7381. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7382. {
  7383. struct tg3 *tp = netdev_priv(dev);
  7384. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7385. if (data != 0)
  7386. return -EINVAL;
  7387. return 0;
  7388. }
  7389. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7390. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7391. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7392. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7393. ethtool_op_set_tx_ipv6_csum(dev, data);
  7394. else
  7395. ethtool_op_set_tx_csum(dev, data);
  7396. return 0;
  7397. }
  7398. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7399. {
  7400. switch (sset) {
  7401. case ETH_SS_TEST:
  7402. return TG3_NUM_TEST;
  7403. case ETH_SS_STATS:
  7404. return TG3_NUM_STATS;
  7405. default:
  7406. return -EOPNOTSUPP;
  7407. }
  7408. }
  7409. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7410. {
  7411. switch (stringset) {
  7412. case ETH_SS_STATS:
  7413. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7414. break;
  7415. case ETH_SS_TEST:
  7416. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7417. break;
  7418. default:
  7419. WARN_ON(1); /* we need a WARN() */
  7420. break;
  7421. }
  7422. }
  7423. static int tg3_phys_id(struct net_device *dev, u32 data)
  7424. {
  7425. struct tg3 *tp = netdev_priv(dev);
  7426. int i;
  7427. if (!netif_running(tp->dev))
  7428. return -EAGAIN;
  7429. if (data == 0)
  7430. data = 2;
  7431. for (i = 0; i < (data * 2); i++) {
  7432. if ((i % 2) == 0)
  7433. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7434. LED_CTRL_1000MBPS_ON |
  7435. LED_CTRL_100MBPS_ON |
  7436. LED_CTRL_10MBPS_ON |
  7437. LED_CTRL_TRAFFIC_OVERRIDE |
  7438. LED_CTRL_TRAFFIC_BLINK |
  7439. LED_CTRL_TRAFFIC_LED);
  7440. else
  7441. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7442. LED_CTRL_TRAFFIC_OVERRIDE);
  7443. if (msleep_interruptible(500))
  7444. break;
  7445. }
  7446. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7447. return 0;
  7448. }
  7449. static void tg3_get_ethtool_stats (struct net_device *dev,
  7450. struct ethtool_stats *estats, u64 *tmp_stats)
  7451. {
  7452. struct tg3 *tp = netdev_priv(dev);
  7453. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7454. }
  7455. #define NVRAM_TEST_SIZE 0x100
  7456. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7457. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7458. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7459. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7460. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7461. static int tg3_test_nvram(struct tg3 *tp)
  7462. {
  7463. u32 csum, magic;
  7464. __le32 *buf;
  7465. int i, j, k, err = 0, size;
  7466. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7467. return -EIO;
  7468. if (magic == TG3_EEPROM_MAGIC)
  7469. size = NVRAM_TEST_SIZE;
  7470. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7471. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7472. TG3_EEPROM_SB_FORMAT_1) {
  7473. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7474. case TG3_EEPROM_SB_REVISION_0:
  7475. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7476. break;
  7477. case TG3_EEPROM_SB_REVISION_2:
  7478. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7479. break;
  7480. case TG3_EEPROM_SB_REVISION_3:
  7481. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7482. break;
  7483. default:
  7484. return 0;
  7485. }
  7486. } else
  7487. return 0;
  7488. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7489. size = NVRAM_SELFBOOT_HW_SIZE;
  7490. else
  7491. return -EIO;
  7492. buf = kmalloc(size, GFP_KERNEL);
  7493. if (buf == NULL)
  7494. return -ENOMEM;
  7495. err = -EIO;
  7496. for (i = 0, j = 0; i < size; i += 4, j++) {
  7497. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  7498. break;
  7499. }
  7500. if (i < size)
  7501. goto out;
  7502. /* Selfboot format */
  7503. magic = swab32(le32_to_cpu(buf[0]));
  7504. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7505. TG3_EEPROM_MAGIC_FW) {
  7506. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7507. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7508. TG3_EEPROM_SB_REVISION_2) {
  7509. /* For rev 2, the csum doesn't include the MBA. */
  7510. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7511. csum8 += buf8[i];
  7512. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7513. csum8 += buf8[i];
  7514. } else {
  7515. for (i = 0; i < size; i++)
  7516. csum8 += buf8[i];
  7517. }
  7518. if (csum8 == 0) {
  7519. err = 0;
  7520. goto out;
  7521. }
  7522. err = -EIO;
  7523. goto out;
  7524. }
  7525. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7526. TG3_EEPROM_MAGIC_HW) {
  7527. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7528. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7529. u8 *buf8 = (u8 *) buf;
  7530. /* Separate the parity bits and the data bytes. */
  7531. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7532. if ((i == 0) || (i == 8)) {
  7533. int l;
  7534. u8 msk;
  7535. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7536. parity[k++] = buf8[i] & msk;
  7537. i++;
  7538. }
  7539. else if (i == 16) {
  7540. int l;
  7541. u8 msk;
  7542. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7543. parity[k++] = buf8[i] & msk;
  7544. i++;
  7545. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7546. parity[k++] = buf8[i] & msk;
  7547. i++;
  7548. }
  7549. data[j++] = buf8[i];
  7550. }
  7551. err = -EIO;
  7552. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7553. u8 hw8 = hweight8(data[i]);
  7554. if ((hw8 & 0x1) && parity[i])
  7555. goto out;
  7556. else if (!(hw8 & 0x1) && !parity[i])
  7557. goto out;
  7558. }
  7559. err = 0;
  7560. goto out;
  7561. }
  7562. /* Bootstrap checksum at offset 0x10 */
  7563. csum = calc_crc((unsigned char *) buf, 0x10);
  7564. if(csum != le32_to_cpu(buf[0x10/4]))
  7565. goto out;
  7566. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7567. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7568. if (csum != le32_to_cpu(buf[0xfc/4]))
  7569. goto out;
  7570. err = 0;
  7571. out:
  7572. kfree(buf);
  7573. return err;
  7574. }
  7575. #define TG3_SERDES_TIMEOUT_SEC 2
  7576. #define TG3_COPPER_TIMEOUT_SEC 6
  7577. static int tg3_test_link(struct tg3 *tp)
  7578. {
  7579. int i, max;
  7580. if (!netif_running(tp->dev))
  7581. return -ENODEV;
  7582. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7583. max = TG3_SERDES_TIMEOUT_SEC;
  7584. else
  7585. max = TG3_COPPER_TIMEOUT_SEC;
  7586. for (i = 0; i < max; i++) {
  7587. if (netif_carrier_ok(tp->dev))
  7588. return 0;
  7589. if (msleep_interruptible(1000))
  7590. break;
  7591. }
  7592. return -EIO;
  7593. }
  7594. /* Only test the commonly used registers */
  7595. static int tg3_test_registers(struct tg3 *tp)
  7596. {
  7597. int i, is_5705, is_5750;
  7598. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7599. static struct {
  7600. u16 offset;
  7601. u16 flags;
  7602. #define TG3_FL_5705 0x1
  7603. #define TG3_FL_NOT_5705 0x2
  7604. #define TG3_FL_NOT_5788 0x4
  7605. #define TG3_FL_NOT_5750 0x8
  7606. u32 read_mask;
  7607. u32 write_mask;
  7608. } reg_tbl[] = {
  7609. /* MAC Control Registers */
  7610. { MAC_MODE, TG3_FL_NOT_5705,
  7611. 0x00000000, 0x00ef6f8c },
  7612. { MAC_MODE, TG3_FL_5705,
  7613. 0x00000000, 0x01ef6b8c },
  7614. { MAC_STATUS, TG3_FL_NOT_5705,
  7615. 0x03800107, 0x00000000 },
  7616. { MAC_STATUS, TG3_FL_5705,
  7617. 0x03800100, 0x00000000 },
  7618. { MAC_ADDR_0_HIGH, 0x0000,
  7619. 0x00000000, 0x0000ffff },
  7620. { MAC_ADDR_0_LOW, 0x0000,
  7621. 0x00000000, 0xffffffff },
  7622. { MAC_RX_MTU_SIZE, 0x0000,
  7623. 0x00000000, 0x0000ffff },
  7624. { MAC_TX_MODE, 0x0000,
  7625. 0x00000000, 0x00000070 },
  7626. { MAC_TX_LENGTHS, 0x0000,
  7627. 0x00000000, 0x00003fff },
  7628. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7629. 0x00000000, 0x000007fc },
  7630. { MAC_RX_MODE, TG3_FL_5705,
  7631. 0x00000000, 0x000007dc },
  7632. { MAC_HASH_REG_0, 0x0000,
  7633. 0x00000000, 0xffffffff },
  7634. { MAC_HASH_REG_1, 0x0000,
  7635. 0x00000000, 0xffffffff },
  7636. { MAC_HASH_REG_2, 0x0000,
  7637. 0x00000000, 0xffffffff },
  7638. { MAC_HASH_REG_3, 0x0000,
  7639. 0x00000000, 0xffffffff },
  7640. /* Receive Data and Receive BD Initiator Control Registers. */
  7641. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7642. 0x00000000, 0xffffffff },
  7643. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7644. 0x00000000, 0xffffffff },
  7645. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7646. 0x00000000, 0x00000003 },
  7647. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7648. 0x00000000, 0xffffffff },
  7649. { RCVDBDI_STD_BD+0, 0x0000,
  7650. 0x00000000, 0xffffffff },
  7651. { RCVDBDI_STD_BD+4, 0x0000,
  7652. 0x00000000, 0xffffffff },
  7653. { RCVDBDI_STD_BD+8, 0x0000,
  7654. 0x00000000, 0xffff0002 },
  7655. { RCVDBDI_STD_BD+0xc, 0x0000,
  7656. 0x00000000, 0xffffffff },
  7657. /* Receive BD Initiator Control Registers. */
  7658. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7659. 0x00000000, 0xffffffff },
  7660. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7661. 0x00000000, 0x000003ff },
  7662. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7663. 0x00000000, 0xffffffff },
  7664. /* Host Coalescing Control Registers. */
  7665. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7666. 0x00000000, 0x00000004 },
  7667. { HOSTCC_MODE, TG3_FL_5705,
  7668. 0x00000000, 0x000000f6 },
  7669. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7670. 0x00000000, 0xffffffff },
  7671. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7672. 0x00000000, 0x000003ff },
  7673. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7674. 0x00000000, 0xffffffff },
  7675. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7676. 0x00000000, 0x000003ff },
  7677. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7678. 0x00000000, 0xffffffff },
  7679. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7680. 0x00000000, 0x000000ff },
  7681. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7682. 0x00000000, 0xffffffff },
  7683. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7684. 0x00000000, 0x000000ff },
  7685. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7686. 0x00000000, 0xffffffff },
  7687. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7688. 0x00000000, 0xffffffff },
  7689. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7690. 0x00000000, 0xffffffff },
  7691. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7692. 0x00000000, 0x000000ff },
  7693. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7694. 0x00000000, 0xffffffff },
  7695. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7696. 0x00000000, 0x000000ff },
  7697. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7698. 0x00000000, 0xffffffff },
  7699. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7700. 0x00000000, 0xffffffff },
  7701. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7702. 0x00000000, 0xffffffff },
  7703. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7704. 0x00000000, 0xffffffff },
  7705. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7706. 0x00000000, 0xffffffff },
  7707. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7708. 0xffffffff, 0x00000000 },
  7709. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7710. 0xffffffff, 0x00000000 },
  7711. /* Buffer Manager Control Registers. */
  7712. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7713. 0x00000000, 0x007fff80 },
  7714. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7715. 0x00000000, 0x007fffff },
  7716. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7717. 0x00000000, 0x0000003f },
  7718. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7719. 0x00000000, 0x000001ff },
  7720. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7721. 0x00000000, 0x000001ff },
  7722. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7723. 0xffffffff, 0x00000000 },
  7724. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7725. 0xffffffff, 0x00000000 },
  7726. /* Mailbox Registers */
  7727. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7728. 0x00000000, 0x000001ff },
  7729. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7730. 0x00000000, 0x000001ff },
  7731. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7732. 0x00000000, 0x000007ff },
  7733. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7734. 0x00000000, 0x000001ff },
  7735. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7736. };
  7737. is_5705 = is_5750 = 0;
  7738. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7739. is_5705 = 1;
  7740. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7741. is_5750 = 1;
  7742. }
  7743. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7744. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7745. continue;
  7746. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7747. continue;
  7748. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7749. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7750. continue;
  7751. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7752. continue;
  7753. offset = (u32) reg_tbl[i].offset;
  7754. read_mask = reg_tbl[i].read_mask;
  7755. write_mask = reg_tbl[i].write_mask;
  7756. /* Save the original register content */
  7757. save_val = tr32(offset);
  7758. /* Determine the read-only value. */
  7759. read_val = save_val & read_mask;
  7760. /* Write zero to the register, then make sure the read-only bits
  7761. * are not changed and the read/write bits are all zeros.
  7762. */
  7763. tw32(offset, 0);
  7764. val = tr32(offset);
  7765. /* Test the read-only and read/write bits. */
  7766. if (((val & read_mask) != read_val) || (val & write_mask))
  7767. goto out;
  7768. /* Write ones to all the bits defined by RdMask and WrMask, then
  7769. * make sure the read-only bits are not changed and the
  7770. * read/write bits are all ones.
  7771. */
  7772. tw32(offset, read_mask | write_mask);
  7773. val = tr32(offset);
  7774. /* Test the read-only bits. */
  7775. if ((val & read_mask) != read_val)
  7776. goto out;
  7777. /* Test the read/write bits. */
  7778. if ((val & write_mask) != write_mask)
  7779. goto out;
  7780. tw32(offset, save_val);
  7781. }
  7782. return 0;
  7783. out:
  7784. if (netif_msg_hw(tp))
  7785. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7786. offset);
  7787. tw32(offset, save_val);
  7788. return -EIO;
  7789. }
  7790. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7791. {
  7792. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7793. int i;
  7794. u32 j;
  7795. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  7796. for (j = 0; j < len; j += 4) {
  7797. u32 val;
  7798. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7799. tg3_read_mem(tp, offset + j, &val);
  7800. if (val != test_pattern[i])
  7801. return -EIO;
  7802. }
  7803. }
  7804. return 0;
  7805. }
  7806. static int tg3_test_memory(struct tg3 *tp)
  7807. {
  7808. static struct mem_entry {
  7809. u32 offset;
  7810. u32 len;
  7811. } mem_tbl_570x[] = {
  7812. { 0x00000000, 0x00b50},
  7813. { 0x00002000, 0x1c000},
  7814. { 0xffffffff, 0x00000}
  7815. }, mem_tbl_5705[] = {
  7816. { 0x00000100, 0x0000c},
  7817. { 0x00000200, 0x00008},
  7818. { 0x00004000, 0x00800},
  7819. { 0x00006000, 0x01000},
  7820. { 0x00008000, 0x02000},
  7821. { 0x00010000, 0x0e000},
  7822. { 0xffffffff, 0x00000}
  7823. }, mem_tbl_5755[] = {
  7824. { 0x00000200, 0x00008},
  7825. { 0x00004000, 0x00800},
  7826. { 0x00006000, 0x00800},
  7827. { 0x00008000, 0x02000},
  7828. { 0x00010000, 0x0c000},
  7829. { 0xffffffff, 0x00000}
  7830. }, mem_tbl_5906[] = {
  7831. { 0x00000200, 0x00008},
  7832. { 0x00004000, 0x00400},
  7833. { 0x00006000, 0x00400},
  7834. { 0x00008000, 0x01000},
  7835. { 0x00010000, 0x01000},
  7836. { 0xffffffff, 0x00000}
  7837. };
  7838. struct mem_entry *mem_tbl;
  7839. int err = 0;
  7840. int i;
  7841. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7842. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7846. mem_tbl = mem_tbl_5755;
  7847. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7848. mem_tbl = mem_tbl_5906;
  7849. else
  7850. mem_tbl = mem_tbl_5705;
  7851. } else
  7852. mem_tbl = mem_tbl_570x;
  7853. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7854. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7855. mem_tbl[i].len)) != 0)
  7856. break;
  7857. }
  7858. return err;
  7859. }
  7860. #define TG3_MAC_LOOPBACK 0
  7861. #define TG3_PHY_LOOPBACK 1
  7862. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7863. {
  7864. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7865. u32 desc_idx;
  7866. struct sk_buff *skb, *rx_skb;
  7867. u8 *tx_data;
  7868. dma_addr_t map;
  7869. int num_pkts, tx_len, rx_len, i, err;
  7870. struct tg3_rx_buffer_desc *desc;
  7871. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7872. /* HW errata - mac loopback fails in some cases on 5780.
  7873. * Normal traffic and PHY loopback are not affected by
  7874. * errata.
  7875. */
  7876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7877. return 0;
  7878. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7879. MAC_MODE_PORT_INT_LPBACK;
  7880. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7881. mac_mode |= MAC_MODE_LINK_POLARITY;
  7882. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7883. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7884. else
  7885. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7886. tw32(MAC_MODE, mac_mode);
  7887. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7888. u32 val;
  7889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7890. u32 phytest;
  7891. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7892. u32 phy;
  7893. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7894. phytest | MII_TG3_EPHY_SHADOW_EN);
  7895. if (!tg3_readphy(tp, 0x1b, &phy))
  7896. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7897. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7898. }
  7899. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7900. } else
  7901. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7902. tg3_phy_toggle_automdix(tp, 0);
  7903. tg3_writephy(tp, MII_BMCR, val);
  7904. udelay(40);
  7905. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  7906. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7907. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7908. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7909. } else
  7910. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7911. /* reset to prevent losing 1st rx packet intermittently */
  7912. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7913. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7914. udelay(10);
  7915. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7916. }
  7917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  7918. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  7919. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7920. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  7921. mac_mode |= MAC_MODE_LINK_POLARITY;
  7922. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7923. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7924. }
  7925. tw32(MAC_MODE, mac_mode);
  7926. }
  7927. else
  7928. return -EINVAL;
  7929. err = -EIO;
  7930. tx_len = 1514;
  7931. skb = netdev_alloc_skb(tp->dev, tx_len);
  7932. if (!skb)
  7933. return -ENOMEM;
  7934. tx_data = skb_put(skb, tx_len);
  7935. memcpy(tx_data, tp->dev->dev_addr, 6);
  7936. memset(tx_data + 6, 0x0, 8);
  7937. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7938. for (i = 14; i < tx_len; i++)
  7939. tx_data[i] = (u8) (i & 0xff);
  7940. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7941. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7942. HOSTCC_MODE_NOW);
  7943. udelay(10);
  7944. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7945. num_pkts = 0;
  7946. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7947. tp->tx_prod++;
  7948. num_pkts++;
  7949. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7950. tp->tx_prod);
  7951. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7952. udelay(10);
  7953. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7954. for (i = 0; i < 25; i++) {
  7955. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7956. HOSTCC_MODE_NOW);
  7957. udelay(10);
  7958. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7959. rx_idx = tp->hw_status->idx[0].rx_producer;
  7960. if ((tx_idx == tp->tx_prod) &&
  7961. (rx_idx == (rx_start_idx + num_pkts)))
  7962. break;
  7963. }
  7964. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7965. dev_kfree_skb(skb);
  7966. if (tx_idx != tp->tx_prod)
  7967. goto out;
  7968. if (rx_idx != rx_start_idx + num_pkts)
  7969. goto out;
  7970. desc = &tp->rx_rcb[rx_start_idx];
  7971. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7972. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7973. if (opaque_key != RXD_OPAQUE_RING_STD)
  7974. goto out;
  7975. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7976. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7977. goto out;
  7978. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7979. if (rx_len != tx_len)
  7980. goto out;
  7981. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7982. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7983. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7984. for (i = 14; i < tx_len; i++) {
  7985. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7986. goto out;
  7987. }
  7988. err = 0;
  7989. /* tg3_free_rings will unmap and free the rx_skb */
  7990. out:
  7991. return err;
  7992. }
  7993. #define TG3_MAC_LOOPBACK_FAILED 1
  7994. #define TG3_PHY_LOOPBACK_FAILED 2
  7995. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7996. TG3_PHY_LOOPBACK_FAILED)
  7997. static int tg3_test_loopback(struct tg3 *tp)
  7998. {
  7999. int err = 0;
  8000. u32 cpmuctrl = 0;
  8001. if (!netif_running(tp->dev))
  8002. return TG3_LOOPBACK_FAILED;
  8003. err = tg3_reset_hw(tp, 1);
  8004. if (err)
  8005. return TG3_LOOPBACK_FAILED;
  8006. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  8007. int i;
  8008. u32 status;
  8009. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8010. /* Wait for up to 40 microseconds to acquire lock. */
  8011. for (i = 0; i < 4; i++) {
  8012. status = tr32(TG3_CPMU_MUTEX_GNT);
  8013. if (status == CPMU_MUTEX_GNT_DRIVER)
  8014. break;
  8015. udelay(10);
  8016. }
  8017. if (status != CPMU_MUTEX_GNT_DRIVER)
  8018. return TG3_LOOPBACK_FAILED;
  8019. /* Turn off power management based on link speed. */
  8020. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8021. tw32(TG3_CPMU_CTRL,
  8022. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8023. CPMU_CTRL_LINK_AWARE_MODE));
  8024. }
  8025. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8026. err |= TG3_MAC_LOOPBACK_FAILED;
  8027. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  8028. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8029. /* Release the mutex */
  8030. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8031. }
  8032. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8033. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8034. err |= TG3_PHY_LOOPBACK_FAILED;
  8035. }
  8036. return err;
  8037. }
  8038. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8039. u64 *data)
  8040. {
  8041. struct tg3 *tp = netdev_priv(dev);
  8042. if (tp->link_config.phy_is_low_power)
  8043. tg3_set_power_state(tp, PCI_D0);
  8044. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8045. if (tg3_test_nvram(tp) != 0) {
  8046. etest->flags |= ETH_TEST_FL_FAILED;
  8047. data[0] = 1;
  8048. }
  8049. if (tg3_test_link(tp) != 0) {
  8050. etest->flags |= ETH_TEST_FL_FAILED;
  8051. data[1] = 1;
  8052. }
  8053. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8054. int err, irq_sync = 0;
  8055. if (netif_running(dev)) {
  8056. tg3_netif_stop(tp);
  8057. irq_sync = 1;
  8058. }
  8059. tg3_full_lock(tp, irq_sync);
  8060. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8061. err = tg3_nvram_lock(tp);
  8062. tg3_halt_cpu(tp, RX_CPU_BASE);
  8063. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8064. tg3_halt_cpu(tp, TX_CPU_BASE);
  8065. if (!err)
  8066. tg3_nvram_unlock(tp);
  8067. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8068. tg3_phy_reset(tp);
  8069. if (tg3_test_registers(tp) != 0) {
  8070. etest->flags |= ETH_TEST_FL_FAILED;
  8071. data[2] = 1;
  8072. }
  8073. if (tg3_test_memory(tp) != 0) {
  8074. etest->flags |= ETH_TEST_FL_FAILED;
  8075. data[3] = 1;
  8076. }
  8077. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8078. etest->flags |= ETH_TEST_FL_FAILED;
  8079. tg3_full_unlock(tp);
  8080. if (tg3_test_interrupt(tp) != 0) {
  8081. etest->flags |= ETH_TEST_FL_FAILED;
  8082. data[5] = 1;
  8083. }
  8084. tg3_full_lock(tp, 0);
  8085. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8086. if (netif_running(dev)) {
  8087. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8088. if (!tg3_restart_hw(tp, 1))
  8089. tg3_netif_start(tp);
  8090. }
  8091. tg3_full_unlock(tp);
  8092. }
  8093. if (tp->link_config.phy_is_low_power)
  8094. tg3_set_power_state(tp, PCI_D3hot);
  8095. }
  8096. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8097. {
  8098. struct mii_ioctl_data *data = if_mii(ifr);
  8099. struct tg3 *tp = netdev_priv(dev);
  8100. int err;
  8101. switch(cmd) {
  8102. case SIOCGMIIPHY:
  8103. data->phy_id = PHY_ADDR;
  8104. /* fallthru */
  8105. case SIOCGMIIREG: {
  8106. u32 mii_regval;
  8107. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8108. break; /* We have no PHY */
  8109. if (tp->link_config.phy_is_low_power)
  8110. return -EAGAIN;
  8111. spin_lock_bh(&tp->lock);
  8112. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8113. spin_unlock_bh(&tp->lock);
  8114. data->val_out = mii_regval;
  8115. return err;
  8116. }
  8117. case SIOCSMIIREG:
  8118. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8119. break; /* We have no PHY */
  8120. if (!capable(CAP_NET_ADMIN))
  8121. return -EPERM;
  8122. if (tp->link_config.phy_is_low_power)
  8123. return -EAGAIN;
  8124. spin_lock_bh(&tp->lock);
  8125. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8126. spin_unlock_bh(&tp->lock);
  8127. return err;
  8128. default:
  8129. /* do nothing */
  8130. break;
  8131. }
  8132. return -EOPNOTSUPP;
  8133. }
  8134. #if TG3_VLAN_TAG_USED
  8135. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8136. {
  8137. struct tg3 *tp = netdev_priv(dev);
  8138. if (netif_running(dev))
  8139. tg3_netif_stop(tp);
  8140. tg3_full_lock(tp, 0);
  8141. tp->vlgrp = grp;
  8142. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8143. __tg3_set_rx_mode(dev);
  8144. if (netif_running(dev))
  8145. tg3_netif_start(tp);
  8146. tg3_full_unlock(tp);
  8147. }
  8148. #endif
  8149. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8150. {
  8151. struct tg3 *tp = netdev_priv(dev);
  8152. memcpy(ec, &tp->coal, sizeof(*ec));
  8153. return 0;
  8154. }
  8155. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8156. {
  8157. struct tg3 *tp = netdev_priv(dev);
  8158. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8159. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8160. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8161. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8162. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8163. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8164. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8165. }
  8166. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8167. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8168. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8169. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8170. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8171. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8172. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8173. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8174. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8175. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8176. return -EINVAL;
  8177. /* No rx interrupts will be generated if both are zero */
  8178. if ((ec->rx_coalesce_usecs == 0) &&
  8179. (ec->rx_max_coalesced_frames == 0))
  8180. return -EINVAL;
  8181. /* No tx interrupts will be generated if both are zero */
  8182. if ((ec->tx_coalesce_usecs == 0) &&
  8183. (ec->tx_max_coalesced_frames == 0))
  8184. return -EINVAL;
  8185. /* Only copy relevant parameters, ignore all others. */
  8186. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8187. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8188. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8189. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8190. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8191. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8192. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8193. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8194. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8195. if (netif_running(dev)) {
  8196. tg3_full_lock(tp, 0);
  8197. __tg3_set_coalesce(tp, &tp->coal);
  8198. tg3_full_unlock(tp);
  8199. }
  8200. return 0;
  8201. }
  8202. static const struct ethtool_ops tg3_ethtool_ops = {
  8203. .get_settings = tg3_get_settings,
  8204. .set_settings = tg3_set_settings,
  8205. .get_drvinfo = tg3_get_drvinfo,
  8206. .get_regs_len = tg3_get_regs_len,
  8207. .get_regs = tg3_get_regs,
  8208. .get_wol = tg3_get_wol,
  8209. .set_wol = tg3_set_wol,
  8210. .get_msglevel = tg3_get_msglevel,
  8211. .set_msglevel = tg3_set_msglevel,
  8212. .nway_reset = tg3_nway_reset,
  8213. .get_link = ethtool_op_get_link,
  8214. .get_eeprom_len = tg3_get_eeprom_len,
  8215. .get_eeprom = tg3_get_eeprom,
  8216. .set_eeprom = tg3_set_eeprom,
  8217. .get_ringparam = tg3_get_ringparam,
  8218. .set_ringparam = tg3_set_ringparam,
  8219. .get_pauseparam = tg3_get_pauseparam,
  8220. .set_pauseparam = tg3_set_pauseparam,
  8221. .get_rx_csum = tg3_get_rx_csum,
  8222. .set_rx_csum = tg3_set_rx_csum,
  8223. .set_tx_csum = tg3_set_tx_csum,
  8224. .set_sg = ethtool_op_set_sg,
  8225. .set_tso = tg3_set_tso,
  8226. .self_test = tg3_self_test,
  8227. .get_strings = tg3_get_strings,
  8228. .phys_id = tg3_phys_id,
  8229. .get_ethtool_stats = tg3_get_ethtool_stats,
  8230. .get_coalesce = tg3_get_coalesce,
  8231. .set_coalesce = tg3_set_coalesce,
  8232. .get_sset_count = tg3_get_sset_count,
  8233. };
  8234. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8235. {
  8236. u32 cursize, val, magic;
  8237. tp->nvram_size = EEPROM_CHIP_SIZE;
  8238. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8239. return;
  8240. if ((magic != TG3_EEPROM_MAGIC) &&
  8241. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8242. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8243. return;
  8244. /*
  8245. * Size the chip by reading offsets at increasing powers of two.
  8246. * When we encounter our validation signature, we know the addressing
  8247. * has wrapped around, and thus have our chip size.
  8248. */
  8249. cursize = 0x10;
  8250. while (cursize < tp->nvram_size) {
  8251. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8252. return;
  8253. if (val == magic)
  8254. break;
  8255. cursize <<= 1;
  8256. }
  8257. tp->nvram_size = cursize;
  8258. }
  8259. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8260. {
  8261. u32 val;
  8262. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8263. return;
  8264. /* Selfboot format */
  8265. if (val != TG3_EEPROM_MAGIC) {
  8266. tg3_get_eeprom_size(tp);
  8267. return;
  8268. }
  8269. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8270. if (val != 0) {
  8271. tp->nvram_size = (val >> 16) * 1024;
  8272. return;
  8273. }
  8274. }
  8275. tp->nvram_size = 0x80000;
  8276. }
  8277. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8278. {
  8279. u32 nvcfg1;
  8280. nvcfg1 = tr32(NVRAM_CFG1);
  8281. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8282. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8283. }
  8284. else {
  8285. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8286. tw32(NVRAM_CFG1, nvcfg1);
  8287. }
  8288. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8289. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8290. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8291. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8292. tp->nvram_jedecnum = JEDEC_ATMEL;
  8293. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8294. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8295. break;
  8296. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8297. tp->nvram_jedecnum = JEDEC_ATMEL;
  8298. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8299. break;
  8300. case FLASH_VENDOR_ATMEL_EEPROM:
  8301. tp->nvram_jedecnum = JEDEC_ATMEL;
  8302. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8303. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8304. break;
  8305. case FLASH_VENDOR_ST:
  8306. tp->nvram_jedecnum = JEDEC_ST;
  8307. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8308. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8309. break;
  8310. case FLASH_VENDOR_SAIFUN:
  8311. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8312. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8313. break;
  8314. case FLASH_VENDOR_SST_SMALL:
  8315. case FLASH_VENDOR_SST_LARGE:
  8316. tp->nvram_jedecnum = JEDEC_SST;
  8317. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8318. break;
  8319. }
  8320. }
  8321. else {
  8322. tp->nvram_jedecnum = JEDEC_ATMEL;
  8323. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8324. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8325. }
  8326. }
  8327. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8328. {
  8329. u32 nvcfg1;
  8330. nvcfg1 = tr32(NVRAM_CFG1);
  8331. /* NVRAM protection for TPM */
  8332. if (nvcfg1 & (1 << 27))
  8333. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8334. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8335. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8336. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8337. tp->nvram_jedecnum = JEDEC_ATMEL;
  8338. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8339. break;
  8340. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8341. tp->nvram_jedecnum = JEDEC_ATMEL;
  8342. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8343. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8344. break;
  8345. case FLASH_5752VENDOR_ST_M45PE10:
  8346. case FLASH_5752VENDOR_ST_M45PE20:
  8347. case FLASH_5752VENDOR_ST_M45PE40:
  8348. tp->nvram_jedecnum = JEDEC_ST;
  8349. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8350. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8351. break;
  8352. }
  8353. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8354. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8355. case FLASH_5752PAGE_SIZE_256:
  8356. tp->nvram_pagesize = 256;
  8357. break;
  8358. case FLASH_5752PAGE_SIZE_512:
  8359. tp->nvram_pagesize = 512;
  8360. break;
  8361. case FLASH_5752PAGE_SIZE_1K:
  8362. tp->nvram_pagesize = 1024;
  8363. break;
  8364. case FLASH_5752PAGE_SIZE_2K:
  8365. tp->nvram_pagesize = 2048;
  8366. break;
  8367. case FLASH_5752PAGE_SIZE_4K:
  8368. tp->nvram_pagesize = 4096;
  8369. break;
  8370. case FLASH_5752PAGE_SIZE_264:
  8371. tp->nvram_pagesize = 264;
  8372. break;
  8373. }
  8374. }
  8375. else {
  8376. /* For eeprom, set pagesize to maximum eeprom size */
  8377. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8378. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8379. tw32(NVRAM_CFG1, nvcfg1);
  8380. }
  8381. }
  8382. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8383. {
  8384. u32 nvcfg1, protect = 0;
  8385. nvcfg1 = tr32(NVRAM_CFG1);
  8386. /* NVRAM protection for TPM */
  8387. if (nvcfg1 & (1 << 27)) {
  8388. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8389. protect = 1;
  8390. }
  8391. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8392. switch (nvcfg1) {
  8393. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8394. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8395. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8396. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8397. tp->nvram_jedecnum = JEDEC_ATMEL;
  8398. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8399. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8400. tp->nvram_pagesize = 264;
  8401. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8402. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8403. tp->nvram_size = (protect ? 0x3e200 : 0x80000);
  8404. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8405. tp->nvram_size = (protect ? 0x1f200 : 0x40000);
  8406. else
  8407. tp->nvram_size = (protect ? 0x1f200 : 0x20000);
  8408. break;
  8409. case FLASH_5752VENDOR_ST_M45PE10:
  8410. case FLASH_5752VENDOR_ST_M45PE20:
  8411. case FLASH_5752VENDOR_ST_M45PE40:
  8412. tp->nvram_jedecnum = JEDEC_ST;
  8413. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8414. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8415. tp->nvram_pagesize = 256;
  8416. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8417. tp->nvram_size = (protect ? 0x10000 : 0x20000);
  8418. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8419. tp->nvram_size = (protect ? 0x10000 : 0x40000);
  8420. else
  8421. tp->nvram_size = (protect ? 0x20000 : 0x80000);
  8422. break;
  8423. }
  8424. }
  8425. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8426. {
  8427. u32 nvcfg1;
  8428. nvcfg1 = tr32(NVRAM_CFG1);
  8429. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8430. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8431. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8432. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8433. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8434. tp->nvram_jedecnum = JEDEC_ATMEL;
  8435. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8436. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8437. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8438. tw32(NVRAM_CFG1, nvcfg1);
  8439. break;
  8440. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8441. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8442. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8443. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8444. tp->nvram_jedecnum = JEDEC_ATMEL;
  8445. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8446. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8447. tp->nvram_pagesize = 264;
  8448. break;
  8449. case FLASH_5752VENDOR_ST_M45PE10:
  8450. case FLASH_5752VENDOR_ST_M45PE20:
  8451. case FLASH_5752VENDOR_ST_M45PE40:
  8452. tp->nvram_jedecnum = JEDEC_ST;
  8453. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8454. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8455. tp->nvram_pagesize = 256;
  8456. break;
  8457. }
  8458. }
  8459. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8460. {
  8461. u32 nvcfg1, protect = 0;
  8462. nvcfg1 = tr32(NVRAM_CFG1);
  8463. /* NVRAM protection for TPM */
  8464. if (nvcfg1 & (1 << 27)) {
  8465. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8466. protect = 1;
  8467. }
  8468. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8469. switch (nvcfg1) {
  8470. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8471. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8472. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8473. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8474. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8475. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8476. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8477. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8478. tp->nvram_jedecnum = JEDEC_ATMEL;
  8479. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8480. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8481. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8482. tp->nvram_pagesize = 256;
  8483. break;
  8484. case FLASH_5761VENDOR_ST_A_M45PE20:
  8485. case FLASH_5761VENDOR_ST_A_M45PE40:
  8486. case FLASH_5761VENDOR_ST_A_M45PE80:
  8487. case FLASH_5761VENDOR_ST_A_M45PE16:
  8488. case FLASH_5761VENDOR_ST_M_M45PE20:
  8489. case FLASH_5761VENDOR_ST_M_M45PE40:
  8490. case FLASH_5761VENDOR_ST_M_M45PE80:
  8491. case FLASH_5761VENDOR_ST_M_M45PE16:
  8492. tp->nvram_jedecnum = JEDEC_ST;
  8493. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8494. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8495. tp->nvram_pagesize = 256;
  8496. break;
  8497. }
  8498. if (protect) {
  8499. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8500. } else {
  8501. switch (nvcfg1) {
  8502. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8503. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8504. case FLASH_5761VENDOR_ST_A_M45PE16:
  8505. case FLASH_5761VENDOR_ST_M_M45PE16:
  8506. tp->nvram_size = 0x100000;
  8507. break;
  8508. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8509. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8510. case FLASH_5761VENDOR_ST_A_M45PE80:
  8511. case FLASH_5761VENDOR_ST_M_M45PE80:
  8512. tp->nvram_size = 0x80000;
  8513. break;
  8514. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8515. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8516. case FLASH_5761VENDOR_ST_A_M45PE40:
  8517. case FLASH_5761VENDOR_ST_M_M45PE40:
  8518. tp->nvram_size = 0x40000;
  8519. break;
  8520. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8521. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8522. case FLASH_5761VENDOR_ST_A_M45PE20:
  8523. case FLASH_5761VENDOR_ST_M_M45PE20:
  8524. tp->nvram_size = 0x20000;
  8525. break;
  8526. }
  8527. }
  8528. }
  8529. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8530. {
  8531. tp->nvram_jedecnum = JEDEC_ATMEL;
  8532. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8533. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8534. }
  8535. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8536. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8537. {
  8538. tw32_f(GRC_EEPROM_ADDR,
  8539. (EEPROM_ADDR_FSM_RESET |
  8540. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8541. EEPROM_ADDR_CLKPERD_SHIFT)));
  8542. msleep(1);
  8543. /* Enable seeprom accesses. */
  8544. tw32_f(GRC_LOCAL_CTRL,
  8545. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8546. udelay(100);
  8547. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8548. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8549. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8550. if (tg3_nvram_lock(tp)) {
  8551. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8552. "tg3_nvram_init failed.\n", tp->dev->name);
  8553. return;
  8554. }
  8555. tg3_enable_nvram_access(tp);
  8556. tp->nvram_size = 0;
  8557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8558. tg3_get_5752_nvram_info(tp);
  8559. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8560. tg3_get_5755_nvram_info(tp);
  8561. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  8563. tg3_get_5787_nvram_info(tp);
  8564. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8565. tg3_get_5761_nvram_info(tp);
  8566. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8567. tg3_get_5906_nvram_info(tp);
  8568. else
  8569. tg3_get_nvram_info(tp);
  8570. if (tp->nvram_size == 0)
  8571. tg3_get_nvram_size(tp);
  8572. tg3_disable_nvram_access(tp);
  8573. tg3_nvram_unlock(tp);
  8574. } else {
  8575. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8576. tg3_get_eeprom_size(tp);
  8577. }
  8578. }
  8579. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8580. u32 offset, u32 *val)
  8581. {
  8582. u32 tmp;
  8583. int i;
  8584. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8585. (offset % 4) != 0)
  8586. return -EINVAL;
  8587. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8588. EEPROM_ADDR_DEVID_MASK |
  8589. EEPROM_ADDR_READ);
  8590. tw32(GRC_EEPROM_ADDR,
  8591. tmp |
  8592. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8593. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8594. EEPROM_ADDR_ADDR_MASK) |
  8595. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8596. for (i = 0; i < 1000; i++) {
  8597. tmp = tr32(GRC_EEPROM_ADDR);
  8598. if (tmp & EEPROM_ADDR_COMPLETE)
  8599. break;
  8600. msleep(1);
  8601. }
  8602. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8603. return -EBUSY;
  8604. *val = tr32(GRC_EEPROM_DATA);
  8605. return 0;
  8606. }
  8607. #define NVRAM_CMD_TIMEOUT 10000
  8608. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8609. {
  8610. int i;
  8611. tw32(NVRAM_CMD, nvram_cmd);
  8612. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8613. udelay(10);
  8614. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8615. udelay(10);
  8616. break;
  8617. }
  8618. }
  8619. if (i == NVRAM_CMD_TIMEOUT) {
  8620. return -EBUSY;
  8621. }
  8622. return 0;
  8623. }
  8624. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8625. {
  8626. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8627. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8628. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8629. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8630. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8631. addr = ((addr / tp->nvram_pagesize) <<
  8632. ATMEL_AT45DB0X1B_PAGE_POS) +
  8633. (addr % tp->nvram_pagesize);
  8634. return addr;
  8635. }
  8636. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8637. {
  8638. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8639. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8640. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8641. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8642. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8643. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8644. tp->nvram_pagesize) +
  8645. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8646. return addr;
  8647. }
  8648. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8649. {
  8650. int ret;
  8651. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8652. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8653. offset = tg3_nvram_phys_addr(tp, offset);
  8654. if (offset > NVRAM_ADDR_MSK)
  8655. return -EINVAL;
  8656. ret = tg3_nvram_lock(tp);
  8657. if (ret)
  8658. return ret;
  8659. tg3_enable_nvram_access(tp);
  8660. tw32(NVRAM_ADDR, offset);
  8661. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8662. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8663. if (ret == 0)
  8664. *val = swab32(tr32(NVRAM_RDDATA));
  8665. tg3_disable_nvram_access(tp);
  8666. tg3_nvram_unlock(tp);
  8667. return ret;
  8668. }
  8669. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  8670. {
  8671. u32 v;
  8672. int res = tg3_nvram_read(tp, offset, &v);
  8673. if (!res)
  8674. *val = cpu_to_le32(v);
  8675. return res;
  8676. }
  8677. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8678. {
  8679. int err;
  8680. u32 tmp;
  8681. err = tg3_nvram_read(tp, offset, &tmp);
  8682. *val = swab32(tmp);
  8683. return err;
  8684. }
  8685. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8686. u32 offset, u32 len, u8 *buf)
  8687. {
  8688. int i, j, rc = 0;
  8689. u32 val;
  8690. for (i = 0; i < len; i += 4) {
  8691. u32 addr;
  8692. __le32 data;
  8693. addr = offset + i;
  8694. memcpy(&data, buf + i, 4);
  8695. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  8696. val = tr32(GRC_EEPROM_ADDR);
  8697. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8698. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8699. EEPROM_ADDR_READ);
  8700. tw32(GRC_EEPROM_ADDR, val |
  8701. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8702. (addr & EEPROM_ADDR_ADDR_MASK) |
  8703. EEPROM_ADDR_START |
  8704. EEPROM_ADDR_WRITE);
  8705. for (j = 0; j < 1000; j++) {
  8706. val = tr32(GRC_EEPROM_ADDR);
  8707. if (val & EEPROM_ADDR_COMPLETE)
  8708. break;
  8709. msleep(1);
  8710. }
  8711. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8712. rc = -EBUSY;
  8713. break;
  8714. }
  8715. }
  8716. return rc;
  8717. }
  8718. /* offset and length are dword aligned */
  8719. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8720. u8 *buf)
  8721. {
  8722. int ret = 0;
  8723. u32 pagesize = tp->nvram_pagesize;
  8724. u32 pagemask = pagesize - 1;
  8725. u32 nvram_cmd;
  8726. u8 *tmp;
  8727. tmp = kmalloc(pagesize, GFP_KERNEL);
  8728. if (tmp == NULL)
  8729. return -ENOMEM;
  8730. while (len) {
  8731. int j;
  8732. u32 phy_addr, page_off, size;
  8733. phy_addr = offset & ~pagemask;
  8734. for (j = 0; j < pagesize; j += 4) {
  8735. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  8736. (__le32 *) (tmp + j))))
  8737. break;
  8738. }
  8739. if (ret)
  8740. break;
  8741. page_off = offset & pagemask;
  8742. size = pagesize;
  8743. if (len < size)
  8744. size = len;
  8745. len -= size;
  8746. memcpy(tmp + page_off, buf, size);
  8747. offset = offset + (pagesize - page_off);
  8748. tg3_enable_nvram_access(tp);
  8749. /*
  8750. * Before we can erase the flash page, we need
  8751. * to issue a special "write enable" command.
  8752. */
  8753. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8754. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8755. break;
  8756. /* Erase the target page */
  8757. tw32(NVRAM_ADDR, phy_addr);
  8758. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8759. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8760. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8761. break;
  8762. /* Issue another write enable to start the write. */
  8763. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8764. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8765. break;
  8766. for (j = 0; j < pagesize; j += 4) {
  8767. __be32 data;
  8768. data = *((__be32 *) (tmp + j));
  8769. /* swab32(le32_to_cpu(data)), actually */
  8770. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  8771. tw32(NVRAM_ADDR, phy_addr + j);
  8772. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8773. NVRAM_CMD_WR;
  8774. if (j == 0)
  8775. nvram_cmd |= NVRAM_CMD_FIRST;
  8776. else if (j == (pagesize - 4))
  8777. nvram_cmd |= NVRAM_CMD_LAST;
  8778. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8779. break;
  8780. }
  8781. if (ret)
  8782. break;
  8783. }
  8784. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8785. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8786. kfree(tmp);
  8787. return ret;
  8788. }
  8789. /* offset and length are dword aligned */
  8790. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8791. u8 *buf)
  8792. {
  8793. int i, ret = 0;
  8794. for (i = 0; i < len; i += 4, offset += 4) {
  8795. u32 page_off, phy_addr, nvram_cmd;
  8796. __be32 data;
  8797. memcpy(&data, buf + i, 4);
  8798. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  8799. page_off = offset % tp->nvram_pagesize;
  8800. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8801. tw32(NVRAM_ADDR, phy_addr);
  8802. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8803. if ((page_off == 0) || (i == 0))
  8804. nvram_cmd |= NVRAM_CMD_FIRST;
  8805. if (page_off == (tp->nvram_pagesize - 4))
  8806. nvram_cmd |= NVRAM_CMD_LAST;
  8807. if (i == (len - 4))
  8808. nvram_cmd |= NVRAM_CMD_LAST;
  8809. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8810. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8811. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8812. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  8813. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  8814. (tp->nvram_jedecnum == JEDEC_ST) &&
  8815. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8816. if ((ret = tg3_nvram_exec_cmd(tp,
  8817. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8818. NVRAM_CMD_DONE)))
  8819. break;
  8820. }
  8821. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8822. /* We always do complete word writes to eeprom. */
  8823. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8824. }
  8825. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8826. break;
  8827. }
  8828. return ret;
  8829. }
  8830. /* offset and length are dword aligned */
  8831. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8832. {
  8833. int ret;
  8834. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8835. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8836. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8837. udelay(40);
  8838. }
  8839. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8840. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8841. }
  8842. else {
  8843. u32 grc_mode;
  8844. ret = tg3_nvram_lock(tp);
  8845. if (ret)
  8846. return ret;
  8847. tg3_enable_nvram_access(tp);
  8848. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8849. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8850. tw32(NVRAM_WRITE1, 0x406);
  8851. grc_mode = tr32(GRC_MODE);
  8852. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8853. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8854. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8855. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8856. buf);
  8857. }
  8858. else {
  8859. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8860. buf);
  8861. }
  8862. grc_mode = tr32(GRC_MODE);
  8863. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8864. tg3_disable_nvram_access(tp);
  8865. tg3_nvram_unlock(tp);
  8866. }
  8867. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8868. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8869. udelay(40);
  8870. }
  8871. return ret;
  8872. }
  8873. struct subsys_tbl_ent {
  8874. u16 subsys_vendor, subsys_devid;
  8875. u32 phy_id;
  8876. };
  8877. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8878. /* Broadcom boards. */
  8879. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8880. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8881. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8882. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8883. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8884. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8885. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8886. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8887. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8888. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8889. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8890. /* 3com boards. */
  8891. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8892. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8893. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8894. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8895. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8896. /* DELL boards. */
  8897. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8898. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8899. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8900. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8901. /* Compaq boards. */
  8902. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8903. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8904. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8905. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8906. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8907. /* IBM boards. */
  8908. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8909. };
  8910. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8911. {
  8912. int i;
  8913. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8914. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8915. tp->pdev->subsystem_vendor) &&
  8916. (subsys_id_to_phy_id[i].subsys_devid ==
  8917. tp->pdev->subsystem_device))
  8918. return &subsys_id_to_phy_id[i];
  8919. }
  8920. return NULL;
  8921. }
  8922. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8923. {
  8924. u32 val;
  8925. u16 pmcsr;
  8926. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8927. * so need make sure we're in D0.
  8928. */
  8929. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8930. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8931. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8932. msleep(1);
  8933. /* Make sure register accesses (indirect or otherwise)
  8934. * will function correctly.
  8935. */
  8936. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8937. tp->misc_host_ctrl);
  8938. /* The memory arbiter has to be enabled in order for SRAM accesses
  8939. * to succeed. Normally on powerup the tg3 chip firmware will make
  8940. * sure it is enabled, but other entities such as system netboot
  8941. * code might disable it.
  8942. */
  8943. val = tr32(MEMARB_MODE);
  8944. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8945. tp->phy_id = PHY_ID_INVALID;
  8946. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8947. /* Assume an onboard device and WOL capable by default. */
  8948. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  8949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8950. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8951. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8952. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8953. }
  8954. val = tr32(VCPU_CFGSHDW);
  8955. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  8956. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8957. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  8958. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  8959. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8960. return;
  8961. }
  8962. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8963. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8964. u32 nic_cfg, led_cfg;
  8965. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8966. int eeprom_phy_serdes = 0;
  8967. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8968. tp->nic_sram_data_cfg = nic_cfg;
  8969. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8970. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8971. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8972. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8973. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8974. (ver > 0) && (ver < 0x100))
  8975. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8976. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8977. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8978. eeprom_phy_serdes = 1;
  8979. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8980. if (nic_phy_id != 0) {
  8981. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8982. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8983. eeprom_phy_id = (id1 >> 16) << 10;
  8984. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8985. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8986. } else
  8987. eeprom_phy_id = 0;
  8988. tp->phy_id = eeprom_phy_id;
  8989. if (eeprom_phy_serdes) {
  8990. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8991. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8992. else
  8993. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8994. }
  8995. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8996. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8997. SHASTA_EXT_LED_MODE_MASK);
  8998. else
  8999. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9000. switch (led_cfg) {
  9001. default:
  9002. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9003. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9004. break;
  9005. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9006. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9007. break;
  9008. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9009. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9010. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9011. * read on some older 5700/5701 bootcode.
  9012. */
  9013. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9014. ASIC_REV_5700 ||
  9015. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9016. ASIC_REV_5701)
  9017. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9018. break;
  9019. case SHASTA_EXT_LED_SHARED:
  9020. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9021. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9022. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9023. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9024. LED_CTRL_MODE_PHY_2);
  9025. break;
  9026. case SHASTA_EXT_LED_MAC:
  9027. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9028. break;
  9029. case SHASTA_EXT_LED_COMBO:
  9030. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9031. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9032. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9033. LED_CTRL_MODE_PHY_2);
  9034. break;
  9035. };
  9036. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9038. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9039. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9040. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  9041. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1)
  9042. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9043. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9044. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9045. if ((tp->pdev->subsystem_vendor ==
  9046. PCI_VENDOR_ID_ARIMA) &&
  9047. (tp->pdev->subsystem_device == 0x205a ||
  9048. tp->pdev->subsystem_device == 0x2063))
  9049. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9050. } else {
  9051. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9052. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9053. }
  9054. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9055. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9056. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9057. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9058. }
  9059. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9060. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9061. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9062. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9063. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9064. if (tp->tg3_flags & TG3_FLAG_WOL_CAP &&
  9065. nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)
  9066. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9067. if (cfg2 & (1 << 17))
  9068. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9069. /* serdes signal pre-emphasis in register 0x590 set by */
  9070. /* bootcode if bit 18 is set */
  9071. if (cfg2 & (1 << 18))
  9072. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9073. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9074. u32 cfg3;
  9075. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9076. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9077. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9078. }
  9079. }
  9080. }
  9081. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9082. {
  9083. u32 hw_phy_id_1, hw_phy_id_2;
  9084. u32 hw_phy_id, hw_phy_id_masked;
  9085. int err;
  9086. /* Reading the PHY ID register can conflict with ASF
  9087. * firwmare access to the PHY hardware.
  9088. */
  9089. err = 0;
  9090. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9091. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9092. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9093. } else {
  9094. /* Now read the physical PHY_ID from the chip and verify
  9095. * that it is sane. If it doesn't look good, we fall back
  9096. * to either the hard-coded table based PHY_ID and failing
  9097. * that the value found in the eeprom area.
  9098. */
  9099. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9100. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9101. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9102. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9103. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9104. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9105. }
  9106. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9107. tp->phy_id = hw_phy_id;
  9108. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9109. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9110. else
  9111. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9112. } else {
  9113. if (tp->phy_id != PHY_ID_INVALID) {
  9114. /* Do nothing, phy ID already set up in
  9115. * tg3_get_eeprom_hw_cfg().
  9116. */
  9117. } else {
  9118. struct subsys_tbl_ent *p;
  9119. /* No eeprom signature? Try the hardcoded
  9120. * subsys device table.
  9121. */
  9122. p = lookup_by_subsys(tp);
  9123. if (!p)
  9124. return -ENODEV;
  9125. tp->phy_id = p->phy_id;
  9126. if (!tp->phy_id ||
  9127. tp->phy_id == PHY_ID_BCM8002)
  9128. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9129. }
  9130. }
  9131. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9132. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9133. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9134. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9135. tg3_readphy(tp, MII_BMSR, &bmsr);
  9136. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9137. (bmsr & BMSR_LSTATUS))
  9138. goto skip_phy_reset;
  9139. err = tg3_phy_reset(tp);
  9140. if (err)
  9141. return err;
  9142. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9143. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9144. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9145. tg3_ctrl = 0;
  9146. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9147. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9148. MII_TG3_CTRL_ADV_1000_FULL);
  9149. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9150. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9151. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9152. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9153. }
  9154. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9155. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9156. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9157. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9158. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9159. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9160. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9161. tg3_writephy(tp, MII_BMCR,
  9162. BMCR_ANENABLE | BMCR_ANRESTART);
  9163. }
  9164. tg3_phy_set_wirespeed(tp);
  9165. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9166. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9167. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9168. }
  9169. skip_phy_reset:
  9170. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9171. err = tg3_init_5401phy_dsp(tp);
  9172. if (err)
  9173. return err;
  9174. }
  9175. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9176. err = tg3_init_5401phy_dsp(tp);
  9177. }
  9178. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9179. tp->link_config.advertising =
  9180. (ADVERTISED_1000baseT_Half |
  9181. ADVERTISED_1000baseT_Full |
  9182. ADVERTISED_Autoneg |
  9183. ADVERTISED_FIBRE);
  9184. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9185. tp->link_config.advertising &=
  9186. ~(ADVERTISED_1000baseT_Half |
  9187. ADVERTISED_1000baseT_Full);
  9188. return err;
  9189. }
  9190. static void __devinit tg3_read_partno(struct tg3 *tp)
  9191. {
  9192. unsigned char vpd_data[256];
  9193. unsigned int i;
  9194. u32 magic;
  9195. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9196. goto out_not_found;
  9197. if (magic == TG3_EEPROM_MAGIC) {
  9198. for (i = 0; i < 256; i += 4) {
  9199. u32 tmp;
  9200. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9201. goto out_not_found;
  9202. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9203. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9204. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9205. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9206. }
  9207. } else {
  9208. int vpd_cap;
  9209. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9210. for (i = 0; i < 256; i += 4) {
  9211. u32 tmp, j = 0;
  9212. __le32 v;
  9213. u16 tmp16;
  9214. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9215. i);
  9216. while (j++ < 100) {
  9217. pci_read_config_word(tp->pdev, vpd_cap +
  9218. PCI_VPD_ADDR, &tmp16);
  9219. if (tmp16 & 0x8000)
  9220. break;
  9221. msleep(1);
  9222. }
  9223. if (!(tmp16 & 0x8000))
  9224. goto out_not_found;
  9225. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9226. &tmp);
  9227. v = cpu_to_le32(tmp);
  9228. memcpy(&vpd_data[i], &v, 4);
  9229. }
  9230. }
  9231. /* Now parse and find the part number. */
  9232. for (i = 0; i < 254; ) {
  9233. unsigned char val = vpd_data[i];
  9234. unsigned int block_end;
  9235. if (val == 0x82 || val == 0x91) {
  9236. i = (i + 3 +
  9237. (vpd_data[i + 1] +
  9238. (vpd_data[i + 2] << 8)));
  9239. continue;
  9240. }
  9241. if (val != 0x90)
  9242. goto out_not_found;
  9243. block_end = (i + 3 +
  9244. (vpd_data[i + 1] +
  9245. (vpd_data[i + 2] << 8)));
  9246. i += 3;
  9247. if (block_end > 256)
  9248. goto out_not_found;
  9249. while (i < (block_end - 2)) {
  9250. if (vpd_data[i + 0] == 'P' &&
  9251. vpd_data[i + 1] == 'N') {
  9252. int partno_len = vpd_data[i + 2];
  9253. i += 3;
  9254. if (partno_len > 24 || (partno_len + i) > 256)
  9255. goto out_not_found;
  9256. memcpy(tp->board_part_number,
  9257. &vpd_data[i], partno_len);
  9258. /* Success. */
  9259. return;
  9260. }
  9261. i += 3 + vpd_data[i + 2];
  9262. }
  9263. /* Part number not found. */
  9264. goto out_not_found;
  9265. }
  9266. out_not_found:
  9267. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9268. strcpy(tp->board_part_number, "BCM95906");
  9269. else
  9270. strcpy(tp->board_part_number, "none");
  9271. }
  9272. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9273. {
  9274. u32 val;
  9275. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9276. (val & 0xfc000000) != 0x0c000000 ||
  9277. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9278. val != 0)
  9279. return 0;
  9280. return 1;
  9281. }
  9282. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9283. {
  9284. u32 val, offset, start;
  9285. u32 ver_offset;
  9286. int i, bcnt;
  9287. if (tg3_nvram_read_swab(tp, 0, &val))
  9288. return;
  9289. if (val != TG3_EEPROM_MAGIC)
  9290. return;
  9291. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9292. tg3_nvram_read_swab(tp, 0x4, &start))
  9293. return;
  9294. offset = tg3_nvram_logical_addr(tp, offset);
  9295. if (!tg3_fw_img_is_valid(tp, offset) ||
  9296. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9297. return;
  9298. offset = offset + ver_offset - start;
  9299. for (i = 0; i < 16; i += 4) {
  9300. __le32 v;
  9301. if (tg3_nvram_read_le(tp, offset + i, &v))
  9302. return;
  9303. memcpy(tp->fw_ver + i, &v, 4);
  9304. }
  9305. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9306. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9307. return;
  9308. for (offset = TG3_NVM_DIR_START;
  9309. offset < TG3_NVM_DIR_END;
  9310. offset += TG3_NVM_DIRENT_SIZE) {
  9311. if (tg3_nvram_read_swab(tp, offset, &val))
  9312. return;
  9313. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9314. break;
  9315. }
  9316. if (offset == TG3_NVM_DIR_END)
  9317. return;
  9318. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9319. start = 0x08000000;
  9320. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9321. return;
  9322. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9323. !tg3_fw_img_is_valid(tp, offset) ||
  9324. tg3_nvram_read_swab(tp, offset + 8, &val))
  9325. return;
  9326. offset += val - start;
  9327. bcnt = strlen(tp->fw_ver);
  9328. tp->fw_ver[bcnt++] = ',';
  9329. tp->fw_ver[bcnt++] = ' ';
  9330. for (i = 0; i < 4; i++) {
  9331. __le32 v;
  9332. if (tg3_nvram_read_le(tp, offset, &v))
  9333. return;
  9334. offset += sizeof(v);
  9335. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9336. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9337. break;
  9338. }
  9339. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9340. bcnt += sizeof(v);
  9341. }
  9342. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9343. }
  9344. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9345. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9346. {
  9347. static struct pci_device_id write_reorder_chipsets[] = {
  9348. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9349. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9350. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9351. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9352. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9353. PCI_DEVICE_ID_VIA_8385_0) },
  9354. { },
  9355. };
  9356. u32 misc_ctrl_reg;
  9357. u32 cacheline_sz_reg;
  9358. u32 pci_state_reg, grc_misc_cfg;
  9359. u32 val;
  9360. u16 pci_cmd;
  9361. int err, pcie_cap;
  9362. /* Force memory write invalidate off. If we leave it on,
  9363. * then on 5700_BX chips we have to enable a workaround.
  9364. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9365. * to match the cacheline size. The Broadcom driver have this
  9366. * workaround but turns MWI off all the times so never uses
  9367. * it. This seems to suggest that the workaround is insufficient.
  9368. */
  9369. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9370. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9371. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9372. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9373. * has the register indirect write enable bit set before
  9374. * we try to access any of the MMIO registers. It is also
  9375. * critical that the PCI-X hw workaround situation is decided
  9376. * before that as well.
  9377. */
  9378. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9379. &misc_ctrl_reg);
  9380. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9381. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9383. u32 prod_id_asic_rev;
  9384. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9385. &prod_id_asic_rev);
  9386. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9387. }
  9388. /* Wrong chip ID in 5752 A0. This code can be removed later
  9389. * as A0 is not in production.
  9390. */
  9391. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9392. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9393. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9394. * we need to disable memory and use config. cycles
  9395. * only to access all registers. The 5702/03 chips
  9396. * can mistakenly decode the special cycles from the
  9397. * ICH chipsets as memory write cycles, causing corruption
  9398. * of register and memory space. Only certain ICH bridges
  9399. * will drive special cycles with non-zero data during the
  9400. * address phase which can fall within the 5703's address
  9401. * range. This is not an ICH bug as the PCI spec allows
  9402. * non-zero address during special cycles. However, only
  9403. * these ICH bridges are known to drive non-zero addresses
  9404. * during special cycles.
  9405. *
  9406. * Since special cycles do not cross PCI bridges, we only
  9407. * enable this workaround if the 5703 is on the secondary
  9408. * bus of these ICH bridges.
  9409. */
  9410. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9411. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9412. static struct tg3_dev_id {
  9413. u32 vendor;
  9414. u32 device;
  9415. u32 rev;
  9416. } ich_chipsets[] = {
  9417. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9418. PCI_ANY_ID },
  9419. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9420. PCI_ANY_ID },
  9421. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9422. 0xa },
  9423. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9424. PCI_ANY_ID },
  9425. { },
  9426. };
  9427. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9428. struct pci_dev *bridge = NULL;
  9429. while (pci_id->vendor != 0) {
  9430. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9431. bridge);
  9432. if (!bridge) {
  9433. pci_id++;
  9434. continue;
  9435. }
  9436. if (pci_id->rev != PCI_ANY_ID) {
  9437. if (bridge->revision > pci_id->rev)
  9438. continue;
  9439. }
  9440. if (bridge->subordinate &&
  9441. (bridge->subordinate->number ==
  9442. tp->pdev->bus->number)) {
  9443. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9444. pci_dev_put(bridge);
  9445. break;
  9446. }
  9447. }
  9448. }
  9449. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9450. * DMA addresses > 40-bit. This bridge may have other additional
  9451. * 57xx devices behind it in some 4-port NIC designs for example.
  9452. * Any tg3 device found behind the bridge will also need the 40-bit
  9453. * DMA workaround.
  9454. */
  9455. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9456. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9457. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9458. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9459. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9460. }
  9461. else {
  9462. struct pci_dev *bridge = NULL;
  9463. do {
  9464. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9465. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9466. bridge);
  9467. if (bridge && bridge->subordinate &&
  9468. (bridge->subordinate->number <=
  9469. tp->pdev->bus->number) &&
  9470. (bridge->subordinate->subordinate >=
  9471. tp->pdev->bus->number)) {
  9472. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9473. pci_dev_put(bridge);
  9474. break;
  9475. }
  9476. } while (bridge);
  9477. }
  9478. /* Initialize misc host control in PCI block. */
  9479. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9480. MISC_HOST_CTRL_CHIPREV);
  9481. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9482. tp->misc_host_ctrl);
  9483. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9484. &cacheline_sz_reg);
  9485. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  9486. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  9487. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  9488. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  9489. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9490. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9491. tp->pdev_peer = tg3_find_peer(tp);
  9492. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9493. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9496. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9497. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9499. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9500. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9501. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9502. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9503. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9504. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9505. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9506. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9507. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9508. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9509. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9510. tp->pdev_peer == tp->pdev))
  9511. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9512. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9513. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9515. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9516. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9517. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9518. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9519. } else {
  9520. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9521. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9522. ASIC_REV_5750 &&
  9523. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9524. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9525. }
  9526. }
  9527. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  9528. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  9529. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9530. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  9531. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  9532. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  9533. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  9534. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9535. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9536. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9537. if (pcie_cap != 0) {
  9538. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9539. pcie_set_readrq(tp->pdev, 4096);
  9540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9541. u16 lnkctl;
  9542. pci_read_config_word(tp->pdev,
  9543. pcie_cap + PCI_EXP_LNKCTL,
  9544. &lnkctl);
  9545. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  9546. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9547. }
  9548. }
  9549. /* If we have an AMD 762 or VIA K8T800 chipset, write
  9550. * reordering to the mailbox registers done by the host
  9551. * controller can cause major troubles. We read back from
  9552. * every mailbox register write to force the writes to be
  9553. * posted to the chip in order.
  9554. */
  9555. if (pci_dev_present(write_reorder_chipsets) &&
  9556. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9557. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  9558. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9559. tp->pci_lat_timer < 64) {
  9560. tp->pci_lat_timer = 64;
  9561. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  9562. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  9563. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  9564. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  9565. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9566. cacheline_sz_reg);
  9567. }
  9568. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9569. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9570. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9571. if (!tp->pcix_cap) {
  9572. printk(KERN_ERR PFX "Cannot find PCI-X "
  9573. "capability, aborting.\n");
  9574. return -EIO;
  9575. }
  9576. }
  9577. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9578. &pci_state_reg);
  9579. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  9580. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9581. /* If this is a 5700 BX chipset, and we are in PCI-X
  9582. * mode, enable register write workaround.
  9583. *
  9584. * The workaround is to use indirect register accesses
  9585. * for all chip writes not to mailbox registers.
  9586. */
  9587. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9588. u32 pm_reg;
  9589. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9590. /* The chip can have it's power management PCI config
  9591. * space registers clobbered due to this bug.
  9592. * So explicitly force the chip into D0 here.
  9593. */
  9594. pci_read_config_dword(tp->pdev,
  9595. tp->pm_cap + PCI_PM_CTRL,
  9596. &pm_reg);
  9597. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9598. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9599. pci_write_config_dword(tp->pdev,
  9600. tp->pm_cap + PCI_PM_CTRL,
  9601. pm_reg);
  9602. /* Also, force SERR#/PERR# in PCI command. */
  9603. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9604. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9605. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9606. }
  9607. }
  9608. /* 5700 BX chips need to have their TX producer index mailboxes
  9609. * written twice to workaround a bug.
  9610. */
  9611. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9612. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9613. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9614. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9615. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9616. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9617. /* Chip-specific fixup from Broadcom driver */
  9618. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9619. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9620. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9621. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9622. }
  9623. /* Default fast path register access methods */
  9624. tp->read32 = tg3_read32;
  9625. tp->write32 = tg3_write32;
  9626. tp->read32_mbox = tg3_read32;
  9627. tp->write32_mbox = tg3_write32;
  9628. tp->write32_tx_mbox = tg3_write32;
  9629. tp->write32_rx_mbox = tg3_write32;
  9630. /* Various workaround register access methods */
  9631. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9632. tp->write32 = tg3_write_indirect_reg32;
  9633. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9634. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9635. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  9636. /*
  9637. * Back to back register writes can cause problems on these
  9638. * chips, the workaround is to read back all reg writes
  9639. * except those to mailbox regs.
  9640. *
  9641. * See tg3_write_indirect_reg32().
  9642. */
  9643. tp->write32 = tg3_write_flush_reg32;
  9644. }
  9645. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9646. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9647. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9648. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9649. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9650. }
  9651. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9652. tp->read32 = tg3_read_indirect_reg32;
  9653. tp->write32 = tg3_write_indirect_reg32;
  9654. tp->read32_mbox = tg3_read_indirect_mbox;
  9655. tp->write32_mbox = tg3_write_indirect_mbox;
  9656. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9657. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9658. iounmap(tp->regs);
  9659. tp->regs = NULL;
  9660. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9661. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9662. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9663. }
  9664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9665. tp->read32_mbox = tg3_read32_mbox_5906;
  9666. tp->write32_mbox = tg3_write32_mbox_5906;
  9667. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9668. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9669. }
  9670. if (tp->write32 == tg3_write_indirect_reg32 ||
  9671. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9672. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9673. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9674. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9675. /* Get eeprom hw config before calling tg3_set_power_state().
  9676. * In particular, the TG3_FLG2_IS_NIC flag must be
  9677. * determined before calling tg3_set_power_state() so that
  9678. * we know whether or not to switch out of Vaux power.
  9679. * When the flag is set, it means that GPIO1 is used for eeprom
  9680. * write protect and also implies that it is a LOM where GPIOs
  9681. * are not used to switch power.
  9682. */
  9683. tg3_get_eeprom_hw_cfg(tp);
  9684. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  9685. /* Allow reads and writes to the
  9686. * APE register and memory space.
  9687. */
  9688. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  9689. PCISTATE_ALLOW_APE_SHMEM_WR;
  9690. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9691. pci_state_reg);
  9692. }
  9693. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9694. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9695. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  9696. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  9697. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  9698. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  9699. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  9700. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  9701. }
  9702. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9703. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9704. * It is also used as eeprom write protect on LOMs.
  9705. */
  9706. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9707. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9708. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9709. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9710. GRC_LCLCTRL_GPIO_OUTPUT1);
  9711. /* Unused GPIO3 must be driven as output on 5752 because there
  9712. * are no pull-up resistors on unused GPIO pins.
  9713. */
  9714. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9715. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9716. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9717. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9718. /* Force the chip into D0. */
  9719. err = tg3_set_power_state(tp, PCI_D0);
  9720. if (err) {
  9721. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9722. pci_name(tp->pdev));
  9723. return err;
  9724. }
  9725. /* 5700 B0 chips do not support checksumming correctly due
  9726. * to hardware bugs.
  9727. */
  9728. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9729. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9730. /* Derive initial jumbo mode from MTU assigned in
  9731. * ether_setup() via the alloc_etherdev() call
  9732. */
  9733. if (tp->dev->mtu > ETH_DATA_LEN &&
  9734. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9735. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9736. /* Determine WakeOnLan speed to use. */
  9737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9738. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9739. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9740. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9741. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9742. } else {
  9743. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9744. }
  9745. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9746. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9747. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9748. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9749. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9750. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9751. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9752. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9753. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9754. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9755. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9756. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9757. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9758. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9759. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9760. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9761. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9762. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9763. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  9764. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  9765. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9766. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9767. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9768. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9769. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9770. }
  9771. tp->coalesce_mode = 0;
  9772. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9773. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9774. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9775. /* Initialize MAC MI mode, polling disabled. */
  9776. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9777. udelay(80);
  9778. /* Initialize data/descriptor byte/word swapping. */
  9779. val = tr32(GRC_MODE);
  9780. val &= GRC_MODE_HOST_STACKUP;
  9781. tw32(GRC_MODE, val | tp->grc_mode);
  9782. tg3_switch_clocks(tp);
  9783. /* Clear this out for sanity. */
  9784. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9785. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9786. &pci_state_reg);
  9787. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9788. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9789. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9790. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9791. chiprevid == CHIPREV_ID_5701_B0 ||
  9792. chiprevid == CHIPREV_ID_5701_B2 ||
  9793. chiprevid == CHIPREV_ID_5701_B5) {
  9794. void __iomem *sram_base;
  9795. /* Write some dummy words into the SRAM status block
  9796. * area, see if it reads back correctly. If the return
  9797. * value is bad, force enable the PCIX workaround.
  9798. */
  9799. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9800. writel(0x00000000, sram_base);
  9801. writel(0x00000000, sram_base + 4);
  9802. writel(0xffffffff, sram_base + 4);
  9803. if (readl(sram_base) != 0x00000000)
  9804. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9805. }
  9806. }
  9807. udelay(50);
  9808. tg3_nvram_init(tp);
  9809. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9810. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9812. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9813. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9814. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9815. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9816. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9817. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9818. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9819. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9820. HOSTCC_MODE_CLRTICK_TXBD);
  9821. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9822. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9823. tp->misc_host_ctrl);
  9824. }
  9825. /* these are limited to 10/100 only */
  9826. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9827. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9828. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9829. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9830. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9831. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9832. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9833. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9834. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9835. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9836. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9838. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9839. err = tg3_phy_probe(tp);
  9840. if (err) {
  9841. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9842. pci_name(tp->pdev), err);
  9843. /* ... but do not return immediately ... */
  9844. }
  9845. tg3_read_partno(tp);
  9846. tg3_read_fw_ver(tp);
  9847. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9848. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9849. } else {
  9850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9851. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9852. else
  9853. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9854. }
  9855. /* 5700 {AX,BX} chips have a broken status block link
  9856. * change bit implementation, so we must use the
  9857. * status register in those cases.
  9858. */
  9859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9860. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9861. else
  9862. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9863. /* The led_ctrl is set during tg3_phy_probe, here we might
  9864. * have to force the link status polling mechanism based
  9865. * upon subsystem IDs.
  9866. */
  9867. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9869. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9870. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9871. TG3_FLAG_USE_LINKCHG_REG);
  9872. }
  9873. /* For all SERDES we poll the MAC status register. */
  9874. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9875. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9876. else
  9877. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9878. /* All chips before 5787 can get confused if TX buffers
  9879. * straddle the 4GB address boundary in some cases.
  9880. */
  9881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9882. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9886. tp->dev->hard_start_xmit = tg3_start_xmit;
  9887. else
  9888. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9889. tp->rx_offset = 2;
  9890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9891. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9892. tp->rx_offset = 0;
  9893. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9894. /* Increment the rx prod index on the rx std ring by at most
  9895. * 8 for these chips to workaround hw errata.
  9896. */
  9897. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9898. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9899. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9900. tp->rx_std_max_post = 8;
  9901. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  9902. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  9903. PCIE_PWR_MGMT_L1_THRESH_MSK;
  9904. return err;
  9905. }
  9906. #ifdef CONFIG_SPARC
  9907. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9908. {
  9909. struct net_device *dev = tp->dev;
  9910. struct pci_dev *pdev = tp->pdev;
  9911. struct device_node *dp = pci_device_to_OF_node(pdev);
  9912. const unsigned char *addr;
  9913. int len;
  9914. addr = of_get_property(dp, "local-mac-address", &len);
  9915. if (addr && len == 6) {
  9916. memcpy(dev->dev_addr, addr, 6);
  9917. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9918. return 0;
  9919. }
  9920. return -ENODEV;
  9921. }
  9922. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9923. {
  9924. struct net_device *dev = tp->dev;
  9925. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9926. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9927. return 0;
  9928. }
  9929. #endif
  9930. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9931. {
  9932. struct net_device *dev = tp->dev;
  9933. u32 hi, lo, mac_offset;
  9934. int addr_ok = 0;
  9935. #ifdef CONFIG_SPARC
  9936. if (!tg3_get_macaddr_sparc(tp))
  9937. return 0;
  9938. #endif
  9939. mac_offset = 0x7c;
  9940. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9941. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9942. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9943. mac_offset = 0xcc;
  9944. if (tg3_nvram_lock(tp))
  9945. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9946. else
  9947. tg3_nvram_unlock(tp);
  9948. }
  9949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9950. mac_offset = 0x10;
  9951. /* First try to get it from MAC address mailbox. */
  9952. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9953. if ((hi >> 16) == 0x484b) {
  9954. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9955. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9956. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9957. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9958. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9959. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9960. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9961. /* Some old bootcode may report a 0 MAC address in SRAM */
  9962. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9963. }
  9964. if (!addr_ok) {
  9965. /* Next, try NVRAM. */
  9966. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9967. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9968. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9969. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9970. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9971. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9972. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9973. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9974. }
  9975. /* Finally just fetch it out of the MAC control regs. */
  9976. else {
  9977. hi = tr32(MAC_ADDR_0_HIGH);
  9978. lo = tr32(MAC_ADDR_0_LOW);
  9979. dev->dev_addr[5] = lo & 0xff;
  9980. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9981. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9982. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9983. dev->dev_addr[1] = hi & 0xff;
  9984. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9985. }
  9986. }
  9987. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9988. #ifdef CONFIG_SPARC64
  9989. if (!tg3_get_default_macaddr_sparc(tp))
  9990. return 0;
  9991. #endif
  9992. return -EINVAL;
  9993. }
  9994. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9995. return 0;
  9996. }
  9997. #define BOUNDARY_SINGLE_CACHELINE 1
  9998. #define BOUNDARY_MULTI_CACHELINE 2
  9999. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10000. {
  10001. int cacheline_size;
  10002. u8 byte;
  10003. int goal;
  10004. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10005. if (byte == 0)
  10006. cacheline_size = 1024;
  10007. else
  10008. cacheline_size = (int) byte * 4;
  10009. /* On 5703 and later chips, the boundary bits have no
  10010. * effect.
  10011. */
  10012. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10013. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10014. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10015. goto out;
  10016. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10017. goal = BOUNDARY_MULTI_CACHELINE;
  10018. #else
  10019. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10020. goal = BOUNDARY_SINGLE_CACHELINE;
  10021. #else
  10022. goal = 0;
  10023. #endif
  10024. #endif
  10025. if (!goal)
  10026. goto out;
  10027. /* PCI controllers on most RISC systems tend to disconnect
  10028. * when a device tries to burst across a cache-line boundary.
  10029. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10030. *
  10031. * Unfortunately, for PCI-E there are only limited
  10032. * write-side controls for this, and thus for reads
  10033. * we will still get the disconnects. We'll also waste
  10034. * these PCI cycles for both read and write for chips
  10035. * other than 5700 and 5701 which do not implement the
  10036. * boundary bits.
  10037. */
  10038. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10039. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10040. switch (cacheline_size) {
  10041. case 16:
  10042. case 32:
  10043. case 64:
  10044. case 128:
  10045. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10046. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10047. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10048. } else {
  10049. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10050. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10051. }
  10052. break;
  10053. case 256:
  10054. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10055. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10056. break;
  10057. default:
  10058. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10059. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10060. break;
  10061. };
  10062. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10063. switch (cacheline_size) {
  10064. case 16:
  10065. case 32:
  10066. case 64:
  10067. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10068. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10069. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10070. break;
  10071. }
  10072. /* fallthrough */
  10073. case 128:
  10074. default:
  10075. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10076. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10077. break;
  10078. };
  10079. } else {
  10080. switch (cacheline_size) {
  10081. case 16:
  10082. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10083. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10084. DMA_RWCTRL_WRITE_BNDRY_16);
  10085. break;
  10086. }
  10087. /* fallthrough */
  10088. case 32:
  10089. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10090. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10091. DMA_RWCTRL_WRITE_BNDRY_32);
  10092. break;
  10093. }
  10094. /* fallthrough */
  10095. case 64:
  10096. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10097. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10098. DMA_RWCTRL_WRITE_BNDRY_64);
  10099. break;
  10100. }
  10101. /* fallthrough */
  10102. case 128:
  10103. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10104. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10105. DMA_RWCTRL_WRITE_BNDRY_128);
  10106. break;
  10107. }
  10108. /* fallthrough */
  10109. case 256:
  10110. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10111. DMA_RWCTRL_WRITE_BNDRY_256);
  10112. break;
  10113. case 512:
  10114. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10115. DMA_RWCTRL_WRITE_BNDRY_512);
  10116. break;
  10117. case 1024:
  10118. default:
  10119. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10120. DMA_RWCTRL_WRITE_BNDRY_1024);
  10121. break;
  10122. };
  10123. }
  10124. out:
  10125. return val;
  10126. }
  10127. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10128. {
  10129. struct tg3_internal_buffer_desc test_desc;
  10130. u32 sram_dma_descs;
  10131. int i, ret;
  10132. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10133. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10134. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10135. tw32(RDMAC_STATUS, 0);
  10136. tw32(WDMAC_STATUS, 0);
  10137. tw32(BUFMGR_MODE, 0);
  10138. tw32(FTQ_RESET, 0);
  10139. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10140. test_desc.addr_lo = buf_dma & 0xffffffff;
  10141. test_desc.nic_mbuf = 0x00002100;
  10142. test_desc.len = size;
  10143. /*
  10144. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10145. * the *second* time the tg3 driver was getting loaded after an
  10146. * initial scan.
  10147. *
  10148. * Broadcom tells me:
  10149. * ...the DMA engine is connected to the GRC block and a DMA
  10150. * reset may affect the GRC block in some unpredictable way...
  10151. * The behavior of resets to individual blocks has not been tested.
  10152. *
  10153. * Broadcom noted the GRC reset will also reset all sub-components.
  10154. */
  10155. if (to_device) {
  10156. test_desc.cqid_sqid = (13 << 8) | 2;
  10157. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10158. udelay(40);
  10159. } else {
  10160. test_desc.cqid_sqid = (16 << 8) | 7;
  10161. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10162. udelay(40);
  10163. }
  10164. test_desc.flags = 0x00000005;
  10165. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10166. u32 val;
  10167. val = *(((u32 *)&test_desc) + i);
  10168. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10169. sram_dma_descs + (i * sizeof(u32)));
  10170. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10171. }
  10172. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10173. if (to_device) {
  10174. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10175. } else {
  10176. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10177. }
  10178. ret = -ENODEV;
  10179. for (i = 0; i < 40; i++) {
  10180. u32 val;
  10181. if (to_device)
  10182. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10183. else
  10184. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10185. if ((val & 0xffff) == sram_dma_descs) {
  10186. ret = 0;
  10187. break;
  10188. }
  10189. udelay(100);
  10190. }
  10191. return ret;
  10192. }
  10193. #define TEST_BUFFER_SIZE 0x2000
  10194. static int __devinit tg3_test_dma(struct tg3 *tp)
  10195. {
  10196. dma_addr_t buf_dma;
  10197. u32 *buf, saved_dma_rwctrl;
  10198. int ret;
  10199. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10200. if (!buf) {
  10201. ret = -ENOMEM;
  10202. goto out_nofree;
  10203. }
  10204. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10205. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10206. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10207. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10208. /* DMA read watermark not used on PCIE */
  10209. tp->dma_rwctrl |= 0x00180000;
  10210. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10211. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10212. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10213. tp->dma_rwctrl |= 0x003f0000;
  10214. else
  10215. tp->dma_rwctrl |= 0x003f000f;
  10216. } else {
  10217. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10218. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10219. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10220. u32 read_water = 0x7;
  10221. /* If the 5704 is behind the EPB bridge, we can
  10222. * do the less restrictive ONE_DMA workaround for
  10223. * better performance.
  10224. */
  10225. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10227. tp->dma_rwctrl |= 0x8000;
  10228. else if (ccval == 0x6 || ccval == 0x7)
  10229. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10231. read_water = 4;
  10232. /* Set bit 23 to enable PCIX hw bug fix */
  10233. tp->dma_rwctrl |=
  10234. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10235. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10236. (1 << 23);
  10237. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10238. /* 5780 always in PCIX mode */
  10239. tp->dma_rwctrl |= 0x00144000;
  10240. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10241. /* 5714 always in PCIX mode */
  10242. tp->dma_rwctrl |= 0x00148000;
  10243. } else {
  10244. tp->dma_rwctrl |= 0x001b000f;
  10245. }
  10246. }
  10247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10248. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10249. tp->dma_rwctrl &= 0xfffffff0;
  10250. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10252. /* Remove this if it causes problems for some boards. */
  10253. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10254. /* On 5700/5701 chips, we need to set this bit.
  10255. * Otherwise the chip will issue cacheline transactions
  10256. * to streamable DMA memory with not all the byte
  10257. * enables turned on. This is an error on several
  10258. * RISC PCI controllers, in particular sparc64.
  10259. *
  10260. * On 5703/5704 chips, this bit has been reassigned
  10261. * a different meaning. In particular, it is used
  10262. * on those chips to enable a PCI-X workaround.
  10263. */
  10264. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10265. }
  10266. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10267. #if 0
  10268. /* Unneeded, already done by tg3_get_invariants. */
  10269. tg3_switch_clocks(tp);
  10270. #endif
  10271. ret = 0;
  10272. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10273. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10274. goto out;
  10275. /* It is best to perform DMA test with maximum write burst size
  10276. * to expose the 5700/5701 write DMA bug.
  10277. */
  10278. saved_dma_rwctrl = tp->dma_rwctrl;
  10279. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10280. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10281. while (1) {
  10282. u32 *p = buf, i;
  10283. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10284. p[i] = i;
  10285. /* Send the buffer to the chip. */
  10286. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10287. if (ret) {
  10288. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10289. break;
  10290. }
  10291. #if 0
  10292. /* validate data reached card RAM correctly. */
  10293. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10294. u32 val;
  10295. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10296. if (le32_to_cpu(val) != p[i]) {
  10297. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10298. /* ret = -ENODEV here? */
  10299. }
  10300. p[i] = 0;
  10301. }
  10302. #endif
  10303. /* Now read it back. */
  10304. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10305. if (ret) {
  10306. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10307. break;
  10308. }
  10309. /* Verify it. */
  10310. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10311. if (p[i] == i)
  10312. continue;
  10313. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10314. DMA_RWCTRL_WRITE_BNDRY_16) {
  10315. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10316. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10317. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10318. break;
  10319. } else {
  10320. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10321. ret = -ENODEV;
  10322. goto out;
  10323. }
  10324. }
  10325. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10326. /* Success. */
  10327. ret = 0;
  10328. break;
  10329. }
  10330. }
  10331. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10332. DMA_RWCTRL_WRITE_BNDRY_16) {
  10333. static struct pci_device_id dma_wait_state_chipsets[] = {
  10334. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10335. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10336. { },
  10337. };
  10338. /* DMA test passed without adjusting DMA boundary,
  10339. * now look for chipsets that are known to expose the
  10340. * DMA bug without failing the test.
  10341. */
  10342. if (pci_dev_present(dma_wait_state_chipsets)) {
  10343. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10344. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10345. }
  10346. else
  10347. /* Safe to use the calculated DMA boundary. */
  10348. tp->dma_rwctrl = saved_dma_rwctrl;
  10349. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10350. }
  10351. out:
  10352. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10353. out_nofree:
  10354. return ret;
  10355. }
  10356. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10357. {
  10358. tp->link_config.advertising =
  10359. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10360. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10361. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10362. ADVERTISED_Autoneg | ADVERTISED_MII);
  10363. tp->link_config.speed = SPEED_INVALID;
  10364. tp->link_config.duplex = DUPLEX_INVALID;
  10365. tp->link_config.autoneg = AUTONEG_ENABLE;
  10366. tp->link_config.active_speed = SPEED_INVALID;
  10367. tp->link_config.active_duplex = DUPLEX_INVALID;
  10368. tp->link_config.phy_is_low_power = 0;
  10369. tp->link_config.orig_speed = SPEED_INVALID;
  10370. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10371. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10372. }
  10373. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10374. {
  10375. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10376. tp->bufmgr_config.mbuf_read_dma_low_water =
  10377. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10378. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10379. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10380. tp->bufmgr_config.mbuf_high_water =
  10381. DEFAULT_MB_HIGH_WATER_5705;
  10382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10383. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10384. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10385. tp->bufmgr_config.mbuf_high_water =
  10386. DEFAULT_MB_HIGH_WATER_5906;
  10387. }
  10388. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10389. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10390. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10391. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10392. tp->bufmgr_config.mbuf_high_water_jumbo =
  10393. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10394. } else {
  10395. tp->bufmgr_config.mbuf_read_dma_low_water =
  10396. DEFAULT_MB_RDMA_LOW_WATER;
  10397. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10398. DEFAULT_MB_MACRX_LOW_WATER;
  10399. tp->bufmgr_config.mbuf_high_water =
  10400. DEFAULT_MB_HIGH_WATER;
  10401. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10402. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10403. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10404. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10405. tp->bufmgr_config.mbuf_high_water_jumbo =
  10406. DEFAULT_MB_HIGH_WATER_JUMBO;
  10407. }
  10408. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10409. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10410. }
  10411. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10412. {
  10413. switch (tp->phy_id & PHY_ID_MASK) {
  10414. case PHY_ID_BCM5400: return "5400";
  10415. case PHY_ID_BCM5401: return "5401";
  10416. case PHY_ID_BCM5411: return "5411";
  10417. case PHY_ID_BCM5701: return "5701";
  10418. case PHY_ID_BCM5703: return "5703";
  10419. case PHY_ID_BCM5704: return "5704";
  10420. case PHY_ID_BCM5705: return "5705";
  10421. case PHY_ID_BCM5750: return "5750";
  10422. case PHY_ID_BCM5752: return "5752";
  10423. case PHY_ID_BCM5714: return "5714";
  10424. case PHY_ID_BCM5780: return "5780";
  10425. case PHY_ID_BCM5755: return "5755";
  10426. case PHY_ID_BCM5787: return "5787";
  10427. case PHY_ID_BCM5784: return "5784";
  10428. case PHY_ID_BCM5756: return "5722/5756";
  10429. case PHY_ID_BCM5906: return "5906";
  10430. case PHY_ID_BCM5761: return "5761";
  10431. case PHY_ID_BCM8002: return "8002/serdes";
  10432. case 0: return "serdes";
  10433. default: return "unknown";
  10434. };
  10435. }
  10436. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10437. {
  10438. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10439. strcpy(str, "PCI Express");
  10440. return str;
  10441. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10442. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10443. strcpy(str, "PCIX:");
  10444. if ((clock_ctrl == 7) ||
  10445. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10446. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10447. strcat(str, "133MHz");
  10448. else if (clock_ctrl == 0)
  10449. strcat(str, "33MHz");
  10450. else if (clock_ctrl == 2)
  10451. strcat(str, "50MHz");
  10452. else if (clock_ctrl == 4)
  10453. strcat(str, "66MHz");
  10454. else if (clock_ctrl == 6)
  10455. strcat(str, "100MHz");
  10456. } else {
  10457. strcpy(str, "PCI:");
  10458. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10459. strcat(str, "66MHz");
  10460. else
  10461. strcat(str, "33MHz");
  10462. }
  10463. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10464. strcat(str, ":32-bit");
  10465. else
  10466. strcat(str, ":64-bit");
  10467. return str;
  10468. }
  10469. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10470. {
  10471. struct pci_dev *peer;
  10472. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10473. for (func = 0; func < 8; func++) {
  10474. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10475. if (peer && peer != tp->pdev)
  10476. break;
  10477. pci_dev_put(peer);
  10478. }
  10479. /* 5704 can be configured in single-port mode, set peer to
  10480. * tp->pdev in that case.
  10481. */
  10482. if (!peer) {
  10483. peer = tp->pdev;
  10484. return peer;
  10485. }
  10486. /*
  10487. * We don't need to keep the refcount elevated; there's no way
  10488. * to remove one half of this device without removing the other
  10489. */
  10490. pci_dev_put(peer);
  10491. return peer;
  10492. }
  10493. static void __devinit tg3_init_coal(struct tg3 *tp)
  10494. {
  10495. struct ethtool_coalesce *ec = &tp->coal;
  10496. memset(ec, 0, sizeof(*ec));
  10497. ec->cmd = ETHTOOL_GCOALESCE;
  10498. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  10499. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  10500. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  10501. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  10502. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  10503. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  10504. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  10505. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  10506. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  10507. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  10508. HOSTCC_MODE_CLRTICK_TXBD)) {
  10509. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  10510. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  10511. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10512. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10513. }
  10514. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10515. ec->rx_coalesce_usecs_irq = 0;
  10516. ec->tx_coalesce_usecs_irq = 0;
  10517. ec->stats_block_coalesce_usecs = 0;
  10518. }
  10519. }
  10520. static int __devinit tg3_init_one(struct pci_dev *pdev,
  10521. const struct pci_device_id *ent)
  10522. {
  10523. static int tg3_version_printed = 0;
  10524. unsigned long tg3reg_base, tg3reg_len;
  10525. struct net_device *dev;
  10526. struct tg3 *tp;
  10527. int err, pm_cap;
  10528. char str[40];
  10529. u64 dma_mask, persist_dma_mask;
  10530. DECLARE_MAC_BUF(mac);
  10531. if (tg3_version_printed++ == 0)
  10532. printk(KERN_INFO "%s", version);
  10533. err = pci_enable_device(pdev);
  10534. if (err) {
  10535. printk(KERN_ERR PFX "Cannot enable PCI device, "
  10536. "aborting.\n");
  10537. return err;
  10538. }
  10539. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  10540. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10541. "base address, aborting.\n");
  10542. err = -ENODEV;
  10543. goto err_out_disable_pdev;
  10544. }
  10545. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  10546. if (err) {
  10547. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  10548. "aborting.\n");
  10549. goto err_out_disable_pdev;
  10550. }
  10551. pci_set_master(pdev);
  10552. /* Find power-management capability. */
  10553. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  10554. if (pm_cap == 0) {
  10555. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  10556. "aborting.\n");
  10557. err = -EIO;
  10558. goto err_out_free_res;
  10559. }
  10560. tg3reg_base = pci_resource_start(pdev, 0);
  10561. tg3reg_len = pci_resource_len(pdev, 0);
  10562. dev = alloc_etherdev(sizeof(*tp));
  10563. if (!dev) {
  10564. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  10565. err = -ENOMEM;
  10566. goto err_out_free_res;
  10567. }
  10568. SET_NETDEV_DEV(dev, &pdev->dev);
  10569. #if TG3_VLAN_TAG_USED
  10570. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  10571. dev->vlan_rx_register = tg3_vlan_rx_register;
  10572. #endif
  10573. tp = netdev_priv(dev);
  10574. tp->pdev = pdev;
  10575. tp->dev = dev;
  10576. tp->pm_cap = pm_cap;
  10577. tp->mac_mode = TG3_DEF_MAC_MODE;
  10578. tp->rx_mode = TG3_DEF_RX_MODE;
  10579. tp->tx_mode = TG3_DEF_TX_MODE;
  10580. tp->mi_mode = MAC_MI_MODE_BASE;
  10581. if (tg3_debug > 0)
  10582. tp->msg_enable = tg3_debug;
  10583. else
  10584. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  10585. /* The word/byte swap controls here control register access byte
  10586. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  10587. * setting below.
  10588. */
  10589. tp->misc_host_ctrl =
  10590. MISC_HOST_CTRL_MASK_PCI_INT |
  10591. MISC_HOST_CTRL_WORD_SWAP |
  10592. MISC_HOST_CTRL_INDIR_ACCESS |
  10593. MISC_HOST_CTRL_PCISTATE_RW;
  10594. /* The NONFRM (non-frame) byte/word swap controls take effect
  10595. * on descriptor entries, anything which isn't packet data.
  10596. *
  10597. * The StrongARM chips on the board (one for tx, one for rx)
  10598. * are running in big-endian mode.
  10599. */
  10600. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  10601. GRC_MODE_WSWAP_NONFRM_DATA);
  10602. #ifdef __BIG_ENDIAN
  10603. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  10604. #endif
  10605. spin_lock_init(&tp->lock);
  10606. spin_lock_init(&tp->indirect_lock);
  10607. INIT_WORK(&tp->reset_task, tg3_reset_task);
  10608. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10609. if (!tp->regs) {
  10610. printk(KERN_ERR PFX "Cannot map device registers, "
  10611. "aborting.\n");
  10612. err = -ENOMEM;
  10613. goto err_out_free_dev;
  10614. }
  10615. tg3_init_link_config(tp);
  10616. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10617. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10618. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10619. dev->open = tg3_open;
  10620. dev->stop = tg3_close;
  10621. dev->get_stats = tg3_get_stats;
  10622. dev->set_multicast_list = tg3_set_rx_mode;
  10623. dev->set_mac_address = tg3_set_mac_addr;
  10624. dev->do_ioctl = tg3_ioctl;
  10625. dev->tx_timeout = tg3_tx_timeout;
  10626. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  10627. dev->ethtool_ops = &tg3_ethtool_ops;
  10628. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10629. dev->change_mtu = tg3_change_mtu;
  10630. dev->irq = pdev->irq;
  10631. #ifdef CONFIG_NET_POLL_CONTROLLER
  10632. dev->poll_controller = tg3_poll_controller;
  10633. #endif
  10634. err = tg3_get_invariants(tp);
  10635. if (err) {
  10636. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10637. "aborting.\n");
  10638. goto err_out_iounmap;
  10639. }
  10640. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10641. * device behind the EPB cannot support DMA addresses > 40-bit.
  10642. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10643. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10644. * do DMA address check in tg3_start_xmit().
  10645. */
  10646. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10647. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10648. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10649. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10650. #ifdef CONFIG_HIGHMEM
  10651. dma_mask = DMA_64BIT_MASK;
  10652. #endif
  10653. } else
  10654. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10655. /* Configure DMA attributes. */
  10656. if (dma_mask > DMA_32BIT_MASK) {
  10657. err = pci_set_dma_mask(pdev, dma_mask);
  10658. if (!err) {
  10659. dev->features |= NETIF_F_HIGHDMA;
  10660. err = pci_set_consistent_dma_mask(pdev,
  10661. persist_dma_mask);
  10662. if (err < 0) {
  10663. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10664. "DMA for consistent allocations\n");
  10665. goto err_out_iounmap;
  10666. }
  10667. }
  10668. }
  10669. if (err || dma_mask == DMA_32BIT_MASK) {
  10670. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10671. if (err) {
  10672. printk(KERN_ERR PFX "No usable DMA configuration, "
  10673. "aborting.\n");
  10674. goto err_out_iounmap;
  10675. }
  10676. }
  10677. tg3_init_bufmgr_config(tp);
  10678. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10679. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10680. }
  10681. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10682. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10683. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10685. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10686. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10687. } else {
  10688. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  10689. }
  10690. /* TSO is on by default on chips that support hardware TSO.
  10691. * Firmware TSO on older chips gives lower performance, so it
  10692. * is off by default, but can be enabled using ethtool.
  10693. */
  10694. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10695. dev->features |= NETIF_F_TSO;
  10696. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10697. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10698. dev->features |= NETIF_F_TSO6;
  10699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10700. dev->features |= NETIF_F_TSO_ECN;
  10701. }
  10702. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10703. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10704. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10705. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10706. tp->rx_pending = 63;
  10707. }
  10708. err = tg3_get_device_address(tp);
  10709. if (err) {
  10710. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10711. "aborting.\n");
  10712. goto err_out_iounmap;
  10713. }
  10714. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10715. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  10716. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10717. "base address for APE, aborting.\n");
  10718. err = -ENODEV;
  10719. goto err_out_iounmap;
  10720. }
  10721. tg3reg_base = pci_resource_start(pdev, 2);
  10722. tg3reg_len = pci_resource_len(pdev, 2);
  10723. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10724. if (tp->aperegs == 0UL) {
  10725. printk(KERN_ERR PFX "Cannot map APE registers, "
  10726. "aborting.\n");
  10727. err = -ENOMEM;
  10728. goto err_out_iounmap;
  10729. }
  10730. tg3_ape_lock_init(tp);
  10731. }
  10732. /*
  10733. * Reset chip in case UNDI or EFI driver did not shutdown
  10734. * DMA self test will enable WDMAC and we'll see (spurious)
  10735. * pending DMA on the PCI bus at that point.
  10736. */
  10737. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10738. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10739. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10740. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10741. }
  10742. err = tg3_test_dma(tp);
  10743. if (err) {
  10744. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10745. goto err_out_apeunmap;
  10746. }
  10747. /* Tigon3 can do ipv4 only... and some chips have buggy
  10748. * checksumming.
  10749. */
  10750. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10751. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10754. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10755. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10756. dev->features |= NETIF_F_IPV6_CSUM;
  10757. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10758. } else
  10759. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10760. /* flow control autonegotiation is default behavior */
  10761. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10762. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  10763. tg3_init_coal(tp);
  10764. pci_set_drvdata(pdev, dev);
  10765. err = register_netdev(dev);
  10766. if (err) {
  10767. printk(KERN_ERR PFX "Cannot register net device, "
  10768. "aborting.\n");
  10769. goto err_out_apeunmap;
  10770. }
  10771. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  10772. "(%s) %s Ethernet %s\n",
  10773. dev->name,
  10774. tp->board_part_number,
  10775. tp->pci_chip_rev_id,
  10776. tg3_phy_string(tp),
  10777. tg3_bus_string(tp, str),
  10778. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10779. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10780. "10/100/1000Base-T")),
  10781. print_mac(mac, dev->dev_addr));
  10782. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10783. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  10784. dev->name,
  10785. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10786. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10787. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10788. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10789. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10790. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10791. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10792. dev->name, tp->dma_rwctrl,
  10793. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10794. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10795. return 0;
  10796. err_out_apeunmap:
  10797. if (tp->aperegs) {
  10798. iounmap(tp->aperegs);
  10799. tp->aperegs = NULL;
  10800. }
  10801. err_out_iounmap:
  10802. if (tp->regs) {
  10803. iounmap(tp->regs);
  10804. tp->regs = NULL;
  10805. }
  10806. err_out_free_dev:
  10807. free_netdev(dev);
  10808. err_out_free_res:
  10809. pci_release_regions(pdev);
  10810. err_out_disable_pdev:
  10811. pci_disable_device(pdev);
  10812. pci_set_drvdata(pdev, NULL);
  10813. return err;
  10814. }
  10815. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10816. {
  10817. struct net_device *dev = pci_get_drvdata(pdev);
  10818. if (dev) {
  10819. struct tg3 *tp = netdev_priv(dev);
  10820. flush_scheduled_work();
  10821. unregister_netdev(dev);
  10822. if (tp->aperegs) {
  10823. iounmap(tp->aperegs);
  10824. tp->aperegs = NULL;
  10825. }
  10826. if (tp->regs) {
  10827. iounmap(tp->regs);
  10828. tp->regs = NULL;
  10829. }
  10830. free_netdev(dev);
  10831. pci_release_regions(pdev);
  10832. pci_disable_device(pdev);
  10833. pci_set_drvdata(pdev, NULL);
  10834. }
  10835. }
  10836. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10837. {
  10838. struct net_device *dev = pci_get_drvdata(pdev);
  10839. struct tg3 *tp = netdev_priv(dev);
  10840. int err;
  10841. /* PCI register 4 needs to be saved whether netif_running() or not.
  10842. * MSI address and data need to be saved if using MSI and
  10843. * netif_running().
  10844. */
  10845. pci_save_state(pdev);
  10846. if (!netif_running(dev))
  10847. return 0;
  10848. flush_scheduled_work();
  10849. tg3_netif_stop(tp);
  10850. del_timer_sync(&tp->timer);
  10851. tg3_full_lock(tp, 1);
  10852. tg3_disable_ints(tp);
  10853. tg3_full_unlock(tp);
  10854. netif_device_detach(dev);
  10855. tg3_full_lock(tp, 0);
  10856. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10857. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10858. tg3_full_unlock(tp);
  10859. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10860. if (err) {
  10861. tg3_full_lock(tp, 0);
  10862. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10863. if (tg3_restart_hw(tp, 1))
  10864. goto out;
  10865. tp->timer.expires = jiffies + tp->timer_offset;
  10866. add_timer(&tp->timer);
  10867. netif_device_attach(dev);
  10868. tg3_netif_start(tp);
  10869. out:
  10870. tg3_full_unlock(tp);
  10871. }
  10872. return err;
  10873. }
  10874. static int tg3_resume(struct pci_dev *pdev)
  10875. {
  10876. struct net_device *dev = pci_get_drvdata(pdev);
  10877. struct tg3 *tp = netdev_priv(dev);
  10878. int err;
  10879. pci_restore_state(tp->pdev);
  10880. if (!netif_running(dev))
  10881. return 0;
  10882. err = tg3_set_power_state(tp, PCI_D0);
  10883. if (err)
  10884. return err;
  10885. netif_device_attach(dev);
  10886. tg3_full_lock(tp, 0);
  10887. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10888. err = tg3_restart_hw(tp, 1);
  10889. if (err)
  10890. goto out;
  10891. tp->timer.expires = jiffies + tp->timer_offset;
  10892. add_timer(&tp->timer);
  10893. tg3_netif_start(tp);
  10894. out:
  10895. tg3_full_unlock(tp);
  10896. return err;
  10897. }
  10898. static struct pci_driver tg3_driver = {
  10899. .name = DRV_MODULE_NAME,
  10900. .id_table = tg3_pci_tbl,
  10901. .probe = tg3_init_one,
  10902. .remove = __devexit_p(tg3_remove_one),
  10903. .suspend = tg3_suspend,
  10904. .resume = tg3_resume
  10905. };
  10906. static int __init tg3_init(void)
  10907. {
  10908. return pci_register_driver(&tg3_driver);
  10909. }
  10910. static void __exit tg3_cleanup(void)
  10911. {
  10912. pci_unregister_driver(&tg3_driver);
  10913. }
  10914. module_init(tg3_init);
  10915. module_exit(tg3_cleanup);