bfin_serial_5xx.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * file: include/asm-blackfin/mach-bf527/bfin_serial_5xx.h
  3. * based on:
  4. * author:
  5. *
  6. * created:
  7. * description:
  8. * blackfin serial driver head file
  9. * rev:
  10. *
  11. * modified:
  12. *
  13. *
  14. * bugs: enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * this program is free software; you can redistribute it and/or modify
  17. * it under the terms of the gnu general public license as published by
  18. * the free software foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * this program is distributed in the hope that it will be useful,
  22. * but without any warranty; without even the implied warranty of
  23. * merchantability or fitness for a particular purpose. see the
  24. * gnu general public license for more details.
  25. *
  26. * you should have received a copy of the gnu general public license
  27. * along with this program; see the file copying.
  28. * if not, write to the free software foundation,
  29. * 59 temple place - suite 330, boston, ma 02111-1307, usa.
  30. */
  31. #include <linux/serial.h>
  32. #include <asm/dma.h>
  33. #include <asm/portmux.h>
  34. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  35. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  36. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER))
  37. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  38. #define UART_GET_IIR(uart) bfin_read16(((uart)->port.membase + OFFSET_IIR))
  39. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  40. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  41. #define UART_PUT_CHAR(uart, v) bfin_write16(((uart)->port.membase + OFFSET_THR), v)
  42. #define UART_PUT_DLL(uart, v) bfin_write16(((uart)->port.membase + OFFSET_DLL), v)
  43. #define UART_PUT_IER(uart, v) bfin_write16(((uart)->port.membase + OFFSET_IER), v)
  44. #define UART_PUT_DLH(uart, v) bfin_write16(((uart)->port.membase + OFFSET_DLH), v)
  45. #define UART_PUT_LCR(uart, v) bfin_write16(((uart)->port.membase + OFFSET_LCR), v)
  46. #define UART_PUT_GCTL(uart, v) bfin_write16(((uart)->port.membase + OFFSET_GCTL), v)
  47. #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
  48. # define CONFIG_SERIAL_BFIN_CTSRTS
  49. # ifndef CONFIG_UART0_CTS_PIN
  50. # define CONFIG_UART0_CTS_PIN -1
  51. # endif
  52. # ifndef CONFIG_UART0_RTS_PIN
  53. # define CONFIG_UART0_RTS_PIN -1
  54. # endif
  55. # ifndef CONFIG_UART1_CTS_PIN
  56. # define CONFIG_UART1_CTS_PIN -1
  57. # endif
  58. # ifndef CONFIG_UART1_RTS_PIN
  59. # define CONFIG_UART1_RTS_PIN -1
  60. # endif
  61. #endif
  62. /*
  63. * The pin configuration is different from schematic
  64. */
  65. struct bfin_serial_port {
  66. struct uart_port port;
  67. unsigned int old_status;
  68. unsigned int lsr;
  69. #ifdef CONFIG_SERIAL_BFIN_DMA
  70. int tx_done;
  71. int tx_count;
  72. struct circ_buf rx_dma_buf;
  73. struct timer_list rx_dma_timer;
  74. int rx_dma_nrows;
  75. unsigned int tx_dma_channel;
  76. unsigned int rx_dma_channel;
  77. struct work_struct tx_dma_workqueue;
  78. #endif
  79. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  80. struct work_struct cts_workqueue;
  81. int cts_pin;
  82. int rts_pin;
  83. #endif
  84. };
  85. /* The hardware clears the LSR bits upon read, so we need to cache
  86. * some of the more fun bits in software so they don't get lost
  87. * when checking the LSR in other code paths (TX).
  88. */
  89. static inline unsigned int UART_GET_LSR(struct bfin_serial_port *uart)
  90. {
  91. unsigned int lsr = bfin_read16(uart->port.membase + OFFSET_LSR);
  92. uart->lsr |= (lsr & (BI|FE|PE|OE));
  93. return lsr | uart->lsr;
  94. }
  95. static inline void UART_CLEAR_LSR(struct bfin_serial_port *uart)
  96. {
  97. uart->lsr = 0;
  98. bfin_write16(uart->port.membase + OFFSET_LSR, -1);
  99. }
  100. struct bfin_serial_port bfin_serial_ports[BFIN_UART_NR_PORTS];
  101. struct bfin_serial_res {
  102. unsigned long uart_base_addr;
  103. int uart_irq;
  104. #ifdef CONFIG_SERIAL_BFIN_DMA
  105. unsigned int uart_tx_dma_channel;
  106. unsigned int uart_rx_dma_channel;
  107. #endif
  108. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  109. int uart_cts_pin;
  110. int uart_rts_pin;
  111. #endif
  112. };
  113. struct bfin_serial_res bfin_serial_resource[] = {
  114. #ifdef CONFIG_SERIAL_BFIN_UART0
  115. {
  116. 0xFFC00400,
  117. IRQ_UART0_RX,
  118. #ifdef CONFIG_SERIAL_BFIN_DMA
  119. CH_UART0_TX,
  120. CH_UART0_RX,
  121. #endif
  122. #ifdef CONFIG_BFIN_UART0_CTSRTS
  123. CONFIG_UART0_CTS_PIN,
  124. CONFIG_UART0_RTS_PIN,
  125. #endif
  126. },
  127. #endif
  128. #ifdef CONFIG_SERIAL_BFIN_UART1
  129. {
  130. 0xFFC02000,
  131. IRQ_UART1_RX,
  132. #ifdef CONFIG_SERIAL_BFIN_DMA
  133. CH_UART1_TX,
  134. CH_UART1_RX,
  135. #endif
  136. #ifdef CONFIG_BFIN_UART1_CTSRTS
  137. CONFIG_UART1_CTS_PIN,
  138. CONFIG_UART1_RTS_PIN,
  139. #endif
  140. },
  141. #endif
  142. };
  143. int nr_ports = ARRAY_SIZE(bfin_serial_resource);
  144. #define DRIVER_NAME "bfin-uart"
  145. static void bfin_serial_hw_init(struct bfin_serial_port *uart)
  146. {
  147. #ifdef CONFIG_SERIAL_BFIN_UART0
  148. peripheral_request(P_UART0_TX, DRIVER_NAME);
  149. peripheral_request(P_UART0_RX, DRIVER_NAME);
  150. #endif
  151. #ifdef CONFIG_SERIAL_BFIN_UART1
  152. peripheral_request(P_UART1_TX, DRIVER_NAME);
  153. peripheral_request(P_UART1_RX, DRIVER_NAME);
  154. #endif
  155. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  156. if (uart->cts_pin >= 0) {
  157. gpio_request(uart->cts_pin, DRIVER_NAME);
  158. gpio_direction_input(uart->cts_pin);
  159. }
  160. if (uart->rts_pin >= 0) {
  161. gpio_request(uart->rts_pin, DRIVER_NAME);
  162. gpio_direction_output(uart->rts_pin, 0);
  163. }
  164. #endif
  165. }