sata_sil.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. * The contents of this file are subject to the Open
  12. * Software License version 1.1 that can be found at
  13. * http://www.opensource.org/licenses/osl-1.1.txt and is included herein
  14. * by reference.
  15. *
  16. * Alternatively, the contents of this file may be used under the terms
  17. * of the GNU General Public License version 2 (the "GPL") as distributed
  18. * in the kernel source COPYING file, in which case the provisions of
  19. * the GPL are applicable instead of the above. If you wish to allow
  20. * the use of your version of this file only under the terms of the
  21. * GPL and not to allow others to use your version of this file under
  22. * the OSL, indicate your decision by deleting the provisions above and
  23. * replace them with the notice and other provisions required by the GPL.
  24. * If you do not delete the provisions above, a recipient may use your
  25. * version of this file under either the OSL or the GPL.
  26. *
  27. * Documentation for SiI 3112:
  28. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  29. *
  30. * Other errata and documentation available under NDA.
  31. *
  32. */
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/pci.h>
  36. #include <linux/init.h>
  37. #include <linux/blkdev.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include "scsi.h"
  41. #include <scsi/scsi_host.h>
  42. #include <linux/libata.h>
  43. #define DRV_NAME "sata_sil"
  44. #define DRV_VERSION "0.9"
  45. enum {
  46. SIL_FLAG_MOD15WRITE = (1 << 30),
  47. sil_3112 = 0,
  48. sil_3112_m15w = 1,
  49. sil_3114 = 2,
  50. SIL_FIFO_R0 = 0x40,
  51. SIL_FIFO_W0 = 0x41,
  52. SIL_FIFO_R1 = 0x44,
  53. SIL_FIFO_W1 = 0x45,
  54. SIL_FIFO_R2 = 0x240,
  55. SIL_FIFO_W2 = 0x241,
  56. SIL_FIFO_R3 = 0x244,
  57. SIL_FIFO_W3 = 0x245,
  58. SIL_SYSCFG = 0x48,
  59. SIL_MASK_IDE0_INT = (1 << 22),
  60. SIL_MASK_IDE1_INT = (1 << 23),
  61. SIL_MASK_IDE2_INT = (1 << 24),
  62. SIL_MASK_IDE3_INT = (1 << 25),
  63. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  64. SIL_MASK_4PORT = SIL_MASK_2PORT |
  65. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  66. SIL_IDE2_BMDMA = 0x200,
  67. SIL_INTR_STEERING = (1 << 1),
  68. SIL_QUIRK_MOD15WRITE = (1 << 0),
  69. SIL_QUIRK_UDMA5MAX = (1 << 1),
  70. };
  71. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  72. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  73. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  74. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  75. static void sil_post_set_mode (struct ata_port *ap);
  76. static struct pci_device_id sil_pci_tbl[] = {
  77. { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  78. { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  79. { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  80. { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
  81. { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  82. { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  83. { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  84. { } /* terminate list */
  85. };
  86. /* TODO firmware versions should be added - eric */
  87. static const struct sil_drivelist {
  88. const char * product;
  89. unsigned int quirk;
  90. } sil_blacklist [] = {
  91. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  92. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  93. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  94. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  95. { "ST380013AS", SIL_QUIRK_MOD15WRITE },
  96. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  97. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  98. { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
  99. { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
  100. { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
  101. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  102. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  103. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  104. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  105. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  106. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  107. { }
  108. };
  109. static struct pci_driver sil_pci_driver = {
  110. .name = DRV_NAME,
  111. .id_table = sil_pci_tbl,
  112. .probe = sil_init_one,
  113. .remove = ata_pci_remove_one,
  114. };
  115. static Scsi_Host_Template sil_sht = {
  116. .module = THIS_MODULE,
  117. .name = DRV_NAME,
  118. .ioctl = ata_scsi_ioctl,
  119. .queuecommand = ata_scsi_queuecmd,
  120. .eh_strategy_handler = ata_scsi_error,
  121. .can_queue = ATA_DEF_QUEUE,
  122. .this_id = ATA_SHT_THIS_ID,
  123. .sg_tablesize = LIBATA_MAX_PRD,
  124. .max_sectors = ATA_MAX_SECTORS,
  125. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  126. .emulated = ATA_SHT_EMULATED,
  127. .use_clustering = ATA_SHT_USE_CLUSTERING,
  128. .proc_name = DRV_NAME,
  129. .dma_boundary = ATA_DMA_BOUNDARY,
  130. .slave_configure = ata_scsi_slave_config,
  131. .bios_param = ata_std_bios_param,
  132. .ordered_flush = 1,
  133. };
  134. static struct ata_port_operations sil_ops = {
  135. .port_disable = ata_port_disable,
  136. .dev_config = sil_dev_config,
  137. .tf_load = ata_tf_load,
  138. .tf_read = ata_tf_read,
  139. .check_status = ata_check_status,
  140. .exec_command = ata_exec_command,
  141. .dev_select = ata_std_dev_select,
  142. .phy_reset = sata_phy_reset,
  143. .post_set_mode = sil_post_set_mode,
  144. .bmdma_setup = ata_bmdma_setup,
  145. .bmdma_start = ata_bmdma_start,
  146. .bmdma_stop = ata_bmdma_stop,
  147. .bmdma_status = ata_bmdma_status,
  148. .qc_prep = ata_qc_prep,
  149. .qc_issue = ata_qc_issue_prot,
  150. .eng_timeout = ata_eng_timeout,
  151. .irq_handler = ata_interrupt,
  152. .irq_clear = ata_bmdma_irq_clear,
  153. .scr_read = sil_scr_read,
  154. .scr_write = sil_scr_write,
  155. .port_start = ata_port_start,
  156. .port_stop = ata_port_stop,
  157. .host_stop = ata_host_stop,
  158. };
  159. static struct ata_port_info sil_port_info[] = {
  160. /* sil_3112 */
  161. {
  162. .sht = &sil_sht,
  163. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  164. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  165. .pio_mask = 0x1f, /* pio0-4 */
  166. .mwdma_mask = 0x07, /* mwdma0-2 */
  167. .udma_mask = 0x3f, /* udma0-5 */
  168. .port_ops = &sil_ops,
  169. }, /* sil_3112_15w - keep it sync'd w/ sil_3112 */
  170. {
  171. .sht = &sil_sht,
  172. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  173. ATA_FLAG_SRST | ATA_FLAG_MMIO |
  174. SIL_FLAG_MOD15WRITE,
  175. .pio_mask = 0x1f, /* pio0-4 */
  176. .mwdma_mask = 0x07, /* mwdma0-2 */
  177. .udma_mask = 0x3f, /* udma0-5 */
  178. .port_ops = &sil_ops,
  179. }, /* sil_3114 */
  180. {
  181. .sht = &sil_sht,
  182. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  183. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  184. .pio_mask = 0x1f, /* pio0-4 */
  185. .mwdma_mask = 0x07, /* mwdma0-2 */
  186. .udma_mask = 0x3f, /* udma0-5 */
  187. .port_ops = &sil_ops,
  188. },
  189. };
  190. /* per-port register offsets */
  191. /* TODO: we can probably calculate rather than use a table */
  192. static const struct {
  193. unsigned long tf; /* ATA taskfile register block */
  194. unsigned long ctl; /* ATA control/altstatus register block */
  195. unsigned long bmdma; /* DMA register block */
  196. unsigned long scr; /* SATA control register block */
  197. unsigned long sien; /* SATA Interrupt Enable register */
  198. unsigned long xfer_mode;/* data transfer mode register */
  199. } sil_port[] = {
  200. /* port 0 ... */
  201. { 0x80, 0x8A, 0x00, 0x100, 0x148, 0xb4 },
  202. { 0xC0, 0xCA, 0x08, 0x180, 0x1c8, 0xf4 },
  203. { 0x280, 0x28A, 0x200, 0x300, 0x348, 0x2b4 },
  204. { 0x2C0, 0x2CA, 0x208, 0x380, 0x3c8, 0x2f4 },
  205. /* ... port 3 */
  206. };
  207. MODULE_AUTHOR("Jeff Garzik");
  208. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  209. MODULE_LICENSE("GPL");
  210. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  211. MODULE_VERSION(DRV_VERSION);
  212. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  213. {
  214. u8 cache_line = 0;
  215. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  216. return cache_line;
  217. }
  218. static void sil_post_set_mode (struct ata_port *ap)
  219. {
  220. struct ata_host_set *host_set = ap->host_set;
  221. struct ata_device *dev;
  222. void *addr = host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
  223. u32 tmp, dev_mode[2];
  224. unsigned int i;
  225. for (i = 0; i < 2; i++) {
  226. dev = &ap->device[i];
  227. if (!ata_dev_present(dev))
  228. dev_mode[i] = 0; /* PIO0/1/2 */
  229. else if (dev->flags & ATA_DFLAG_PIO)
  230. dev_mode[i] = 1; /* PIO3/4 */
  231. else
  232. dev_mode[i] = 3; /* UDMA */
  233. /* value 2 indicates MDMA */
  234. }
  235. tmp = readl(addr);
  236. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  237. tmp |= dev_mode[0];
  238. tmp |= (dev_mode[1] << 4);
  239. writel(tmp, addr);
  240. readl(addr); /* flush */
  241. }
  242. static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  243. {
  244. unsigned long offset = ap->ioaddr.scr_addr;
  245. switch (sc_reg) {
  246. case SCR_STATUS:
  247. return offset + 4;
  248. case SCR_ERROR:
  249. return offset + 8;
  250. case SCR_CONTROL:
  251. return offset;
  252. default:
  253. /* do nothing */
  254. break;
  255. }
  256. return 0;
  257. }
  258. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  259. {
  260. void *mmio = (void *) sil_scr_addr(ap, sc_reg);
  261. if (mmio)
  262. return readl(mmio);
  263. return 0xffffffffU;
  264. }
  265. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  266. {
  267. void *mmio = (void *) sil_scr_addr(ap, sc_reg);
  268. if (mmio)
  269. writel(val, mmio);
  270. }
  271. /**
  272. * sil_dev_config - Apply device/host-specific errata fixups
  273. * @ap: Port containing device to be examined
  274. * @dev: Device to be examined
  275. *
  276. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  277. * device is known to be present, this function is called.
  278. * We apply two errata fixups which are specific to Silicon Image,
  279. * a Seagate and a Maxtor fixup.
  280. *
  281. * For certain Seagate devices, we must limit the maximum sectors
  282. * to under 8K.
  283. *
  284. * For certain Maxtor devices, we must not program the drive
  285. * beyond udma5.
  286. *
  287. * Both fixups are unfairly pessimistic. As soon as I get more
  288. * information on these errata, I will create a more exhaustive
  289. * list, and apply the fixups to only the specific
  290. * devices/hosts/firmwares that need it.
  291. *
  292. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  293. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  294. * pessimistic fix for the following reasons...
  295. * - There seems to be less info on it, only one device gleaned off the
  296. * Windows driver, maybe only one is affected. More info would be greatly
  297. * appreciated.
  298. * - But then again UDMA5 is hardly anything to complain about
  299. */
  300. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  301. {
  302. unsigned int n, quirks = 0;
  303. unsigned char model_num[40];
  304. const char *s;
  305. unsigned int len;
  306. ata_dev_id_string(dev->id, model_num, ATA_ID_PROD_OFS,
  307. sizeof(model_num));
  308. s = &model_num[0];
  309. len = strnlen(s, sizeof(model_num));
  310. /* ATAPI specifies that empty space is blank-filled; remove blanks */
  311. while ((len > 0) && (s[len - 1] == ' '))
  312. len--;
  313. for (n = 0; sil_blacklist[n].product; n++)
  314. if (!memcmp(sil_blacklist[n].product, s,
  315. strlen(sil_blacklist[n].product))) {
  316. quirks = sil_blacklist[n].quirk;
  317. break;
  318. }
  319. /* limit requests to 15 sectors */
  320. if ((ap->flags & SIL_FLAG_MOD15WRITE) && (quirks & SIL_QUIRK_MOD15WRITE)) {
  321. printk(KERN_INFO "ata%u(%u): applying Seagate errata fix\n",
  322. ap->id, dev->devno);
  323. ap->host->max_sectors = 15;
  324. ap->host->hostt->max_sectors = 15;
  325. dev->flags |= ATA_DFLAG_LOCK_SECTORS;
  326. return;
  327. }
  328. /* limit to udma5 */
  329. if (quirks & SIL_QUIRK_UDMA5MAX) {
  330. printk(KERN_INFO "ata%u(%u): applying Maxtor errata fix %s\n",
  331. ap->id, dev->devno, s);
  332. ap->udma_mask &= ATA_UDMA5;
  333. return;
  334. }
  335. }
  336. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  337. {
  338. static int printed_version;
  339. struct ata_probe_ent *probe_ent = NULL;
  340. unsigned long base;
  341. void *mmio_base;
  342. int rc;
  343. unsigned int i;
  344. int pci_dev_busy = 0;
  345. u32 tmp, irq_mask;
  346. u8 cls;
  347. if (!printed_version++)
  348. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  349. /*
  350. * If this driver happens to only be useful on Apple's K2, then
  351. * we should check that here as it has a normal Serverworks ID
  352. */
  353. rc = pci_enable_device(pdev);
  354. if (rc)
  355. return rc;
  356. rc = pci_request_regions(pdev, DRV_NAME);
  357. if (rc) {
  358. pci_dev_busy = 1;
  359. goto err_out;
  360. }
  361. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  362. if (rc)
  363. goto err_out_regions;
  364. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  365. if (rc)
  366. goto err_out_regions;
  367. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  368. if (probe_ent == NULL) {
  369. rc = -ENOMEM;
  370. goto err_out_regions;
  371. }
  372. memset(probe_ent, 0, sizeof(*probe_ent));
  373. INIT_LIST_HEAD(&probe_ent->node);
  374. probe_ent->dev = pci_dev_to_dev(pdev);
  375. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  376. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  377. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  378. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  379. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  380. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  381. probe_ent->irq = pdev->irq;
  382. probe_ent->irq_flags = SA_SHIRQ;
  383. probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
  384. mmio_base = ioremap(pci_resource_start(pdev, 5),
  385. pci_resource_len(pdev, 5));
  386. if (mmio_base == NULL) {
  387. rc = -ENOMEM;
  388. goto err_out_free_ent;
  389. }
  390. probe_ent->mmio_base = mmio_base;
  391. base = (unsigned long) mmio_base;
  392. for (i = 0; i < probe_ent->n_ports; i++) {
  393. probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
  394. probe_ent->port[i].altstatus_addr =
  395. probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
  396. probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
  397. probe_ent->port[i].scr_addr = base + sil_port[i].scr;
  398. ata_std_ports(&probe_ent->port[i]);
  399. }
  400. /* Initialize FIFO PCI bus arbitration */
  401. cls = sil_get_device_cache_line(pdev);
  402. if (cls) {
  403. cls >>= 3;
  404. cls++; /* cls = (line_size/8)+1 */
  405. writeb(cls, mmio_base + SIL_FIFO_R0);
  406. writeb(cls, mmio_base + SIL_FIFO_W0);
  407. writeb(cls, mmio_base + SIL_FIFO_R1);
  408. writeb(cls, mmio_base + SIL_FIFO_W1);
  409. if (ent->driver_data == sil_3114) {
  410. writeb(cls, mmio_base + SIL_FIFO_R2);
  411. writeb(cls, mmio_base + SIL_FIFO_W2);
  412. writeb(cls, mmio_base + SIL_FIFO_R3);
  413. writeb(cls, mmio_base + SIL_FIFO_W3);
  414. }
  415. } else
  416. printk(KERN_WARNING DRV_NAME "(%s): cache line size not set. Driver may not function\n",
  417. pci_name(pdev));
  418. if (ent->driver_data == sil_3114) {
  419. irq_mask = SIL_MASK_4PORT;
  420. /* flip the magic "make 4 ports work" bit */
  421. tmp = readl(mmio_base + SIL_IDE2_BMDMA);
  422. if ((tmp & SIL_INTR_STEERING) == 0)
  423. writel(tmp | SIL_INTR_STEERING,
  424. mmio_base + SIL_IDE2_BMDMA);
  425. } else {
  426. irq_mask = SIL_MASK_2PORT;
  427. }
  428. /* make sure IDE0/1/2/3 interrupts are not masked */
  429. tmp = readl(mmio_base + SIL_SYSCFG);
  430. if (tmp & irq_mask) {
  431. tmp &= ~irq_mask;
  432. writel(tmp, mmio_base + SIL_SYSCFG);
  433. readl(mmio_base + SIL_SYSCFG); /* flush */
  434. }
  435. /* mask all SATA phy-related interrupts */
  436. /* TODO: unmask bit 6 (SError N bit) for hotplug */
  437. for (i = 0; i < probe_ent->n_ports; i++)
  438. writel(0, mmio_base + sil_port[i].sien);
  439. pci_set_master(pdev);
  440. /* FIXME: check ata_device_add return value */
  441. ata_device_add(probe_ent);
  442. kfree(probe_ent);
  443. return 0;
  444. err_out_free_ent:
  445. kfree(probe_ent);
  446. err_out_regions:
  447. pci_release_regions(pdev);
  448. err_out:
  449. if (!pci_dev_busy)
  450. pci_disable_device(pdev);
  451. return rc;
  452. }
  453. static int __init sil_init(void)
  454. {
  455. return pci_module_init(&sil_pci_driver);
  456. }
  457. static void __exit sil_exit(void)
  458. {
  459. pci_unregister_driver(&sil_pci_driver);
  460. }
  461. module_init(sil_init);
  462. module_exit(sil_exit);