tlbex.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * TLB Exception Handling for ARC
  3. *
  4. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Vineetg: April 2011 :
  11. * -MMU v1: moved out legacy code into a seperate file
  12. * -MMU v3: PD{0,1} bits layout changed: They don't overlap anymore,
  13. * helps avoid a shift when preparing PD0 from PTE
  14. *
  15. * Vineetg: July 2009
  16. * -For MMU V2, we need not do heuristics at the time of commiting a D-TLB
  17. * entry, so that it doesn't knock out it's I-TLB entry
  18. * -Some more fine tuning:
  19. * bmsk instead of add, asl.cc instead of branch, delay slot utilise etc
  20. *
  21. * Vineetg: July 2009
  22. * -Practically rewrote the I/D TLB Miss handlers
  23. * Now 40 and 135 instructions a peice as compared to 131 and 449 resp.
  24. * Hence Leaner by 1.5 K
  25. * Used Conditional arithmetic to replace excessive branching
  26. * Also used short instructions wherever possible
  27. *
  28. * Vineetg: Aug 13th 2008
  29. * -Passing ECR (Exception Cause REG) to do_page_fault( ) for printing
  30. * more information in case of a Fatality
  31. *
  32. * Vineetg: March 25th Bug #92690
  33. * -Added Debug Code to check if sw-ASID == hw-ASID
  34. * Rahul Trivedi, Amit Bhor: Codito Technologies 2004
  35. */
  36. .cpu A7
  37. #include <linux/linkage.h>
  38. #include <asm/entry.h>
  39. #include <asm/mmu.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/arcregs.h>
  42. #include <asm/cache.h>
  43. #include <asm/processor.h>
  44. #include <asm/tlb-mmu1.h>
  45. ;-----------------------------------------------------------------
  46. ; ARC700 Exception Handling doesn't auto-switch stack and it only provides
  47. ; ONE scratch AUX reg "ARC_REG_SCRATCH_DATA0"
  48. ;
  49. ; For Non-SMP, the scratch AUX reg is repurposed to cache task PGD, so a
  50. ; "global" is used to free-up FIRST core reg to be able to code the rest of
  51. ; exception prologue (IRQ auto-disabled on Exceptions, so it's IRQ-safe).
  52. ; Since the Fast Path TLB Miss handler is coded with 4 regs, the remaining 3
  53. ; need to be saved as well by extending the "global" to be 4 words. Hence
  54. ; ".size ex_saved_reg1, 16"
  55. ; [All of this dance is to avoid stack switching for each TLB Miss, since we
  56. ; only need to save only a handful of regs, as opposed to complete reg file]
  57. ;
  58. ; For ARC700 SMP, the "global" obviously can't be used for free up the FIRST
  59. ; core reg as it will not be SMP safe.
  60. ; Thus scratch AUX reg is used (and no longer used to cache task PGD).
  61. ; To save the rest of 3 regs - per cpu, the global is made "per-cpu".
  62. ; Epilogue thus has to locate the "per-cpu" storage for regs.
  63. ; To avoid cache line bouncing the per-cpu global is aligned/sized per
  64. ; L1_CACHE_SHIFT, despite fundamentally needing to be 12 bytes only. Hence
  65. ; ".size ex_saved_reg1, (CONFIG_NR_CPUS << L1_CACHE_SHIFT)"
  66. ; As simple as that....
  67. ;--------------------------------------------------------------------------
  68. ; scratch memory to save [r0-r3] used to code TLB refill Handler
  69. ARCFP_DATA ex_saved_reg1
  70. .align 1 << L1_CACHE_SHIFT
  71. .type ex_saved_reg1, @object
  72. #ifdef CONFIG_SMP
  73. .size ex_saved_reg1, (CONFIG_NR_CPUS << L1_CACHE_SHIFT)
  74. ex_saved_reg1:
  75. .zero (CONFIG_NR_CPUS << L1_CACHE_SHIFT)
  76. #else
  77. .size ex_saved_reg1, 16
  78. ex_saved_reg1:
  79. .zero 16
  80. #endif
  81. .macro TLBMISS_FREEUP_REGS
  82. #ifdef CONFIG_SMP
  83. sr r0, [ARC_REG_SCRATCH_DATA0] ; freeup r0 to code with
  84. GET_CPU_ID r0 ; get to per cpu scratch mem,
  85. lsl r0, r0, L1_CACHE_SHIFT ; cache line wide per cpu
  86. add r0, @ex_saved_reg1, r0
  87. #else
  88. st r0, [@ex_saved_reg1]
  89. mov_s r0, @ex_saved_reg1
  90. #endif
  91. st_s r1, [r0, 4]
  92. st_s r2, [r0, 8]
  93. st_s r3, [r0, 12]
  94. ; VERIFY if the ASID in MMU-PID Reg is same as
  95. ; one in Linux data structures
  96. tlb_paranoid_check_asm
  97. .endm
  98. .macro TLBMISS_RESTORE_REGS
  99. #ifdef CONFIG_SMP
  100. GET_CPU_ID r0 ; get to per cpu scratch mem
  101. lsl r0, r0, L1_CACHE_SHIFT ; each is cache line wide
  102. add r0, @ex_saved_reg1, r0
  103. ld_s r3, [r0,12]
  104. ld_s r2, [r0, 8]
  105. ld_s r1, [r0, 4]
  106. lr r0, [ARC_REG_SCRATCH_DATA0]
  107. #else
  108. mov_s r0, @ex_saved_reg1
  109. ld_s r3, [r0,12]
  110. ld_s r2, [r0, 8]
  111. ld_s r1, [r0, 4]
  112. ld_s r0, [r0]
  113. #endif
  114. .endm
  115. ;============================================================================
  116. ; Troubleshooting Stuff
  117. ;============================================================================
  118. ; Linux keeps ASID (Address Space ID) in task->active_mm->context.asid
  119. ; When Creating TLB Entries, instead of doing 3 dependent loads from memory,
  120. ; we use the MMU PID Reg to get current ASID.
  121. ; In bizzare scenrios SW and HW ASID can get out-of-sync which is trouble.
  122. ; So we try to detect this in TLB Mis shandler
  123. .macro tlb_paranoid_check_asm
  124. #ifdef CONFIG_ARC_DBG_TLB_PARANOIA
  125. GET_CURR_TASK_ON_CPU r3
  126. ld r0, [r3, TASK_ACT_MM]
  127. ld r0, [r0, MM_CTXT+MM_CTXT_ASID]
  128. lr r1, [ARC_REG_PID]
  129. and r1, r1, 0xFF
  130. breq r1, r0, 5f
  131. ; Error if H/w and S/w ASID don't match, but NOT if in kernel mode
  132. lr r2, [erstatus]
  133. bbit0 r2, STATUS_U_BIT, 5f
  134. ; We sure are in troubled waters, Flag the error, but to do so
  135. ; need to switch to kernel mode stack to call error routine
  136. GET_TSK_STACK_BASE r3, sp
  137. ; Call printk to shoutout aloud
  138. mov r2, 1
  139. j print_asid_mismatch
  140. 5: ; ASIDs match so proceed normally
  141. nop
  142. #endif
  143. .endm
  144. ;============================================================================
  145. ;TLB Miss handling Code
  146. ;============================================================================
  147. ;-----------------------------------------------------------------------------
  148. ; This macro does the page-table lookup for the faulting address.
  149. ; OUT: r0 = PTE faulted on, r1 = ptr to PTE, r2 = Faulting V-address
  150. .macro LOAD_FAULT_PTE
  151. lr r2, [efa]
  152. #ifndef CONFIG_SMP
  153. lr r1, [ARC_REG_SCRATCH_DATA0] ; current pgd
  154. #else
  155. GET_CURR_TASK_ON_CPU r1
  156. ld r1, [r1, TASK_ACT_MM]
  157. ld r1, [r1, MM_PGD]
  158. #endif
  159. lsr r0, r2, PGDIR_SHIFT ; Bits for indexing into PGD
  160. ld.as r1, [r1, r0] ; PGD entry corresp to faulting addr
  161. and.f r1, r1, PAGE_MASK ; Ignoring protection and other flags
  162. ; contains Ptr to Page Table
  163. bz.d do_slow_path_pf ; if no Page Table, do page fault
  164. ; Get the PTE entry: The idea is
  165. ; (1) x = addr >> PAGE_SHIFT -> masks page-off bits from @fault-addr
  166. ; (2) y = x & (PTRS_PER_PTE - 1) -> to get index
  167. ; (3) z = pgtbl[y]
  168. ; To avoid the multiply by in end, we do the -2, <<2 below
  169. lsr r0, r2, (PAGE_SHIFT - 2)
  170. and r0, r0, ( (PTRS_PER_PTE - 1) << 2)
  171. ld.aw r0, [r1, r0] ; get PTE and PTE ptr for fault addr
  172. #ifdef CONFIG_ARC_DBG_TLB_MISS_COUNT
  173. and.f 0, r0, _PAGE_PRESENT
  174. bz 1f
  175. ld r3, [num_pte_not_present]
  176. add r3, r3, 1
  177. st r3, [num_pte_not_present]
  178. 1:
  179. #endif
  180. .endm
  181. ;-----------------------------------------------------------------
  182. ; Convert Linux PTE entry into TLB entry
  183. ; A one-word PTE entry is programmed as two-word TLB Entry [PD0:PD1] in mmu
  184. ; IN: r0 = PTE, r1 = ptr to PTE
  185. .macro CONV_PTE_TO_TLB
  186. and r3, r0, PTE_BITS_RWX ; r w x
  187. lsl r2, r3, 3 ; r w x 0 0 0
  188. and.f 0, r0, _PAGE_GLOBAL
  189. or.z r2, r2, r3 ; r w x r w x
  190. and r3, r0, PTE_BITS_NON_RWX_IN_PD1 ; Extract PFN+cache bits from PTE
  191. or r3, r3, r2
  192. sr r3, [ARC_REG_TLBPD1] ; these go in PD1
  193. and r2, r0, PTE_BITS_IN_PD0 ; Extract other PTE flags: (V)alid, (G)lb
  194. lr r3,[ARC_REG_TLBPD0] ; MMU prepares PD0 with vaddr and asid
  195. or r3, r3, r2 ; S | vaddr | {sasid|asid}
  196. sr r3,[ARC_REG_TLBPD0] ; rewrite PD0
  197. .endm
  198. ;-----------------------------------------------------------------
  199. ; Commit the TLB entry into MMU
  200. .macro COMMIT_ENTRY_TO_MMU
  201. /* Get free TLB slot: Set = computed from vaddr, way = random */
  202. sr TLBGetIndex, [ARC_REG_TLBCOMMAND]
  203. /* Commit the Write */
  204. #if (CONFIG_ARC_MMU_VER >= 2) /* introduced in v2 */
  205. sr TLBWriteNI, [ARC_REG_TLBCOMMAND]
  206. #else
  207. sr TLBWrite, [ARC_REG_TLBCOMMAND]
  208. #endif
  209. .endm
  210. ARCFP_CODE ;Fast Path Code, candidate for ICCM
  211. ;-----------------------------------------------------------------------------
  212. ; I-TLB Miss Exception Handler
  213. ;-----------------------------------------------------------------------------
  214. ARC_ENTRY EV_TLBMissI
  215. TLBMISS_FREEUP_REGS
  216. #ifdef CONFIG_ARC_DBG_TLB_MISS_COUNT
  217. ld r0, [@numitlb]
  218. add r0, r0, 1
  219. st r0, [@numitlb]
  220. #endif
  221. ;----------------------------------------------------------------
  222. ; Get the PTE corresponding to V-addr accessed, r2 is setup with EFA
  223. LOAD_FAULT_PTE
  224. ;----------------------------------------------------------------
  225. ; VERIFY_PTE: Check if PTE permissions approp for executing code
  226. cmp_s r2, VMALLOC_START
  227. mov_s r2, (_PAGE_PRESENT | _PAGE_EXECUTE)
  228. or.hs r2, r2, _PAGE_GLOBAL
  229. and r3, r0, r2 ; Mask out NON Flag bits from PTE
  230. xor.f r3, r3, r2 ; check ( ( pte & flags_test ) == flags_test )
  231. bnz do_slow_path_pf
  232. ; Let Linux VM know that the page was accessed
  233. or r0, r0, _PAGE_ACCESSED ; set Accessed Bit
  234. st_s r0, [r1] ; Write back PTE
  235. CONV_PTE_TO_TLB
  236. COMMIT_ENTRY_TO_MMU
  237. TLBMISS_RESTORE_REGS
  238. rtie
  239. ARC_EXIT EV_TLBMissI
  240. ;-----------------------------------------------------------------------------
  241. ; D-TLB Miss Exception Handler
  242. ;-----------------------------------------------------------------------------
  243. ARC_ENTRY EV_TLBMissD
  244. TLBMISS_FREEUP_REGS
  245. #ifdef CONFIG_ARC_DBG_TLB_MISS_COUNT
  246. ld r0, [@numdtlb]
  247. add r0, r0, 1
  248. st r0, [@numdtlb]
  249. #endif
  250. ;----------------------------------------------------------------
  251. ; Get the PTE corresponding to V-addr accessed
  252. ; If PTE exists, it will setup, r0 = PTE, r1 = Ptr to PTE, r2 = EFA
  253. LOAD_FAULT_PTE
  254. ;----------------------------------------------------------------
  255. ; VERIFY_PTE: Chk if PTE permissions approp for data access (R/W/R+W)
  256. cmp_s r2, VMALLOC_START
  257. mov_s r2, _PAGE_PRESENT ; common bit for K/U PTE
  258. or.hs r2, r2, _PAGE_GLOBAL ; kernel PTE only
  259. ; Linux PTE [RWX] bits are semantically overloaded:
  260. ; -If PAGE_GLOBAL set, they refer to kernel-only flags (vmalloc)
  261. ; -Otherwise they are user-mode permissions, and those are exactly
  262. ; same for kernel mode as well (e.g. copy_(to|from)_user)
  263. lr r3, [ecr]
  264. btst_s r3, ECR_C_BIT_DTLB_LD_MISS ; Read Access
  265. or.nz r2, r2, _PAGE_READ ; chk for Read flag in PTE
  266. btst_s r3, ECR_C_BIT_DTLB_ST_MISS ; Write Access
  267. or.nz r2, r2, _PAGE_WRITE ; chk for Write flag in PTE
  268. ; Above laddering takes care of XCHG access (both R and W)
  269. ; By now, r2 setup with all the Flags we need to check in PTE
  270. and r3, r0, r2 ; Mask out NON Flag bits from PTE
  271. brne.d r3, r2, do_slow_path_pf ; is ((pte & flags_test) == flags_test)
  272. ;----------------------------------------------------------------
  273. ; UPDATE_PTE: Let Linux VM know that page was accessed/dirty
  274. lr r3, [ecr]
  275. or r0, r0, _PAGE_ACCESSED ; Accessed bit always
  276. btst_s r3, ECR_C_BIT_DTLB_ST_MISS ; See if it was a Write Access ?
  277. or.nz r0, r0, _PAGE_MODIFIED ; if Write, set Dirty bit as well
  278. st_s r0, [r1] ; Write back PTE
  279. CONV_PTE_TO_TLB
  280. #if (CONFIG_ARC_MMU_VER == 1)
  281. ; MMU with 2 way set assoc J-TLB, needs some help in pathetic case of
  282. ; memcpy where 3 parties contend for 2 ways, ensuing a livelock.
  283. ; But only for old MMU or one with Metal Fix
  284. TLB_WRITE_HEURISTICS
  285. #endif
  286. COMMIT_ENTRY_TO_MMU
  287. TLBMISS_RESTORE_REGS
  288. rtie
  289. ;-------- Common routine to call Linux Page Fault Handler -----------
  290. do_slow_path_pf:
  291. ; Restore the 4-scratch regs saved by fast path miss handler
  292. TLBMISS_RESTORE_REGS
  293. ; Slow path TLB Miss handled as a regular ARC Exception
  294. ; (stack switching / save the complete reg-file).
  295. EXCEPTION_PROLOGUE
  296. ; ------- setup args for Linux Page fault Hanlder ---------
  297. mov_s r0, sp
  298. lr r1, [efa]
  299. ; We don't want exceptions to be disabled while the fault is handled.
  300. ; Now that we have saved the context we return from exception hence
  301. ; exceptions get re-enable
  302. FAKE_RET_FROM_EXCPN r9
  303. bl do_page_fault
  304. b ret_from_exception
  305. ARC_EXIT EV_TLBMissD
  306. ARC_ENTRY EV_TLBMissB ; Bogus entry to measure sz of DTLBMiss hdlr