vmwgfx_drv.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #include "ttm/ttm_placement.h"
  30. #include "ttm/ttm_bo_driver.h"
  31. #include "ttm/ttm_object.h"
  32. #include "ttm/ttm_module.h"
  33. #define VMWGFX_DRIVER_NAME "vmwgfx"
  34. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  35. #define VMWGFX_CHIP_SVGAII 0
  36. #define VMW_FB_RESERVATION 0
  37. /**
  38. * Fully encoded drm commands. Might move to vmw_drm.h
  39. */
  40. #define DRM_IOCTL_VMW_GET_PARAM \
  41. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  42. struct drm_vmw_getparam_arg)
  43. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  45. union drm_vmw_alloc_dmabuf_arg)
  46. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  47. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  48. struct drm_vmw_unref_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  51. struct drm_vmw_cursor_bypass_arg)
  52. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  54. struct drm_vmw_control_stream_arg)
  55. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  56. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  57. struct drm_vmw_stream_arg)
  58. #define DRM_IOCTL_VMW_UNREF_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  63. struct drm_vmw_context_arg)
  64. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  68. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  69. union drm_vmw_surface_create_arg)
  70. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  72. struct drm_vmw_surface_arg)
  73. #define DRM_IOCTL_VMW_REF_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  75. union drm_vmw_surface_reference_arg)
  76. #define DRM_IOCTL_VMW_EXECBUF \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  78. struct drm_vmw_execbuf_arg)
  79. #define DRM_IOCTL_VMW_GET_3D_CAP \
  80. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  81. struct drm_vmw_get_3d_cap_arg)
  82. #define DRM_IOCTL_VMW_FENCE_WAIT \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  84. struct drm_vmw_fence_wait_arg)
  85. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  86. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  87. struct drm_vmw_fence_signaled_arg)
  88. #define DRM_IOCTL_VMW_FENCE_UNREF \
  89. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  90. struct drm_vmw_fence_arg)
  91. #define DRM_IOCTL_VMW_PRESENT \
  92. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  93. struct drm_vmw_present_arg)
  94. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  95. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  96. struct drm_vmw_present_readback_arg)
  97. /**
  98. * The core DRM version of this macro doesn't account for
  99. * DRM_COMMAND_BASE.
  100. */
  101. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  102. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  103. /**
  104. * Ioctl definitions.
  105. */
  106. static struct drm_ioctl_desc vmw_ioctls[] = {
  107. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  108. DRM_AUTH | DRM_UNLOCKED),
  109. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  110. DRM_AUTH | DRM_UNLOCKED),
  111. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  112. DRM_AUTH | DRM_UNLOCKED),
  113. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  114. vmw_kms_cursor_bypass_ioctl,
  115. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  116. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  117. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  118. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  119. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  120. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  121. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  122. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  123. DRM_AUTH | DRM_UNLOCKED),
  124. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  125. DRM_AUTH | DRM_UNLOCKED),
  126. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  127. DRM_AUTH | DRM_UNLOCKED),
  128. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  129. DRM_AUTH | DRM_UNLOCKED),
  130. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  131. DRM_AUTH | DRM_UNLOCKED),
  132. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  133. DRM_AUTH | DRM_UNLOCKED),
  134. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  135. DRM_AUTH | DRM_UNLOCKED),
  136. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  137. vmw_fence_obj_signaled_ioctl,
  138. DRM_AUTH | DRM_UNLOCKED),
  139. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  140. DRM_AUTH | DRM_UNLOCKED),
  141. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  142. DRM_AUTH | DRM_UNLOCKED),
  143. /* these allow direct access to the framebuffers mark as master only */
  144. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  145. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  146. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  147. vmw_present_readback_ioctl,
  148. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  149. };
  150. static struct pci_device_id vmw_pci_id_list[] = {
  151. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  152. {0, 0, 0}
  153. };
  154. static int enable_fbdev;
  155. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  156. static void vmw_master_init(struct vmw_master *);
  157. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  158. void *ptr);
  159. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  160. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  161. static void vmw_print_capabilities(uint32_t capabilities)
  162. {
  163. DRM_INFO("Capabilities:\n");
  164. if (capabilities & SVGA_CAP_RECT_COPY)
  165. DRM_INFO(" Rect copy.\n");
  166. if (capabilities & SVGA_CAP_CURSOR)
  167. DRM_INFO(" Cursor.\n");
  168. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  169. DRM_INFO(" Cursor bypass.\n");
  170. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  171. DRM_INFO(" Cursor bypass 2.\n");
  172. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  173. DRM_INFO(" 8bit emulation.\n");
  174. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  175. DRM_INFO(" Alpha cursor.\n");
  176. if (capabilities & SVGA_CAP_3D)
  177. DRM_INFO(" 3D.\n");
  178. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  179. DRM_INFO(" Extended Fifo.\n");
  180. if (capabilities & SVGA_CAP_MULTIMON)
  181. DRM_INFO(" Multimon.\n");
  182. if (capabilities & SVGA_CAP_PITCHLOCK)
  183. DRM_INFO(" Pitchlock.\n");
  184. if (capabilities & SVGA_CAP_IRQMASK)
  185. DRM_INFO(" Irq mask.\n");
  186. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  187. DRM_INFO(" Display Topology.\n");
  188. if (capabilities & SVGA_CAP_GMR)
  189. DRM_INFO(" GMR.\n");
  190. if (capabilities & SVGA_CAP_TRACES)
  191. DRM_INFO(" Traces.\n");
  192. if (capabilities & SVGA_CAP_GMR2)
  193. DRM_INFO(" GMR2.\n");
  194. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  195. DRM_INFO(" Screen Object 2.\n");
  196. }
  197. /**
  198. * vmw_execbuf_prepare_dummy_query - Initialize a query result structure at
  199. * the start of a buffer object.
  200. *
  201. * @dev_priv: The device private structure.
  202. *
  203. * This function will idle the buffer using an uninterruptible wait, then
  204. * map the first page and initialize a pending occlusion query result structure,
  205. * Finally it will unmap the buffer.
  206. *
  207. * TODO: Since we're only mapping a single page, we should optimize the map
  208. * to use kmap_atomic / iomap_atomic.
  209. */
  210. static void vmw_dummy_query_bo_prepare(struct vmw_private *dev_priv)
  211. {
  212. struct ttm_bo_kmap_obj map;
  213. volatile SVGA3dQueryResult *result;
  214. bool dummy;
  215. int ret;
  216. struct ttm_bo_device *bdev = &dev_priv->bdev;
  217. struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
  218. ttm_bo_reserve(bo, false, false, false, 0);
  219. spin_lock(&bdev->fence_lock);
  220. ret = ttm_bo_wait(bo, false, false, false, TTM_USAGE_READWRITE);
  221. spin_unlock(&bdev->fence_lock);
  222. if (unlikely(ret != 0))
  223. (void) vmw_fallback_wait(dev_priv, false, true, 0, false,
  224. 10*HZ);
  225. ret = ttm_bo_kmap(bo, 0, 1, &map);
  226. if (likely(ret == 0)) {
  227. result = ttm_kmap_obj_virtual(&map, &dummy);
  228. result->totalSize = sizeof(*result);
  229. result->state = SVGA3D_QUERYSTATE_PENDING;
  230. result->result32 = 0xff;
  231. ttm_bo_kunmap(&map);
  232. } else
  233. DRM_ERROR("Dummy query buffer map failed.\n");
  234. ttm_bo_unreserve(bo);
  235. }
  236. /**
  237. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  238. *
  239. * @dev_priv: A device private structure.
  240. *
  241. * This function creates a small buffer object that holds the query
  242. * result for dummy queries emitted as query barriers.
  243. * No interruptible waits are done within this function.
  244. *
  245. * Returns an error if bo creation fails.
  246. */
  247. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  248. {
  249. return ttm_bo_create(&dev_priv->bdev,
  250. PAGE_SIZE,
  251. ttm_bo_type_device,
  252. &vmw_vram_sys_placement,
  253. 0, 0, false, NULL,
  254. &dev_priv->dummy_query_bo);
  255. }
  256. static int vmw_request_device(struct vmw_private *dev_priv)
  257. {
  258. int ret;
  259. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  260. if (unlikely(ret != 0)) {
  261. DRM_ERROR("Unable to initialize FIFO.\n");
  262. return ret;
  263. }
  264. vmw_fence_fifo_up(dev_priv->fman);
  265. ret = vmw_dummy_query_bo_create(dev_priv);
  266. if (unlikely(ret != 0))
  267. goto out_no_query_bo;
  268. vmw_dummy_query_bo_prepare(dev_priv);
  269. return 0;
  270. out_no_query_bo:
  271. vmw_fence_fifo_down(dev_priv->fman);
  272. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  273. return ret;
  274. }
  275. static void vmw_release_device(struct vmw_private *dev_priv)
  276. {
  277. /*
  278. * Previous destructions should've released
  279. * the pinned bo.
  280. */
  281. BUG_ON(dev_priv->pinned_bo != NULL);
  282. ttm_bo_unref(&dev_priv->dummy_query_bo);
  283. vmw_fence_fifo_down(dev_priv->fman);
  284. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  285. }
  286. /**
  287. * Increase the 3d resource refcount.
  288. * If the count was prevously zero, initialize the fifo, switching to svga
  289. * mode. Note that the master holds a ref as well, and may request an
  290. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  291. */
  292. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  293. bool unhide_svga)
  294. {
  295. int ret = 0;
  296. mutex_lock(&dev_priv->release_mutex);
  297. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  298. ret = vmw_request_device(dev_priv);
  299. if (unlikely(ret != 0))
  300. --dev_priv->num_3d_resources;
  301. } else if (unhide_svga) {
  302. mutex_lock(&dev_priv->hw_mutex);
  303. vmw_write(dev_priv, SVGA_REG_ENABLE,
  304. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  305. ~SVGA_REG_ENABLE_HIDE);
  306. mutex_unlock(&dev_priv->hw_mutex);
  307. }
  308. mutex_unlock(&dev_priv->release_mutex);
  309. return ret;
  310. }
  311. /**
  312. * Decrease the 3d resource refcount.
  313. * If the count reaches zero, disable the fifo, switching to vga mode.
  314. * Note that the master holds a refcount as well, and may request an
  315. * explicit switch to vga mode when it releases its refcount to account
  316. * for the situation of an X server vt switch to VGA with 3d resources
  317. * active.
  318. */
  319. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  320. bool hide_svga)
  321. {
  322. int32_t n3d;
  323. mutex_lock(&dev_priv->release_mutex);
  324. if (unlikely(--dev_priv->num_3d_resources == 0))
  325. vmw_release_device(dev_priv);
  326. else if (hide_svga) {
  327. mutex_lock(&dev_priv->hw_mutex);
  328. vmw_write(dev_priv, SVGA_REG_ENABLE,
  329. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  330. SVGA_REG_ENABLE_HIDE);
  331. mutex_unlock(&dev_priv->hw_mutex);
  332. }
  333. n3d = (int32_t) dev_priv->num_3d_resources;
  334. mutex_unlock(&dev_priv->release_mutex);
  335. BUG_ON(n3d < 0);
  336. }
  337. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  338. {
  339. struct vmw_private *dev_priv;
  340. int ret;
  341. uint32_t svga_id;
  342. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  343. if (unlikely(dev_priv == NULL)) {
  344. DRM_ERROR("Failed allocating a device private struct.\n");
  345. return -ENOMEM;
  346. }
  347. memset(dev_priv, 0, sizeof(*dev_priv));
  348. dev_priv->dev = dev;
  349. dev_priv->vmw_chipset = chipset;
  350. dev_priv->last_read_seqno = (uint32_t) -100;
  351. mutex_init(&dev_priv->hw_mutex);
  352. mutex_init(&dev_priv->cmdbuf_mutex);
  353. mutex_init(&dev_priv->release_mutex);
  354. rwlock_init(&dev_priv->resource_lock);
  355. idr_init(&dev_priv->context_idr);
  356. idr_init(&dev_priv->surface_idr);
  357. idr_init(&dev_priv->stream_idr);
  358. mutex_init(&dev_priv->init_mutex);
  359. init_waitqueue_head(&dev_priv->fence_queue);
  360. init_waitqueue_head(&dev_priv->fifo_queue);
  361. dev_priv->fence_queue_waiters = 0;
  362. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  363. INIT_LIST_HEAD(&dev_priv->surface_lru);
  364. dev_priv->used_memory_size = 0;
  365. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  366. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  367. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  368. dev_priv->enable_fb = enable_fbdev;
  369. mutex_lock(&dev_priv->hw_mutex);
  370. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  371. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  372. if (svga_id != SVGA_ID_2) {
  373. ret = -ENOSYS;
  374. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  375. mutex_unlock(&dev_priv->hw_mutex);
  376. goto out_err0;
  377. }
  378. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  379. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  380. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  381. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  382. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  383. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  384. dev_priv->max_gmr_descriptors =
  385. vmw_read(dev_priv,
  386. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  387. dev_priv->max_gmr_ids =
  388. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  389. }
  390. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  391. dev_priv->max_gmr_pages =
  392. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  393. dev_priv->memory_size =
  394. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  395. dev_priv->memory_size -= dev_priv->vram_size;
  396. } else {
  397. /*
  398. * An arbitrary limit of 512MiB on surface
  399. * memory. But all HWV8 hardware supports GMR2.
  400. */
  401. dev_priv->memory_size = 512*1024*1024;
  402. }
  403. mutex_unlock(&dev_priv->hw_mutex);
  404. vmw_print_capabilities(dev_priv->capabilities);
  405. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  406. DRM_INFO("Max GMR ids is %u\n",
  407. (unsigned)dev_priv->max_gmr_ids);
  408. DRM_INFO("Max GMR descriptors is %u\n",
  409. (unsigned)dev_priv->max_gmr_descriptors);
  410. }
  411. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  412. DRM_INFO("Max number of GMR pages is %u\n",
  413. (unsigned)dev_priv->max_gmr_pages);
  414. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  415. (unsigned)dev_priv->memory_size / 1024);
  416. }
  417. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  418. dev_priv->vram_start, dev_priv->vram_size / 1024);
  419. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  420. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  421. ret = vmw_ttm_global_init(dev_priv);
  422. if (unlikely(ret != 0))
  423. goto out_err0;
  424. vmw_master_init(&dev_priv->fbdev_master);
  425. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  426. dev_priv->active_master = &dev_priv->fbdev_master;
  427. ret = ttm_bo_device_init(&dev_priv->bdev,
  428. dev_priv->bo_global_ref.ref.object,
  429. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  430. false);
  431. if (unlikely(ret != 0)) {
  432. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  433. goto out_err1;
  434. }
  435. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  436. (dev_priv->vram_size >> PAGE_SHIFT));
  437. if (unlikely(ret != 0)) {
  438. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  439. goto out_err2;
  440. }
  441. dev_priv->has_gmr = true;
  442. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  443. dev_priv->max_gmr_ids) != 0) {
  444. DRM_INFO("No GMR memory available. "
  445. "Graphics memory resources are very limited.\n");
  446. dev_priv->has_gmr = false;
  447. }
  448. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  449. dev_priv->mmio_size, DRM_MTRR_WC);
  450. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  451. dev_priv->mmio_size);
  452. if (unlikely(dev_priv->mmio_virt == NULL)) {
  453. ret = -ENOMEM;
  454. DRM_ERROR("Failed mapping MMIO.\n");
  455. goto out_err3;
  456. }
  457. /* Need mmio memory to check for fifo pitchlock cap. */
  458. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  459. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  460. !vmw_fifo_have_pitchlock(dev_priv)) {
  461. ret = -ENOSYS;
  462. DRM_ERROR("Hardware has no pitchlock\n");
  463. goto out_err4;
  464. }
  465. dev_priv->tdev = ttm_object_device_init
  466. (dev_priv->mem_global_ref.object, 12);
  467. if (unlikely(dev_priv->tdev == NULL)) {
  468. DRM_ERROR("Unable to initialize TTM object management.\n");
  469. ret = -ENOMEM;
  470. goto out_err4;
  471. }
  472. dev->dev_private = dev_priv;
  473. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  474. dev_priv->stealth = (ret != 0);
  475. if (dev_priv->stealth) {
  476. /**
  477. * Request at least the mmio PCI resource.
  478. */
  479. DRM_INFO("It appears like vesafb is loaded. "
  480. "Ignore above error if any.\n");
  481. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  482. if (unlikely(ret != 0)) {
  483. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  484. goto out_no_device;
  485. }
  486. }
  487. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  488. if (unlikely(dev_priv->fman == NULL))
  489. goto out_no_fman;
  490. /* Need to start the fifo to check if we can do screen objects */
  491. ret = vmw_3d_resource_inc(dev_priv, true);
  492. if (unlikely(ret != 0))
  493. goto out_no_fifo;
  494. vmw_kms_save_vga(dev_priv);
  495. /* Start kms and overlay systems, needs fifo. */
  496. ret = vmw_kms_init(dev_priv);
  497. if (unlikely(ret != 0))
  498. goto out_no_kms;
  499. vmw_overlay_init(dev_priv);
  500. /* 3D Depends on Screen Objects being used. */
  501. DRM_INFO("%s", vmw_fifo_have_3d(dev_priv) ?
  502. "Detected device 3D availability.\n" :
  503. "Detected no device 3D availability.\n");
  504. /* We might be done with the fifo now */
  505. if (dev_priv->enable_fb) {
  506. vmw_fb_init(dev_priv);
  507. } else {
  508. vmw_kms_restore_vga(dev_priv);
  509. vmw_3d_resource_dec(dev_priv, true);
  510. }
  511. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  512. ret = drm_irq_install(dev);
  513. if (unlikely(ret != 0)) {
  514. DRM_ERROR("Failed installing irq: %d\n", ret);
  515. goto out_no_irq;
  516. }
  517. }
  518. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  519. register_pm_notifier(&dev_priv->pm_nb);
  520. return 0;
  521. out_no_irq:
  522. if (dev_priv->enable_fb)
  523. vmw_fb_close(dev_priv);
  524. vmw_overlay_close(dev_priv);
  525. vmw_kms_close(dev_priv);
  526. out_no_kms:
  527. /* We still have a 3D resource reference held */
  528. if (dev_priv->enable_fb) {
  529. vmw_kms_restore_vga(dev_priv);
  530. vmw_3d_resource_dec(dev_priv, false);
  531. }
  532. out_no_fifo:
  533. vmw_fence_manager_takedown(dev_priv->fman);
  534. out_no_fman:
  535. if (dev_priv->stealth)
  536. pci_release_region(dev->pdev, 2);
  537. else
  538. pci_release_regions(dev->pdev);
  539. out_no_device:
  540. ttm_object_device_release(&dev_priv->tdev);
  541. out_err4:
  542. iounmap(dev_priv->mmio_virt);
  543. out_err3:
  544. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  545. dev_priv->mmio_size, DRM_MTRR_WC);
  546. if (dev_priv->has_gmr)
  547. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  548. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  549. out_err2:
  550. (void)ttm_bo_device_release(&dev_priv->bdev);
  551. out_err1:
  552. vmw_ttm_global_release(dev_priv);
  553. out_err0:
  554. idr_destroy(&dev_priv->surface_idr);
  555. idr_destroy(&dev_priv->context_idr);
  556. idr_destroy(&dev_priv->stream_idr);
  557. kfree(dev_priv);
  558. return ret;
  559. }
  560. static int vmw_driver_unload(struct drm_device *dev)
  561. {
  562. struct vmw_private *dev_priv = vmw_priv(dev);
  563. unregister_pm_notifier(&dev_priv->pm_nb);
  564. if (dev_priv->ctx.cmd_bounce)
  565. vfree(dev_priv->ctx.cmd_bounce);
  566. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  567. drm_irq_uninstall(dev_priv->dev);
  568. if (dev_priv->enable_fb) {
  569. vmw_fb_close(dev_priv);
  570. vmw_kms_restore_vga(dev_priv);
  571. vmw_3d_resource_dec(dev_priv, false);
  572. }
  573. vmw_kms_close(dev_priv);
  574. vmw_overlay_close(dev_priv);
  575. vmw_fence_manager_takedown(dev_priv->fman);
  576. if (dev_priv->stealth)
  577. pci_release_region(dev->pdev, 2);
  578. else
  579. pci_release_regions(dev->pdev);
  580. ttm_object_device_release(&dev_priv->tdev);
  581. iounmap(dev_priv->mmio_virt);
  582. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  583. dev_priv->mmio_size, DRM_MTRR_WC);
  584. if (dev_priv->has_gmr)
  585. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  586. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  587. (void)ttm_bo_device_release(&dev_priv->bdev);
  588. vmw_ttm_global_release(dev_priv);
  589. idr_destroy(&dev_priv->surface_idr);
  590. idr_destroy(&dev_priv->context_idr);
  591. idr_destroy(&dev_priv->stream_idr);
  592. kfree(dev_priv);
  593. return 0;
  594. }
  595. static void vmw_postclose(struct drm_device *dev,
  596. struct drm_file *file_priv)
  597. {
  598. struct vmw_fpriv *vmw_fp;
  599. vmw_fp = vmw_fpriv(file_priv);
  600. ttm_object_file_release(&vmw_fp->tfile);
  601. if (vmw_fp->locked_master)
  602. drm_master_put(&vmw_fp->locked_master);
  603. kfree(vmw_fp);
  604. }
  605. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  606. {
  607. struct vmw_private *dev_priv = vmw_priv(dev);
  608. struct vmw_fpriv *vmw_fp;
  609. int ret = -ENOMEM;
  610. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  611. if (unlikely(vmw_fp == NULL))
  612. return ret;
  613. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  614. if (unlikely(vmw_fp->tfile == NULL))
  615. goto out_no_tfile;
  616. file_priv->driver_priv = vmw_fp;
  617. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  618. dev_priv->bdev.dev_mapping =
  619. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  620. return 0;
  621. out_no_tfile:
  622. kfree(vmw_fp);
  623. return ret;
  624. }
  625. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  626. unsigned long arg)
  627. {
  628. struct drm_file *file_priv = filp->private_data;
  629. struct drm_device *dev = file_priv->minor->dev;
  630. unsigned int nr = DRM_IOCTL_NR(cmd);
  631. /*
  632. * Do extra checking on driver private ioctls.
  633. */
  634. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  635. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  636. struct drm_ioctl_desc *ioctl =
  637. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  638. if (unlikely(ioctl->cmd_drv != cmd)) {
  639. DRM_ERROR("Invalid command format, ioctl %d\n",
  640. nr - DRM_COMMAND_BASE);
  641. return -EINVAL;
  642. }
  643. }
  644. return drm_ioctl(filp, cmd, arg);
  645. }
  646. static int vmw_firstopen(struct drm_device *dev)
  647. {
  648. struct vmw_private *dev_priv = vmw_priv(dev);
  649. dev_priv->is_opened = true;
  650. return 0;
  651. }
  652. static void vmw_lastclose(struct drm_device *dev)
  653. {
  654. struct vmw_private *dev_priv = vmw_priv(dev);
  655. struct drm_crtc *crtc;
  656. struct drm_mode_set set;
  657. int ret;
  658. /**
  659. * Do nothing on the lastclose call from drm_unload.
  660. */
  661. if (!dev_priv->is_opened)
  662. return;
  663. dev_priv->is_opened = false;
  664. set.x = 0;
  665. set.y = 0;
  666. set.fb = NULL;
  667. set.mode = NULL;
  668. set.connectors = NULL;
  669. set.num_connectors = 0;
  670. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  671. set.crtc = crtc;
  672. ret = crtc->funcs->set_config(&set);
  673. WARN_ON(ret != 0);
  674. }
  675. }
  676. static void vmw_master_init(struct vmw_master *vmaster)
  677. {
  678. ttm_lock_init(&vmaster->lock);
  679. INIT_LIST_HEAD(&vmaster->fb_surf);
  680. mutex_init(&vmaster->fb_surf_mutex);
  681. }
  682. static int vmw_master_create(struct drm_device *dev,
  683. struct drm_master *master)
  684. {
  685. struct vmw_master *vmaster;
  686. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  687. if (unlikely(vmaster == NULL))
  688. return -ENOMEM;
  689. vmw_master_init(vmaster);
  690. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  691. master->driver_priv = vmaster;
  692. return 0;
  693. }
  694. static void vmw_master_destroy(struct drm_device *dev,
  695. struct drm_master *master)
  696. {
  697. struct vmw_master *vmaster = vmw_master(master);
  698. master->driver_priv = NULL;
  699. kfree(vmaster);
  700. }
  701. static int vmw_master_set(struct drm_device *dev,
  702. struct drm_file *file_priv,
  703. bool from_open)
  704. {
  705. struct vmw_private *dev_priv = vmw_priv(dev);
  706. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  707. struct vmw_master *active = dev_priv->active_master;
  708. struct vmw_master *vmaster = vmw_master(file_priv->master);
  709. int ret = 0;
  710. if (!dev_priv->enable_fb) {
  711. ret = vmw_3d_resource_inc(dev_priv, true);
  712. if (unlikely(ret != 0))
  713. return ret;
  714. vmw_kms_save_vga(dev_priv);
  715. mutex_lock(&dev_priv->hw_mutex);
  716. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  717. mutex_unlock(&dev_priv->hw_mutex);
  718. }
  719. if (active) {
  720. BUG_ON(active != &dev_priv->fbdev_master);
  721. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  722. if (unlikely(ret != 0))
  723. goto out_no_active_lock;
  724. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  725. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  726. if (unlikely(ret != 0)) {
  727. DRM_ERROR("Unable to clean VRAM on "
  728. "master drop.\n");
  729. }
  730. dev_priv->active_master = NULL;
  731. }
  732. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  733. if (!from_open) {
  734. ttm_vt_unlock(&vmaster->lock);
  735. BUG_ON(vmw_fp->locked_master != file_priv->master);
  736. drm_master_put(&vmw_fp->locked_master);
  737. }
  738. dev_priv->active_master = vmaster;
  739. return 0;
  740. out_no_active_lock:
  741. if (!dev_priv->enable_fb) {
  742. mutex_lock(&dev_priv->hw_mutex);
  743. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  744. mutex_unlock(&dev_priv->hw_mutex);
  745. vmw_kms_restore_vga(dev_priv);
  746. vmw_3d_resource_dec(dev_priv, true);
  747. }
  748. return ret;
  749. }
  750. static void vmw_master_drop(struct drm_device *dev,
  751. struct drm_file *file_priv,
  752. bool from_release)
  753. {
  754. struct vmw_private *dev_priv = vmw_priv(dev);
  755. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  756. struct vmw_master *vmaster = vmw_master(file_priv->master);
  757. int ret;
  758. /**
  759. * Make sure the master doesn't disappear while we have
  760. * it locked.
  761. */
  762. vmw_fp->locked_master = drm_master_get(file_priv->master);
  763. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  764. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  765. if (unlikely((ret != 0))) {
  766. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  767. drm_master_put(&vmw_fp->locked_master);
  768. }
  769. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  770. if (!dev_priv->enable_fb) {
  771. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  772. if (unlikely(ret != 0))
  773. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  774. mutex_lock(&dev_priv->hw_mutex);
  775. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  776. mutex_unlock(&dev_priv->hw_mutex);
  777. vmw_kms_restore_vga(dev_priv);
  778. vmw_3d_resource_dec(dev_priv, true);
  779. }
  780. dev_priv->active_master = &dev_priv->fbdev_master;
  781. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  782. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  783. if (dev_priv->enable_fb)
  784. vmw_fb_on(dev_priv);
  785. }
  786. static void vmw_remove(struct pci_dev *pdev)
  787. {
  788. struct drm_device *dev = pci_get_drvdata(pdev);
  789. drm_put_dev(dev);
  790. }
  791. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  792. void *ptr)
  793. {
  794. struct vmw_private *dev_priv =
  795. container_of(nb, struct vmw_private, pm_nb);
  796. struct vmw_master *vmaster = dev_priv->active_master;
  797. switch (val) {
  798. case PM_HIBERNATION_PREPARE:
  799. case PM_SUSPEND_PREPARE:
  800. ttm_suspend_lock(&vmaster->lock);
  801. /**
  802. * This empties VRAM and unbinds all GMR bindings.
  803. * Buffer contents is moved to swappable memory.
  804. */
  805. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  806. ttm_bo_swapout_all(&dev_priv->bdev);
  807. break;
  808. case PM_POST_HIBERNATION:
  809. case PM_POST_SUSPEND:
  810. case PM_POST_RESTORE:
  811. ttm_suspend_unlock(&vmaster->lock);
  812. break;
  813. case PM_RESTORE_PREPARE:
  814. break;
  815. default:
  816. break;
  817. }
  818. return 0;
  819. }
  820. /**
  821. * These might not be needed with the virtual SVGA device.
  822. */
  823. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  824. {
  825. struct drm_device *dev = pci_get_drvdata(pdev);
  826. struct vmw_private *dev_priv = vmw_priv(dev);
  827. if (dev_priv->num_3d_resources != 0) {
  828. DRM_INFO("Can't suspend or hibernate "
  829. "while 3D resources are active.\n");
  830. return -EBUSY;
  831. }
  832. pci_save_state(pdev);
  833. pci_disable_device(pdev);
  834. pci_set_power_state(pdev, PCI_D3hot);
  835. return 0;
  836. }
  837. static int vmw_pci_resume(struct pci_dev *pdev)
  838. {
  839. pci_set_power_state(pdev, PCI_D0);
  840. pci_restore_state(pdev);
  841. return pci_enable_device(pdev);
  842. }
  843. static int vmw_pm_suspend(struct device *kdev)
  844. {
  845. struct pci_dev *pdev = to_pci_dev(kdev);
  846. struct pm_message dummy;
  847. dummy.event = 0;
  848. return vmw_pci_suspend(pdev, dummy);
  849. }
  850. static int vmw_pm_resume(struct device *kdev)
  851. {
  852. struct pci_dev *pdev = to_pci_dev(kdev);
  853. return vmw_pci_resume(pdev);
  854. }
  855. static int vmw_pm_prepare(struct device *kdev)
  856. {
  857. struct pci_dev *pdev = to_pci_dev(kdev);
  858. struct drm_device *dev = pci_get_drvdata(pdev);
  859. struct vmw_private *dev_priv = vmw_priv(dev);
  860. /**
  861. * Release 3d reference held by fbdev and potentially
  862. * stop fifo.
  863. */
  864. dev_priv->suspended = true;
  865. if (dev_priv->enable_fb)
  866. vmw_3d_resource_dec(dev_priv, true);
  867. if (dev_priv->num_3d_resources != 0) {
  868. DRM_INFO("Can't suspend or hibernate "
  869. "while 3D resources are active.\n");
  870. if (dev_priv->enable_fb)
  871. vmw_3d_resource_inc(dev_priv, true);
  872. dev_priv->suspended = false;
  873. return -EBUSY;
  874. }
  875. return 0;
  876. }
  877. static void vmw_pm_complete(struct device *kdev)
  878. {
  879. struct pci_dev *pdev = to_pci_dev(kdev);
  880. struct drm_device *dev = pci_get_drvdata(pdev);
  881. struct vmw_private *dev_priv = vmw_priv(dev);
  882. /**
  883. * Reclaim 3d reference held by fbdev and potentially
  884. * start fifo.
  885. */
  886. if (dev_priv->enable_fb)
  887. vmw_3d_resource_inc(dev_priv, false);
  888. dev_priv->suspended = false;
  889. }
  890. static const struct dev_pm_ops vmw_pm_ops = {
  891. .prepare = vmw_pm_prepare,
  892. .complete = vmw_pm_complete,
  893. .suspend = vmw_pm_suspend,
  894. .resume = vmw_pm_resume,
  895. };
  896. static struct drm_driver driver = {
  897. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  898. DRIVER_MODESET,
  899. .load = vmw_driver_load,
  900. .unload = vmw_driver_unload,
  901. .firstopen = vmw_firstopen,
  902. .lastclose = vmw_lastclose,
  903. .irq_preinstall = vmw_irq_preinstall,
  904. .irq_postinstall = vmw_irq_postinstall,
  905. .irq_uninstall = vmw_irq_uninstall,
  906. .irq_handler = vmw_irq_handler,
  907. .get_vblank_counter = vmw_get_vblank_counter,
  908. .reclaim_buffers_locked = NULL,
  909. .ioctls = vmw_ioctls,
  910. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  911. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  912. .master_create = vmw_master_create,
  913. .master_destroy = vmw_master_destroy,
  914. .master_set = vmw_master_set,
  915. .master_drop = vmw_master_drop,
  916. .open = vmw_driver_open,
  917. .postclose = vmw_postclose,
  918. .fops = {
  919. .owner = THIS_MODULE,
  920. .open = drm_open,
  921. .release = drm_release,
  922. .unlocked_ioctl = vmw_unlocked_ioctl,
  923. .mmap = vmw_mmap,
  924. .poll = drm_poll,
  925. .fasync = drm_fasync,
  926. #if defined(CONFIG_COMPAT)
  927. .compat_ioctl = drm_compat_ioctl,
  928. #endif
  929. .llseek = noop_llseek,
  930. },
  931. .name = VMWGFX_DRIVER_NAME,
  932. .desc = VMWGFX_DRIVER_DESC,
  933. .date = VMWGFX_DRIVER_DATE,
  934. .major = VMWGFX_DRIVER_MAJOR,
  935. .minor = VMWGFX_DRIVER_MINOR,
  936. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  937. };
  938. static struct pci_driver vmw_pci_driver = {
  939. .name = VMWGFX_DRIVER_NAME,
  940. .id_table = vmw_pci_id_list,
  941. .probe = vmw_probe,
  942. .remove = vmw_remove,
  943. .driver = {
  944. .pm = &vmw_pm_ops
  945. }
  946. };
  947. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  948. {
  949. return drm_get_pci_dev(pdev, ent, &driver);
  950. }
  951. static int __init vmwgfx_init(void)
  952. {
  953. int ret;
  954. ret = drm_pci_init(&driver, &vmw_pci_driver);
  955. if (ret)
  956. DRM_ERROR("Failed initializing DRM.\n");
  957. return ret;
  958. }
  959. static void __exit vmwgfx_exit(void)
  960. {
  961. drm_pci_exit(&driver, &vmw_pci_driver);
  962. }
  963. module_init(vmwgfx_init);
  964. module_exit(vmwgfx_exit);
  965. MODULE_AUTHOR("VMware Inc. and others");
  966. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  967. MODULE_LICENSE("GPL and additional rights");
  968. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  969. __stringify(VMWGFX_DRIVER_MINOR) "."
  970. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  971. "0");