omap_hwmod_44xx_data.c 160 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <linux/platform_data/omap_ocp2scp.h>
  24. #include <linux/i2c-omap.h>
  25. #include <linux/omap-dma.h>
  26. #include <linux/platform_data/spi-omap2-mcspi.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include <linux/platform_data/iommu-omap.h>
  29. #include <plat/dmtimer.h>
  30. #include "omap_hwmod.h"
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "i2c.h"
  37. #include "mmc.h"
  38. #include "wd_timer.h"
  39. /* Base offset for all OMAP4 interrupts external to MPUSS */
  40. #define OMAP44XX_IRQ_GIC_START 32
  41. /* Base offset for all OMAP4 dma requests */
  42. #define OMAP44XX_DMA_REQ_START 1
  43. /*
  44. * IP blocks
  45. */
  46. /*
  47. * 'c2c_target_fw' class
  48. * instance(s): c2c_target_fw
  49. */
  50. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  51. .name = "c2c_target_fw",
  52. };
  53. /* c2c_target_fw */
  54. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  55. .name = "c2c_target_fw",
  56. .class = &omap44xx_c2c_target_fw_hwmod_class,
  57. .clkdm_name = "d2d_clkdm",
  58. .prcm = {
  59. .omap4 = {
  60. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  61. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  62. },
  63. },
  64. };
  65. /*
  66. * 'dmm' class
  67. * instance(s): dmm
  68. */
  69. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  70. .name = "dmm",
  71. };
  72. /* dmm */
  73. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  74. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  75. { .irq = -1 }
  76. };
  77. static struct omap_hwmod omap44xx_dmm_hwmod = {
  78. .name = "dmm",
  79. .class = &omap44xx_dmm_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .mpu_irqs = omap44xx_dmm_irqs,
  82. .prcm = {
  83. .omap4 = {
  84. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  85. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  86. },
  87. },
  88. };
  89. /*
  90. * 'emif_fw' class
  91. * instance(s): emif_fw
  92. */
  93. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  94. .name = "emif_fw",
  95. };
  96. /* emif_fw */
  97. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  98. .name = "emif_fw",
  99. .class = &omap44xx_emif_fw_hwmod_class,
  100. .clkdm_name = "l3_emif_clkdm",
  101. .prcm = {
  102. .omap4 = {
  103. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  104. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  105. },
  106. },
  107. };
  108. /*
  109. * 'l3' class
  110. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  111. */
  112. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  113. .name = "l3",
  114. };
  115. /* l3_instr */
  116. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  117. .name = "l3_instr",
  118. .class = &omap44xx_l3_hwmod_class,
  119. .clkdm_name = "l3_instr_clkdm",
  120. .prcm = {
  121. .omap4 = {
  122. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  123. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  124. .modulemode = MODULEMODE_HWCTRL,
  125. },
  126. },
  127. };
  128. /* l3_main_1 */
  129. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  130. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  131. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  132. { .irq = -1 }
  133. };
  134. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  135. .name = "l3_main_1",
  136. .class = &omap44xx_l3_hwmod_class,
  137. .clkdm_name = "l3_1_clkdm",
  138. .mpu_irqs = omap44xx_l3_main_1_irqs,
  139. .prcm = {
  140. .omap4 = {
  141. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  142. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  143. },
  144. },
  145. };
  146. /* l3_main_2 */
  147. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  148. .name = "l3_main_2",
  149. .class = &omap44xx_l3_hwmod_class,
  150. .clkdm_name = "l3_2_clkdm",
  151. .prcm = {
  152. .omap4 = {
  153. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  154. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  155. },
  156. },
  157. };
  158. /* l3_main_3 */
  159. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  160. .name = "l3_main_3",
  161. .class = &omap44xx_l3_hwmod_class,
  162. .clkdm_name = "l3_instr_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  167. .modulemode = MODULEMODE_HWCTRL,
  168. },
  169. },
  170. };
  171. /*
  172. * 'l4' class
  173. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  174. */
  175. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  176. .name = "l4",
  177. };
  178. /* l4_abe */
  179. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  180. .name = "l4_abe",
  181. .class = &omap44xx_l4_hwmod_class,
  182. .clkdm_name = "abe_clkdm",
  183. .prcm = {
  184. .omap4 = {
  185. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  186. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  187. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  188. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  189. },
  190. },
  191. };
  192. /* l4_cfg */
  193. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  194. .name = "l4_cfg",
  195. .class = &omap44xx_l4_hwmod_class,
  196. .clkdm_name = "l4_cfg_clkdm",
  197. .prcm = {
  198. .omap4 = {
  199. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  200. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  201. },
  202. },
  203. };
  204. /* l4_per */
  205. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  206. .name = "l4_per",
  207. .class = &omap44xx_l4_hwmod_class,
  208. .clkdm_name = "l4_per_clkdm",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  212. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  213. },
  214. },
  215. };
  216. /* l4_wkup */
  217. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  218. .name = "l4_wkup",
  219. .class = &omap44xx_l4_hwmod_class,
  220. .clkdm_name = "l4_wkup_clkdm",
  221. .prcm = {
  222. .omap4 = {
  223. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  224. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  225. },
  226. },
  227. };
  228. /*
  229. * 'mpu_bus' class
  230. * instance(s): mpu_private
  231. */
  232. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  233. .name = "mpu_bus",
  234. };
  235. /* mpu_private */
  236. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  237. .name = "mpu_private",
  238. .class = &omap44xx_mpu_bus_hwmod_class,
  239. .clkdm_name = "mpuss_clkdm",
  240. .prcm = {
  241. .omap4 = {
  242. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  243. },
  244. },
  245. };
  246. /*
  247. * 'ocp_wp_noc' class
  248. * instance(s): ocp_wp_noc
  249. */
  250. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  251. .name = "ocp_wp_noc",
  252. };
  253. /* ocp_wp_noc */
  254. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  255. .name = "ocp_wp_noc",
  256. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  257. .clkdm_name = "l3_instr_clkdm",
  258. .prcm = {
  259. .omap4 = {
  260. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  261. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  262. .modulemode = MODULEMODE_HWCTRL,
  263. },
  264. },
  265. };
  266. /*
  267. * Modules omap_hwmod structures
  268. *
  269. * The following IPs are excluded for the moment because:
  270. * - They do not need an explicit SW control using omap_hwmod API.
  271. * - They still need to be validated with the driver
  272. * properly adapted to omap_hwmod / omap_device
  273. *
  274. * usim
  275. */
  276. /*
  277. * 'aess' class
  278. * audio engine sub system
  279. */
  280. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  281. .rev_offs = 0x0000,
  282. .sysc_offs = 0x0010,
  283. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  284. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  285. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  286. MSTANDBY_SMART_WKUP),
  287. .sysc_fields = &omap_hwmod_sysc_type2,
  288. };
  289. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  290. .name = "aess",
  291. .sysc = &omap44xx_aess_sysc,
  292. };
  293. /* aess */
  294. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  295. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  296. { .irq = -1 }
  297. };
  298. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  299. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  300. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  306. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  307. { .dma_req = -1 }
  308. };
  309. static struct omap_hwmod omap44xx_aess_hwmod = {
  310. .name = "aess",
  311. .class = &omap44xx_aess_hwmod_class,
  312. .clkdm_name = "abe_clkdm",
  313. .mpu_irqs = omap44xx_aess_irqs,
  314. .sdma_reqs = omap44xx_aess_sdma_reqs,
  315. .main_clk = "aess_fck",
  316. .prcm = {
  317. .omap4 = {
  318. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  319. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  320. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  321. .modulemode = MODULEMODE_SWCTRL,
  322. },
  323. },
  324. };
  325. /*
  326. * 'c2c' class
  327. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  328. * soc
  329. */
  330. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  331. .name = "c2c",
  332. };
  333. /* c2c */
  334. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  335. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  336. { .irq = -1 }
  337. };
  338. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  339. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  340. { .dma_req = -1 }
  341. };
  342. static struct omap_hwmod omap44xx_c2c_hwmod = {
  343. .name = "c2c",
  344. .class = &omap44xx_c2c_hwmod_class,
  345. .clkdm_name = "d2d_clkdm",
  346. .mpu_irqs = omap44xx_c2c_irqs,
  347. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  348. .prcm = {
  349. .omap4 = {
  350. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  351. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  352. },
  353. },
  354. };
  355. /*
  356. * 'counter' class
  357. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  358. */
  359. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  360. .rev_offs = 0x0000,
  361. .sysc_offs = 0x0004,
  362. .sysc_flags = SYSC_HAS_SIDLEMODE,
  363. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  364. .sysc_fields = &omap_hwmod_sysc_type1,
  365. };
  366. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  367. .name = "counter",
  368. .sysc = &omap44xx_counter_sysc,
  369. };
  370. /* counter_32k */
  371. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  372. .name = "counter_32k",
  373. .class = &omap44xx_counter_hwmod_class,
  374. .clkdm_name = "l4_wkup_clkdm",
  375. .flags = HWMOD_SWSUP_SIDLE,
  376. .main_clk = "sys_32k_ck",
  377. .prcm = {
  378. .omap4 = {
  379. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  380. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  381. },
  382. },
  383. };
  384. /*
  385. * 'ctrl_module' class
  386. * attila core control module + core pad control module + wkup pad control
  387. * module + attila wkup control module
  388. */
  389. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  390. .rev_offs = 0x0000,
  391. .sysc_offs = 0x0010,
  392. .sysc_flags = SYSC_HAS_SIDLEMODE,
  393. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  394. SIDLE_SMART_WKUP),
  395. .sysc_fields = &omap_hwmod_sysc_type2,
  396. };
  397. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  398. .name = "ctrl_module",
  399. .sysc = &omap44xx_ctrl_module_sysc,
  400. };
  401. /* ctrl_module_core */
  402. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  403. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  404. { .irq = -1 }
  405. };
  406. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  407. .name = "ctrl_module_core",
  408. .class = &omap44xx_ctrl_module_hwmod_class,
  409. .clkdm_name = "l4_cfg_clkdm",
  410. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  411. .prcm = {
  412. .omap4 = {
  413. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  414. },
  415. },
  416. };
  417. /* ctrl_module_pad_core */
  418. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  419. .name = "ctrl_module_pad_core",
  420. .class = &omap44xx_ctrl_module_hwmod_class,
  421. .clkdm_name = "l4_cfg_clkdm",
  422. .prcm = {
  423. .omap4 = {
  424. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  425. },
  426. },
  427. };
  428. /* ctrl_module_wkup */
  429. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  430. .name = "ctrl_module_wkup",
  431. .class = &omap44xx_ctrl_module_hwmod_class,
  432. .clkdm_name = "l4_wkup_clkdm",
  433. .prcm = {
  434. .omap4 = {
  435. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  436. },
  437. },
  438. };
  439. /* ctrl_module_pad_wkup */
  440. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  441. .name = "ctrl_module_pad_wkup",
  442. .class = &omap44xx_ctrl_module_hwmod_class,
  443. .clkdm_name = "l4_wkup_clkdm",
  444. .prcm = {
  445. .omap4 = {
  446. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  447. },
  448. },
  449. };
  450. /*
  451. * 'debugss' class
  452. * debug and emulation sub system
  453. */
  454. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  455. .name = "debugss",
  456. };
  457. /* debugss */
  458. static struct omap_hwmod omap44xx_debugss_hwmod = {
  459. .name = "debugss",
  460. .class = &omap44xx_debugss_hwmod_class,
  461. .clkdm_name = "emu_sys_clkdm",
  462. .main_clk = "trace_clk_div_ck",
  463. .prcm = {
  464. .omap4 = {
  465. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  466. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  467. },
  468. },
  469. };
  470. /*
  471. * 'dma' class
  472. * dma controller for data exchange between memory to memory (i.e. internal or
  473. * external memory) and gp peripherals to memory or memory to gp peripherals
  474. */
  475. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  476. .rev_offs = 0x0000,
  477. .sysc_offs = 0x002c,
  478. .syss_offs = 0x0028,
  479. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  480. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  481. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  482. SYSS_HAS_RESET_STATUS),
  483. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  484. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  485. .sysc_fields = &omap_hwmod_sysc_type1,
  486. };
  487. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  488. .name = "dma",
  489. .sysc = &omap44xx_dma_sysc,
  490. };
  491. /* dma dev_attr */
  492. static struct omap_dma_dev_attr dma_dev_attr = {
  493. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  494. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  495. .lch_count = 32,
  496. };
  497. /* dma_system */
  498. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  499. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  500. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  502. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  503. { .irq = -1 }
  504. };
  505. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  506. .name = "dma_system",
  507. .class = &omap44xx_dma_hwmod_class,
  508. .clkdm_name = "l3_dma_clkdm",
  509. .mpu_irqs = omap44xx_dma_system_irqs,
  510. .main_clk = "l3_div_ck",
  511. .prcm = {
  512. .omap4 = {
  513. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  514. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  515. },
  516. },
  517. .dev_attr = &dma_dev_attr,
  518. };
  519. /*
  520. * 'dmic' class
  521. * digital microphone controller
  522. */
  523. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  524. .rev_offs = 0x0000,
  525. .sysc_offs = 0x0010,
  526. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  527. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  528. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  529. SIDLE_SMART_WKUP),
  530. .sysc_fields = &omap_hwmod_sysc_type2,
  531. };
  532. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  533. .name = "dmic",
  534. .sysc = &omap44xx_dmic_sysc,
  535. };
  536. /* dmic */
  537. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  538. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  539. { .irq = -1 }
  540. };
  541. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  542. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  543. { .dma_req = -1 }
  544. };
  545. static struct omap_hwmod omap44xx_dmic_hwmod = {
  546. .name = "dmic",
  547. .class = &omap44xx_dmic_hwmod_class,
  548. .clkdm_name = "abe_clkdm",
  549. .mpu_irqs = omap44xx_dmic_irqs,
  550. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  551. .main_clk = "dmic_fck",
  552. .prcm = {
  553. .omap4 = {
  554. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  555. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  556. .modulemode = MODULEMODE_SWCTRL,
  557. },
  558. },
  559. };
  560. /*
  561. * 'dsp' class
  562. * dsp sub-system
  563. */
  564. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  565. .name = "dsp",
  566. };
  567. /* dsp */
  568. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  569. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  570. { .irq = -1 }
  571. };
  572. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  573. { .name = "dsp", .rst_shift = 0 },
  574. };
  575. static struct omap_hwmod omap44xx_dsp_hwmod = {
  576. .name = "dsp",
  577. .class = &omap44xx_dsp_hwmod_class,
  578. .clkdm_name = "tesla_clkdm",
  579. .mpu_irqs = omap44xx_dsp_irqs,
  580. .rst_lines = omap44xx_dsp_resets,
  581. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  582. .main_clk = "dpll_iva_m4x2_ck",
  583. .prcm = {
  584. .omap4 = {
  585. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  586. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  587. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  588. .modulemode = MODULEMODE_HWCTRL,
  589. },
  590. },
  591. };
  592. /*
  593. * 'dss' class
  594. * display sub-system
  595. */
  596. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  597. .rev_offs = 0x0000,
  598. .syss_offs = 0x0014,
  599. .sysc_flags = SYSS_HAS_RESET_STATUS,
  600. };
  601. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  602. .name = "dss",
  603. .sysc = &omap44xx_dss_sysc,
  604. .reset = omap_dss_reset,
  605. };
  606. /* dss */
  607. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  608. { .role = "sys_clk", .clk = "dss_sys_clk" },
  609. { .role = "tv_clk", .clk = "dss_tv_clk" },
  610. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  611. };
  612. static struct omap_hwmod omap44xx_dss_hwmod = {
  613. .name = "dss_core",
  614. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  615. .class = &omap44xx_dss_hwmod_class,
  616. .clkdm_name = "l3_dss_clkdm",
  617. .main_clk = "dss_dss_clk",
  618. .prcm = {
  619. .omap4 = {
  620. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  621. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  622. },
  623. },
  624. .opt_clks = dss_opt_clks,
  625. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  626. };
  627. /*
  628. * 'dispc' class
  629. * display controller
  630. */
  631. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  632. .rev_offs = 0x0000,
  633. .sysc_offs = 0x0010,
  634. .syss_offs = 0x0014,
  635. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  636. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  637. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  638. SYSS_HAS_RESET_STATUS),
  639. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  640. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  641. .sysc_fields = &omap_hwmod_sysc_type1,
  642. };
  643. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  644. .name = "dispc",
  645. .sysc = &omap44xx_dispc_sysc,
  646. };
  647. /* dss_dispc */
  648. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  649. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  650. { .irq = -1 }
  651. };
  652. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  653. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  654. { .dma_req = -1 }
  655. };
  656. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  657. .manager_count = 3,
  658. .has_framedonetv_irq = 1
  659. };
  660. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  661. .name = "dss_dispc",
  662. .class = &omap44xx_dispc_hwmod_class,
  663. .clkdm_name = "l3_dss_clkdm",
  664. .mpu_irqs = omap44xx_dss_dispc_irqs,
  665. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  666. .main_clk = "dss_dss_clk",
  667. .prcm = {
  668. .omap4 = {
  669. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  670. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  671. },
  672. },
  673. .dev_attr = &omap44xx_dss_dispc_dev_attr
  674. };
  675. /*
  676. * 'dsi' class
  677. * display serial interface controller
  678. */
  679. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  680. .rev_offs = 0x0000,
  681. .sysc_offs = 0x0010,
  682. .syss_offs = 0x0014,
  683. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  684. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  685. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  686. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  687. .sysc_fields = &omap_hwmod_sysc_type1,
  688. };
  689. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  690. .name = "dsi",
  691. .sysc = &omap44xx_dsi_sysc,
  692. };
  693. /* dss_dsi1 */
  694. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  695. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  696. { .irq = -1 }
  697. };
  698. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  699. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  700. { .dma_req = -1 }
  701. };
  702. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  703. { .role = "sys_clk", .clk = "dss_sys_clk" },
  704. };
  705. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  706. .name = "dss_dsi1",
  707. .class = &omap44xx_dsi_hwmod_class,
  708. .clkdm_name = "l3_dss_clkdm",
  709. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  710. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  711. .main_clk = "dss_dss_clk",
  712. .prcm = {
  713. .omap4 = {
  714. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  715. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  716. },
  717. },
  718. .opt_clks = dss_dsi1_opt_clks,
  719. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  720. };
  721. /* dss_dsi2 */
  722. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  723. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  724. { .irq = -1 }
  725. };
  726. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  727. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  728. { .dma_req = -1 }
  729. };
  730. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  731. { .role = "sys_clk", .clk = "dss_sys_clk" },
  732. };
  733. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  734. .name = "dss_dsi2",
  735. .class = &omap44xx_dsi_hwmod_class,
  736. .clkdm_name = "l3_dss_clkdm",
  737. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  738. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  739. .main_clk = "dss_dss_clk",
  740. .prcm = {
  741. .omap4 = {
  742. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  743. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  744. },
  745. },
  746. .opt_clks = dss_dsi2_opt_clks,
  747. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  748. };
  749. /*
  750. * 'hdmi' class
  751. * hdmi controller
  752. */
  753. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  754. .rev_offs = 0x0000,
  755. .sysc_offs = 0x0010,
  756. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  757. SYSC_HAS_SOFTRESET),
  758. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  759. SIDLE_SMART_WKUP),
  760. .sysc_fields = &omap_hwmod_sysc_type2,
  761. };
  762. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  763. .name = "hdmi",
  764. .sysc = &omap44xx_hdmi_sysc,
  765. };
  766. /* dss_hdmi */
  767. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  768. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  769. { .irq = -1 }
  770. };
  771. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  772. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  773. { .dma_req = -1 }
  774. };
  775. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  776. { .role = "sys_clk", .clk = "dss_sys_clk" },
  777. };
  778. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  779. .name = "dss_hdmi",
  780. .class = &omap44xx_hdmi_hwmod_class,
  781. .clkdm_name = "l3_dss_clkdm",
  782. /*
  783. * HDMI audio requires to use no-idle mode. Hence,
  784. * set idle mode by software.
  785. */
  786. .flags = HWMOD_SWSUP_SIDLE,
  787. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  788. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  789. .main_clk = "dss_48mhz_clk",
  790. .prcm = {
  791. .omap4 = {
  792. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  793. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  794. },
  795. },
  796. .opt_clks = dss_hdmi_opt_clks,
  797. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  798. };
  799. /*
  800. * 'rfbi' class
  801. * remote frame buffer interface
  802. */
  803. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  804. .rev_offs = 0x0000,
  805. .sysc_offs = 0x0010,
  806. .syss_offs = 0x0014,
  807. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  808. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  809. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  810. .sysc_fields = &omap_hwmod_sysc_type1,
  811. };
  812. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  813. .name = "rfbi",
  814. .sysc = &omap44xx_rfbi_sysc,
  815. };
  816. /* dss_rfbi */
  817. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  818. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  819. { .dma_req = -1 }
  820. };
  821. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  822. { .role = "ick", .clk = "dss_fck" },
  823. };
  824. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  825. .name = "dss_rfbi",
  826. .class = &omap44xx_rfbi_hwmod_class,
  827. .clkdm_name = "l3_dss_clkdm",
  828. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  829. .main_clk = "dss_dss_clk",
  830. .prcm = {
  831. .omap4 = {
  832. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  833. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  834. },
  835. },
  836. .opt_clks = dss_rfbi_opt_clks,
  837. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  838. };
  839. /*
  840. * 'venc' class
  841. * video encoder
  842. */
  843. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  844. .name = "venc",
  845. };
  846. /* dss_venc */
  847. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  848. .name = "dss_venc",
  849. .class = &omap44xx_venc_hwmod_class,
  850. .clkdm_name = "l3_dss_clkdm",
  851. .main_clk = "dss_tv_clk",
  852. .prcm = {
  853. .omap4 = {
  854. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  855. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  856. },
  857. },
  858. };
  859. /*
  860. * 'elm' class
  861. * bch error location module
  862. */
  863. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  864. .rev_offs = 0x0000,
  865. .sysc_offs = 0x0010,
  866. .syss_offs = 0x0014,
  867. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  868. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  869. SYSS_HAS_RESET_STATUS),
  870. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  871. .sysc_fields = &omap_hwmod_sysc_type1,
  872. };
  873. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  874. .name = "elm",
  875. .sysc = &omap44xx_elm_sysc,
  876. };
  877. /* elm */
  878. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  879. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  880. { .irq = -1 }
  881. };
  882. static struct omap_hwmod omap44xx_elm_hwmod = {
  883. .name = "elm",
  884. .class = &omap44xx_elm_hwmod_class,
  885. .clkdm_name = "l4_per_clkdm",
  886. .mpu_irqs = omap44xx_elm_irqs,
  887. .prcm = {
  888. .omap4 = {
  889. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  890. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  891. },
  892. },
  893. };
  894. /*
  895. * 'emif' class
  896. * external memory interface no1
  897. */
  898. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  899. .rev_offs = 0x0000,
  900. };
  901. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  902. .name = "emif",
  903. .sysc = &omap44xx_emif_sysc,
  904. };
  905. /* emif1 */
  906. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  907. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  908. { .irq = -1 }
  909. };
  910. static struct omap_hwmod omap44xx_emif1_hwmod = {
  911. .name = "emif1",
  912. .class = &omap44xx_emif_hwmod_class,
  913. .clkdm_name = "l3_emif_clkdm",
  914. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  915. .mpu_irqs = omap44xx_emif1_irqs,
  916. .main_clk = "ddrphy_ck",
  917. .prcm = {
  918. .omap4 = {
  919. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  920. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  921. .modulemode = MODULEMODE_HWCTRL,
  922. },
  923. },
  924. };
  925. /* emif2 */
  926. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  927. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  928. { .irq = -1 }
  929. };
  930. static struct omap_hwmod omap44xx_emif2_hwmod = {
  931. .name = "emif2",
  932. .class = &omap44xx_emif_hwmod_class,
  933. .clkdm_name = "l3_emif_clkdm",
  934. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  935. .mpu_irqs = omap44xx_emif2_irqs,
  936. .main_clk = "ddrphy_ck",
  937. .prcm = {
  938. .omap4 = {
  939. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  940. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  941. .modulemode = MODULEMODE_HWCTRL,
  942. },
  943. },
  944. };
  945. /*
  946. * 'fdif' class
  947. * face detection hw accelerator module
  948. */
  949. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  950. .rev_offs = 0x0000,
  951. .sysc_offs = 0x0010,
  952. /*
  953. * FDIF needs 100 OCP clk cycles delay after a softreset before
  954. * accessing sysconfig again.
  955. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  956. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  957. *
  958. * TODO: Indicate errata when available.
  959. */
  960. .srst_udelay = 2,
  961. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  962. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  963. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  964. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  965. .sysc_fields = &omap_hwmod_sysc_type2,
  966. };
  967. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  968. .name = "fdif",
  969. .sysc = &omap44xx_fdif_sysc,
  970. };
  971. /* fdif */
  972. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  973. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  974. { .irq = -1 }
  975. };
  976. static struct omap_hwmod omap44xx_fdif_hwmod = {
  977. .name = "fdif",
  978. .class = &omap44xx_fdif_hwmod_class,
  979. .clkdm_name = "iss_clkdm",
  980. .mpu_irqs = omap44xx_fdif_irqs,
  981. .main_clk = "fdif_fck",
  982. .prcm = {
  983. .omap4 = {
  984. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  985. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  986. .modulemode = MODULEMODE_SWCTRL,
  987. },
  988. },
  989. };
  990. /*
  991. * 'gpio' class
  992. * general purpose io module
  993. */
  994. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  995. .rev_offs = 0x0000,
  996. .sysc_offs = 0x0010,
  997. .syss_offs = 0x0114,
  998. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  999. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1000. SYSS_HAS_RESET_STATUS),
  1001. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1002. SIDLE_SMART_WKUP),
  1003. .sysc_fields = &omap_hwmod_sysc_type1,
  1004. };
  1005. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1006. .name = "gpio",
  1007. .sysc = &omap44xx_gpio_sysc,
  1008. .rev = 2,
  1009. };
  1010. /* gpio dev_attr */
  1011. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1012. .bank_width = 32,
  1013. .dbck_flag = true,
  1014. };
  1015. /* gpio1 */
  1016. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1017. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1018. { .irq = -1 }
  1019. };
  1020. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1021. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1022. };
  1023. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1024. .name = "gpio1",
  1025. .class = &omap44xx_gpio_hwmod_class,
  1026. .clkdm_name = "l4_wkup_clkdm",
  1027. .mpu_irqs = omap44xx_gpio1_irqs,
  1028. .main_clk = "gpio1_ick",
  1029. .prcm = {
  1030. .omap4 = {
  1031. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1032. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1033. .modulemode = MODULEMODE_HWCTRL,
  1034. },
  1035. },
  1036. .opt_clks = gpio1_opt_clks,
  1037. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1038. .dev_attr = &gpio_dev_attr,
  1039. };
  1040. /* gpio2 */
  1041. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1042. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1043. { .irq = -1 }
  1044. };
  1045. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1046. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1047. };
  1048. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1049. .name = "gpio2",
  1050. .class = &omap44xx_gpio_hwmod_class,
  1051. .clkdm_name = "l4_per_clkdm",
  1052. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1053. .mpu_irqs = omap44xx_gpio2_irqs,
  1054. .main_clk = "gpio2_ick",
  1055. .prcm = {
  1056. .omap4 = {
  1057. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1058. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1059. .modulemode = MODULEMODE_HWCTRL,
  1060. },
  1061. },
  1062. .opt_clks = gpio2_opt_clks,
  1063. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1064. .dev_attr = &gpio_dev_attr,
  1065. };
  1066. /* gpio3 */
  1067. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1068. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1069. { .irq = -1 }
  1070. };
  1071. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1072. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1073. };
  1074. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1075. .name = "gpio3",
  1076. .class = &omap44xx_gpio_hwmod_class,
  1077. .clkdm_name = "l4_per_clkdm",
  1078. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1079. .mpu_irqs = omap44xx_gpio3_irqs,
  1080. .main_clk = "gpio3_ick",
  1081. .prcm = {
  1082. .omap4 = {
  1083. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1084. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1085. .modulemode = MODULEMODE_HWCTRL,
  1086. },
  1087. },
  1088. .opt_clks = gpio3_opt_clks,
  1089. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1090. .dev_attr = &gpio_dev_attr,
  1091. };
  1092. /* gpio4 */
  1093. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1094. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1095. { .irq = -1 }
  1096. };
  1097. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1098. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1099. };
  1100. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1101. .name = "gpio4",
  1102. .class = &omap44xx_gpio_hwmod_class,
  1103. .clkdm_name = "l4_per_clkdm",
  1104. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1105. .mpu_irqs = omap44xx_gpio4_irqs,
  1106. .main_clk = "gpio4_ick",
  1107. .prcm = {
  1108. .omap4 = {
  1109. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1110. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1111. .modulemode = MODULEMODE_HWCTRL,
  1112. },
  1113. },
  1114. .opt_clks = gpio4_opt_clks,
  1115. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1116. .dev_attr = &gpio_dev_attr,
  1117. };
  1118. /* gpio5 */
  1119. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1120. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1121. { .irq = -1 }
  1122. };
  1123. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1124. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1125. };
  1126. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1127. .name = "gpio5",
  1128. .class = &omap44xx_gpio_hwmod_class,
  1129. .clkdm_name = "l4_per_clkdm",
  1130. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1131. .mpu_irqs = omap44xx_gpio5_irqs,
  1132. .main_clk = "gpio5_ick",
  1133. .prcm = {
  1134. .omap4 = {
  1135. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1136. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1137. .modulemode = MODULEMODE_HWCTRL,
  1138. },
  1139. },
  1140. .opt_clks = gpio5_opt_clks,
  1141. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1142. .dev_attr = &gpio_dev_attr,
  1143. };
  1144. /* gpio6 */
  1145. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1146. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1147. { .irq = -1 }
  1148. };
  1149. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1150. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1151. };
  1152. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1153. .name = "gpio6",
  1154. .class = &omap44xx_gpio_hwmod_class,
  1155. .clkdm_name = "l4_per_clkdm",
  1156. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1157. .mpu_irqs = omap44xx_gpio6_irqs,
  1158. .main_clk = "gpio6_ick",
  1159. .prcm = {
  1160. .omap4 = {
  1161. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1162. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1163. .modulemode = MODULEMODE_HWCTRL,
  1164. },
  1165. },
  1166. .opt_clks = gpio6_opt_clks,
  1167. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1168. .dev_attr = &gpio_dev_attr,
  1169. };
  1170. /*
  1171. * 'gpmc' class
  1172. * general purpose memory controller
  1173. */
  1174. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1175. .rev_offs = 0x0000,
  1176. .sysc_offs = 0x0010,
  1177. .syss_offs = 0x0014,
  1178. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1179. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1180. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1181. .sysc_fields = &omap_hwmod_sysc_type1,
  1182. };
  1183. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1184. .name = "gpmc",
  1185. .sysc = &omap44xx_gpmc_sysc,
  1186. };
  1187. /* gpmc */
  1188. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1189. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1190. { .irq = -1 }
  1191. };
  1192. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1193. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1194. { .dma_req = -1 }
  1195. };
  1196. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1197. .name = "gpmc",
  1198. .class = &omap44xx_gpmc_hwmod_class,
  1199. .clkdm_name = "l3_2_clkdm",
  1200. /*
  1201. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1202. * block. It is not being added due to any known bugs with
  1203. * resetting the GPMC IP block, but rather because any timings
  1204. * set by the bootloader are not being correctly programmed by
  1205. * the kernel from the board file or DT data.
  1206. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1207. */
  1208. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1209. .mpu_irqs = omap44xx_gpmc_irqs,
  1210. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1211. .prcm = {
  1212. .omap4 = {
  1213. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1214. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1215. .modulemode = MODULEMODE_HWCTRL,
  1216. },
  1217. },
  1218. };
  1219. /*
  1220. * 'gpu' class
  1221. * 2d/3d graphics accelerator
  1222. */
  1223. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1224. .rev_offs = 0x1fc00,
  1225. .sysc_offs = 0x1fc10,
  1226. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1227. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1228. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1229. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1230. .sysc_fields = &omap_hwmod_sysc_type2,
  1231. };
  1232. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1233. .name = "gpu",
  1234. .sysc = &omap44xx_gpu_sysc,
  1235. };
  1236. /* gpu */
  1237. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1238. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1239. { .irq = -1 }
  1240. };
  1241. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1242. .name = "gpu",
  1243. .class = &omap44xx_gpu_hwmod_class,
  1244. .clkdm_name = "l3_gfx_clkdm",
  1245. .mpu_irqs = omap44xx_gpu_irqs,
  1246. .main_clk = "gpu_fck",
  1247. .prcm = {
  1248. .omap4 = {
  1249. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1250. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1251. .modulemode = MODULEMODE_SWCTRL,
  1252. },
  1253. },
  1254. };
  1255. /*
  1256. * 'hdq1w' class
  1257. * hdq / 1-wire serial interface controller
  1258. */
  1259. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1260. .rev_offs = 0x0000,
  1261. .sysc_offs = 0x0014,
  1262. .syss_offs = 0x0018,
  1263. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1264. SYSS_HAS_RESET_STATUS),
  1265. .sysc_fields = &omap_hwmod_sysc_type1,
  1266. };
  1267. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1268. .name = "hdq1w",
  1269. .sysc = &omap44xx_hdq1w_sysc,
  1270. };
  1271. /* hdq1w */
  1272. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1273. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1274. { .irq = -1 }
  1275. };
  1276. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1277. .name = "hdq1w",
  1278. .class = &omap44xx_hdq1w_hwmod_class,
  1279. .clkdm_name = "l4_per_clkdm",
  1280. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1281. .mpu_irqs = omap44xx_hdq1w_irqs,
  1282. .main_clk = "hdq1w_fck",
  1283. .prcm = {
  1284. .omap4 = {
  1285. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1286. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1287. .modulemode = MODULEMODE_SWCTRL,
  1288. },
  1289. },
  1290. };
  1291. /*
  1292. * 'hsi' class
  1293. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1294. * serial if)
  1295. */
  1296. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1297. .rev_offs = 0x0000,
  1298. .sysc_offs = 0x0010,
  1299. .syss_offs = 0x0014,
  1300. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1301. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1302. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1303. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1304. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1305. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1306. .sysc_fields = &omap_hwmod_sysc_type1,
  1307. };
  1308. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1309. .name = "hsi",
  1310. .sysc = &omap44xx_hsi_sysc,
  1311. };
  1312. /* hsi */
  1313. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1314. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1315. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1316. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1317. { .irq = -1 }
  1318. };
  1319. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1320. .name = "hsi",
  1321. .class = &omap44xx_hsi_hwmod_class,
  1322. .clkdm_name = "l3_init_clkdm",
  1323. .mpu_irqs = omap44xx_hsi_irqs,
  1324. .main_clk = "hsi_fck",
  1325. .prcm = {
  1326. .omap4 = {
  1327. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1328. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1329. .modulemode = MODULEMODE_HWCTRL,
  1330. },
  1331. },
  1332. };
  1333. /*
  1334. * 'i2c' class
  1335. * multimaster high-speed i2c controller
  1336. */
  1337. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1338. .sysc_offs = 0x0010,
  1339. .syss_offs = 0x0090,
  1340. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1341. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1342. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1343. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1344. SIDLE_SMART_WKUP),
  1345. .clockact = CLOCKACT_TEST_ICLK,
  1346. .sysc_fields = &omap_hwmod_sysc_type1,
  1347. };
  1348. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1349. .name = "i2c",
  1350. .sysc = &omap44xx_i2c_sysc,
  1351. .rev = OMAP_I2C_IP_VERSION_2,
  1352. .reset = &omap_i2c_reset,
  1353. };
  1354. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1355. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1356. };
  1357. /* i2c1 */
  1358. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1359. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1360. { .irq = -1 }
  1361. };
  1362. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1363. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1364. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1365. { .dma_req = -1 }
  1366. };
  1367. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1368. .name = "i2c1",
  1369. .class = &omap44xx_i2c_hwmod_class,
  1370. .clkdm_name = "l4_per_clkdm",
  1371. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1372. .mpu_irqs = omap44xx_i2c1_irqs,
  1373. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1374. .main_clk = "i2c1_fck",
  1375. .prcm = {
  1376. .omap4 = {
  1377. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1378. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1379. .modulemode = MODULEMODE_SWCTRL,
  1380. },
  1381. },
  1382. .dev_attr = &i2c_dev_attr,
  1383. };
  1384. /* i2c2 */
  1385. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1386. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1387. { .irq = -1 }
  1388. };
  1389. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1390. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1391. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1392. { .dma_req = -1 }
  1393. };
  1394. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1395. .name = "i2c2",
  1396. .class = &omap44xx_i2c_hwmod_class,
  1397. .clkdm_name = "l4_per_clkdm",
  1398. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1399. .mpu_irqs = omap44xx_i2c2_irqs,
  1400. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1401. .main_clk = "i2c2_fck",
  1402. .prcm = {
  1403. .omap4 = {
  1404. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1405. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1406. .modulemode = MODULEMODE_SWCTRL,
  1407. },
  1408. },
  1409. .dev_attr = &i2c_dev_attr,
  1410. };
  1411. /* i2c3 */
  1412. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1413. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1414. { .irq = -1 }
  1415. };
  1416. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1417. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1418. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1419. { .dma_req = -1 }
  1420. };
  1421. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1422. .name = "i2c3",
  1423. .class = &omap44xx_i2c_hwmod_class,
  1424. .clkdm_name = "l4_per_clkdm",
  1425. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1426. .mpu_irqs = omap44xx_i2c3_irqs,
  1427. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1428. .main_clk = "i2c3_fck",
  1429. .prcm = {
  1430. .omap4 = {
  1431. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1432. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1433. .modulemode = MODULEMODE_SWCTRL,
  1434. },
  1435. },
  1436. .dev_attr = &i2c_dev_attr,
  1437. };
  1438. /* i2c4 */
  1439. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1440. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1441. { .irq = -1 }
  1442. };
  1443. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1444. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1445. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1446. { .dma_req = -1 }
  1447. };
  1448. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1449. .name = "i2c4",
  1450. .class = &omap44xx_i2c_hwmod_class,
  1451. .clkdm_name = "l4_per_clkdm",
  1452. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1453. .mpu_irqs = omap44xx_i2c4_irqs,
  1454. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1455. .main_clk = "i2c4_fck",
  1456. .prcm = {
  1457. .omap4 = {
  1458. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1459. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1460. .modulemode = MODULEMODE_SWCTRL,
  1461. },
  1462. },
  1463. .dev_attr = &i2c_dev_attr,
  1464. };
  1465. /*
  1466. * 'ipu' class
  1467. * imaging processor unit
  1468. */
  1469. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1470. .name = "ipu",
  1471. };
  1472. /* ipu */
  1473. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1474. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1475. { .irq = -1 }
  1476. };
  1477. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1478. { .name = "cpu0", .rst_shift = 0 },
  1479. { .name = "cpu1", .rst_shift = 1 },
  1480. };
  1481. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1482. .name = "ipu",
  1483. .class = &omap44xx_ipu_hwmod_class,
  1484. .clkdm_name = "ducati_clkdm",
  1485. .mpu_irqs = omap44xx_ipu_irqs,
  1486. .rst_lines = omap44xx_ipu_resets,
  1487. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1488. .main_clk = "ducati_clk_mux_ck",
  1489. .prcm = {
  1490. .omap4 = {
  1491. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1492. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1493. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1494. .modulemode = MODULEMODE_HWCTRL,
  1495. },
  1496. },
  1497. };
  1498. /*
  1499. * 'iss' class
  1500. * external images sensor pixel data processor
  1501. */
  1502. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1503. .rev_offs = 0x0000,
  1504. .sysc_offs = 0x0010,
  1505. /*
  1506. * ISS needs 100 OCP clk cycles delay after a softreset before
  1507. * accessing sysconfig again.
  1508. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1509. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1510. *
  1511. * TODO: Indicate errata when available.
  1512. */
  1513. .srst_udelay = 2,
  1514. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1515. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1516. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1517. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1518. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1519. .sysc_fields = &omap_hwmod_sysc_type2,
  1520. };
  1521. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1522. .name = "iss",
  1523. .sysc = &omap44xx_iss_sysc,
  1524. };
  1525. /* iss */
  1526. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1527. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1528. { .irq = -1 }
  1529. };
  1530. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1531. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1532. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1535. { .dma_req = -1 }
  1536. };
  1537. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1538. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1539. };
  1540. static struct omap_hwmod omap44xx_iss_hwmod = {
  1541. .name = "iss",
  1542. .class = &omap44xx_iss_hwmod_class,
  1543. .clkdm_name = "iss_clkdm",
  1544. .mpu_irqs = omap44xx_iss_irqs,
  1545. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1546. .main_clk = "iss_fck",
  1547. .prcm = {
  1548. .omap4 = {
  1549. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1550. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1551. .modulemode = MODULEMODE_SWCTRL,
  1552. },
  1553. },
  1554. .opt_clks = iss_opt_clks,
  1555. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1556. };
  1557. /*
  1558. * 'iva' class
  1559. * multi-standard video encoder/decoder hardware accelerator
  1560. */
  1561. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1562. .name = "iva",
  1563. };
  1564. /* iva */
  1565. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1566. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1567. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1569. { .irq = -1 }
  1570. };
  1571. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1572. { .name = "seq0", .rst_shift = 0 },
  1573. { .name = "seq1", .rst_shift = 1 },
  1574. { .name = "logic", .rst_shift = 2 },
  1575. };
  1576. static struct omap_hwmod omap44xx_iva_hwmod = {
  1577. .name = "iva",
  1578. .class = &omap44xx_iva_hwmod_class,
  1579. .clkdm_name = "ivahd_clkdm",
  1580. .mpu_irqs = omap44xx_iva_irqs,
  1581. .rst_lines = omap44xx_iva_resets,
  1582. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1583. .main_clk = "iva_fck",
  1584. .prcm = {
  1585. .omap4 = {
  1586. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1587. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1588. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1589. .modulemode = MODULEMODE_HWCTRL,
  1590. },
  1591. },
  1592. };
  1593. /*
  1594. * 'kbd' class
  1595. * keyboard controller
  1596. */
  1597. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1598. .rev_offs = 0x0000,
  1599. .sysc_offs = 0x0010,
  1600. .syss_offs = 0x0014,
  1601. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1602. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1603. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1604. SYSS_HAS_RESET_STATUS),
  1605. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1606. .sysc_fields = &omap_hwmod_sysc_type1,
  1607. };
  1608. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1609. .name = "kbd",
  1610. .sysc = &omap44xx_kbd_sysc,
  1611. };
  1612. /* kbd */
  1613. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1614. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1615. { .irq = -1 }
  1616. };
  1617. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1618. .name = "kbd",
  1619. .class = &omap44xx_kbd_hwmod_class,
  1620. .clkdm_name = "l4_wkup_clkdm",
  1621. .mpu_irqs = omap44xx_kbd_irqs,
  1622. .main_clk = "kbd_fck",
  1623. .prcm = {
  1624. .omap4 = {
  1625. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1626. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1627. .modulemode = MODULEMODE_SWCTRL,
  1628. },
  1629. },
  1630. };
  1631. /*
  1632. * 'mailbox' class
  1633. * mailbox module allowing communication between the on-chip processors using a
  1634. * queued mailbox-interrupt mechanism.
  1635. */
  1636. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1637. .rev_offs = 0x0000,
  1638. .sysc_offs = 0x0010,
  1639. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1640. SYSC_HAS_SOFTRESET),
  1641. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1642. .sysc_fields = &omap_hwmod_sysc_type2,
  1643. };
  1644. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1645. .name = "mailbox",
  1646. .sysc = &omap44xx_mailbox_sysc,
  1647. };
  1648. /* mailbox */
  1649. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1650. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1651. { .irq = -1 }
  1652. };
  1653. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1654. .name = "mailbox",
  1655. .class = &omap44xx_mailbox_hwmod_class,
  1656. .clkdm_name = "l4_cfg_clkdm",
  1657. .mpu_irqs = omap44xx_mailbox_irqs,
  1658. .prcm = {
  1659. .omap4 = {
  1660. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1661. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1662. },
  1663. },
  1664. };
  1665. /*
  1666. * 'mcasp' class
  1667. * multi-channel audio serial port controller
  1668. */
  1669. /* The IP is not compliant to type1 / type2 scheme */
  1670. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1671. .sidle_shift = 0,
  1672. };
  1673. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1674. .sysc_offs = 0x0004,
  1675. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1676. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1677. SIDLE_SMART_WKUP),
  1678. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1679. };
  1680. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1681. .name = "mcasp",
  1682. .sysc = &omap44xx_mcasp_sysc,
  1683. };
  1684. /* mcasp */
  1685. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1686. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1687. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1688. { .irq = -1 }
  1689. };
  1690. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1691. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1692. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1693. { .dma_req = -1 }
  1694. };
  1695. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1696. .name = "mcasp",
  1697. .class = &omap44xx_mcasp_hwmod_class,
  1698. .clkdm_name = "abe_clkdm",
  1699. .mpu_irqs = omap44xx_mcasp_irqs,
  1700. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1701. .main_clk = "mcasp_fck",
  1702. .prcm = {
  1703. .omap4 = {
  1704. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1705. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1706. .modulemode = MODULEMODE_SWCTRL,
  1707. },
  1708. },
  1709. };
  1710. /*
  1711. * 'mcbsp' class
  1712. * multi channel buffered serial port controller
  1713. */
  1714. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1715. .sysc_offs = 0x008c,
  1716. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1717. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1718. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1719. .sysc_fields = &omap_hwmod_sysc_type1,
  1720. };
  1721. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1722. .name = "mcbsp",
  1723. .sysc = &omap44xx_mcbsp_sysc,
  1724. .rev = MCBSP_CONFIG_TYPE4,
  1725. };
  1726. /* mcbsp1 */
  1727. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1728. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1729. { .irq = -1 }
  1730. };
  1731. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1732. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1733. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1734. { .dma_req = -1 }
  1735. };
  1736. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1737. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1738. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1739. };
  1740. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1741. .name = "mcbsp1",
  1742. .class = &omap44xx_mcbsp_hwmod_class,
  1743. .clkdm_name = "abe_clkdm",
  1744. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1745. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1746. .main_clk = "mcbsp1_fck",
  1747. .prcm = {
  1748. .omap4 = {
  1749. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1750. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1751. .modulemode = MODULEMODE_SWCTRL,
  1752. },
  1753. },
  1754. .opt_clks = mcbsp1_opt_clks,
  1755. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1756. };
  1757. /* mcbsp2 */
  1758. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1759. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1760. { .irq = -1 }
  1761. };
  1762. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1763. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1764. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1765. { .dma_req = -1 }
  1766. };
  1767. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1768. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1769. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1770. };
  1771. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1772. .name = "mcbsp2",
  1773. .class = &omap44xx_mcbsp_hwmod_class,
  1774. .clkdm_name = "abe_clkdm",
  1775. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1776. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1777. .main_clk = "mcbsp2_fck",
  1778. .prcm = {
  1779. .omap4 = {
  1780. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1781. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1782. .modulemode = MODULEMODE_SWCTRL,
  1783. },
  1784. },
  1785. .opt_clks = mcbsp2_opt_clks,
  1786. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1787. };
  1788. /* mcbsp3 */
  1789. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1790. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1791. { .irq = -1 }
  1792. };
  1793. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1794. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1795. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1796. { .dma_req = -1 }
  1797. };
  1798. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1799. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1800. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1801. };
  1802. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1803. .name = "mcbsp3",
  1804. .class = &omap44xx_mcbsp_hwmod_class,
  1805. .clkdm_name = "abe_clkdm",
  1806. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1807. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1808. .main_clk = "mcbsp3_fck",
  1809. .prcm = {
  1810. .omap4 = {
  1811. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1812. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1813. .modulemode = MODULEMODE_SWCTRL,
  1814. },
  1815. },
  1816. .opt_clks = mcbsp3_opt_clks,
  1817. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1818. };
  1819. /* mcbsp4 */
  1820. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1821. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1822. { .irq = -1 }
  1823. };
  1824. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1825. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1826. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1827. { .dma_req = -1 }
  1828. };
  1829. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1830. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1831. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1832. };
  1833. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1834. .name = "mcbsp4",
  1835. .class = &omap44xx_mcbsp_hwmod_class,
  1836. .clkdm_name = "l4_per_clkdm",
  1837. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1838. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1839. .main_clk = "mcbsp4_fck",
  1840. .prcm = {
  1841. .omap4 = {
  1842. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1843. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1844. .modulemode = MODULEMODE_SWCTRL,
  1845. },
  1846. },
  1847. .opt_clks = mcbsp4_opt_clks,
  1848. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1849. };
  1850. /*
  1851. * 'mcpdm' class
  1852. * multi channel pdm controller (proprietary interface with phoenix power
  1853. * ic)
  1854. */
  1855. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1856. .rev_offs = 0x0000,
  1857. .sysc_offs = 0x0010,
  1858. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1859. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1860. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1861. SIDLE_SMART_WKUP),
  1862. .sysc_fields = &omap_hwmod_sysc_type2,
  1863. };
  1864. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1865. .name = "mcpdm",
  1866. .sysc = &omap44xx_mcpdm_sysc,
  1867. };
  1868. /* mcpdm */
  1869. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1870. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1871. { .irq = -1 }
  1872. };
  1873. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1874. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1875. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1876. { .dma_req = -1 }
  1877. };
  1878. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1879. .name = "mcpdm",
  1880. .class = &omap44xx_mcpdm_hwmod_class,
  1881. .clkdm_name = "abe_clkdm",
  1882. /*
  1883. * It's suspected that the McPDM requires an off-chip main
  1884. * functional clock, controlled via I2C. This IP block is
  1885. * currently reset very early during boot, before I2C is
  1886. * available, so it doesn't seem that we have any choice in
  1887. * the kernel other than to avoid resetting it.
  1888. *
  1889. * Also, McPDM needs to be configured to NO_IDLE mode when it
  1890. * is in used otherwise vital clocks will be gated which
  1891. * results 'slow motion' audio playback.
  1892. */
  1893. .flags = HWMOD_EXT_OPT_MAIN_CLK | HWMOD_SWSUP_SIDLE,
  1894. .mpu_irqs = omap44xx_mcpdm_irqs,
  1895. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1896. .main_clk = "mcpdm_fck",
  1897. .prcm = {
  1898. .omap4 = {
  1899. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1900. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1901. .modulemode = MODULEMODE_SWCTRL,
  1902. },
  1903. },
  1904. };
  1905. /*
  1906. * 'mcspi' class
  1907. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1908. * bus
  1909. */
  1910. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1911. .rev_offs = 0x0000,
  1912. .sysc_offs = 0x0010,
  1913. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1914. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1915. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1916. SIDLE_SMART_WKUP),
  1917. .sysc_fields = &omap_hwmod_sysc_type2,
  1918. };
  1919. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1920. .name = "mcspi",
  1921. .sysc = &omap44xx_mcspi_sysc,
  1922. .rev = OMAP4_MCSPI_REV,
  1923. };
  1924. /* mcspi1 */
  1925. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1926. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1927. { .irq = -1 }
  1928. };
  1929. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1930. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1931. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1932. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1933. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1934. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1935. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1936. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1937. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1938. { .dma_req = -1 }
  1939. };
  1940. /* mcspi1 dev_attr */
  1941. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1942. .num_chipselect = 4,
  1943. };
  1944. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1945. .name = "mcspi1",
  1946. .class = &omap44xx_mcspi_hwmod_class,
  1947. .clkdm_name = "l4_per_clkdm",
  1948. .mpu_irqs = omap44xx_mcspi1_irqs,
  1949. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1950. .main_clk = "mcspi1_fck",
  1951. .prcm = {
  1952. .omap4 = {
  1953. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1954. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1955. .modulemode = MODULEMODE_SWCTRL,
  1956. },
  1957. },
  1958. .dev_attr = &mcspi1_dev_attr,
  1959. };
  1960. /* mcspi2 */
  1961. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1962. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1963. { .irq = -1 }
  1964. };
  1965. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1966. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1967. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1968. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1969. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1970. { .dma_req = -1 }
  1971. };
  1972. /* mcspi2 dev_attr */
  1973. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1974. .num_chipselect = 2,
  1975. };
  1976. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1977. .name = "mcspi2",
  1978. .class = &omap44xx_mcspi_hwmod_class,
  1979. .clkdm_name = "l4_per_clkdm",
  1980. .mpu_irqs = omap44xx_mcspi2_irqs,
  1981. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1982. .main_clk = "mcspi2_fck",
  1983. .prcm = {
  1984. .omap4 = {
  1985. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1986. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1987. .modulemode = MODULEMODE_SWCTRL,
  1988. },
  1989. },
  1990. .dev_attr = &mcspi2_dev_attr,
  1991. };
  1992. /* mcspi3 */
  1993. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1994. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1995. { .irq = -1 }
  1996. };
  1997. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1998. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1999. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  2000. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  2001. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  2002. { .dma_req = -1 }
  2003. };
  2004. /* mcspi3 dev_attr */
  2005. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  2006. .num_chipselect = 2,
  2007. };
  2008. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  2009. .name = "mcspi3",
  2010. .class = &omap44xx_mcspi_hwmod_class,
  2011. .clkdm_name = "l4_per_clkdm",
  2012. .mpu_irqs = omap44xx_mcspi3_irqs,
  2013. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2014. .main_clk = "mcspi3_fck",
  2015. .prcm = {
  2016. .omap4 = {
  2017. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2018. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2019. .modulemode = MODULEMODE_SWCTRL,
  2020. },
  2021. },
  2022. .dev_attr = &mcspi3_dev_attr,
  2023. };
  2024. /* mcspi4 */
  2025. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2026. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2027. { .irq = -1 }
  2028. };
  2029. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2030. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2031. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2032. { .dma_req = -1 }
  2033. };
  2034. /* mcspi4 dev_attr */
  2035. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2036. .num_chipselect = 1,
  2037. };
  2038. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2039. .name = "mcspi4",
  2040. .class = &omap44xx_mcspi_hwmod_class,
  2041. .clkdm_name = "l4_per_clkdm",
  2042. .mpu_irqs = omap44xx_mcspi4_irqs,
  2043. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2044. .main_clk = "mcspi4_fck",
  2045. .prcm = {
  2046. .omap4 = {
  2047. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2048. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2049. .modulemode = MODULEMODE_SWCTRL,
  2050. },
  2051. },
  2052. .dev_attr = &mcspi4_dev_attr,
  2053. };
  2054. /*
  2055. * 'mmc' class
  2056. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2057. */
  2058. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2059. .rev_offs = 0x0000,
  2060. .sysc_offs = 0x0010,
  2061. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2062. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2063. SYSC_HAS_SOFTRESET),
  2064. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2065. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2066. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2067. .sysc_fields = &omap_hwmod_sysc_type2,
  2068. };
  2069. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2070. .name = "mmc",
  2071. .sysc = &omap44xx_mmc_sysc,
  2072. };
  2073. /* mmc1 */
  2074. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2075. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2076. { .irq = -1 }
  2077. };
  2078. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2079. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2080. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2081. { .dma_req = -1 }
  2082. };
  2083. /* mmc1 dev_attr */
  2084. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2085. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2086. };
  2087. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2088. .name = "mmc1",
  2089. .class = &omap44xx_mmc_hwmod_class,
  2090. .clkdm_name = "l3_init_clkdm",
  2091. .mpu_irqs = omap44xx_mmc1_irqs,
  2092. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2093. .main_clk = "mmc1_fck",
  2094. .prcm = {
  2095. .omap4 = {
  2096. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2097. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2098. .modulemode = MODULEMODE_SWCTRL,
  2099. },
  2100. },
  2101. .dev_attr = &mmc1_dev_attr,
  2102. };
  2103. /* mmc2 */
  2104. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2105. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2106. { .irq = -1 }
  2107. };
  2108. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2109. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2110. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2111. { .dma_req = -1 }
  2112. };
  2113. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2114. .name = "mmc2",
  2115. .class = &omap44xx_mmc_hwmod_class,
  2116. .clkdm_name = "l3_init_clkdm",
  2117. .mpu_irqs = omap44xx_mmc2_irqs,
  2118. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2119. .main_clk = "mmc2_fck",
  2120. .prcm = {
  2121. .omap4 = {
  2122. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2123. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2124. .modulemode = MODULEMODE_SWCTRL,
  2125. },
  2126. },
  2127. };
  2128. /* mmc3 */
  2129. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2130. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2131. { .irq = -1 }
  2132. };
  2133. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2134. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2135. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2136. { .dma_req = -1 }
  2137. };
  2138. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2139. .name = "mmc3",
  2140. .class = &omap44xx_mmc_hwmod_class,
  2141. .clkdm_name = "l4_per_clkdm",
  2142. .mpu_irqs = omap44xx_mmc3_irqs,
  2143. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2144. .main_clk = "mmc3_fck",
  2145. .prcm = {
  2146. .omap4 = {
  2147. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2148. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2149. .modulemode = MODULEMODE_SWCTRL,
  2150. },
  2151. },
  2152. };
  2153. /* mmc4 */
  2154. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2155. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2156. { .irq = -1 }
  2157. };
  2158. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2159. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2160. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2161. { .dma_req = -1 }
  2162. };
  2163. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2164. .name = "mmc4",
  2165. .class = &omap44xx_mmc_hwmod_class,
  2166. .clkdm_name = "l4_per_clkdm",
  2167. .mpu_irqs = omap44xx_mmc4_irqs,
  2168. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2169. .main_clk = "mmc4_fck",
  2170. .prcm = {
  2171. .omap4 = {
  2172. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2173. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2174. .modulemode = MODULEMODE_SWCTRL,
  2175. },
  2176. },
  2177. };
  2178. /* mmc5 */
  2179. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2180. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2181. { .irq = -1 }
  2182. };
  2183. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2184. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2185. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2186. { .dma_req = -1 }
  2187. };
  2188. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2189. .name = "mmc5",
  2190. .class = &omap44xx_mmc_hwmod_class,
  2191. .clkdm_name = "l4_per_clkdm",
  2192. .mpu_irqs = omap44xx_mmc5_irqs,
  2193. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2194. .main_clk = "mmc5_fck",
  2195. .prcm = {
  2196. .omap4 = {
  2197. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2198. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2199. .modulemode = MODULEMODE_SWCTRL,
  2200. },
  2201. },
  2202. };
  2203. /*
  2204. * 'mmu' class
  2205. * The memory management unit performs virtual to physical address translation
  2206. * for its requestors.
  2207. */
  2208. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2209. .rev_offs = 0x000,
  2210. .sysc_offs = 0x010,
  2211. .syss_offs = 0x014,
  2212. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2213. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2214. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2215. .sysc_fields = &omap_hwmod_sysc_type1,
  2216. };
  2217. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2218. .name = "mmu",
  2219. .sysc = &mmu_sysc,
  2220. };
  2221. /* mmu ipu */
  2222. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2223. .da_start = 0x0,
  2224. .da_end = 0xfffff000,
  2225. .nr_tlb_entries = 32,
  2226. };
  2227. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2228. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2229. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2230. { .irq = -1 }
  2231. };
  2232. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2233. { .name = "mmu_cache", .rst_shift = 2 },
  2234. };
  2235. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2236. {
  2237. .pa_start = 0x55082000,
  2238. .pa_end = 0x550820ff,
  2239. .flags = ADDR_TYPE_RT,
  2240. },
  2241. { }
  2242. };
  2243. /* l3_main_2 -> mmu_ipu */
  2244. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2245. .master = &omap44xx_l3_main_2_hwmod,
  2246. .slave = &omap44xx_mmu_ipu_hwmod,
  2247. .clk = "l3_div_ck",
  2248. .addr = omap44xx_mmu_ipu_addrs,
  2249. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2250. };
  2251. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2252. .name = "mmu_ipu",
  2253. .class = &omap44xx_mmu_hwmod_class,
  2254. .clkdm_name = "ducati_clkdm",
  2255. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2256. .rst_lines = omap44xx_mmu_ipu_resets,
  2257. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2258. .main_clk = "ducati_clk_mux_ck",
  2259. .prcm = {
  2260. .omap4 = {
  2261. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2262. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2263. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2264. .modulemode = MODULEMODE_HWCTRL,
  2265. },
  2266. },
  2267. .dev_attr = &mmu_ipu_dev_attr,
  2268. };
  2269. /* mmu dsp */
  2270. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2271. .da_start = 0x0,
  2272. .da_end = 0xfffff000,
  2273. .nr_tlb_entries = 32,
  2274. };
  2275. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2276. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2277. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2278. { .irq = -1 }
  2279. };
  2280. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2281. { .name = "mmu_cache", .rst_shift = 1 },
  2282. };
  2283. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2284. {
  2285. .pa_start = 0x4a066000,
  2286. .pa_end = 0x4a0660ff,
  2287. .flags = ADDR_TYPE_RT,
  2288. },
  2289. { }
  2290. };
  2291. /* l4_cfg -> dsp */
  2292. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2293. .master = &omap44xx_l4_cfg_hwmod,
  2294. .slave = &omap44xx_mmu_dsp_hwmod,
  2295. .clk = "l4_div_ck",
  2296. .addr = omap44xx_mmu_dsp_addrs,
  2297. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2298. };
  2299. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2300. .name = "mmu_dsp",
  2301. .class = &omap44xx_mmu_hwmod_class,
  2302. .clkdm_name = "tesla_clkdm",
  2303. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2304. .rst_lines = omap44xx_mmu_dsp_resets,
  2305. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2306. .main_clk = "dpll_iva_m4x2_ck",
  2307. .prcm = {
  2308. .omap4 = {
  2309. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2310. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2311. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2312. .modulemode = MODULEMODE_HWCTRL,
  2313. },
  2314. },
  2315. .dev_attr = &mmu_dsp_dev_attr,
  2316. };
  2317. /*
  2318. * 'mpu' class
  2319. * mpu sub-system
  2320. */
  2321. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2322. .name = "mpu",
  2323. };
  2324. /* mpu */
  2325. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2326. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2327. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2328. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2329. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2330. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2331. { .irq = -1 }
  2332. };
  2333. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2334. .name = "mpu",
  2335. .class = &omap44xx_mpu_hwmod_class,
  2336. .clkdm_name = "mpuss_clkdm",
  2337. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2338. .mpu_irqs = omap44xx_mpu_irqs,
  2339. .main_clk = "dpll_mpu_m2_ck",
  2340. .prcm = {
  2341. .omap4 = {
  2342. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2343. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2344. },
  2345. },
  2346. };
  2347. /*
  2348. * 'ocmc_ram' class
  2349. * top-level core on-chip ram
  2350. */
  2351. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2352. .name = "ocmc_ram",
  2353. };
  2354. /* ocmc_ram */
  2355. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2356. .name = "ocmc_ram",
  2357. .class = &omap44xx_ocmc_ram_hwmod_class,
  2358. .clkdm_name = "l3_2_clkdm",
  2359. .prcm = {
  2360. .omap4 = {
  2361. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2362. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2363. },
  2364. },
  2365. };
  2366. /*
  2367. * 'ocp2scp' class
  2368. * bridge to transform ocp interface protocol to scp (serial control port)
  2369. * protocol
  2370. */
  2371. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2372. .rev_offs = 0x0000,
  2373. .sysc_offs = 0x0010,
  2374. .syss_offs = 0x0014,
  2375. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2376. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2377. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2378. .sysc_fields = &omap_hwmod_sysc_type1,
  2379. };
  2380. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2381. .name = "ocp2scp",
  2382. .sysc = &omap44xx_ocp2scp_sysc,
  2383. };
  2384. /* ocp2scp dev_attr */
  2385. static struct resource omap44xx_usb_phy_and_pll_addrs[] = {
  2386. {
  2387. .name = "usb_phy",
  2388. .start = 0x4a0ad080,
  2389. .end = 0x4a0ae000,
  2390. .flags = IORESOURCE_MEM,
  2391. },
  2392. { }
  2393. };
  2394. static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {
  2395. {
  2396. .drv_name = "omap-usb2",
  2397. .res = omap44xx_usb_phy_and_pll_addrs,
  2398. },
  2399. { }
  2400. };
  2401. /* ocp2scp_usb_phy */
  2402. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2403. .name = "ocp2scp_usb_phy",
  2404. .class = &omap44xx_ocp2scp_hwmod_class,
  2405. .clkdm_name = "l3_init_clkdm",
  2406. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2407. .prcm = {
  2408. .omap4 = {
  2409. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2410. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2411. .modulemode = MODULEMODE_HWCTRL,
  2412. },
  2413. },
  2414. .dev_attr = ocp2scp_dev_attr,
  2415. };
  2416. /*
  2417. * 'prcm' class
  2418. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2419. * + clock manager 1 (in always on power domain) + local prm in mpu
  2420. */
  2421. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2422. .name = "prcm",
  2423. };
  2424. /* prcm_mpu */
  2425. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2426. .name = "prcm_mpu",
  2427. .class = &omap44xx_prcm_hwmod_class,
  2428. .clkdm_name = "l4_wkup_clkdm",
  2429. .flags = HWMOD_NO_IDLEST,
  2430. .prcm = {
  2431. .omap4 = {
  2432. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2433. },
  2434. },
  2435. };
  2436. /* cm_core_aon */
  2437. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2438. .name = "cm_core_aon",
  2439. .class = &omap44xx_prcm_hwmod_class,
  2440. .flags = HWMOD_NO_IDLEST,
  2441. .prcm = {
  2442. .omap4 = {
  2443. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2444. },
  2445. },
  2446. };
  2447. /* cm_core */
  2448. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2449. .name = "cm_core",
  2450. .class = &omap44xx_prcm_hwmod_class,
  2451. .flags = HWMOD_NO_IDLEST,
  2452. .prcm = {
  2453. .omap4 = {
  2454. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2455. },
  2456. },
  2457. };
  2458. /* prm */
  2459. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2460. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2461. { .irq = -1 }
  2462. };
  2463. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2464. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2465. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2466. };
  2467. static struct omap_hwmod omap44xx_prm_hwmod = {
  2468. .name = "prm",
  2469. .class = &omap44xx_prcm_hwmod_class,
  2470. .mpu_irqs = omap44xx_prm_irqs,
  2471. .rst_lines = omap44xx_prm_resets,
  2472. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2473. };
  2474. /*
  2475. * 'scrm' class
  2476. * system clock and reset manager
  2477. */
  2478. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2479. .name = "scrm",
  2480. };
  2481. /* scrm */
  2482. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2483. .name = "scrm",
  2484. .class = &omap44xx_scrm_hwmod_class,
  2485. .clkdm_name = "l4_wkup_clkdm",
  2486. .prcm = {
  2487. .omap4 = {
  2488. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2489. },
  2490. },
  2491. };
  2492. /*
  2493. * 'sl2if' class
  2494. * shared level 2 memory interface
  2495. */
  2496. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2497. .name = "sl2if",
  2498. };
  2499. /* sl2if */
  2500. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2501. .name = "sl2if",
  2502. .class = &omap44xx_sl2if_hwmod_class,
  2503. .clkdm_name = "ivahd_clkdm",
  2504. .prcm = {
  2505. .omap4 = {
  2506. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2507. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2508. .modulemode = MODULEMODE_HWCTRL,
  2509. },
  2510. },
  2511. };
  2512. /*
  2513. * 'slimbus' class
  2514. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2515. * the device and external components
  2516. */
  2517. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2518. .rev_offs = 0x0000,
  2519. .sysc_offs = 0x0010,
  2520. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2521. SYSC_HAS_SOFTRESET),
  2522. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2523. SIDLE_SMART_WKUP),
  2524. .sysc_fields = &omap_hwmod_sysc_type2,
  2525. };
  2526. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2527. .name = "slimbus",
  2528. .sysc = &omap44xx_slimbus_sysc,
  2529. };
  2530. /* slimbus1 */
  2531. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2532. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2533. { .irq = -1 }
  2534. };
  2535. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2536. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2537. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2538. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2539. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2540. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2541. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2542. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2543. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2544. { .dma_req = -1 }
  2545. };
  2546. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2547. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2548. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2549. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2550. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2551. };
  2552. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2553. .name = "slimbus1",
  2554. .class = &omap44xx_slimbus_hwmod_class,
  2555. .clkdm_name = "abe_clkdm",
  2556. .mpu_irqs = omap44xx_slimbus1_irqs,
  2557. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2558. .prcm = {
  2559. .omap4 = {
  2560. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2561. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2562. .modulemode = MODULEMODE_SWCTRL,
  2563. },
  2564. },
  2565. .opt_clks = slimbus1_opt_clks,
  2566. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2567. };
  2568. /* slimbus2 */
  2569. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2570. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2571. { .irq = -1 }
  2572. };
  2573. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2574. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2575. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2576. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2577. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2578. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2579. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2580. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2581. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2582. { .dma_req = -1 }
  2583. };
  2584. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2585. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2586. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2587. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2588. };
  2589. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2590. .name = "slimbus2",
  2591. .class = &omap44xx_slimbus_hwmod_class,
  2592. .clkdm_name = "l4_per_clkdm",
  2593. .mpu_irqs = omap44xx_slimbus2_irqs,
  2594. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2595. .prcm = {
  2596. .omap4 = {
  2597. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2598. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2599. .modulemode = MODULEMODE_SWCTRL,
  2600. },
  2601. },
  2602. .opt_clks = slimbus2_opt_clks,
  2603. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2604. };
  2605. /*
  2606. * 'smartreflex' class
  2607. * smartreflex module (monitor silicon performance and outputs a measure of
  2608. * performance error)
  2609. */
  2610. /* The IP is not compliant to type1 / type2 scheme */
  2611. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2612. .sidle_shift = 24,
  2613. .enwkup_shift = 26,
  2614. };
  2615. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2616. .sysc_offs = 0x0038,
  2617. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2618. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2619. SIDLE_SMART_WKUP),
  2620. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2621. };
  2622. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2623. .name = "smartreflex",
  2624. .sysc = &omap44xx_smartreflex_sysc,
  2625. .rev = 2,
  2626. };
  2627. /* smartreflex_core */
  2628. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2629. .sensor_voltdm_name = "core",
  2630. };
  2631. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2632. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2633. { .irq = -1 }
  2634. };
  2635. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2636. .name = "smartreflex_core",
  2637. .class = &omap44xx_smartreflex_hwmod_class,
  2638. .clkdm_name = "l4_ao_clkdm",
  2639. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2640. .main_clk = "smartreflex_core_fck",
  2641. .prcm = {
  2642. .omap4 = {
  2643. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2644. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2645. .modulemode = MODULEMODE_SWCTRL,
  2646. },
  2647. },
  2648. .dev_attr = &smartreflex_core_dev_attr,
  2649. };
  2650. /* smartreflex_iva */
  2651. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2652. .sensor_voltdm_name = "iva",
  2653. };
  2654. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2655. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2656. { .irq = -1 }
  2657. };
  2658. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2659. .name = "smartreflex_iva",
  2660. .class = &omap44xx_smartreflex_hwmod_class,
  2661. .clkdm_name = "l4_ao_clkdm",
  2662. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2663. .main_clk = "smartreflex_iva_fck",
  2664. .prcm = {
  2665. .omap4 = {
  2666. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2667. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2668. .modulemode = MODULEMODE_SWCTRL,
  2669. },
  2670. },
  2671. .dev_attr = &smartreflex_iva_dev_attr,
  2672. };
  2673. /* smartreflex_mpu */
  2674. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2675. .sensor_voltdm_name = "mpu",
  2676. };
  2677. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2678. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2679. { .irq = -1 }
  2680. };
  2681. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2682. .name = "smartreflex_mpu",
  2683. .class = &omap44xx_smartreflex_hwmod_class,
  2684. .clkdm_name = "l4_ao_clkdm",
  2685. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2686. .main_clk = "smartreflex_mpu_fck",
  2687. .prcm = {
  2688. .omap4 = {
  2689. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2690. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2691. .modulemode = MODULEMODE_SWCTRL,
  2692. },
  2693. },
  2694. .dev_attr = &smartreflex_mpu_dev_attr,
  2695. };
  2696. /*
  2697. * 'spinlock' class
  2698. * spinlock provides hardware assistance for synchronizing the processes
  2699. * running on multiple processors
  2700. */
  2701. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2702. .rev_offs = 0x0000,
  2703. .sysc_offs = 0x0010,
  2704. .syss_offs = 0x0014,
  2705. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2706. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2707. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2708. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2709. SIDLE_SMART_WKUP),
  2710. .sysc_fields = &omap_hwmod_sysc_type1,
  2711. };
  2712. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2713. .name = "spinlock",
  2714. .sysc = &omap44xx_spinlock_sysc,
  2715. };
  2716. /* spinlock */
  2717. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2718. .name = "spinlock",
  2719. .class = &omap44xx_spinlock_hwmod_class,
  2720. .clkdm_name = "l4_cfg_clkdm",
  2721. .prcm = {
  2722. .omap4 = {
  2723. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2724. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2725. },
  2726. },
  2727. };
  2728. /*
  2729. * 'timer' class
  2730. * general purpose timer module with accurate 1ms tick
  2731. * This class contains several variants: ['timer_1ms', 'timer']
  2732. */
  2733. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2734. .rev_offs = 0x0000,
  2735. .sysc_offs = 0x0010,
  2736. .syss_offs = 0x0014,
  2737. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2738. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2739. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2740. SYSS_HAS_RESET_STATUS),
  2741. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2742. .clockact = CLOCKACT_TEST_ICLK,
  2743. .sysc_fields = &omap_hwmod_sysc_type1,
  2744. };
  2745. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2746. .name = "timer",
  2747. .sysc = &omap44xx_timer_1ms_sysc,
  2748. };
  2749. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2750. .rev_offs = 0x0000,
  2751. .sysc_offs = 0x0010,
  2752. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2753. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2754. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2755. SIDLE_SMART_WKUP),
  2756. .sysc_fields = &omap_hwmod_sysc_type2,
  2757. };
  2758. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2759. .name = "timer",
  2760. .sysc = &omap44xx_timer_sysc,
  2761. };
  2762. /* always-on timers dev attribute */
  2763. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2764. .timer_capability = OMAP_TIMER_ALWON,
  2765. };
  2766. /* pwm timers dev attribute */
  2767. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2768. .timer_capability = OMAP_TIMER_HAS_PWM,
  2769. };
  2770. /* timers with DSP interrupt dev attribute */
  2771. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2772. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2773. };
  2774. /* pwm timers with DSP interrupt dev attribute */
  2775. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2776. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2777. };
  2778. /* timer1 */
  2779. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2780. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2781. { .irq = -1 }
  2782. };
  2783. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2784. .name = "timer1",
  2785. .class = &omap44xx_timer_1ms_hwmod_class,
  2786. .clkdm_name = "l4_wkup_clkdm",
  2787. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2788. .mpu_irqs = omap44xx_timer1_irqs,
  2789. .main_clk = "timer1_fck",
  2790. .prcm = {
  2791. .omap4 = {
  2792. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2793. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2794. .modulemode = MODULEMODE_SWCTRL,
  2795. },
  2796. },
  2797. .dev_attr = &capability_alwon_dev_attr,
  2798. };
  2799. /* timer2 */
  2800. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2801. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2802. { .irq = -1 }
  2803. };
  2804. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2805. .name = "timer2",
  2806. .class = &omap44xx_timer_1ms_hwmod_class,
  2807. .clkdm_name = "l4_per_clkdm",
  2808. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2809. .mpu_irqs = omap44xx_timer2_irqs,
  2810. .main_clk = "timer2_fck",
  2811. .prcm = {
  2812. .omap4 = {
  2813. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2814. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2815. .modulemode = MODULEMODE_SWCTRL,
  2816. },
  2817. },
  2818. };
  2819. /* timer3 */
  2820. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2821. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2822. { .irq = -1 }
  2823. };
  2824. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2825. .name = "timer3",
  2826. .class = &omap44xx_timer_hwmod_class,
  2827. .clkdm_name = "l4_per_clkdm",
  2828. .mpu_irqs = omap44xx_timer3_irqs,
  2829. .main_clk = "timer3_fck",
  2830. .prcm = {
  2831. .omap4 = {
  2832. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2833. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2834. .modulemode = MODULEMODE_SWCTRL,
  2835. },
  2836. },
  2837. };
  2838. /* timer4 */
  2839. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2840. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2841. { .irq = -1 }
  2842. };
  2843. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2844. .name = "timer4",
  2845. .class = &omap44xx_timer_hwmod_class,
  2846. .clkdm_name = "l4_per_clkdm",
  2847. .mpu_irqs = omap44xx_timer4_irqs,
  2848. .main_clk = "timer4_fck",
  2849. .prcm = {
  2850. .omap4 = {
  2851. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2852. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2853. .modulemode = MODULEMODE_SWCTRL,
  2854. },
  2855. },
  2856. };
  2857. /* timer5 */
  2858. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2859. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2860. { .irq = -1 }
  2861. };
  2862. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2863. .name = "timer5",
  2864. .class = &omap44xx_timer_hwmod_class,
  2865. .clkdm_name = "abe_clkdm",
  2866. .mpu_irqs = omap44xx_timer5_irqs,
  2867. .main_clk = "timer5_fck",
  2868. .prcm = {
  2869. .omap4 = {
  2870. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2871. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2872. .modulemode = MODULEMODE_SWCTRL,
  2873. },
  2874. },
  2875. .dev_attr = &capability_dsp_dev_attr,
  2876. };
  2877. /* timer6 */
  2878. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2879. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2880. { .irq = -1 }
  2881. };
  2882. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2883. .name = "timer6",
  2884. .class = &omap44xx_timer_hwmod_class,
  2885. .clkdm_name = "abe_clkdm",
  2886. .mpu_irqs = omap44xx_timer6_irqs,
  2887. .main_clk = "timer6_fck",
  2888. .prcm = {
  2889. .omap4 = {
  2890. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2891. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2892. .modulemode = MODULEMODE_SWCTRL,
  2893. },
  2894. },
  2895. .dev_attr = &capability_dsp_dev_attr,
  2896. };
  2897. /* timer7 */
  2898. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2899. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2900. { .irq = -1 }
  2901. };
  2902. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2903. .name = "timer7",
  2904. .class = &omap44xx_timer_hwmod_class,
  2905. .clkdm_name = "abe_clkdm",
  2906. .mpu_irqs = omap44xx_timer7_irqs,
  2907. .main_clk = "timer7_fck",
  2908. .prcm = {
  2909. .omap4 = {
  2910. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2911. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2912. .modulemode = MODULEMODE_SWCTRL,
  2913. },
  2914. },
  2915. .dev_attr = &capability_dsp_dev_attr,
  2916. };
  2917. /* timer8 */
  2918. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2919. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2920. { .irq = -1 }
  2921. };
  2922. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2923. .name = "timer8",
  2924. .class = &omap44xx_timer_hwmod_class,
  2925. .clkdm_name = "abe_clkdm",
  2926. .mpu_irqs = omap44xx_timer8_irqs,
  2927. .main_clk = "timer8_fck",
  2928. .prcm = {
  2929. .omap4 = {
  2930. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2931. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2932. .modulemode = MODULEMODE_SWCTRL,
  2933. },
  2934. },
  2935. .dev_attr = &capability_dsp_pwm_dev_attr,
  2936. };
  2937. /* timer9 */
  2938. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2939. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2940. { .irq = -1 }
  2941. };
  2942. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2943. .name = "timer9",
  2944. .class = &omap44xx_timer_hwmod_class,
  2945. .clkdm_name = "l4_per_clkdm",
  2946. .mpu_irqs = omap44xx_timer9_irqs,
  2947. .main_clk = "timer9_fck",
  2948. .prcm = {
  2949. .omap4 = {
  2950. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2951. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2952. .modulemode = MODULEMODE_SWCTRL,
  2953. },
  2954. },
  2955. .dev_attr = &capability_pwm_dev_attr,
  2956. };
  2957. /* timer10 */
  2958. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2959. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2960. { .irq = -1 }
  2961. };
  2962. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2963. .name = "timer10",
  2964. .class = &omap44xx_timer_1ms_hwmod_class,
  2965. .clkdm_name = "l4_per_clkdm",
  2966. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2967. .mpu_irqs = omap44xx_timer10_irqs,
  2968. .main_clk = "timer10_fck",
  2969. .prcm = {
  2970. .omap4 = {
  2971. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2972. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2973. .modulemode = MODULEMODE_SWCTRL,
  2974. },
  2975. },
  2976. .dev_attr = &capability_pwm_dev_attr,
  2977. };
  2978. /* timer11 */
  2979. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2980. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2981. { .irq = -1 }
  2982. };
  2983. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2984. .name = "timer11",
  2985. .class = &omap44xx_timer_hwmod_class,
  2986. .clkdm_name = "l4_per_clkdm",
  2987. .mpu_irqs = omap44xx_timer11_irqs,
  2988. .main_clk = "timer11_fck",
  2989. .prcm = {
  2990. .omap4 = {
  2991. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2992. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2993. .modulemode = MODULEMODE_SWCTRL,
  2994. },
  2995. },
  2996. .dev_attr = &capability_pwm_dev_attr,
  2997. };
  2998. /*
  2999. * 'uart' class
  3000. * universal asynchronous receiver/transmitter (uart)
  3001. */
  3002. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  3003. .rev_offs = 0x0050,
  3004. .sysc_offs = 0x0054,
  3005. .syss_offs = 0x0058,
  3006. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3007. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3008. SYSS_HAS_RESET_STATUS),
  3009. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3010. SIDLE_SMART_WKUP),
  3011. .sysc_fields = &omap_hwmod_sysc_type1,
  3012. };
  3013. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  3014. .name = "uart",
  3015. .sysc = &omap44xx_uart_sysc,
  3016. };
  3017. /* uart1 */
  3018. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  3019. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  3020. { .irq = -1 }
  3021. };
  3022. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  3023. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  3024. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  3025. { .dma_req = -1 }
  3026. };
  3027. static struct omap_hwmod omap44xx_uart1_hwmod = {
  3028. .name = "uart1",
  3029. .class = &omap44xx_uart_hwmod_class,
  3030. .clkdm_name = "l4_per_clkdm",
  3031. .mpu_irqs = omap44xx_uart1_irqs,
  3032. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  3033. .main_clk = "uart1_fck",
  3034. .prcm = {
  3035. .omap4 = {
  3036. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3037. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3038. .modulemode = MODULEMODE_SWCTRL,
  3039. },
  3040. },
  3041. };
  3042. /* uart2 */
  3043. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3044. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3045. { .irq = -1 }
  3046. };
  3047. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3048. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3049. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3050. { .dma_req = -1 }
  3051. };
  3052. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3053. .name = "uart2",
  3054. .class = &omap44xx_uart_hwmod_class,
  3055. .clkdm_name = "l4_per_clkdm",
  3056. .mpu_irqs = omap44xx_uart2_irqs,
  3057. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3058. .main_clk = "uart2_fck",
  3059. .prcm = {
  3060. .omap4 = {
  3061. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3062. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3063. .modulemode = MODULEMODE_SWCTRL,
  3064. },
  3065. },
  3066. };
  3067. /* uart3 */
  3068. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3069. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3070. { .irq = -1 }
  3071. };
  3072. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3073. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3074. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3075. { .dma_req = -1 }
  3076. };
  3077. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3078. .name = "uart3",
  3079. .class = &omap44xx_uart_hwmod_class,
  3080. .clkdm_name = "l4_per_clkdm",
  3081. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3082. .mpu_irqs = omap44xx_uart3_irqs,
  3083. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3084. .main_clk = "uart3_fck",
  3085. .prcm = {
  3086. .omap4 = {
  3087. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3088. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3089. .modulemode = MODULEMODE_SWCTRL,
  3090. },
  3091. },
  3092. };
  3093. /* uart4 */
  3094. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3095. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3096. { .irq = -1 }
  3097. };
  3098. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3099. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3100. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3101. { .dma_req = -1 }
  3102. };
  3103. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3104. .name = "uart4",
  3105. .class = &omap44xx_uart_hwmod_class,
  3106. .clkdm_name = "l4_per_clkdm",
  3107. .mpu_irqs = omap44xx_uart4_irqs,
  3108. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3109. .main_clk = "uart4_fck",
  3110. .prcm = {
  3111. .omap4 = {
  3112. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3113. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3114. .modulemode = MODULEMODE_SWCTRL,
  3115. },
  3116. },
  3117. };
  3118. /*
  3119. * 'usb_host_fs' class
  3120. * full-speed usb host controller
  3121. */
  3122. /* The IP is not compliant to type1 / type2 scheme */
  3123. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3124. .midle_shift = 4,
  3125. .sidle_shift = 2,
  3126. .srst_shift = 1,
  3127. };
  3128. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3129. .rev_offs = 0x0000,
  3130. .sysc_offs = 0x0210,
  3131. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3132. SYSC_HAS_SOFTRESET),
  3133. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3134. SIDLE_SMART_WKUP),
  3135. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3136. };
  3137. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3138. .name = "usb_host_fs",
  3139. .sysc = &omap44xx_usb_host_fs_sysc,
  3140. };
  3141. /* usb_host_fs */
  3142. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3143. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3144. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3145. { .irq = -1 }
  3146. };
  3147. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3148. .name = "usb_host_fs",
  3149. .class = &omap44xx_usb_host_fs_hwmod_class,
  3150. .clkdm_name = "l3_init_clkdm",
  3151. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3152. .main_clk = "usb_host_fs_fck",
  3153. .prcm = {
  3154. .omap4 = {
  3155. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3156. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3157. .modulemode = MODULEMODE_SWCTRL,
  3158. },
  3159. },
  3160. };
  3161. /*
  3162. * 'usb_host_hs' class
  3163. * high-speed multi-port usb host controller
  3164. */
  3165. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3166. .rev_offs = 0x0000,
  3167. .sysc_offs = 0x0010,
  3168. .syss_offs = 0x0014,
  3169. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3170. SYSC_HAS_SOFTRESET),
  3171. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3172. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3173. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3174. .sysc_fields = &omap_hwmod_sysc_type2,
  3175. };
  3176. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3177. .name = "usb_host_hs",
  3178. .sysc = &omap44xx_usb_host_hs_sysc,
  3179. };
  3180. /* usb_host_hs */
  3181. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3182. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3183. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3184. { .irq = -1 }
  3185. };
  3186. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3187. .name = "usb_host_hs",
  3188. .class = &omap44xx_usb_host_hs_hwmod_class,
  3189. .clkdm_name = "l3_init_clkdm",
  3190. .main_clk = "usb_host_hs_fck",
  3191. .prcm = {
  3192. .omap4 = {
  3193. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3194. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3195. .modulemode = MODULEMODE_SWCTRL,
  3196. },
  3197. },
  3198. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3199. /*
  3200. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3201. * id: i660
  3202. *
  3203. * Description:
  3204. * In the following configuration :
  3205. * - USBHOST module is set to smart-idle mode
  3206. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3207. * happens when the system is going to a low power mode : all ports
  3208. * have been suspended, the master part of the USBHOST module has
  3209. * entered the standby state, and SW has cut the functional clocks)
  3210. * - an USBHOST interrupt occurs before the module is able to answer
  3211. * idle_ack, typically a remote wakeup IRQ.
  3212. * Then the USB HOST module will enter a deadlock situation where it
  3213. * is no more accessible nor functional.
  3214. *
  3215. * Workaround:
  3216. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3217. */
  3218. /*
  3219. * Errata: USB host EHCI may stall when entering smart-standby mode
  3220. * Id: i571
  3221. *
  3222. * Description:
  3223. * When the USBHOST module is set to smart-standby mode, and when it is
  3224. * ready to enter the standby state (i.e. all ports are suspended and
  3225. * all attached devices are in suspend mode), then it can wrongly assert
  3226. * the Mstandby signal too early while there are still some residual OCP
  3227. * transactions ongoing. If this condition occurs, the internal state
  3228. * machine may go to an undefined state and the USB link may be stuck
  3229. * upon the next resume.
  3230. *
  3231. * Workaround:
  3232. * Don't use smart standby; use only force standby,
  3233. * hence HWMOD_SWSUP_MSTANDBY
  3234. */
  3235. /*
  3236. * During system boot; If the hwmod framework resets the module
  3237. * the module will have smart idle settings; which can lead to deadlock
  3238. * (above Errata Id:i660); so, dont reset the module during boot;
  3239. * Use HWMOD_INIT_NO_RESET.
  3240. */
  3241. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3242. HWMOD_INIT_NO_RESET,
  3243. };
  3244. /*
  3245. * 'usb_otg_hs' class
  3246. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3247. */
  3248. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3249. .rev_offs = 0x0400,
  3250. .sysc_offs = 0x0404,
  3251. .syss_offs = 0x0408,
  3252. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3253. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3254. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3255. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3256. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3257. MSTANDBY_SMART),
  3258. .sysc_fields = &omap_hwmod_sysc_type1,
  3259. };
  3260. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3261. .name = "usb_otg_hs",
  3262. .sysc = &omap44xx_usb_otg_hs_sysc,
  3263. };
  3264. /* usb_otg_hs */
  3265. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3266. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3267. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3268. { .irq = -1 }
  3269. };
  3270. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3271. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3272. };
  3273. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3274. .name = "usb_otg_hs",
  3275. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3276. .clkdm_name = "l3_init_clkdm",
  3277. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3278. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3279. .main_clk = "usb_otg_hs_ick",
  3280. .prcm = {
  3281. .omap4 = {
  3282. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3283. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3284. .modulemode = MODULEMODE_HWCTRL,
  3285. },
  3286. },
  3287. .opt_clks = usb_otg_hs_opt_clks,
  3288. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3289. };
  3290. /*
  3291. * 'usb_tll_hs' class
  3292. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3293. */
  3294. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3295. .rev_offs = 0x0000,
  3296. .sysc_offs = 0x0010,
  3297. .syss_offs = 0x0014,
  3298. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3299. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3300. SYSC_HAS_AUTOIDLE),
  3301. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3302. .sysc_fields = &omap_hwmod_sysc_type1,
  3303. };
  3304. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3305. .name = "usb_tll_hs",
  3306. .sysc = &omap44xx_usb_tll_hs_sysc,
  3307. };
  3308. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3309. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3310. { .irq = -1 }
  3311. };
  3312. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3313. .name = "usb_tll_hs",
  3314. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3315. .clkdm_name = "l3_init_clkdm",
  3316. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3317. .main_clk = "usb_tll_hs_ick",
  3318. .prcm = {
  3319. .omap4 = {
  3320. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3321. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3322. .modulemode = MODULEMODE_HWCTRL,
  3323. },
  3324. },
  3325. };
  3326. /*
  3327. * 'wd_timer' class
  3328. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3329. * overflow condition
  3330. */
  3331. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3332. .rev_offs = 0x0000,
  3333. .sysc_offs = 0x0010,
  3334. .syss_offs = 0x0014,
  3335. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3336. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3337. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3338. SIDLE_SMART_WKUP),
  3339. .sysc_fields = &omap_hwmod_sysc_type1,
  3340. };
  3341. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3342. .name = "wd_timer",
  3343. .sysc = &omap44xx_wd_timer_sysc,
  3344. .pre_shutdown = &omap2_wd_timer_disable,
  3345. .reset = &omap2_wd_timer_reset,
  3346. };
  3347. /* wd_timer2 */
  3348. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3349. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3350. { .irq = -1 }
  3351. };
  3352. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3353. .name = "wd_timer2",
  3354. .class = &omap44xx_wd_timer_hwmod_class,
  3355. .clkdm_name = "l4_wkup_clkdm",
  3356. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3357. .main_clk = "wd_timer2_fck",
  3358. .prcm = {
  3359. .omap4 = {
  3360. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3361. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3362. .modulemode = MODULEMODE_SWCTRL,
  3363. },
  3364. },
  3365. };
  3366. /* wd_timer3 */
  3367. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3368. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3369. { .irq = -1 }
  3370. };
  3371. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3372. .name = "wd_timer3",
  3373. .class = &omap44xx_wd_timer_hwmod_class,
  3374. .clkdm_name = "abe_clkdm",
  3375. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3376. .main_clk = "wd_timer3_fck",
  3377. .prcm = {
  3378. .omap4 = {
  3379. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3380. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3381. .modulemode = MODULEMODE_SWCTRL,
  3382. },
  3383. },
  3384. };
  3385. /*
  3386. * interfaces
  3387. */
  3388. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3389. {
  3390. .pa_start = 0x4a204000,
  3391. .pa_end = 0x4a2040ff,
  3392. .flags = ADDR_TYPE_RT
  3393. },
  3394. { }
  3395. };
  3396. /* c2c -> c2c_target_fw */
  3397. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3398. .master = &omap44xx_c2c_hwmod,
  3399. .slave = &omap44xx_c2c_target_fw_hwmod,
  3400. .clk = "div_core_ck",
  3401. .addr = omap44xx_c2c_target_fw_addrs,
  3402. .user = OCP_USER_MPU,
  3403. };
  3404. /* l4_cfg -> c2c_target_fw */
  3405. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3406. .master = &omap44xx_l4_cfg_hwmod,
  3407. .slave = &omap44xx_c2c_target_fw_hwmod,
  3408. .clk = "l4_div_ck",
  3409. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3410. };
  3411. /* l3_main_1 -> dmm */
  3412. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3413. .master = &omap44xx_l3_main_1_hwmod,
  3414. .slave = &omap44xx_dmm_hwmod,
  3415. .clk = "l3_div_ck",
  3416. .user = OCP_USER_SDMA,
  3417. };
  3418. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3419. {
  3420. .pa_start = 0x4e000000,
  3421. .pa_end = 0x4e0007ff,
  3422. .flags = ADDR_TYPE_RT
  3423. },
  3424. { }
  3425. };
  3426. /* mpu -> dmm */
  3427. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3428. .master = &omap44xx_mpu_hwmod,
  3429. .slave = &omap44xx_dmm_hwmod,
  3430. .clk = "l3_div_ck",
  3431. .addr = omap44xx_dmm_addrs,
  3432. .user = OCP_USER_MPU,
  3433. };
  3434. /* c2c -> emif_fw */
  3435. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3436. .master = &omap44xx_c2c_hwmod,
  3437. .slave = &omap44xx_emif_fw_hwmod,
  3438. .clk = "div_core_ck",
  3439. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3440. };
  3441. /* dmm -> emif_fw */
  3442. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3443. .master = &omap44xx_dmm_hwmod,
  3444. .slave = &omap44xx_emif_fw_hwmod,
  3445. .clk = "l3_div_ck",
  3446. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3447. };
  3448. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3449. {
  3450. .pa_start = 0x4a20c000,
  3451. .pa_end = 0x4a20c0ff,
  3452. .flags = ADDR_TYPE_RT
  3453. },
  3454. { }
  3455. };
  3456. /* l4_cfg -> emif_fw */
  3457. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3458. .master = &omap44xx_l4_cfg_hwmod,
  3459. .slave = &omap44xx_emif_fw_hwmod,
  3460. .clk = "l4_div_ck",
  3461. .addr = omap44xx_emif_fw_addrs,
  3462. .user = OCP_USER_MPU,
  3463. };
  3464. /* iva -> l3_instr */
  3465. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3466. .master = &omap44xx_iva_hwmod,
  3467. .slave = &omap44xx_l3_instr_hwmod,
  3468. .clk = "l3_div_ck",
  3469. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3470. };
  3471. /* l3_main_3 -> l3_instr */
  3472. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3473. .master = &omap44xx_l3_main_3_hwmod,
  3474. .slave = &omap44xx_l3_instr_hwmod,
  3475. .clk = "l3_div_ck",
  3476. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3477. };
  3478. /* ocp_wp_noc -> l3_instr */
  3479. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3480. .master = &omap44xx_ocp_wp_noc_hwmod,
  3481. .slave = &omap44xx_l3_instr_hwmod,
  3482. .clk = "l3_div_ck",
  3483. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3484. };
  3485. /* dsp -> l3_main_1 */
  3486. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3487. .master = &omap44xx_dsp_hwmod,
  3488. .slave = &omap44xx_l3_main_1_hwmod,
  3489. .clk = "l3_div_ck",
  3490. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3491. };
  3492. /* dss -> l3_main_1 */
  3493. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3494. .master = &omap44xx_dss_hwmod,
  3495. .slave = &omap44xx_l3_main_1_hwmod,
  3496. .clk = "l3_div_ck",
  3497. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3498. };
  3499. /* l3_main_2 -> l3_main_1 */
  3500. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3501. .master = &omap44xx_l3_main_2_hwmod,
  3502. .slave = &omap44xx_l3_main_1_hwmod,
  3503. .clk = "l3_div_ck",
  3504. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3505. };
  3506. /* l4_cfg -> l3_main_1 */
  3507. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3508. .master = &omap44xx_l4_cfg_hwmod,
  3509. .slave = &omap44xx_l3_main_1_hwmod,
  3510. .clk = "l4_div_ck",
  3511. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3512. };
  3513. /* mmc1 -> l3_main_1 */
  3514. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3515. .master = &omap44xx_mmc1_hwmod,
  3516. .slave = &omap44xx_l3_main_1_hwmod,
  3517. .clk = "l3_div_ck",
  3518. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3519. };
  3520. /* mmc2 -> l3_main_1 */
  3521. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3522. .master = &omap44xx_mmc2_hwmod,
  3523. .slave = &omap44xx_l3_main_1_hwmod,
  3524. .clk = "l3_div_ck",
  3525. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3526. };
  3527. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3528. {
  3529. .pa_start = 0x44000000,
  3530. .pa_end = 0x44000fff,
  3531. .flags = ADDR_TYPE_RT
  3532. },
  3533. { }
  3534. };
  3535. /* mpu -> l3_main_1 */
  3536. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3537. .master = &omap44xx_mpu_hwmod,
  3538. .slave = &omap44xx_l3_main_1_hwmod,
  3539. .clk = "l3_div_ck",
  3540. .addr = omap44xx_l3_main_1_addrs,
  3541. .user = OCP_USER_MPU,
  3542. };
  3543. /* c2c_target_fw -> l3_main_2 */
  3544. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3545. .master = &omap44xx_c2c_target_fw_hwmod,
  3546. .slave = &omap44xx_l3_main_2_hwmod,
  3547. .clk = "l3_div_ck",
  3548. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3549. };
  3550. /* debugss -> l3_main_2 */
  3551. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3552. .master = &omap44xx_debugss_hwmod,
  3553. .slave = &omap44xx_l3_main_2_hwmod,
  3554. .clk = "dbgclk_mux_ck",
  3555. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3556. };
  3557. /* dma_system -> l3_main_2 */
  3558. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3559. .master = &omap44xx_dma_system_hwmod,
  3560. .slave = &omap44xx_l3_main_2_hwmod,
  3561. .clk = "l3_div_ck",
  3562. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3563. };
  3564. /* fdif -> l3_main_2 */
  3565. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3566. .master = &omap44xx_fdif_hwmod,
  3567. .slave = &omap44xx_l3_main_2_hwmod,
  3568. .clk = "l3_div_ck",
  3569. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3570. };
  3571. /* gpu -> l3_main_2 */
  3572. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3573. .master = &omap44xx_gpu_hwmod,
  3574. .slave = &omap44xx_l3_main_2_hwmod,
  3575. .clk = "l3_div_ck",
  3576. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3577. };
  3578. /* hsi -> l3_main_2 */
  3579. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3580. .master = &omap44xx_hsi_hwmod,
  3581. .slave = &omap44xx_l3_main_2_hwmod,
  3582. .clk = "l3_div_ck",
  3583. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3584. };
  3585. /* ipu -> l3_main_2 */
  3586. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3587. .master = &omap44xx_ipu_hwmod,
  3588. .slave = &omap44xx_l3_main_2_hwmod,
  3589. .clk = "l3_div_ck",
  3590. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3591. };
  3592. /* iss -> l3_main_2 */
  3593. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3594. .master = &omap44xx_iss_hwmod,
  3595. .slave = &omap44xx_l3_main_2_hwmod,
  3596. .clk = "l3_div_ck",
  3597. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3598. };
  3599. /* iva -> l3_main_2 */
  3600. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3601. .master = &omap44xx_iva_hwmod,
  3602. .slave = &omap44xx_l3_main_2_hwmod,
  3603. .clk = "l3_div_ck",
  3604. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3605. };
  3606. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3607. {
  3608. .pa_start = 0x44800000,
  3609. .pa_end = 0x44801fff,
  3610. .flags = ADDR_TYPE_RT
  3611. },
  3612. { }
  3613. };
  3614. /* l3_main_1 -> l3_main_2 */
  3615. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3616. .master = &omap44xx_l3_main_1_hwmod,
  3617. .slave = &omap44xx_l3_main_2_hwmod,
  3618. .clk = "l3_div_ck",
  3619. .addr = omap44xx_l3_main_2_addrs,
  3620. .user = OCP_USER_MPU,
  3621. };
  3622. /* l4_cfg -> l3_main_2 */
  3623. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3624. .master = &omap44xx_l4_cfg_hwmod,
  3625. .slave = &omap44xx_l3_main_2_hwmod,
  3626. .clk = "l4_div_ck",
  3627. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3628. };
  3629. /* usb_host_fs -> l3_main_2 */
  3630. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3631. .master = &omap44xx_usb_host_fs_hwmod,
  3632. .slave = &omap44xx_l3_main_2_hwmod,
  3633. .clk = "l3_div_ck",
  3634. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3635. };
  3636. /* usb_host_hs -> l3_main_2 */
  3637. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3638. .master = &omap44xx_usb_host_hs_hwmod,
  3639. .slave = &omap44xx_l3_main_2_hwmod,
  3640. .clk = "l3_div_ck",
  3641. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3642. };
  3643. /* usb_otg_hs -> l3_main_2 */
  3644. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3645. .master = &omap44xx_usb_otg_hs_hwmod,
  3646. .slave = &omap44xx_l3_main_2_hwmod,
  3647. .clk = "l3_div_ck",
  3648. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3649. };
  3650. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3651. {
  3652. .pa_start = 0x45000000,
  3653. .pa_end = 0x45000fff,
  3654. .flags = ADDR_TYPE_RT
  3655. },
  3656. { }
  3657. };
  3658. /* l3_main_1 -> l3_main_3 */
  3659. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3660. .master = &omap44xx_l3_main_1_hwmod,
  3661. .slave = &omap44xx_l3_main_3_hwmod,
  3662. .clk = "l3_div_ck",
  3663. .addr = omap44xx_l3_main_3_addrs,
  3664. .user = OCP_USER_MPU,
  3665. };
  3666. /* l3_main_2 -> l3_main_3 */
  3667. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3668. .master = &omap44xx_l3_main_2_hwmod,
  3669. .slave = &omap44xx_l3_main_3_hwmod,
  3670. .clk = "l3_div_ck",
  3671. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3672. };
  3673. /* l4_cfg -> l3_main_3 */
  3674. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3675. .master = &omap44xx_l4_cfg_hwmod,
  3676. .slave = &omap44xx_l3_main_3_hwmod,
  3677. .clk = "l4_div_ck",
  3678. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3679. };
  3680. /* aess -> l4_abe */
  3681. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3682. .master = &omap44xx_aess_hwmod,
  3683. .slave = &omap44xx_l4_abe_hwmod,
  3684. .clk = "ocp_abe_iclk",
  3685. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3686. };
  3687. /* dsp -> l4_abe */
  3688. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3689. .master = &omap44xx_dsp_hwmod,
  3690. .slave = &omap44xx_l4_abe_hwmod,
  3691. .clk = "ocp_abe_iclk",
  3692. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3693. };
  3694. /* l3_main_1 -> l4_abe */
  3695. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3696. .master = &omap44xx_l3_main_1_hwmod,
  3697. .slave = &omap44xx_l4_abe_hwmod,
  3698. .clk = "l3_div_ck",
  3699. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3700. };
  3701. /* mpu -> l4_abe */
  3702. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3703. .master = &omap44xx_mpu_hwmod,
  3704. .slave = &omap44xx_l4_abe_hwmod,
  3705. .clk = "ocp_abe_iclk",
  3706. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3707. };
  3708. /* l3_main_1 -> l4_cfg */
  3709. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3710. .master = &omap44xx_l3_main_1_hwmod,
  3711. .slave = &omap44xx_l4_cfg_hwmod,
  3712. .clk = "l3_div_ck",
  3713. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3714. };
  3715. /* l3_main_2 -> l4_per */
  3716. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3717. .master = &omap44xx_l3_main_2_hwmod,
  3718. .slave = &omap44xx_l4_per_hwmod,
  3719. .clk = "l3_div_ck",
  3720. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3721. };
  3722. /* l4_cfg -> l4_wkup */
  3723. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3724. .master = &omap44xx_l4_cfg_hwmod,
  3725. .slave = &omap44xx_l4_wkup_hwmod,
  3726. .clk = "l4_div_ck",
  3727. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3728. };
  3729. /* mpu -> mpu_private */
  3730. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3731. .master = &omap44xx_mpu_hwmod,
  3732. .slave = &omap44xx_mpu_private_hwmod,
  3733. .clk = "l3_div_ck",
  3734. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3735. };
  3736. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3737. {
  3738. .pa_start = 0x4a102000,
  3739. .pa_end = 0x4a10207f,
  3740. .flags = ADDR_TYPE_RT
  3741. },
  3742. { }
  3743. };
  3744. /* l4_cfg -> ocp_wp_noc */
  3745. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3746. .master = &omap44xx_l4_cfg_hwmod,
  3747. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3748. .clk = "l4_div_ck",
  3749. .addr = omap44xx_ocp_wp_noc_addrs,
  3750. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3751. };
  3752. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3753. {
  3754. .pa_start = 0x401f1000,
  3755. .pa_end = 0x401f13ff,
  3756. .flags = ADDR_TYPE_RT
  3757. },
  3758. { }
  3759. };
  3760. /* l4_abe -> aess */
  3761. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3762. .master = &omap44xx_l4_abe_hwmod,
  3763. .slave = &omap44xx_aess_hwmod,
  3764. .clk = "ocp_abe_iclk",
  3765. .addr = omap44xx_aess_addrs,
  3766. .user = OCP_USER_MPU,
  3767. };
  3768. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3769. {
  3770. .pa_start = 0x490f1000,
  3771. .pa_end = 0x490f13ff,
  3772. .flags = ADDR_TYPE_RT
  3773. },
  3774. { }
  3775. };
  3776. /* l4_abe -> aess (dma) */
  3777. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3778. .master = &omap44xx_l4_abe_hwmod,
  3779. .slave = &omap44xx_aess_hwmod,
  3780. .clk = "ocp_abe_iclk",
  3781. .addr = omap44xx_aess_dma_addrs,
  3782. .user = OCP_USER_SDMA,
  3783. };
  3784. /* l3_main_2 -> c2c */
  3785. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3786. .master = &omap44xx_l3_main_2_hwmod,
  3787. .slave = &omap44xx_c2c_hwmod,
  3788. .clk = "l3_div_ck",
  3789. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3790. };
  3791. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3792. {
  3793. .pa_start = 0x4a304000,
  3794. .pa_end = 0x4a30401f,
  3795. .flags = ADDR_TYPE_RT
  3796. },
  3797. { }
  3798. };
  3799. /* l4_wkup -> counter_32k */
  3800. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3801. .master = &omap44xx_l4_wkup_hwmod,
  3802. .slave = &omap44xx_counter_32k_hwmod,
  3803. .clk = "l4_wkup_clk_mux_ck",
  3804. .addr = omap44xx_counter_32k_addrs,
  3805. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3806. };
  3807. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3808. {
  3809. .pa_start = 0x4a002000,
  3810. .pa_end = 0x4a0027ff,
  3811. .flags = ADDR_TYPE_RT
  3812. },
  3813. { }
  3814. };
  3815. /* l4_cfg -> ctrl_module_core */
  3816. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3817. .master = &omap44xx_l4_cfg_hwmod,
  3818. .slave = &omap44xx_ctrl_module_core_hwmod,
  3819. .clk = "l4_div_ck",
  3820. .addr = omap44xx_ctrl_module_core_addrs,
  3821. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3822. };
  3823. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3824. {
  3825. .pa_start = 0x4a100000,
  3826. .pa_end = 0x4a1007ff,
  3827. .flags = ADDR_TYPE_RT
  3828. },
  3829. { }
  3830. };
  3831. /* l4_cfg -> ctrl_module_pad_core */
  3832. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3833. .master = &omap44xx_l4_cfg_hwmod,
  3834. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3835. .clk = "l4_div_ck",
  3836. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3837. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3838. };
  3839. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3840. {
  3841. .pa_start = 0x4a30c000,
  3842. .pa_end = 0x4a30c7ff,
  3843. .flags = ADDR_TYPE_RT
  3844. },
  3845. { }
  3846. };
  3847. /* l4_wkup -> ctrl_module_wkup */
  3848. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3849. .master = &omap44xx_l4_wkup_hwmod,
  3850. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3851. .clk = "l4_wkup_clk_mux_ck",
  3852. .addr = omap44xx_ctrl_module_wkup_addrs,
  3853. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3854. };
  3855. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3856. {
  3857. .pa_start = 0x4a31e000,
  3858. .pa_end = 0x4a31e7ff,
  3859. .flags = ADDR_TYPE_RT
  3860. },
  3861. { }
  3862. };
  3863. /* l4_wkup -> ctrl_module_pad_wkup */
  3864. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3865. .master = &omap44xx_l4_wkup_hwmod,
  3866. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3867. .clk = "l4_wkup_clk_mux_ck",
  3868. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3869. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3870. };
  3871. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3872. {
  3873. .pa_start = 0x54160000,
  3874. .pa_end = 0x54167fff,
  3875. .flags = ADDR_TYPE_RT
  3876. },
  3877. { }
  3878. };
  3879. /* l3_instr -> debugss */
  3880. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3881. .master = &omap44xx_l3_instr_hwmod,
  3882. .slave = &omap44xx_debugss_hwmod,
  3883. .clk = "l3_div_ck",
  3884. .addr = omap44xx_debugss_addrs,
  3885. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3886. };
  3887. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3888. {
  3889. .pa_start = 0x4a056000,
  3890. .pa_end = 0x4a056fff,
  3891. .flags = ADDR_TYPE_RT
  3892. },
  3893. { }
  3894. };
  3895. /* l4_cfg -> dma_system */
  3896. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3897. .master = &omap44xx_l4_cfg_hwmod,
  3898. .slave = &omap44xx_dma_system_hwmod,
  3899. .clk = "l4_div_ck",
  3900. .addr = omap44xx_dma_system_addrs,
  3901. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3902. };
  3903. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3904. {
  3905. .name = "mpu",
  3906. .pa_start = 0x4012e000,
  3907. .pa_end = 0x4012e07f,
  3908. .flags = ADDR_TYPE_RT
  3909. },
  3910. { }
  3911. };
  3912. /* l4_abe -> dmic */
  3913. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3914. .master = &omap44xx_l4_abe_hwmod,
  3915. .slave = &omap44xx_dmic_hwmod,
  3916. .clk = "ocp_abe_iclk",
  3917. .addr = omap44xx_dmic_addrs,
  3918. .user = OCP_USER_MPU,
  3919. };
  3920. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3921. {
  3922. .name = "dma",
  3923. .pa_start = 0x4902e000,
  3924. .pa_end = 0x4902e07f,
  3925. .flags = ADDR_TYPE_RT
  3926. },
  3927. { }
  3928. };
  3929. /* l4_abe -> dmic (dma) */
  3930. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3931. .master = &omap44xx_l4_abe_hwmod,
  3932. .slave = &omap44xx_dmic_hwmod,
  3933. .clk = "ocp_abe_iclk",
  3934. .addr = omap44xx_dmic_dma_addrs,
  3935. .user = OCP_USER_SDMA,
  3936. };
  3937. /* dsp -> iva */
  3938. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3939. .master = &omap44xx_dsp_hwmod,
  3940. .slave = &omap44xx_iva_hwmod,
  3941. .clk = "dpll_iva_m5x2_ck",
  3942. .user = OCP_USER_DSP,
  3943. };
  3944. /* dsp -> sl2if */
  3945. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3946. .master = &omap44xx_dsp_hwmod,
  3947. .slave = &omap44xx_sl2if_hwmod,
  3948. .clk = "dpll_iva_m5x2_ck",
  3949. .user = OCP_USER_DSP,
  3950. };
  3951. /* l4_cfg -> dsp */
  3952. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3953. .master = &omap44xx_l4_cfg_hwmod,
  3954. .slave = &omap44xx_dsp_hwmod,
  3955. .clk = "l4_div_ck",
  3956. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3957. };
  3958. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3959. {
  3960. .pa_start = 0x58000000,
  3961. .pa_end = 0x5800007f,
  3962. .flags = ADDR_TYPE_RT
  3963. },
  3964. { }
  3965. };
  3966. /* l3_main_2 -> dss */
  3967. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3968. .master = &omap44xx_l3_main_2_hwmod,
  3969. .slave = &omap44xx_dss_hwmod,
  3970. .clk = "dss_fck",
  3971. .addr = omap44xx_dss_dma_addrs,
  3972. .user = OCP_USER_SDMA,
  3973. };
  3974. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3975. {
  3976. .pa_start = 0x48040000,
  3977. .pa_end = 0x4804007f,
  3978. .flags = ADDR_TYPE_RT
  3979. },
  3980. { }
  3981. };
  3982. /* l4_per -> dss */
  3983. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3984. .master = &omap44xx_l4_per_hwmod,
  3985. .slave = &omap44xx_dss_hwmod,
  3986. .clk = "l4_div_ck",
  3987. .addr = omap44xx_dss_addrs,
  3988. .user = OCP_USER_MPU,
  3989. };
  3990. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3991. {
  3992. .pa_start = 0x58001000,
  3993. .pa_end = 0x58001fff,
  3994. .flags = ADDR_TYPE_RT
  3995. },
  3996. { }
  3997. };
  3998. /* l3_main_2 -> dss_dispc */
  3999. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  4000. .master = &omap44xx_l3_main_2_hwmod,
  4001. .slave = &omap44xx_dss_dispc_hwmod,
  4002. .clk = "dss_fck",
  4003. .addr = omap44xx_dss_dispc_dma_addrs,
  4004. .user = OCP_USER_SDMA,
  4005. };
  4006. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  4007. {
  4008. .pa_start = 0x48041000,
  4009. .pa_end = 0x48041fff,
  4010. .flags = ADDR_TYPE_RT
  4011. },
  4012. { }
  4013. };
  4014. /* l4_per -> dss_dispc */
  4015. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  4016. .master = &omap44xx_l4_per_hwmod,
  4017. .slave = &omap44xx_dss_dispc_hwmod,
  4018. .clk = "l4_div_ck",
  4019. .addr = omap44xx_dss_dispc_addrs,
  4020. .user = OCP_USER_MPU,
  4021. };
  4022. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  4023. {
  4024. .pa_start = 0x58004000,
  4025. .pa_end = 0x580041ff,
  4026. .flags = ADDR_TYPE_RT
  4027. },
  4028. { }
  4029. };
  4030. /* l3_main_2 -> dss_dsi1 */
  4031. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  4032. .master = &omap44xx_l3_main_2_hwmod,
  4033. .slave = &omap44xx_dss_dsi1_hwmod,
  4034. .clk = "dss_fck",
  4035. .addr = omap44xx_dss_dsi1_dma_addrs,
  4036. .user = OCP_USER_SDMA,
  4037. };
  4038. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4039. {
  4040. .pa_start = 0x48044000,
  4041. .pa_end = 0x480441ff,
  4042. .flags = ADDR_TYPE_RT
  4043. },
  4044. { }
  4045. };
  4046. /* l4_per -> dss_dsi1 */
  4047. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4048. .master = &omap44xx_l4_per_hwmod,
  4049. .slave = &omap44xx_dss_dsi1_hwmod,
  4050. .clk = "l4_div_ck",
  4051. .addr = omap44xx_dss_dsi1_addrs,
  4052. .user = OCP_USER_MPU,
  4053. };
  4054. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4055. {
  4056. .pa_start = 0x58005000,
  4057. .pa_end = 0x580051ff,
  4058. .flags = ADDR_TYPE_RT
  4059. },
  4060. { }
  4061. };
  4062. /* l3_main_2 -> dss_dsi2 */
  4063. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4064. .master = &omap44xx_l3_main_2_hwmod,
  4065. .slave = &omap44xx_dss_dsi2_hwmod,
  4066. .clk = "dss_fck",
  4067. .addr = omap44xx_dss_dsi2_dma_addrs,
  4068. .user = OCP_USER_SDMA,
  4069. };
  4070. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4071. {
  4072. .pa_start = 0x48045000,
  4073. .pa_end = 0x480451ff,
  4074. .flags = ADDR_TYPE_RT
  4075. },
  4076. { }
  4077. };
  4078. /* l4_per -> dss_dsi2 */
  4079. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4080. .master = &omap44xx_l4_per_hwmod,
  4081. .slave = &omap44xx_dss_dsi2_hwmod,
  4082. .clk = "l4_div_ck",
  4083. .addr = omap44xx_dss_dsi2_addrs,
  4084. .user = OCP_USER_MPU,
  4085. };
  4086. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4087. {
  4088. .pa_start = 0x58006000,
  4089. .pa_end = 0x58006fff,
  4090. .flags = ADDR_TYPE_RT
  4091. },
  4092. { }
  4093. };
  4094. /* l3_main_2 -> dss_hdmi */
  4095. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4096. .master = &omap44xx_l3_main_2_hwmod,
  4097. .slave = &omap44xx_dss_hdmi_hwmod,
  4098. .clk = "dss_fck",
  4099. .addr = omap44xx_dss_hdmi_dma_addrs,
  4100. .user = OCP_USER_SDMA,
  4101. };
  4102. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4103. {
  4104. .pa_start = 0x48046000,
  4105. .pa_end = 0x48046fff,
  4106. .flags = ADDR_TYPE_RT
  4107. },
  4108. { }
  4109. };
  4110. /* l4_per -> dss_hdmi */
  4111. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4112. .master = &omap44xx_l4_per_hwmod,
  4113. .slave = &omap44xx_dss_hdmi_hwmod,
  4114. .clk = "l4_div_ck",
  4115. .addr = omap44xx_dss_hdmi_addrs,
  4116. .user = OCP_USER_MPU,
  4117. };
  4118. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4119. {
  4120. .pa_start = 0x58002000,
  4121. .pa_end = 0x580020ff,
  4122. .flags = ADDR_TYPE_RT
  4123. },
  4124. { }
  4125. };
  4126. /* l3_main_2 -> dss_rfbi */
  4127. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4128. .master = &omap44xx_l3_main_2_hwmod,
  4129. .slave = &omap44xx_dss_rfbi_hwmod,
  4130. .clk = "dss_fck",
  4131. .addr = omap44xx_dss_rfbi_dma_addrs,
  4132. .user = OCP_USER_SDMA,
  4133. };
  4134. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4135. {
  4136. .pa_start = 0x48042000,
  4137. .pa_end = 0x480420ff,
  4138. .flags = ADDR_TYPE_RT
  4139. },
  4140. { }
  4141. };
  4142. /* l4_per -> dss_rfbi */
  4143. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4144. .master = &omap44xx_l4_per_hwmod,
  4145. .slave = &omap44xx_dss_rfbi_hwmod,
  4146. .clk = "l4_div_ck",
  4147. .addr = omap44xx_dss_rfbi_addrs,
  4148. .user = OCP_USER_MPU,
  4149. };
  4150. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4151. {
  4152. .pa_start = 0x58003000,
  4153. .pa_end = 0x580030ff,
  4154. .flags = ADDR_TYPE_RT
  4155. },
  4156. { }
  4157. };
  4158. /* l3_main_2 -> dss_venc */
  4159. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4160. .master = &omap44xx_l3_main_2_hwmod,
  4161. .slave = &omap44xx_dss_venc_hwmod,
  4162. .clk = "dss_fck",
  4163. .addr = omap44xx_dss_venc_dma_addrs,
  4164. .user = OCP_USER_SDMA,
  4165. };
  4166. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4167. {
  4168. .pa_start = 0x48043000,
  4169. .pa_end = 0x480430ff,
  4170. .flags = ADDR_TYPE_RT
  4171. },
  4172. { }
  4173. };
  4174. /* l4_per -> dss_venc */
  4175. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4176. .master = &omap44xx_l4_per_hwmod,
  4177. .slave = &omap44xx_dss_venc_hwmod,
  4178. .clk = "l4_div_ck",
  4179. .addr = omap44xx_dss_venc_addrs,
  4180. .user = OCP_USER_MPU,
  4181. };
  4182. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4183. {
  4184. .pa_start = 0x48078000,
  4185. .pa_end = 0x48078fff,
  4186. .flags = ADDR_TYPE_RT
  4187. },
  4188. { }
  4189. };
  4190. /* l4_per -> elm */
  4191. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4192. .master = &omap44xx_l4_per_hwmod,
  4193. .slave = &omap44xx_elm_hwmod,
  4194. .clk = "l4_div_ck",
  4195. .addr = omap44xx_elm_addrs,
  4196. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4197. };
  4198. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4199. {
  4200. .pa_start = 0x4c000000,
  4201. .pa_end = 0x4c0000ff,
  4202. .flags = ADDR_TYPE_RT
  4203. },
  4204. { }
  4205. };
  4206. /* emif_fw -> emif1 */
  4207. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4208. .master = &omap44xx_emif_fw_hwmod,
  4209. .slave = &omap44xx_emif1_hwmod,
  4210. .clk = "l3_div_ck",
  4211. .addr = omap44xx_emif1_addrs,
  4212. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4213. };
  4214. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4215. {
  4216. .pa_start = 0x4d000000,
  4217. .pa_end = 0x4d0000ff,
  4218. .flags = ADDR_TYPE_RT
  4219. },
  4220. { }
  4221. };
  4222. /* emif_fw -> emif2 */
  4223. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4224. .master = &omap44xx_emif_fw_hwmod,
  4225. .slave = &omap44xx_emif2_hwmod,
  4226. .clk = "l3_div_ck",
  4227. .addr = omap44xx_emif2_addrs,
  4228. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4229. };
  4230. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4231. {
  4232. .pa_start = 0x4a10a000,
  4233. .pa_end = 0x4a10a1ff,
  4234. .flags = ADDR_TYPE_RT
  4235. },
  4236. { }
  4237. };
  4238. /* l4_cfg -> fdif */
  4239. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4240. .master = &omap44xx_l4_cfg_hwmod,
  4241. .slave = &omap44xx_fdif_hwmod,
  4242. .clk = "l4_div_ck",
  4243. .addr = omap44xx_fdif_addrs,
  4244. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4245. };
  4246. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4247. {
  4248. .pa_start = 0x4a310000,
  4249. .pa_end = 0x4a3101ff,
  4250. .flags = ADDR_TYPE_RT
  4251. },
  4252. { }
  4253. };
  4254. /* l4_wkup -> gpio1 */
  4255. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4256. .master = &omap44xx_l4_wkup_hwmod,
  4257. .slave = &omap44xx_gpio1_hwmod,
  4258. .clk = "l4_wkup_clk_mux_ck",
  4259. .addr = omap44xx_gpio1_addrs,
  4260. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4261. };
  4262. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4263. {
  4264. .pa_start = 0x48055000,
  4265. .pa_end = 0x480551ff,
  4266. .flags = ADDR_TYPE_RT
  4267. },
  4268. { }
  4269. };
  4270. /* l4_per -> gpio2 */
  4271. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4272. .master = &omap44xx_l4_per_hwmod,
  4273. .slave = &omap44xx_gpio2_hwmod,
  4274. .clk = "l4_div_ck",
  4275. .addr = omap44xx_gpio2_addrs,
  4276. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4277. };
  4278. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4279. {
  4280. .pa_start = 0x48057000,
  4281. .pa_end = 0x480571ff,
  4282. .flags = ADDR_TYPE_RT
  4283. },
  4284. { }
  4285. };
  4286. /* l4_per -> gpio3 */
  4287. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4288. .master = &omap44xx_l4_per_hwmod,
  4289. .slave = &omap44xx_gpio3_hwmod,
  4290. .clk = "l4_div_ck",
  4291. .addr = omap44xx_gpio3_addrs,
  4292. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4293. };
  4294. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4295. {
  4296. .pa_start = 0x48059000,
  4297. .pa_end = 0x480591ff,
  4298. .flags = ADDR_TYPE_RT
  4299. },
  4300. { }
  4301. };
  4302. /* l4_per -> gpio4 */
  4303. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4304. .master = &omap44xx_l4_per_hwmod,
  4305. .slave = &omap44xx_gpio4_hwmod,
  4306. .clk = "l4_div_ck",
  4307. .addr = omap44xx_gpio4_addrs,
  4308. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4309. };
  4310. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4311. {
  4312. .pa_start = 0x4805b000,
  4313. .pa_end = 0x4805b1ff,
  4314. .flags = ADDR_TYPE_RT
  4315. },
  4316. { }
  4317. };
  4318. /* l4_per -> gpio5 */
  4319. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4320. .master = &omap44xx_l4_per_hwmod,
  4321. .slave = &omap44xx_gpio5_hwmod,
  4322. .clk = "l4_div_ck",
  4323. .addr = omap44xx_gpio5_addrs,
  4324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4325. };
  4326. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4327. {
  4328. .pa_start = 0x4805d000,
  4329. .pa_end = 0x4805d1ff,
  4330. .flags = ADDR_TYPE_RT
  4331. },
  4332. { }
  4333. };
  4334. /* l4_per -> gpio6 */
  4335. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4336. .master = &omap44xx_l4_per_hwmod,
  4337. .slave = &omap44xx_gpio6_hwmod,
  4338. .clk = "l4_div_ck",
  4339. .addr = omap44xx_gpio6_addrs,
  4340. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4341. };
  4342. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4343. {
  4344. .pa_start = 0x50000000,
  4345. .pa_end = 0x500003ff,
  4346. .flags = ADDR_TYPE_RT
  4347. },
  4348. { }
  4349. };
  4350. /* l3_main_2 -> gpmc */
  4351. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4352. .master = &omap44xx_l3_main_2_hwmod,
  4353. .slave = &omap44xx_gpmc_hwmod,
  4354. .clk = "l3_div_ck",
  4355. .addr = omap44xx_gpmc_addrs,
  4356. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4357. };
  4358. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4359. {
  4360. .pa_start = 0x56000000,
  4361. .pa_end = 0x5600ffff,
  4362. .flags = ADDR_TYPE_RT
  4363. },
  4364. { }
  4365. };
  4366. /* l3_main_2 -> gpu */
  4367. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4368. .master = &omap44xx_l3_main_2_hwmod,
  4369. .slave = &omap44xx_gpu_hwmod,
  4370. .clk = "l3_div_ck",
  4371. .addr = omap44xx_gpu_addrs,
  4372. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4373. };
  4374. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4375. {
  4376. .pa_start = 0x480b2000,
  4377. .pa_end = 0x480b201f,
  4378. .flags = ADDR_TYPE_RT
  4379. },
  4380. { }
  4381. };
  4382. /* l4_per -> hdq1w */
  4383. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4384. .master = &omap44xx_l4_per_hwmod,
  4385. .slave = &omap44xx_hdq1w_hwmod,
  4386. .clk = "l4_div_ck",
  4387. .addr = omap44xx_hdq1w_addrs,
  4388. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4389. };
  4390. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4391. {
  4392. .pa_start = 0x4a058000,
  4393. .pa_end = 0x4a05bfff,
  4394. .flags = ADDR_TYPE_RT
  4395. },
  4396. { }
  4397. };
  4398. /* l4_cfg -> hsi */
  4399. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4400. .master = &omap44xx_l4_cfg_hwmod,
  4401. .slave = &omap44xx_hsi_hwmod,
  4402. .clk = "l4_div_ck",
  4403. .addr = omap44xx_hsi_addrs,
  4404. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4405. };
  4406. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4407. {
  4408. .pa_start = 0x48070000,
  4409. .pa_end = 0x480700ff,
  4410. .flags = ADDR_TYPE_RT
  4411. },
  4412. { }
  4413. };
  4414. /* l4_per -> i2c1 */
  4415. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4416. .master = &omap44xx_l4_per_hwmod,
  4417. .slave = &omap44xx_i2c1_hwmod,
  4418. .clk = "l4_div_ck",
  4419. .addr = omap44xx_i2c1_addrs,
  4420. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4421. };
  4422. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4423. {
  4424. .pa_start = 0x48072000,
  4425. .pa_end = 0x480720ff,
  4426. .flags = ADDR_TYPE_RT
  4427. },
  4428. { }
  4429. };
  4430. /* l4_per -> i2c2 */
  4431. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4432. .master = &omap44xx_l4_per_hwmod,
  4433. .slave = &omap44xx_i2c2_hwmod,
  4434. .clk = "l4_div_ck",
  4435. .addr = omap44xx_i2c2_addrs,
  4436. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4437. };
  4438. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4439. {
  4440. .pa_start = 0x48060000,
  4441. .pa_end = 0x480600ff,
  4442. .flags = ADDR_TYPE_RT
  4443. },
  4444. { }
  4445. };
  4446. /* l4_per -> i2c3 */
  4447. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4448. .master = &omap44xx_l4_per_hwmod,
  4449. .slave = &omap44xx_i2c3_hwmod,
  4450. .clk = "l4_div_ck",
  4451. .addr = omap44xx_i2c3_addrs,
  4452. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4453. };
  4454. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4455. {
  4456. .pa_start = 0x48350000,
  4457. .pa_end = 0x483500ff,
  4458. .flags = ADDR_TYPE_RT
  4459. },
  4460. { }
  4461. };
  4462. /* l4_per -> i2c4 */
  4463. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4464. .master = &omap44xx_l4_per_hwmod,
  4465. .slave = &omap44xx_i2c4_hwmod,
  4466. .clk = "l4_div_ck",
  4467. .addr = omap44xx_i2c4_addrs,
  4468. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4469. };
  4470. /* l3_main_2 -> ipu */
  4471. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4472. .master = &omap44xx_l3_main_2_hwmod,
  4473. .slave = &omap44xx_ipu_hwmod,
  4474. .clk = "l3_div_ck",
  4475. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4476. };
  4477. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4478. {
  4479. .pa_start = 0x52000000,
  4480. .pa_end = 0x520000ff,
  4481. .flags = ADDR_TYPE_RT
  4482. },
  4483. { }
  4484. };
  4485. /* l3_main_2 -> iss */
  4486. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4487. .master = &omap44xx_l3_main_2_hwmod,
  4488. .slave = &omap44xx_iss_hwmod,
  4489. .clk = "l3_div_ck",
  4490. .addr = omap44xx_iss_addrs,
  4491. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4492. };
  4493. /* iva -> sl2if */
  4494. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4495. .master = &omap44xx_iva_hwmod,
  4496. .slave = &omap44xx_sl2if_hwmod,
  4497. .clk = "dpll_iva_m5x2_ck",
  4498. .user = OCP_USER_IVA,
  4499. };
  4500. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4501. {
  4502. .pa_start = 0x5a000000,
  4503. .pa_end = 0x5a07ffff,
  4504. .flags = ADDR_TYPE_RT
  4505. },
  4506. { }
  4507. };
  4508. /* l3_main_2 -> iva */
  4509. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4510. .master = &omap44xx_l3_main_2_hwmod,
  4511. .slave = &omap44xx_iva_hwmod,
  4512. .clk = "l3_div_ck",
  4513. .addr = omap44xx_iva_addrs,
  4514. .user = OCP_USER_MPU,
  4515. };
  4516. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4517. {
  4518. .pa_start = 0x4a31c000,
  4519. .pa_end = 0x4a31c07f,
  4520. .flags = ADDR_TYPE_RT
  4521. },
  4522. { }
  4523. };
  4524. /* l4_wkup -> kbd */
  4525. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4526. .master = &omap44xx_l4_wkup_hwmod,
  4527. .slave = &omap44xx_kbd_hwmod,
  4528. .clk = "l4_wkup_clk_mux_ck",
  4529. .addr = omap44xx_kbd_addrs,
  4530. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4531. };
  4532. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4533. {
  4534. .pa_start = 0x4a0f4000,
  4535. .pa_end = 0x4a0f41ff,
  4536. .flags = ADDR_TYPE_RT
  4537. },
  4538. { }
  4539. };
  4540. /* l4_cfg -> mailbox */
  4541. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4542. .master = &omap44xx_l4_cfg_hwmod,
  4543. .slave = &omap44xx_mailbox_hwmod,
  4544. .clk = "l4_div_ck",
  4545. .addr = omap44xx_mailbox_addrs,
  4546. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4547. };
  4548. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4549. {
  4550. .pa_start = 0x40128000,
  4551. .pa_end = 0x401283ff,
  4552. .flags = ADDR_TYPE_RT
  4553. },
  4554. { }
  4555. };
  4556. /* l4_abe -> mcasp */
  4557. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4558. .master = &omap44xx_l4_abe_hwmod,
  4559. .slave = &omap44xx_mcasp_hwmod,
  4560. .clk = "ocp_abe_iclk",
  4561. .addr = omap44xx_mcasp_addrs,
  4562. .user = OCP_USER_MPU,
  4563. };
  4564. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4565. {
  4566. .pa_start = 0x49028000,
  4567. .pa_end = 0x490283ff,
  4568. .flags = ADDR_TYPE_RT
  4569. },
  4570. { }
  4571. };
  4572. /* l4_abe -> mcasp (dma) */
  4573. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4574. .master = &omap44xx_l4_abe_hwmod,
  4575. .slave = &omap44xx_mcasp_hwmod,
  4576. .clk = "ocp_abe_iclk",
  4577. .addr = omap44xx_mcasp_dma_addrs,
  4578. .user = OCP_USER_SDMA,
  4579. };
  4580. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4581. {
  4582. .name = "mpu",
  4583. .pa_start = 0x40122000,
  4584. .pa_end = 0x401220ff,
  4585. .flags = ADDR_TYPE_RT
  4586. },
  4587. { }
  4588. };
  4589. /* l4_abe -> mcbsp1 */
  4590. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4591. .master = &omap44xx_l4_abe_hwmod,
  4592. .slave = &omap44xx_mcbsp1_hwmod,
  4593. .clk = "ocp_abe_iclk",
  4594. .addr = omap44xx_mcbsp1_addrs,
  4595. .user = OCP_USER_MPU,
  4596. };
  4597. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4598. {
  4599. .name = "dma",
  4600. .pa_start = 0x49022000,
  4601. .pa_end = 0x490220ff,
  4602. .flags = ADDR_TYPE_RT
  4603. },
  4604. { }
  4605. };
  4606. /* l4_abe -> mcbsp1 (dma) */
  4607. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4608. .master = &omap44xx_l4_abe_hwmod,
  4609. .slave = &omap44xx_mcbsp1_hwmod,
  4610. .clk = "ocp_abe_iclk",
  4611. .addr = omap44xx_mcbsp1_dma_addrs,
  4612. .user = OCP_USER_SDMA,
  4613. };
  4614. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4615. {
  4616. .name = "mpu",
  4617. .pa_start = 0x40124000,
  4618. .pa_end = 0x401240ff,
  4619. .flags = ADDR_TYPE_RT
  4620. },
  4621. { }
  4622. };
  4623. /* l4_abe -> mcbsp2 */
  4624. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4625. .master = &omap44xx_l4_abe_hwmod,
  4626. .slave = &omap44xx_mcbsp2_hwmod,
  4627. .clk = "ocp_abe_iclk",
  4628. .addr = omap44xx_mcbsp2_addrs,
  4629. .user = OCP_USER_MPU,
  4630. };
  4631. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4632. {
  4633. .name = "dma",
  4634. .pa_start = 0x49024000,
  4635. .pa_end = 0x490240ff,
  4636. .flags = ADDR_TYPE_RT
  4637. },
  4638. { }
  4639. };
  4640. /* l4_abe -> mcbsp2 (dma) */
  4641. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4642. .master = &omap44xx_l4_abe_hwmod,
  4643. .slave = &omap44xx_mcbsp2_hwmod,
  4644. .clk = "ocp_abe_iclk",
  4645. .addr = omap44xx_mcbsp2_dma_addrs,
  4646. .user = OCP_USER_SDMA,
  4647. };
  4648. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4649. {
  4650. .name = "mpu",
  4651. .pa_start = 0x40126000,
  4652. .pa_end = 0x401260ff,
  4653. .flags = ADDR_TYPE_RT
  4654. },
  4655. { }
  4656. };
  4657. /* l4_abe -> mcbsp3 */
  4658. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4659. .master = &omap44xx_l4_abe_hwmod,
  4660. .slave = &omap44xx_mcbsp3_hwmod,
  4661. .clk = "ocp_abe_iclk",
  4662. .addr = omap44xx_mcbsp3_addrs,
  4663. .user = OCP_USER_MPU,
  4664. };
  4665. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4666. {
  4667. .name = "dma",
  4668. .pa_start = 0x49026000,
  4669. .pa_end = 0x490260ff,
  4670. .flags = ADDR_TYPE_RT
  4671. },
  4672. { }
  4673. };
  4674. /* l4_abe -> mcbsp3 (dma) */
  4675. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4676. .master = &omap44xx_l4_abe_hwmod,
  4677. .slave = &omap44xx_mcbsp3_hwmod,
  4678. .clk = "ocp_abe_iclk",
  4679. .addr = omap44xx_mcbsp3_dma_addrs,
  4680. .user = OCP_USER_SDMA,
  4681. };
  4682. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4683. {
  4684. .pa_start = 0x48096000,
  4685. .pa_end = 0x480960ff,
  4686. .flags = ADDR_TYPE_RT
  4687. },
  4688. { }
  4689. };
  4690. /* l4_per -> mcbsp4 */
  4691. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4692. .master = &omap44xx_l4_per_hwmod,
  4693. .slave = &omap44xx_mcbsp4_hwmod,
  4694. .clk = "l4_div_ck",
  4695. .addr = omap44xx_mcbsp4_addrs,
  4696. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4697. };
  4698. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4699. {
  4700. .name = "mpu",
  4701. .pa_start = 0x40132000,
  4702. .pa_end = 0x4013207f,
  4703. .flags = ADDR_TYPE_RT
  4704. },
  4705. { }
  4706. };
  4707. /* l4_abe -> mcpdm */
  4708. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4709. .master = &omap44xx_l4_abe_hwmod,
  4710. .slave = &omap44xx_mcpdm_hwmod,
  4711. .clk = "ocp_abe_iclk",
  4712. .addr = omap44xx_mcpdm_addrs,
  4713. .user = OCP_USER_MPU,
  4714. };
  4715. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4716. {
  4717. .name = "dma",
  4718. .pa_start = 0x49032000,
  4719. .pa_end = 0x4903207f,
  4720. .flags = ADDR_TYPE_RT
  4721. },
  4722. { }
  4723. };
  4724. /* l4_abe -> mcpdm (dma) */
  4725. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4726. .master = &omap44xx_l4_abe_hwmod,
  4727. .slave = &omap44xx_mcpdm_hwmod,
  4728. .clk = "ocp_abe_iclk",
  4729. .addr = omap44xx_mcpdm_dma_addrs,
  4730. .user = OCP_USER_SDMA,
  4731. };
  4732. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4733. {
  4734. .pa_start = 0x48098000,
  4735. .pa_end = 0x480981ff,
  4736. .flags = ADDR_TYPE_RT
  4737. },
  4738. { }
  4739. };
  4740. /* l4_per -> mcspi1 */
  4741. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4742. .master = &omap44xx_l4_per_hwmod,
  4743. .slave = &omap44xx_mcspi1_hwmod,
  4744. .clk = "l4_div_ck",
  4745. .addr = omap44xx_mcspi1_addrs,
  4746. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4747. };
  4748. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4749. {
  4750. .pa_start = 0x4809a000,
  4751. .pa_end = 0x4809a1ff,
  4752. .flags = ADDR_TYPE_RT
  4753. },
  4754. { }
  4755. };
  4756. /* l4_per -> mcspi2 */
  4757. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4758. .master = &omap44xx_l4_per_hwmod,
  4759. .slave = &omap44xx_mcspi2_hwmod,
  4760. .clk = "l4_div_ck",
  4761. .addr = omap44xx_mcspi2_addrs,
  4762. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4763. };
  4764. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4765. {
  4766. .pa_start = 0x480b8000,
  4767. .pa_end = 0x480b81ff,
  4768. .flags = ADDR_TYPE_RT
  4769. },
  4770. { }
  4771. };
  4772. /* l4_per -> mcspi3 */
  4773. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4774. .master = &omap44xx_l4_per_hwmod,
  4775. .slave = &omap44xx_mcspi3_hwmod,
  4776. .clk = "l4_div_ck",
  4777. .addr = omap44xx_mcspi3_addrs,
  4778. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4779. };
  4780. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4781. {
  4782. .pa_start = 0x480ba000,
  4783. .pa_end = 0x480ba1ff,
  4784. .flags = ADDR_TYPE_RT
  4785. },
  4786. { }
  4787. };
  4788. /* l4_per -> mcspi4 */
  4789. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4790. .master = &omap44xx_l4_per_hwmod,
  4791. .slave = &omap44xx_mcspi4_hwmod,
  4792. .clk = "l4_div_ck",
  4793. .addr = omap44xx_mcspi4_addrs,
  4794. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4795. };
  4796. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4797. {
  4798. .pa_start = 0x4809c000,
  4799. .pa_end = 0x4809c3ff,
  4800. .flags = ADDR_TYPE_RT
  4801. },
  4802. { }
  4803. };
  4804. /* l4_per -> mmc1 */
  4805. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4806. .master = &omap44xx_l4_per_hwmod,
  4807. .slave = &omap44xx_mmc1_hwmod,
  4808. .clk = "l4_div_ck",
  4809. .addr = omap44xx_mmc1_addrs,
  4810. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4811. };
  4812. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4813. {
  4814. .pa_start = 0x480b4000,
  4815. .pa_end = 0x480b43ff,
  4816. .flags = ADDR_TYPE_RT
  4817. },
  4818. { }
  4819. };
  4820. /* l4_per -> mmc2 */
  4821. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4822. .master = &omap44xx_l4_per_hwmod,
  4823. .slave = &omap44xx_mmc2_hwmod,
  4824. .clk = "l4_div_ck",
  4825. .addr = omap44xx_mmc2_addrs,
  4826. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4827. };
  4828. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4829. {
  4830. .pa_start = 0x480ad000,
  4831. .pa_end = 0x480ad3ff,
  4832. .flags = ADDR_TYPE_RT
  4833. },
  4834. { }
  4835. };
  4836. /* l4_per -> mmc3 */
  4837. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4838. .master = &omap44xx_l4_per_hwmod,
  4839. .slave = &omap44xx_mmc3_hwmod,
  4840. .clk = "l4_div_ck",
  4841. .addr = omap44xx_mmc3_addrs,
  4842. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4843. };
  4844. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4845. {
  4846. .pa_start = 0x480d1000,
  4847. .pa_end = 0x480d13ff,
  4848. .flags = ADDR_TYPE_RT
  4849. },
  4850. { }
  4851. };
  4852. /* l4_per -> mmc4 */
  4853. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4854. .master = &omap44xx_l4_per_hwmod,
  4855. .slave = &omap44xx_mmc4_hwmod,
  4856. .clk = "l4_div_ck",
  4857. .addr = omap44xx_mmc4_addrs,
  4858. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4859. };
  4860. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4861. {
  4862. .pa_start = 0x480d5000,
  4863. .pa_end = 0x480d53ff,
  4864. .flags = ADDR_TYPE_RT
  4865. },
  4866. { }
  4867. };
  4868. /* l4_per -> mmc5 */
  4869. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4870. .master = &omap44xx_l4_per_hwmod,
  4871. .slave = &omap44xx_mmc5_hwmod,
  4872. .clk = "l4_div_ck",
  4873. .addr = omap44xx_mmc5_addrs,
  4874. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4875. };
  4876. /* l3_main_2 -> ocmc_ram */
  4877. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4878. .master = &omap44xx_l3_main_2_hwmod,
  4879. .slave = &omap44xx_ocmc_ram_hwmod,
  4880. .clk = "l3_div_ck",
  4881. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4882. };
  4883. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4884. {
  4885. .pa_start = 0x4a0ad000,
  4886. .pa_end = 0x4a0ad01f,
  4887. .flags = ADDR_TYPE_RT
  4888. },
  4889. { }
  4890. };
  4891. /* l4_cfg -> ocp2scp_usb_phy */
  4892. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4893. .master = &omap44xx_l4_cfg_hwmod,
  4894. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4895. .clk = "l4_div_ck",
  4896. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4897. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4898. };
  4899. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4900. {
  4901. .pa_start = 0x48243000,
  4902. .pa_end = 0x48243fff,
  4903. .flags = ADDR_TYPE_RT
  4904. },
  4905. { }
  4906. };
  4907. /* mpu_private -> prcm_mpu */
  4908. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4909. .master = &omap44xx_mpu_private_hwmod,
  4910. .slave = &omap44xx_prcm_mpu_hwmod,
  4911. .clk = "l3_div_ck",
  4912. .addr = omap44xx_prcm_mpu_addrs,
  4913. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4914. };
  4915. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4916. {
  4917. .pa_start = 0x4a004000,
  4918. .pa_end = 0x4a004fff,
  4919. .flags = ADDR_TYPE_RT
  4920. },
  4921. { }
  4922. };
  4923. /* l4_wkup -> cm_core_aon */
  4924. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4925. .master = &omap44xx_l4_wkup_hwmod,
  4926. .slave = &omap44xx_cm_core_aon_hwmod,
  4927. .clk = "l4_wkup_clk_mux_ck",
  4928. .addr = omap44xx_cm_core_aon_addrs,
  4929. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4930. };
  4931. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4932. {
  4933. .pa_start = 0x4a008000,
  4934. .pa_end = 0x4a009fff,
  4935. .flags = ADDR_TYPE_RT
  4936. },
  4937. { }
  4938. };
  4939. /* l4_cfg -> cm_core */
  4940. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4941. .master = &omap44xx_l4_cfg_hwmod,
  4942. .slave = &omap44xx_cm_core_hwmod,
  4943. .clk = "l4_div_ck",
  4944. .addr = omap44xx_cm_core_addrs,
  4945. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4946. };
  4947. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4948. {
  4949. .pa_start = 0x4a306000,
  4950. .pa_end = 0x4a307fff,
  4951. .flags = ADDR_TYPE_RT
  4952. },
  4953. { }
  4954. };
  4955. /* l4_wkup -> prm */
  4956. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4957. .master = &omap44xx_l4_wkup_hwmod,
  4958. .slave = &omap44xx_prm_hwmod,
  4959. .clk = "l4_wkup_clk_mux_ck",
  4960. .addr = omap44xx_prm_addrs,
  4961. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4962. };
  4963. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4964. {
  4965. .pa_start = 0x4a30a000,
  4966. .pa_end = 0x4a30a7ff,
  4967. .flags = ADDR_TYPE_RT
  4968. },
  4969. { }
  4970. };
  4971. /* l4_wkup -> scrm */
  4972. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4973. .master = &omap44xx_l4_wkup_hwmod,
  4974. .slave = &omap44xx_scrm_hwmod,
  4975. .clk = "l4_wkup_clk_mux_ck",
  4976. .addr = omap44xx_scrm_addrs,
  4977. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4978. };
  4979. /* l3_main_2 -> sl2if */
  4980. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4981. .master = &omap44xx_l3_main_2_hwmod,
  4982. .slave = &omap44xx_sl2if_hwmod,
  4983. .clk = "l3_div_ck",
  4984. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4985. };
  4986. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4987. {
  4988. .pa_start = 0x4012c000,
  4989. .pa_end = 0x4012c3ff,
  4990. .flags = ADDR_TYPE_RT
  4991. },
  4992. { }
  4993. };
  4994. /* l4_abe -> slimbus1 */
  4995. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4996. .master = &omap44xx_l4_abe_hwmod,
  4997. .slave = &omap44xx_slimbus1_hwmod,
  4998. .clk = "ocp_abe_iclk",
  4999. .addr = omap44xx_slimbus1_addrs,
  5000. .user = OCP_USER_MPU,
  5001. };
  5002. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  5003. {
  5004. .pa_start = 0x4902c000,
  5005. .pa_end = 0x4902c3ff,
  5006. .flags = ADDR_TYPE_RT
  5007. },
  5008. { }
  5009. };
  5010. /* l4_abe -> slimbus1 (dma) */
  5011. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  5012. .master = &omap44xx_l4_abe_hwmod,
  5013. .slave = &omap44xx_slimbus1_hwmod,
  5014. .clk = "ocp_abe_iclk",
  5015. .addr = omap44xx_slimbus1_dma_addrs,
  5016. .user = OCP_USER_SDMA,
  5017. };
  5018. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  5019. {
  5020. .pa_start = 0x48076000,
  5021. .pa_end = 0x480763ff,
  5022. .flags = ADDR_TYPE_RT
  5023. },
  5024. { }
  5025. };
  5026. /* l4_per -> slimbus2 */
  5027. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  5028. .master = &omap44xx_l4_per_hwmod,
  5029. .slave = &omap44xx_slimbus2_hwmod,
  5030. .clk = "l4_div_ck",
  5031. .addr = omap44xx_slimbus2_addrs,
  5032. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5033. };
  5034. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  5035. {
  5036. .pa_start = 0x4a0dd000,
  5037. .pa_end = 0x4a0dd03f,
  5038. .flags = ADDR_TYPE_RT
  5039. },
  5040. { }
  5041. };
  5042. /* l4_cfg -> smartreflex_core */
  5043. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5044. .master = &omap44xx_l4_cfg_hwmod,
  5045. .slave = &omap44xx_smartreflex_core_hwmod,
  5046. .clk = "l4_div_ck",
  5047. .addr = omap44xx_smartreflex_core_addrs,
  5048. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5049. };
  5050. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5051. {
  5052. .pa_start = 0x4a0db000,
  5053. .pa_end = 0x4a0db03f,
  5054. .flags = ADDR_TYPE_RT
  5055. },
  5056. { }
  5057. };
  5058. /* l4_cfg -> smartreflex_iva */
  5059. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5060. .master = &omap44xx_l4_cfg_hwmod,
  5061. .slave = &omap44xx_smartreflex_iva_hwmod,
  5062. .clk = "l4_div_ck",
  5063. .addr = omap44xx_smartreflex_iva_addrs,
  5064. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5065. };
  5066. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5067. {
  5068. .pa_start = 0x4a0d9000,
  5069. .pa_end = 0x4a0d903f,
  5070. .flags = ADDR_TYPE_RT
  5071. },
  5072. { }
  5073. };
  5074. /* l4_cfg -> smartreflex_mpu */
  5075. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5076. .master = &omap44xx_l4_cfg_hwmod,
  5077. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5078. .clk = "l4_div_ck",
  5079. .addr = omap44xx_smartreflex_mpu_addrs,
  5080. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5081. };
  5082. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5083. {
  5084. .pa_start = 0x4a0f6000,
  5085. .pa_end = 0x4a0f6fff,
  5086. .flags = ADDR_TYPE_RT
  5087. },
  5088. { }
  5089. };
  5090. /* l4_cfg -> spinlock */
  5091. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5092. .master = &omap44xx_l4_cfg_hwmod,
  5093. .slave = &omap44xx_spinlock_hwmod,
  5094. .clk = "l4_div_ck",
  5095. .addr = omap44xx_spinlock_addrs,
  5096. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5097. };
  5098. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5099. {
  5100. .pa_start = 0x4a318000,
  5101. .pa_end = 0x4a31807f,
  5102. .flags = ADDR_TYPE_RT
  5103. },
  5104. { }
  5105. };
  5106. /* l4_wkup -> timer1 */
  5107. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5108. .master = &omap44xx_l4_wkup_hwmod,
  5109. .slave = &omap44xx_timer1_hwmod,
  5110. .clk = "l4_wkup_clk_mux_ck",
  5111. .addr = omap44xx_timer1_addrs,
  5112. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5113. };
  5114. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5115. {
  5116. .pa_start = 0x48032000,
  5117. .pa_end = 0x4803207f,
  5118. .flags = ADDR_TYPE_RT
  5119. },
  5120. { }
  5121. };
  5122. /* l4_per -> timer2 */
  5123. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5124. .master = &omap44xx_l4_per_hwmod,
  5125. .slave = &omap44xx_timer2_hwmod,
  5126. .clk = "l4_div_ck",
  5127. .addr = omap44xx_timer2_addrs,
  5128. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5129. };
  5130. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5131. {
  5132. .pa_start = 0x48034000,
  5133. .pa_end = 0x4803407f,
  5134. .flags = ADDR_TYPE_RT
  5135. },
  5136. { }
  5137. };
  5138. /* l4_per -> timer3 */
  5139. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5140. .master = &omap44xx_l4_per_hwmod,
  5141. .slave = &omap44xx_timer3_hwmod,
  5142. .clk = "l4_div_ck",
  5143. .addr = omap44xx_timer3_addrs,
  5144. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5145. };
  5146. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5147. {
  5148. .pa_start = 0x48036000,
  5149. .pa_end = 0x4803607f,
  5150. .flags = ADDR_TYPE_RT
  5151. },
  5152. { }
  5153. };
  5154. /* l4_per -> timer4 */
  5155. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5156. .master = &omap44xx_l4_per_hwmod,
  5157. .slave = &omap44xx_timer4_hwmod,
  5158. .clk = "l4_div_ck",
  5159. .addr = omap44xx_timer4_addrs,
  5160. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5161. };
  5162. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5163. {
  5164. .pa_start = 0x40138000,
  5165. .pa_end = 0x4013807f,
  5166. .flags = ADDR_TYPE_RT
  5167. },
  5168. { }
  5169. };
  5170. /* l4_abe -> timer5 */
  5171. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5172. .master = &omap44xx_l4_abe_hwmod,
  5173. .slave = &omap44xx_timer5_hwmod,
  5174. .clk = "ocp_abe_iclk",
  5175. .addr = omap44xx_timer5_addrs,
  5176. .user = OCP_USER_MPU,
  5177. };
  5178. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5179. {
  5180. .pa_start = 0x49038000,
  5181. .pa_end = 0x4903807f,
  5182. .flags = ADDR_TYPE_RT
  5183. },
  5184. { }
  5185. };
  5186. /* l4_abe -> timer5 (dma) */
  5187. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5188. .master = &omap44xx_l4_abe_hwmod,
  5189. .slave = &omap44xx_timer5_hwmod,
  5190. .clk = "ocp_abe_iclk",
  5191. .addr = omap44xx_timer5_dma_addrs,
  5192. .user = OCP_USER_SDMA,
  5193. };
  5194. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5195. {
  5196. .pa_start = 0x4013a000,
  5197. .pa_end = 0x4013a07f,
  5198. .flags = ADDR_TYPE_RT
  5199. },
  5200. { }
  5201. };
  5202. /* l4_abe -> timer6 */
  5203. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5204. .master = &omap44xx_l4_abe_hwmod,
  5205. .slave = &omap44xx_timer6_hwmod,
  5206. .clk = "ocp_abe_iclk",
  5207. .addr = omap44xx_timer6_addrs,
  5208. .user = OCP_USER_MPU,
  5209. };
  5210. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5211. {
  5212. .pa_start = 0x4903a000,
  5213. .pa_end = 0x4903a07f,
  5214. .flags = ADDR_TYPE_RT
  5215. },
  5216. { }
  5217. };
  5218. /* l4_abe -> timer6 (dma) */
  5219. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5220. .master = &omap44xx_l4_abe_hwmod,
  5221. .slave = &omap44xx_timer6_hwmod,
  5222. .clk = "ocp_abe_iclk",
  5223. .addr = omap44xx_timer6_dma_addrs,
  5224. .user = OCP_USER_SDMA,
  5225. };
  5226. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5227. {
  5228. .pa_start = 0x4013c000,
  5229. .pa_end = 0x4013c07f,
  5230. .flags = ADDR_TYPE_RT
  5231. },
  5232. { }
  5233. };
  5234. /* l4_abe -> timer7 */
  5235. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5236. .master = &omap44xx_l4_abe_hwmod,
  5237. .slave = &omap44xx_timer7_hwmod,
  5238. .clk = "ocp_abe_iclk",
  5239. .addr = omap44xx_timer7_addrs,
  5240. .user = OCP_USER_MPU,
  5241. };
  5242. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5243. {
  5244. .pa_start = 0x4903c000,
  5245. .pa_end = 0x4903c07f,
  5246. .flags = ADDR_TYPE_RT
  5247. },
  5248. { }
  5249. };
  5250. /* l4_abe -> timer7 (dma) */
  5251. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5252. .master = &omap44xx_l4_abe_hwmod,
  5253. .slave = &omap44xx_timer7_hwmod,
  5254. .clk = "ocp_abe_iclk",
  5255. .addr = omap44xx_timer7_dma_addrs,
  5256. .user = OCP_USER_SDMA,
  5257. };
  5258. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5259. {
  5260. .pa_start = 0x4013e000,
  5261. .pa_end = 0x4013e07f,
  5262. .flags = ADDR_TYPE_RT
  5263. },
  5264. { }
  5265. };
  5266. /* l4_abe -> timer8 */
  5267. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5268. .master = &omap44xx_l4_abe_hwmod,
  5269. .slave = &omap44xx_timer8_hwmod,
  5270. .clk = "ocp_abe_iclk",
  5271. .addr = omap44xx_timer8_addrs,
  5272. .user = OCP_USER_MPU,
  5273. };
  5274. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5275. {
  5276. .pa_start = 0x4903e000,
  5277. .pa_end = 0x4903e07f,
  5278. .flags = ADDR_TYPE_RT
  5279. },
  5280. { }
  5281. };
  5282. /* l4_abe -> timer8 (dma) */
  5283. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5284. .master = &omap44xx_l4_abe_hwmod,
  5285. .slave = &omap44xx_timer8_hwmod,
  5286. .clk = "ocp_abe_iclk",
  5287. .addr = omap44xx_timer8_dma_addrs,
  5288. .user = OCP_USER_SDMA,
  5289. };
  5290. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5291. {
  5292. .pa_start = 0x4803e000,
  5293. .pa_end = 0x4803e07f,
  5294. .flags = ADDR_TYPE_RT
  5295. },
  5296. { }
  5297. };
  5298. /* l4_per -> timer9 */
  5299. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5300. .master = &omap44xx_l4_per_hwmod,
  5301. .slave = &omap44xx_timer9_hwmod,
  5302. .clk = "l4_div_ck",
  5303. .addr = omap44xx_timer9_addrs,
  5304. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5305. };
  5306. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5307. {
  5308. .pa_start = 0x48086000,
  5309. .pa_end = 0x4808607f,
  5310. .flags = ADDR_TYPE_RT
  5311. },
  5312. { }
  5313. };
  5314. /* l4_per -> timer10 */
  5315. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5316. .master = &omap44xx_l4_per_hwmod,
  5317. .slave = &omap44xx_timer10_hwmod,
  5318. .clk = "l4_div_ck",
  5319. .addr = omap44xx_timer10_addrs,
  5320. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5321. };
  5322. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5323. {
  5324. .pa_start = 0x48088000,
  5325. .pa_end = 0x4808807f,
  5326. .flags = ADDR_TYPE_RT
  5327. },
  5328. { }
  5329. };
  5330. /* l4_per -> timer11 */
  5331. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5332. .master = &omap44xx_l4_per_hwmod,
  5333. .slave = &omap44xx_timer11_hwmod,
  5334. .clk = "l4_div_ck",
  5335. .addr = omap44xx_timer11_addrs,
  5336. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5337. };
  5338. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5339. {
  5340. .pa_start = 0x4806a000,
  5341. .pa_end = 0x4806a0ff,
  5342. .flags = ADDR_TYPE_RT
  5343. },
  5344. { }
  5345. };
  5346. /* l4_per -> uart1 */
  5347. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5348. .master = &omap44xx_l4_per_hwmod,
  5349. .slave = &omap44xx_uart1_hwmod,
  5350. .clk = "l4_div_ck",
  5351. .addr = omap44xx_uart1_addrs,
  5352. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5353. };
  5354. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5355. {
  5356. .pa_start = 0x4806c000,
  5357. .pa_end = 0x4806c0ff,
  5358. .flags = ADDR_TYPE_RT
  5359. },
  5360. { }
  5361. };
  5362. /* l4_per -> uart2 */
  5363. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5364. .master = &omap44xx_l4_per_hwmod,
  5365. .slave = &omap44xx_uart2_hwmod,
  5366. .clk = "l4_div_ck",
  5367. .addr = omap44xx_uart2_addrs,
  5368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5369. };
  5370. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5371. {
  5372. .pa_start = 0x48020000,
  5373. .pa_end = 0x480200ff,
  5374. .flags = ADDR_TYPE_RT
  5375. },
  5376. { }
  5377. };
  5378. /* l4_per -> uart3 */
  5379. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5380. .master = &omap44xx_l4_per_hwmod,
  5381. .slave = &omap44xx_uart3_hwmod,
  5382. .clk = "l4_div_ck",
  5383. .addr = omap44xx_uart3_addrs,
  5384. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5385. };
  5386. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5387. {
  5388. .pa_start = 0x4806e000,
  5389. .pa_end = 0x4806e0ff,
  5390. .flags = ADDR_TYPE_RT
  5391. },
  5392. { }
  5393. };
  5394. /* l4_per -> uart4 */
  5395. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5396. .master = &omap44xx_l4_per_hwmod,
  5397. .slave = &omap44xx_uart4_hwmod,
  5398. .clk = "l4_div_ck",
  5399. .addr = omap44xx_uart4_addrs,
  5400. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5401. };
  5402. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5403. {
  5404. .pa_start = 0x4a0a9000,
  5405. .pa_end = 0x4a0a93ff,
  5406. .flags = ADDR_TYPE_RT
  5407. },
  5408. { }
  5409. };
  5410. /* l4_cfg -> usb_host_fs */
  5411. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5412. .master = &omap44xx_l4_cfg_hwmod,
  5413. .slave = &omap44xx_usb_host_fs_hwmod,
  5414. .clk = "l4_div_ck",
  5415. .addr = omap44xx_usb_host_fs_addrs,
  5416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5417. };
  5418. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5419. {
  5420. .name = "uhh",
  5421. .pa_start = 0x4a064000,
  5422. .pa_end = 0x4a0647ff,
  5423. .flags = ADDR_TYPE_RT
  5424. },
  5425. {
  5426. .name = "ohci",
  5427. .pa_start = 0x4a064800,
  5428. .pa_end = 0x4a064bff,
  5429. },
  5430. {
  5431. .name = "ehci",
  5432. .pa_start = 0x4a064c00,
  5433. .pa_end = 0x4a064fff,
  5434. },
  5435. {}
  5436. };
  5437. /* l4_cfg -> usb_host_hs */
  5438. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5439. .master = &omap44xx_l4_cfg_hwmod,
  5440. .slave = &omap44xx_usb_host_hs_hwmod,
  5441. .clk = "l4_div_ck",
  5442. .addr = omap44xx_usb_host_hs_addrs,
  5443. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5444. };
  5445. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5446. {
  5447. .pa_start = 0x4a0ab000,
  5448. .pa_end = 0x4a0ab7ff,
  5449. .flags = ADDR_TYPE_RT
  5450. },
  5451. { }
  5452. };
  5453. /* l4_cfg -> usb_otg_hs */
  5454. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5455. .master = &omap44xx_l4_cfg_hwmod,
  5456. .slave = &omap44xx_usb_otg_hs_hwmod,
  5457. .clk = "l4_div_ck",
  5458. .addr = omap44xx_usb_otg_hs_addrs,
  5459. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5460. };
  5461. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5462. {
  5463. .name = "tll",
  5464. .pa_start = 0x4a062000,
  5465. .pa_end = 0x4a063fff,
  5466. .flags = ADDR_TYPE_RT
  5467. },
  5468. {}
  5469. };
  5470. /* l4_cfg -> usb_tll_hs */
  5471. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5472. .master = &omap44xx_l4_cfg_hwmod,
  5473. .slave = &omap44xx_usb_tll_hs_hwmod,
  5474. .clk = "l4_div_ck",
  5475. .addr = omap44xx_usb_tll_hs_addrs,
  5476. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5477. };
  5478. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5479. {
  5480. .pa_start = 0x4a314000,
  5481. .pa_end = 0x4a31407f,
  5482. .flags = ADDR_TYPE_RT
  5483. },
  5484. { }
  5485. };
  5486. /* l4_wkup -> wd_timer2 */
  5487. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5488. .master = &omap44xx_l4_wkup_hwmod,
  5489. .slave = &omap44xx_wd_timer2_hwmod,
  5490. .clk = "l4_wkup_clk_mux_ck",
  5491. .addr = omap44xx_wd_timer2_addrs,
  5492. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5493. };
  5494. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5495. {
  5496. .pa_start = 0x40130000,
  5497. .pa_end = 0x4013007f,
  5498. .flags = ADDR_TYPE_RT
  5499. },
  5500. { }
  5501. };
  5502. /* l4_abe -> wd_timer3 */
  5503. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5504. .master = &omap44xx_l4_abe_hwmod,
  5505. .slave = &omap44xx_wd_timer3_hwmod,
  5506. .clk = "ocp_abe_iclk",
  5507. .addr = omap44xx_wd_timer3_addrs,
  5508. .user = OCP_USER_MPU,
  5509. };
  5510. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5511. {
  5512. .pa_start = 0x49030000,
  5513. .pa_end = 0x4903007f,
  5514. .flags = ADDR_TYPE_RT
  5515. },
  5516. { }
  5517. };
  5518. /* l4_abe -> wd_timer3 (dma) */
  5519. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5520. .master = &omap44xx_l4_abe_hwmod,
  5521. .slave = &omap44xx_wd_timer3_hwmod,
  5522. .clk = "ocp_abe_iclk",
  5523. .addr = omap44xx_wd_timer3_dma_addrs,
  5524. .user = OCP_USER_SDMA,
  5525. };
  5526. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5527. &omap44xx_c2c__c2c_target_fw,
  5528. &omap44xx_l4_cfg__c2c_target_fw,
  5529. &omap44xx_l3_main_1__dmm,
  5530. &omap44xx_mpu__dmm,
  5531. &omap44xx_c2c__emif_fw,
  5532. &omap44xx_dmm__emif_fw,
  5533. &omap44xx_l4_cfg__emif_fw,
  5534. &omap44xx_iva__l3_instr,
  5535. &omap44xx_l3_main_3__l3_instr,
  5536. &omap44xx_ocp_wp_noc__l3_instr,
  5537. &omap44xx_dsp__l3_main_1,
  5538. &omap44xx_dss__l3_main_1,
  5539. &omap44xx_l3_main_2__l3_main_1,
  5540. &omap44xx_l4_cfg__l3_main_1,
  5541. &omap44xx_mmc1__l3_main_1,
  5542. &omap44xx_mmc2__l3_main_1,
  5543. &omap44xx_mpu__l3_main_1,
  5544. &omap44xx_c2c_target_fw__l3_main_2,
  5545. &omap44xx_debugss__l3_main_2,
  5546. &omap44xx_dma_system__l3_main_2,
  5547. &omap44xx_fdif__l3_main_2,
  5548. &omap44xx_gpu__l3_main_2,
  5549. &omap44xx_hsi__l3_main_2,
  5550. &omap44xx_ipu__l3_main_2,
  5551. &omap44xx_iss__l3_main_2,
  5552. &omap44xx_iva__l3_main_2,
  5553. &omap44xx_l3_main_1__l3_main_2,
  5554. &omap44xx_l4_cfg__l3_main_2,
  5555. /* &omap44xx_usb_host_fs__l3_main_2, */
  5556. &omap44xx_usb_host_hs__l3_main_2,
  5557. &omap44xx_usb_otg_hs__l3_main_2,
  5558. &omap44xx_l3_main_1__l3_main_3,
  5559. &omap44xx_l3_main_2__l3_main_3,
  5560. &omap44xx_l4_cfg__l3_main_3,
  5561. /* &omap44xx_aess__l4_abe, */
  5562. &omap44xx_dsp__l4_abe,
  5563. &omap44xx_l3_main_1__l4_abe,
  5564. &omap44xx_mpu__l4_abe,
  5565. &omap44xx_l3_main_1__l4_cfg,
  5566. &omap44xx_l3_main_2__l4_per,
  5567. &omap44xx_l4_cfg__l4_wkup,
  5568. &omap44xx_mpu__mpu_private,
  5569. &omap44xx_l4_cfg__ocp_wp_noc,
  5570. /* &omap44xx_l4_abe__aess, */
  5571. /* &omap44xx_l4_abe__aess_dma, */
  5572. &omap44xx_l3_main_2__c2c,
  5573. &omap44xx_l4_wkup__counter_32k,
  5574. &omap44xx_l4_cfg__ctrl_module_core,
  5575. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5576. &omap44xx_l4_wkup__ctrl_module_wkup,
  5577. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5578. &omap44xx_l3_instr__debugss,
  5579. &omap44xx_l4_cfg__dma_system,
  5580. &omap44xx_l4_abe__dmic,
  5581. &omap44xx_l4_abe__dmic_dma,
  5582. &omap44xx_dsp__iva,
  5583. /* &omap44xx_dsp__sl2if, */
  5584. &omap44xx_l4_cfg__dsp,
  5585. &omap44xx_l3_main_2__dss,
  5586. &omap44xx_l4_per__dss,
  5587. &omap44xx_l3_main_2__dss_dispc,
  5588. &omap44xx_l4_per__dss_dispc,
  5589. &omap44xx_l3_main_2__dss_dsi1,
  5590. &omap44xx_l4_per__dss_dsi1,
  5591. &omap44xx_l3_main_2__dss_dsi2,
  5592. &omap44xx_l4_per__dss_dsi2,
  5593. &omap44xx_l3_main_2__dss_hdmi,
  5594. &omap44xx_l4_per__dss_hdmi,
  5595. &omap44xx_l3_main_2__dss_rfbi,
  5596. &omap44xx_l4_per__dss_rfbi,
  5597. &omap44xx_l3_main_2__dss_venc,
  5598. &omap44xx_l4_per__dss_venc,
  5599. &omap44xx_l4_per__elm,
  5600. &omap44xx_emif_fw__emif1,
  5601. &omap44xx_emif_fw__emif2,
  5602. &omap44xx_l4_cfg__fdif,
  5603. &omap44xx_l4_wkup__gpio1,
  5604. &omap44xx_l4_per__gpio2,
  5605. &omap44xx_l4_per__gpio3,
  5606. &omap44xx_l4_per__gpio4,
  5607. &omap44xx_l4_per__gpio5,
  5608. &omap44xx_l4_per__gpio6,
  5609. &omap44xx_l3_main_2__gpmc,
  5610. &omap44xx_l3_main_2__gpu,
  5611. &omap44xx_l4_per__hdq1w,
  5612. &omap44xx_l4_cfg__hsi,
  5613. &omap44xx_l4_per__i2c1,
  5614. &omap44xx_l4_per__i2c2,
  5615. &omap44xx_l4_per__i2c3,
  5616. &omap44xx_l4_per__i2c4,
  5617. &omap44xx_l3_main_2__ipu,
  5618. &omap44xx_l3_main_2__iss,
  5619. /* &omap44xx_iva__sl2if, */
  5620. &omap44xx_l3_main_2__iva,
  5621. &omap44xx_l4_wkup__kbd,
  5622. &omap44xx_l4_cfg__mailbox,
  5623. &omap44xx_l4_abe__mcasp,
  5624. &omap44xx_l4_abe__mcasp_dma,
  5625. &omap44xx_l4_abe__mcbsp1,
  5626. &omap44xx_l4_abe__mcbsp1_dma,
  5627. &omap44xx_l4_abe__mcbsp2,
  5628. &omap44xx_l4_abe__mcbsp2_dma,
  5629. &omap44xx_l4_abe__mcbsp3,
  5630. &omap44xx_l4_abe__mcbsp3_dma,
  5631. &omap44xx_l4_per__mcbsp4,
  5632. &omap44xx_l4_abe__mcpdm,
  5633. &omap44xx_l4_abe__mcpdm_dma,
  5634. &omap44xx_l4_per__mcspi1,
  5635. &omap44xx_l4_per__mcspi2,
  5636. &omap44xx_l4_per__mcspi3,
  5637. &omap44xx_l4_per__mcspi4,
  5638. &omap44xx_l4_per__mmc1,
  5639. &omap44xx_l4_per__mmc2,
  5640. &omap44xx_l4_per__mmc3,
  5641. &omap44xx_l4_per__mmc4,
  5642. &omap44xx_l4_per__mmc5,
  5643. &omap44xx_l3_main_2__mmu_ipu,
  5644. &omap44xx_l4_cfg__mmu_dsp,
  5645. &omap44xx_l3_main_2__ocmc_ram,
  5646. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5647. &omap44xx_mpu_private__prcm_mpu,
  5648. &omap44xx_l4_wkup__cm_core_aon,
  5649. &omap44xx_l4_cfg__cm_core,
  5650. &omap44xx_l4_wkup__prm,
  5651. &omap44xx_l4_wkup__scrm,
  5652. /* &omap44xx_l3_main_2__sl2if, */
  5653. &omap44xx_l4_abe__slimbus1,
  5654. &omap44xx_l4_abe__slimbus1_dma,
  5655. &omap44xx_l4_per__slimbus2,
  5656. &omap44xx_l4_cfg__smartreflex_core,
  5657. &omap44xx_l4_cfg__smartreflex_iva,
  5658. &omap44xx_l4_cfg__smartreflex_mpu,
  5659. &omap44xx_l4_cfg__spinlock,
  5660. &omap44xx_l4_wkup__timer1,
  5661. &omap44xx_l4_per__timer2,
  5662. &omap44xx_l4_per__timer3,
  5663. &omap44xx_l4_per__timer4,
  5664. &omap44xx_l4_abe__timer5,
  5665. &omap44xx_l4_abe__timer5_dma,
  5666. &omap44xx_l4_abe__timer6,
  5667. &omap44xx_l4_abe__timer6_dma,
  5668. &omap44xx_l4_abe__timer7,
  5669. &omap44xx_l4_abe__timer7_dma,
  5670. &omap44xx_l4_abe__timer8,
  5671. &omap44xx_l4_abe__timer8_dma,
  5672. &omap44xx_l4_per__timer9,
  5673. &omap44xx_l4_per__timer10,
  5674. &omap44xx_l4_per__timer11,
  5675. &omap44xx_l4_per__uart1,
  5676. &omap44xx_l4_per__uart2,
  5677. &omap44xx_l4_per__uart3,
  5678. &omap44xx_l4_per__uart4,
  5679. /* &omap44xx_l4_cfg__usb_host_fs, */
  5680. &omap44xx_l4_cfg__usb_host_hs,
  5681. &omap44xx_l4_cfg__usb_otg_hs,
  5682. &omap44xx_l4_cfg__usb_tll_hs,
  5683. &omap44xx_l4_wkup__wd_timer2,
  5684. &omap44xx_l4_abe__wd_timer3,
  5685. &omap44xx_l4_abe__wd_timer3_dma,
  5686. NULL,
  5687. };
  5688. int __init omap44xx_hwmod_init(void)
  5689. {
  5690. omap_hwmod_init();
  5691. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5692. }