emulate.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<16) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<17) /* Register operand. */
  49. #define DstMem (3<<17) /* Memory operand. */
  50. #define DstAcc (4<<17) /* Destination Accumulator */
  51. #define DstDI (5<<17) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<17) /* 64bit memory operand */
  53. #define DstMask (7<<17)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. #define GroupMask 0x0f /* Group number stored in bits 0:3 */
  82. /* Misc flags */
  83. #define Undefined (1<<25) /* No Such Instruction */
  84. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  85. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  86. #define No64 (1<<28)
  87. /* Source 2 operand type */
  88. #define Src2None (0<<29)
  89. #define Src2CL (1<<29)
  90. #define Src2ImmByte (2<<29)
  91. #define Src2One (3<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x) x, x
  94. #define X3(x) X2(x), x
  95. #define X4(x) X2(x), X2(x)
  96. #define X5(x) X4(x), x
  97. #define X6(x) X4(x), X2(x)
  98. #define X7(x) X4(x), X3(x)
  99. #define X8(x) X4(x), X4(x)
  100. #define X16(x) X8(x), X8(x)
  101. enum {
  102. NoGrp, Group1A, Group3, Group4, Group5, Group7, Group8, Group9,
  103. };
  104. struct opcode {
  105. u32 flags;
  106. union {
  107. struct opcode *group;
  108. struct group_dual *gdual;
  109. } u;
  110. };
  111. struct group_dual {
  112. struct opcode mod012[8];
  113. struct opcode mod3[8];
  114. };
  115. #define D(_y) { .flags = (_y) }
  116. #define N D(0)
  117. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  118. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  119. static struct opcode group1[] = {
  120. X7(D(Lock)), N
  121. };
  122. static struct opcode group_table[] = {
  123. [Group1A*8] =
  124. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  125. [Group3*8] =
  126. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  127. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  128. X4(D(Undefined)),
  129. [Group4*8] =
  130. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  131. N, N, N, N, N, N,
  132. [Group5*8] =
  133. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  134. D(SrcMem | ModRM | Stack), N,
  135. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  136. D(SrcMem | ModRM | Stack), N,
  137. [Group7*8] =
  138. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  139. D(SrcNone | ModRM | DstMem | Mov), N,
  140. D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
  141. [Group8*8] =
  142. N, N, N, N,
  143. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  144. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  145. [Group9*8] =
  146. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  147. };
  148. static struct opcode group2_table[] = {
  149. [Group7*8] =
  150. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  151. D(SrcNone | ModRM | DstMem | Mov), N,
  152. D(SrcMem16 | ModRM | Mov | Priv), N,
  153. [Group9*8] =
  154. N, N, N, N, N, N, N, N,
  155. };
  156. static struct opcode opcode_table[256] = {
  157. /* 0x00 - 0x07 */
  158. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  159. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  160. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  161. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  162. /* 0x08 - 0x0F */
  163. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  164. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  165. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  166. D(ImplicitOps | Stack | No64), N,
  167. /* 0x10 - 0x17 */
  168. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  169. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  170. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  171. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  172. /* 0x18 - 0x1F */
  173. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  174. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  175. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  176. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  177. /* 0x20 - 0x27 */
  178. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  179. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  180. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  181. /* 0x28 - 0x2F */
  182. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  183. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  184. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  185. /* 0x30 - 0x37 */
  186. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  187. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  188. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  189. /* 0x38 - 0x3F */
  190. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  191. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  192. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  193. N, N,
  194. /* 0x40 - 0x4F */
  195. X16(D(DstReg)),
  196. /* 0x50 - 0x57 */
  197. X8(D(SrcReg | Stack)),
  198. /* 0x58 - 0x5F */
  199. X8(D(DstReg | Stack)),
  200. /* 0x60 - 0x67 */
  201. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  202. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  203. N, N, N, N,
  204. /* 0x68 - 0x6F */
  205. D(SrcImm | Mov | Stack), N, D(SrcImmByte | Mov | Stack), N,
  206. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  207. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  208. /* 0x70 - 0x7F */
  209. X16(D(SrcImmByte)),
  210. /* 0x80 - 0x87 */
  211. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  212. G(DstMem | SrcImm | ModRM | Group, group1),
  213. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  214. G(DstMem | SrcImmByte | ModRM | Group, group1),
  215. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  216. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  217. /* 0x88 - 0x8F */
  218. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  219. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  220. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
  221. D(ImplicitOps | SrcMem16 | ModRM), D(Group | Group1A),
  222. /* 0x90 - 0x97 */
  223. D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg),
  224. /* 0x98 - 0x9F */
  225. N, N, D(SrcImmFAddr | No64), N,
  226. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  227. /* 0xA0 - 0xA7 */
  228. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  229. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  230. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  231. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  232. /* 0xA8 - 0xAF */
  233. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  234. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  235. D(ByteOp | DstDI | String), D(DstDI | String),
  236. /* 0xB0 - 0xB7 */
  237. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  238. /* 0xB8 - 0xBF */
  239. X8(D(DstReg | SrcImm | Mov)),
  240. /* 0xC0 - 0xC7 */
  241. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  242. N, D(ImplicitOps | Stack), N, N,
  243. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  244. /* 0xC8 - 0xCF */
  245. N, N, N, D(ImplicitOps | Stack),
  246. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  247. /* 0xD0 - 0xD7 */
  248. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  249. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  250. N, N, N, N,
  251. /* 0xD8 - 0xDF */
  252. N, N, N, N, N, N, N, N,
  253. /* 0xE0 - 0xE7 */
  254. N, N, N, N,
  255. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  256. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  257. /* 0xE8 - 0xEF */
  258. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  259. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  260. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  261. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  262. /* 0xF0 - 0xF7 */
  263. N, N, N, N,
  264. D(ImplicitOps | Priv), D(ImplicitOps), D(ByteOp | Group | Group3), D(Group | Group3),
  265. /* 0xF8 - 0xFF */
  266. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  267. D(ImplicitOps), D(ImplicitOps), D(Group | Group4), D(Group | Group5),
  268. };
  269. static struct opcode twobyte_table[256] = {
  270. /* 0x00 - 0x0F */
  271. N, D(Group | GroupDual | Group7), N, N,
  272. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  273. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  274. N, D(ImplicitOps | ModRM), N, N,
  275. /* 0x10 - 0x1F */
  276. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  277. /* 0x20 - 0x2F */
  278. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  279. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  280. N, N, N, N,
  281. N, N, N, N, N, N, N, N,
  282. /* 0x30 - 0x3F */
  283. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  284. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  285. N, N, N, N, N, N, N, N,
  286. /* 0x40 - 0x4F */
  287. X16(D(DstReg | SrcMem | ModRM | Mov)),
  288. /* 0x50 - 0x5F */
  289. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  290. /* 0x60 - 0x6F */
  291. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  292. /* 0x70 - 0x7F */
  293. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  294. /* 0x80 - 0x8F */
  295. X16(D(SrcImm)),
  296. /* 0x90 - 0x9F */
  297. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  298. /* 0xA0 - 0xA7 */
  299. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  300. N, D(DstMem | SrcReg | ModRM | BitOp),
  301. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  302. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  303. /* 0xA8 - 0xAF */
  304. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  305. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  306. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  307. D(DstMem | SrcReg | Src2CL | ModRM),
  308. D(ModRM), N,
  309. /* 0xB0 - 0xB7 */
  310. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  311. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  312. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  313. D(DstReg | SrcMem16 | ModRM | Mov),
  314. /* 0xB8 - 0xBF */
  315. N, N,
  316. D(Group | Group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  317. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  318. D(DstReg | SrcMem16 | ModRM | Mov),
  319. /* 0xC0 - 0xCF */
  320. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  321. N, N, N, D(Group | GroupDual | Group9),
  322. N, N, N, N, N, N, N, N,
  323. /* 0xD0 - 0xDF */
  324. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  325. /* 0xE0 - 0xEF */
  326. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  327. /* 0xF0 - 0xFF */
  328. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  329. };
  330. #undef D
  331. #undef N
  332. #undef G
  333. #undef GD
  334. /* EFLAGS bit definitions. */
  335. #define EFLG_ID (1<<21)
  336. #define EFLG_VIP (1<<20)
  337. #define EFLG_VIF (1<<19)
  338. #define EFLG_AC (1<<18)
  339. #define EFLG_VM (1<<17)
  340. #define EFLG_RF (1<<16)
  341. #define EFLG_IOPL (3<<12)
  342. #define EFLG_NT (1<<14)
  343. #define EFLG_OF (1<<11)
  344. #define EFLG_DF (1<<10)
  345. #define EFLG_IF (1<<9)
  346. #define EFLG_TF (1<<8)
  347. #define EFLG_SF (1<<7)
  348. #define EFLG_ZF (1<<6)
  349. #define EFLG_AF (1<<4)
  350. #define EFLG_PF (1<<2)
  351. #define EFLG_CF (1<<0)
  352. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  353. #define EFLG_RESERVED_ONE_MASK 2
  354. /*
  355. * Instruction emulation:
  356. * Most instructions are emulated directly via a fragment of inline assembly
  357. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  358. * any modified flags.
  359. */
  360. #if defined(CONFIG_X86_64)
  361. #define _LO32 "k" /* force 32-bit operand */
  362. #define _STK "%%rsp" /* stack pointer */
  363. #elif defined(__i386__)
  364. #define _LO32 "" /* force 32-bit operand */
  365. #define _STK "%%esp" /* stack pointer */
  366. #endif
  367. /*
  368. * These EFLAGS bits are restored from saved value during emulation, and
  369. * any changes are written back to the saved value after emulation.
  370. */
  371. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  372. /* Before executing instruction: restore necessary bits in EFLAGS. */
  373. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  374. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  375. "movl %"_sav",%"_LO32 _tmp"; " \
  376. "push %"_tmp"; " \
  377. "push %"_tmp"; " \
  378. "movl %"_msk",%"_LO32 _tmp"; " \
  379. "andl %"_LO32 _tmp",("_STK"); " \
  380. "pushf; " \
  381. "notl %"_LO32 _tmp"; " \
  382. "andl %"_LO32 _tmp",("_STK"); " \
  383. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  384. "pop %"_tmp"; " \
  385. "orl %"_LO32 _tmp",("_STK"); " \
  386. "popf; " \
  387. "pop %"_sav"; "
  388. /* After executing instruction: write-back necessary bits in EFLAGS. */
  389. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  390. /* _sav |= EFLAGS & _msk; */ \
  391. "pushf; " \
  392. "pop %"_tmp"; " \
  393. "andl %"_msk",%"_LO32 _tmp"; " \
  394. "orl %"_LO32 _tmp",%"_sav"; "
  395. #ifdef CONFIG_X86_64
  396. #define ON64(x) x
  397. #else
  398. #define ON64(x)
  399. #endif
  400. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  401. do { \
  402. __asm__ __volatile__ ( \
  403. _PRE_EFLAGS("0", "4", "2") \
  404. _op _suffix " %"_x"3,%1; " \
  405. _POST_EFLAGS("0", "4", "2") \
  406. : "=m" (_eflags), "=m" ((_dst).val), \
  407. "=&r" (_tmp) \
  408. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  409. } while (0)
  410. /* Raw emulation: instruction has two explicit operands. */
  411. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  412. do { \
  413. unsigned long _tmp; \
  414. \
  415. switch ((_dst).bytes) { \
  416. case 2: \
  417. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  418. break; \
  419. case 4: \
  420. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  421. break; \
  422. case 8: \
  423. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  424. break; \
  425. } \
  426. } while (0)
  427. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  428. do { \
  429. unsigned long _tmp; \
  430. switch ((_dst).bytes) { \
  431. case 1: \
  432. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  433. break; \
  434. default: \
  435. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  436. _wx, _wy, _lx, _ly, _qx, _qy); \
  437. break; \
  438. } \
  439. } while (0)
  440. /* Source operand is byte-sized and may be restricted to just %cl. */
  441. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  442. __emulate_2op(_op, _src, _dst, _eflags, \
  443. "b", "c", "b", "c", "b", "c", "b", "c")
  444. /* Source operand is byte, word, long or quad sized. */
  445. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  446. __emulate_2op(_op, _src, _dst, _eflags, \
  447. "b", "q", "w", "r", _LO32, "r", "", "r")
  448. /* Source operand is word, long or quad sized. */
  449. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  450. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  451. "w", "r", _LO32, "r", "", "r")
  452. /* Instruction has three operands and one operand is stored in ECX register */
  453. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  454. do { \
  455. unsigned long _tmp; \
  456. _type _clv = (_cl).val; \
  457. _type _srcv = (_src).val; \
  458. _type _dstv = (_dst).val; \
  459. \
  460. __asm__ __volatile__ ( \
  461. _PRE_EFLAGS("0", "5", "2") \
  462. _op _suffix " %4,%1 \n" \
  463. _POST_EFLAGS("0", "5", "2") \
  464. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  465. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  466. ); \
  467. \
  468. (_cl).val = (unsigned long) _clv; \
  469. (_src).val = (unsigned long) _srcv; \
  470. (_dst).val = (unsigned long) _dstv; \
  471. } while (0)
  472. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  473. do { \
  474. switch ((_dst).bytes) { \
  475. case 2: \
  476. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  477. "w", unsigned short); \
  478. break; \
  479. case 4: \
  480. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  481. "l", unsigned int); \
  482. break; \
  483. case 8: \
  484. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  485. "q", unsigned long)); \
  486. break; \
  487. } \
  488. } while (0)
  489. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  490. do { \
  491. unsigned long _tmp; \
  492. \
  493. __asm__ __volatile__ ( \
  494. _PRE_EFLAGS("0", "3", "2") \
  495. _op _suffix " %1; " \
  496. _POST_EFLAGS("0", "3", "2") \
  497. : "=m" (_eflags), "+m" ((_dst).val), \
  498. "=&r" (_tmp) \
  499. : "i" (EFLAGS_MASK)); \
  500. } while (0)
  501. /* Instruction has only one explicit operand (no source operand). */
  502. #define emulate_1op(_op, _dst, _eflags) \
  503. do { \
  504. switch ((_dst).bytes) { \
  505. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  506. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  507. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  508. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  509. } \
  510. } while (0)
  511. /* Fetch next part of the instruction being emulated. */
  512. #define insn_fetch(_type, _size, _eip) \
  513. ({ unsigned long _x; \
  514. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  515. if (rc != X86EMUL_CONTINUE) \
  516. goto done; \
  517. (_eip) += (_size); \
  518. (_type)_x; \
  519. })
  520. #define insn_fetch_arr(_arr, _size, _eip) \
  521. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  522. if (rc != X86EMUL_CONTINUE) \
  523. goto done; \
  524. (_eip) += (_size); \
  525. })
  526. static inline unsigned long ad_mask(struct decode_cache *c)
  527. {
  528. return (1UL << (c->ad_bytes << 3)) - 1;
  529. }
  530. /* Access/update address held in a register, based on addressing mode. */
  531. static inline unsigned long
  532. address_mask(struct decode_cache *c, unsigned long reg)
  533. {
  534. if (c->ad_bytes == sizeof(unsigned long))
  535. return reg;
  536. else
  537. return reg & ad_mask(c);
  538. }
  539. static inline unsigned long
  540. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  541. {
  542. return base + address_mask(c, reg);
  543. }
  544. static inline void
  545. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  546. {
  547. if (c->ad_bytes == sizeof(unsigned long))
  548. *reg += inc;
  549. else
  550. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  551. }
  552. static inline void jmp_rel(struct decode_cache *c, int rel)
  553. {
  554. register_address_increment(c, &c->eip, rel);
  555. }
  556. static void set_seg_override(struct decode_cache *c, int seg)
  557. {
  558. c->has_seg_override = true;
  559. c->seg_override = seg;
  560. }
  561. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  562. struct x86_emulate_ops *ops, int seg)
  563. {
  564. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  565. return 0;
  566. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  567. }
  568. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  569. struct x86_emulate_ops *ops,
  570. struct decode_cache *c)
  571. {
  572. if (!c->has_seg_override)
  573. return 0;
  574. return seg_base(ctxt, ops, c->seg_override);
  575. }
  576. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  577. struct x86_emulate_ops *ops)
  578. {
  579. return seg_base(ctxt, ops, VCPU_SREG_ES);
  580. }
  581. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  582. struct x86_emulate_ops *ops)
  583. {
  584. return seg_base(ctxt, ops, VCPU_SREG_SS);
  585. }
  586. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  587. u32 error, bool valid)
  588. {
  589. ctxt->exception = vec;
  590. ctxt->error_code = error;
  591. ctxt->error_code_valid = valid;
  592. ctxt->restart = false;
  593. }
  594. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  595. {
  596. emulate_exception(ctxt, GP_VECTOR, err, true);
  597. }
  598. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  599. int err)
  600. {
  601. ctxt->cr2 = addr;
  602. emulate_exception(ctxt, PF_VECTOR, err, true);
  603. }
  604. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  605. {
  606. emulate_exception(ctxt, UD_VECTOR, 0, false);
  607. }
  608. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  609. {
  610. emulate_exception(ctxt, TS_VECTOR, err, true);
  611. }
  612. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  613. struct x86_emulate_ops *ops,
  614. unsigned long eip, u8 *dest)
  615. {
  616. struct fetch_cache *fc = &ctxt->decode.fetch;
  617. int rc;
  618. int size, cur_size;
  619. if (eip == fc->end) {
  620. cur_size = fc->end - fc->start;
  621. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  622. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  623. size, ctxt->vcpu, NULL);
  624. if (rc != X86EMUL_CONTINUE)
  625. return rc;
  626. fc->end += size;
  627. }
  628. *dest = fc->data[eip - fc->start];
  629. return X86EMUL_CONTINUE;
  630. }
  631. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  632. struct x86_emulate_ops *ops,
  633. unsigned long eip, void *dest, unsigned size)
  634. {
  635. int rc;
  636. /* x86 instructions are limited to 15 bytes. */
  637. if (eip + size - ctxt->eip > 15)
  638. return X86EMUL_UNHANDLEABLE;
  639. while (size--) {
  640. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  641. if (rc != X86EMUL_CONTINUE)
  642. return rc;
  643. }
  644. return X86EMUL_CONTINUE;
  645. }
  646. /*
  647. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  648. * pointer into the block that addresses the relevant register.
  649. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  650. */
  651. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  652. int highbyte_regs)
  653. {
  654. void *p;
  655. p = &regs[modrm_reg];
  656. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  657. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  658. return p;
  659. }
  660. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  661. struct x86_emulate_ops *ops,
  662. void *ptr,
  663. u16 *size, unsigned long *address, int op_bytes)
  664. {
  665. int rc;
  666. if (op_bytes == 2)
  667. op_bytes = 3;
  668. *address = 0;
  669. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  670. ctxt->vcpu, NULL);
  671. if (rc != X86EMUL_CONTINUE)
  672. return rc;
  673. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  674. ctxt->vcpu, NULL);
  675. return rc;
  676. }
  677. static int test_cc(unsigned int condition, unsigned int flags)
  678. {
  679. int rc = 0;
  680. switch ((condition & 15) >> 1) {
  681. case 0: /* o */
  682. rc |= (flags & EFLG_OF);
  683. break;
  684. case 1: /* b/c/nae */
  685. rc |= (flags & EFLG_CF);
  686. break;
  687. case 2: /* z/e */
  688. rc |= (flags & EFLG_ZF);
  689. break;
  690. case 3: /* be/na */
  691. rc |= (flags & (EFLG_CF|EFLG_ZF));
  692. break;
  693. case 4: /* s */
  694. rc |= (flags & EFLG_SF);
  695. break;
  696. case 5: /* p/pe */
  697. rc |= (flags & EFLG_PF);
  698. break;
  699. case 7: /* le/ng */
  700. rc |= (flags & EFLG_ZF);
  701. /* fall through */
  702. case 6: /* l/nge */
  703. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  704. break;
  705. }
  706. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  707. return (!!rc ^ (condition & 1));
  708. }
  709. static void decode_register_operand(struct operand *op,
  710. struct decode_cache *c,
  711. int inhibit_bytereg)
  712. {
  713. unsigned reg = c->modrm_reg;
  714. int highbyte_regs = c->rex_prefix == 0;
  715. if (!(c->d & ModRM))
  716. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  717. op->type = OP_REG;
  718. if ((c->d & ByteOp) && !inhibit_bytereg) {
  719. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  720. op->val = *(u8 *)op->ptr;
  721. op->bytes = 1;
  722. } else {
  723. op->ptr = decode_register(reg, c->regs, 0);
  724. op->bytes = c->op_bytes;
  725. switch (op->bytes) {
  726. case 2:
  727. op->val = *(u16 *)op->ptr;
  728. break;
  729. case 4:
  730. op->val = *(u32 *)op->ptr;
  731. break;
  732. case 8:
  733. op->val = *(u64 *) op->ptr;
  734. break;
  735. }
  736. }
  737. op->orig_val = op->val;
  738. }
  739. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  740. struct x86_emulate_ops *ops)
  741. {
  742. struct decode_cache *c = &ctxt->decode;
  743. u8 sib;
  744. int index_reg = 0, base_reg = 0, scale;
  745. int rc = X86EMUL_CONTINUE;
  746. if (c->rex_prefix) {
  747. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  748. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  749. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  750. }
  751. c->modrm = insn_fetch(u8, 1, c->eip);
  752. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  753. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  754. c->modrm_rm |= (c->modrm & 0x07);
  755. c->modrm_ea = 0;
  756. c->use_modrm_ea = 1;
  757. if (c->modrm_mod == 3) {
  758. c->modrm_ptr = decode_register(c->modrm_rm,
  759. c->regs, c->d & ByteOp);
  760. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  761. return rc;
  762. }
  763. if (c->ad_bytes == 2) {
  764. unsigned bx = c->regs[VCPU_REGS_RBX];
  765. unsigned bp = c->regs[VCPU_REGS_RBP];
  766. unsigned si = c->regs[VCPU_REGS_RSI];
  767. unsigned di = c->regs[VCPU_REGS_RDI];
  768. /* 16-bit ModR/M decode. */
  769. switch (c->modrm_mod) {
  770. case 0:
  771. if (c->modrm_rm == 6)
  772. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  773. break;
  774. case 1:
  775. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  776. break;
  777. case 2:
  778. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  779. break;
  780. }
  781. switch (c->modrm_rm) {
  782. case 0:
  783. c->modrm_ea += bx + si;
  784. break;
  785. case 1:
  786. c->modrm_ea += bx + di;
  787. break;
  788. case 2:
  789. c->modrm_ea += bp + si;
  790. break;
  791. case 3:
  792. c->modrm_ea += bp + di;
  793. break;
  794. case 4:
  795. c->modrm_ea += si;
  796. break;
  797. case 5:
  798. c->modrm_ea += di;
  799. break;
  800. case 6:
  801. if (c->modrm_mod != 0)
  802. c->modrm_ea += bp;
  803. break;
  804. case 7:
  805. c->modrm_ea += bx;
  806. break;
  807. }
  808. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  809. (c->modrm_rm == 6 && c->modrm_mod != 0))
  810. if (!c->has_seg_override)
  811. set_seg_override(c, VCPU_SREG_SS);
  812. c->modrm_ea = (u16)c->modrm_ea;
  813. } else {
  814. /* 32/64-bit ModR/M decode. */
  815. if ((c->modrm_rm & 7) == 4) {
  816. sib = insn_fetch(u8, 1, c->eip);
  817. index_reg |= (sib >> 3) & 7;
  818. base_reg |= sib & 7;
  819. scale = sib >> 6;
  820. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  821. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  822. else
  823. c->modrm_ea += c->regs[base_reg];
  824. if (index_reg != 4)
  825. c->modrm_ea += c->regs[index_reg] << scale;
  826. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  827. if (ctxt->mode == X86EMUL_MODE_PROT64)
  828. c->rip_relative = 1;
  829. } else
  830. c->modrm_ea += c->regs[c->modrm_rm];
  831. switch (c->modrm_mod) {
  832. case 0:
  833. if (c->modrm_rm == 5)
  834. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  835. break;
  836. case 1:
  837. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  838. break;
  839. case 2:
  840. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  841. break;
  842. }
  843. }
  844. done:
  845. return rc;
  846. }
  847. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  848. struct x86_emulate_ops *ops)
  849. {
  850. struct decode_cache *c = &ctxt->decode;
  851. int rc = X86EMUL_CONTINUE;
  852. switch (c->ad_bytes) {
  853. case 2:
  854. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  855. break;
  856. case 4:
  857. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  858. break;
  859. case 8:
  860. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  861. break;
  862. }
  863. done:
  864. return rc;
  865. }
  866. int
  867. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  868. {
  869. struct decode_cache *c = &ctxt->decode;
  870. int rc = X86EMUL_CONTINUE;
  871. int mode = ctxt->mode;
  872. int def_op_bytes, def_ad_bytes, group, dual, goffset;
  873. struct opcode opcode, *g_mod012, *g_mod3;
  874. /* we cannot decode insn before we complete previous rep insn */
  875. WARN_ON(ctxt->restart);
  876. c->eip = ctxt->eip;
  877. c->fetch.start = c->fetch.end = c->eip;
  878. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  879. switch (mode) {
  880. case X86EMUL_MODE_REAL:
  881. case X86EMUL_MODE_VM86:
  882. case X86EMUL_MODE_PROT16:
  883. def_op_bytes = def_ad_bytes = 2;
  884. break;
  885. case X86EMUL_MODE_PROT32:
  886. def_op_bytes = def_ad_bytes = 4;
  887. break;
  888. #ifdef CONFIG_X86_64
  889. case X86EMUL_MODE_PROT64:
  890. def_op_bytes = 4;
  891. def_ad_bytes = 8;
  892. break;
  893. #endif
  894. default:
  895. return -1;
  896. }
  897. c->op_bytes = def_op_bytes;
  898. c->ad_bytes = def_ad_bytes;
  899. /* Legacy prefixes. */
  900. for (;;) {
  901. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  902. case 0x66: /* operand-size override */
  903. /* switch between 2/4 bytes */
  904. c->op_bytes = def_op_bytes ^ 6;
  905. break;
  906. case 0x67: /* address-size override */
  907. if (mode == X86EMUL_MODE_PROT64)
  908. /* switch between 4/8 bytes */
  909. c->ad_bytes = def_ad_bytes ^ 12;
  910. else
  911. /* switch between 2/4 bytes */
  912. c->ad_bytes = def_ad_bytes ^ 6;
  913. break;
  914. case 0x26: /* ES override */
  915. case 0x2e: /* CS override */
  916. case 0x36: /* SS override */
  917. case 0x3e: /* DS override */
  918. set_seg_override(c, (c->b >> 3) & 3);
  919. break;
  920. case 0x64: /* FS override */
  921. case 0x65: /* GS override */
  922. set_seg_override(c, c->b & 7);
  923. break;
  924. case 0x40 ... 0x4f: /* REX */
  925. if (mode != X86EMUL_MODE_PROT64)
  926. goto done_prefixes;
  927. c->rex_prefix = c->b;
  928. continue;
  929. case 0xf0: /* LOCK */
  930. c->lock_prefix = 1;
  931. break;
  932. case 0xf2: /* REPNE/REPNZ */
  933. c->rep_prefix = REPNE_PREFIX;
  934. break;
  935. case 0xf3: /* REP/REPE/REPZ */
  936. c->rep_prefix = REPE_PREFIX;
  937. break;
  938. default:
  939. goto done_prefixes;
  940. }
  941. /* Any legacy prefix after a REX prefix nullifies its effect. */
  942. c->rex_prefix = 0;
  943. }
  944. done_prefixes:
  945. /* REX prefix. */
  946. if (c->rex_prefix)
  947. if (c->rex_prefix & 8)
  948. c->op_bytes = 8; /* REX.W */
  949. /* Opcode byte(s). */
  950. opcode = opcode_table[c->b];
  951. if (opcode.flags == 0) {
  952. /* Two-byte opcode? */
  953. if (c->b == 0x0f) {
  954. c->twobyte = 1;
  955. c->b = insn_fetch(u8, 1, c->eip);
  956. opcode = twobyte_table[c->b];
  957. }
  958. }
  959. c->d = opcode.flags;
  960. if (c->d & Group) {
  961. group = c->d & GroupMask;
  962. dual = c->d & GroupDual;
  963. c->modrm = insn_fetch(u8, 1, c->eip);
  964. --c->eip;
  965. if (group) {
  966. g_mod012 = g_mod3 = &group_table[group * 8];
  967. if (c->d & GroupDual)
  968. g_mod3 = &group2_table[group * 8];
  969. } else {
  970. if (c->d & GroupDual) {
  971. g_mod012 = opcode.u.gdual->mod012;
  972. g_mod3 = opcode.u.gdual->mod3;
  973. } else
  974. g_mod012 = g_mod3 = opcode.u.group;
  975. }
  976. c->d &= ~(Group | GroupDual | GroupMask);
  977. goffset = (c->modrm >> 3) & 7;
  978. if ((c->modrm >> 6) == 3)
  979. opcode = g_mod3[goffset];
  980. else
  981. opcode = g_mod012[goffset];
  982. c->d |= opcode.flags;
  983. }
  984. /* Unrecognised? */
  985. if (c->d == 0 || (c->d & Undefined)) {
  986. DPRINTF("Cannot emulate %02x\n", c->b);
  987. return -1;
  988. }
  989. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  990. c->op_bytes = 8;
  991. /* ModRM and SIB bytes. */
  992. if (c->d & ModRM)
  993. rc = decode_modrm(ctxt, ops);
  994. else if (c->d & MemAbs)
  995. rc = decode_abs(ctxt, ops);
  996. if (rc != X86EMUL_CONTINUE)
  997. goto done;
  998. if (!c->has_seg_override)
  999. set_seg_override(c, VCPU_SREG_DS);
  1000. if (!(!c->twobyte && c->b == 0x8d))
  1001. c->modrm_ea += seg_override_base(ctxt, ops, c);
  1002. if (c->ad_bytes != 8)
  1003. c->modrm_ea = (u32)c->modrm_ea;
  1004. if (c->rip_relative)
  1005. c->modrm_ea += c->eip;
  1006. /*
  1007. * Decode and fetch the source operand: register, memory
  1008. * or immediate.
  1009. */
  1010. switch (c->d & SrcMask) {
  1011. case SrcNone:
  1012. break;
  1013. case SrcReg:
  1014. decode_register_operand(&c->src, c, 0);
  1015. break;
  1016. case SrcMem16:
  1017. c->src.bytes = 2;
  1018. goto srcmem_common;
  1019. case SrcMem32:
  1020. c->src.bytes = 4;
  1021. goto srcmem_common;
  1022. case SrcMem:
  1023. c->src.bytes = (c->d & ByteOp) ? 1 :
  1024. c->op_bytes;
  1025. /* Don't fetch the address for invlpg: it could be unmapped. */
  1026. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1027. break;
  1028. srcmem_common:
  1029. /*
  1030. * For instructions with a ModR/M byte, switch to register
  1031. * access if Mod = 3.
  1032. */
  1033. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1034. c->src.type = OP_REG;
  1035. c->src.val = c->modrm_val;
  1036. c->src.ptr = c->modrm_ptr;
  1037. break;
  1038. }
  1039. c->src.type = OP_MEM;
  1040. c->src.ptr = (unsigned long *)c->modrm_ea;
  1041. c->src.val = 0;
  1042. break;
  1043. case SrcImm:
  1044. case SrcImmU:
  1045. c->src.type = OP_IMM;
  1046. c->src.ptr = (unsigned long *)c->eip;
  1047. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1048. if (c->src.bytes == 8)
  1049. c->src.bytes = 4;
  1050. /* NB. Immediates are sign-extended as necessary. */
  1051. switch (c->src.bytes) {
  1052. case 1:
  1053. c->src.val = insn_fetch(s8, 1, c->eip);
  1054. break;
  1055. case 2:
  1056. c->src.val = insn_fetch(s16, 2, c->eip);
  1057. break;
  1058. case 4:
  1059. c->src.val = insn_fetch(s32, 4, c->eip);
  1060. break;
  1061. }
  1062. if ((c->d & SrcMask) == SrcImmU) {
  1063. switch (c->src.bytes) {
  1064. case 1:
  1065. c->src.val &= 0xff;
  1066. break;
  1067. case 2:
  1068. c->src.val &= 0xffff;
  1069. break;
  1070. case 4:
  1071. c->src.val &= 0xffffffff;
  1072. break;
  1073. }
  1074. }
  1075. break;
  1076. case SrcImmByte:
  1077. case SrcImmUByte:
  1078. c->src.type = OP_IMM;
  1079. c->src.ptr = (unsigned long *)c->eip;
  1080. c->src.bytes = 1;
  1081. if ((c->d & SrcMask) == SrcImmByte)
  1082. c->src.val = insn_fetch(s8, 1, c->eip);
  1083. else
  1084. c->src.val = insn_fetch(u8, 1, c->eip);
  1085. break;
  1086. case SrcAcc:
  1087. c->src.type = OP_REG;
  1088. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1089. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  1090. switch (c->src.bytes) {
  1091. case 1:
  1092. c->src.val = *(u8 *)c->src.ptr;
  1093. break;
  1094. case 2:
  1095. c->src.val = *(u16 *)c->src.ptr;
  1096. break;
  1097. case 4:
  1098. c->src.val = *(u32 *)c->src.ptr;
  1099. break;
  1100. case 8:
  1101. c->src.val = *(u64 *)c->src.ptr;
  1102. break;
  1103. }
  1104. break;
  1105. case SrcOne:
  1106. c->src.bytes = 1;
  1107. c->src.val = 1;
  1108. break;
  1109. case SrcSI:
  1110. c->src.type = OP_MEM;
  1111. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1112. c->src.ptr = (unsigned long *)
  1113. register_address(c, seg_override_base(ctxt, ops, c),
  1114. c->regs[VCPU_REGS_RSI]);
  1115. c->src.val = 0;
  1116. break;
  1117. case SrcImmFAddr:
  1118. c->src.type = OP_IMM;
  1119. c->src.ptr = (unsigned long *)c->eip;
  1120. c->src.bytes = c->op_bytes + 2;
  1121. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1122. break;
  1123. case SrcMemFAddr:
  1124. c->src.type = OP_MEM;
  1125. c->src.ptr = (unsigned long *)c->modrm_ea;
  1126. c->src.bytes = c->op_bytes + 2;
  1127. break;
  1128. }
  1129. /*
  1130. * Decode and fetch the second source operand: register, memory
  1131. * or immediate.
  1132. */
  1133. switch (c->d & Src2Mask) {
  1134. case Src2None:
  1135. break;
  1136. case Src2CL:
  1137. c->src2.bytes = 1;
  1138. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1139. break;
  1140. case Src2ImmByte:
  1141. c->src2.type = OP_IMM;
  1142. c->src2.ptr = (unsigned long *)c->eip;
  1143. c->src2.bytes = 1;
  1144. c->src2.val = insn_fetch(u8, 1, c->eip);
  1145. break;
  1146. case Src2One:
  1147. c->src2.bytes = 1;
  1148. c->src2.val = 1;
  1149. break;
  1150. }
  1151. /* Decode and fetch the destination operand: register or memory. */
  1152. switch (c->d & DstMask) {
  1153. case ImplicitOps:
  1154. /* Special instructions do their own operand decoding. */
  1155. return 0;
  1156. case DstReg:
  1157. decode_register_operand(&c->dst, c,
  1158. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1159. break;
  1160. case DstMem:
  1161. case DstMem64:
  1162. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1163. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1164. c->dst.type = OP_REG;
  1165. c->dst.val = c->dst.orig_val = c->modrm_val;
  1166. c->dst.ptr = c->modrm_ptr;
  1167. break;
  1168. }
  1169. c->dst.type = OP_MEM;
  1170. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1171. if ((c->d & DstMask) == DstMem64)
  1172. c->dst.bytes = 8;
  1173. else
  1174. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1175. c->dst.val = 0;
  1176. if (c->d & BitOp) {
  1177. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1178. c->dst.ptr = (void *)c->dst.ptr +
  1179. (c->src.val & mask) / 8;
  1180. }
  1181. break;
  1182. case DstAcc:
  1183. c->dst.type = OP_REG;
  1184. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1185. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1186. switch (c->dst.bytes) {
  1187. case 1:
  1188. c->dst.val = *(u8 *)c->dst.ptr;
  1189. break;
  1190. case 2:
  1191. c->dst.val = *(u16 *)c->dst.ptr;
  1192. break;
  1193. case 4:
  1194. c->dst.val = *(u32 *)c->dst.ptr;
  1195. break;
  1196. case 8:
  1197. c->dst.val = *(u64 *)c->dst.ptr;
  1198. break;
  1199. }
  1200. c->dst.orig_val = c->dst.val;
  1201. break;
  1202. case DstDI:
  1203. c->dst.type = OP_MEM;
  1204. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1205. c->dst.ptr = (unsigned long *)
  1206. register_address(c, es_base(ctxt, ops),
  1207. c->regs[VCPU_REGS_RDI]);
  1208. c->dst.val = 0;
  1209. break;
  1210. }
  1211. done:
  1212. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1213. }
  1214. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1215. struct x86_emulate_ops *ops,
  1216. unsigned long addr, void *dest, unsigned size)
  1217. {
  1218. int rc;
  1219. struct read_cache *mc = &ctxt->decode.mem_read;
  1220. u32 err;
  1221. while (size) {
  1222. int n = min(size, 8u);
  1223. size -= n;
  1224. if (mc->pos < mc->end)
  1225. goto read_cached;
  1226. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1227. ctxt->vcpu);
  1228. if (rc == X86EMUL_PROPAGATE_FAULT)
  1229. emulate_pf(ctxt, addr, err);
  1230. if (rc != X86EMUL_CONTINUE)
  1231. return rc;
  1232. mc->end += n;
  1233. read_cached:
  1234. memcpy(dest, mc->data + mc->pos, n);
  1235. mc->pos += n;
  1236. dest += n;
  1237. addr += n;
  1238. }
  1239. return X86EMUL_CONTINUE;
  1240. }
  1241. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1242. struct x86_emulate_ops *ops,
  1243. unsigned int size, unsigned short port,
  1244. void *dest)
  1245. {
  1246. struct read_cache *rc = &ctxt->decode.io_read;
  1247. if (rc->pos == rc->end) { /* refill pio read ahead */
  1248. struct decode_cache *c = &ctxt->decode;
  1249. unsigned int in_page, n;
  1250. unsigned int count = c->rep_prefix ?
  1251. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1252. in_page = (ctxt->eflags & EFLG_DF) ?
  1253. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1254. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1255. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1256. count);
  1257. if (n == 0)
  1258. n = 1;
  1259. rc->pos = rc->end = 0;
  1260. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1261. return 0;
  1262. rc->end = n * size;
  1263. }
  1264. memcpy(dest, rc->data + rc->pos, size);
  1265. rc->pos += size;
  1266. return 1;
  1267. }
  1268. static u32 desc_limit_scaled(struct desc_struct *desc)
  1269. {
  1270. u32 limit = get_desc_limit(desc);
  1271. return desc->g ? (limit << 12) | 0xfff : limit;
  1272. }
  1273. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1274. struct x86_emulate_ops *ops,
  1275. u16 selector, struct desc_ptr *dt)
  1276. {
  1277. if (selector & 1 << 2) {
  1278. struct desc_struct desc;
  1279. memset (dt, 0, sizeof *dt);
  1280. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1281. return;
  1282. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1283. dt->address = get_desc_base(&desc);
  1284. } else
  1285. ops->get_gdt(dt, ctxt->vcpu);
  1286. }
  1287. /* allowed just for 8 bytes segments */
  1288. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1289. struct x86_emulate_ops *ops,
  1290. u16 selector, struct desc_struct *desc)
  1291. {
  1292. struct desc_ptr dt;
  1293. u16 index = selector >> 3;
  1294. int ret;
  1295. u32 err;
  1296. ulong addr;
  1297. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1298. if (dt.size < index * 8 + 7) {
  1299. emulate_gp(ctxt, selector & 0xfffc);
  1300. return X86EMUL_PROPAGATE_FAULT;
  1301. }
  1302. addr = dt.address + index * 8;
  1303. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1304. if (ret == X86EMUL_PROPAGATE_FAULT)
  1305. emulate_pf(ctxt, addr, err);
  1306. return ret;
  1307. }
  1308. /* allowed just for 8 bytes segments */
  1309. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1310. struct x86_emulate_ops *ops,
  1311. u16 selector, struct desc_struct *desc)
  1312. {
  1313. struct desc_ptr dt;
  1314. u16 index = selector >> 3;
  1315. u32 err;
  1316. ulong addr;
  1317. int ret;
  1318. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1319. if (dt.size < index * 8 + 7) {
  1320. emulate_gp(ctxt, selector & 0xfffc);
  1321. return X86EMUL_PROPAGATE_FAULT;
  1322. }
  1323. addr = dt.address + index * 8;
  1324. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1325. if (ret == X86EMUL_PROPAGATE_FAULT)
  1326. emulate_pf(ctxt, addr, err);
  1327. return ret;
  1328. }
  1329. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1330. struct x86_emulate_ops *ops,
  1331. u16 selector, int seg)
  1332. {
  1333. struct desc_struct seg_desc;
  1334. u8 dpl, rpl, cpl;
  1335. unsigned err_vec = GP_VECTOR;
  1336. u32 err_code = 0;
  1337. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1338. int ret;
  1339. memset(&seg_desc, 0, sizeof seg_desc);
  1340. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1341. || ctxt->mode == X86EMUL_MODE_REAL) {
  1342. /* set real mode segment descriptor */
  1343. set_desc_base(&seg_desc, selector << 4);
  1344. set_desc_limit(&seg_desc, 0xffff);
  1345. seg_desc.type = 3;
  1346. seg_desc.p = 1;
  1347. seg_desc.s = 1;
  1348. goto load;
  1349. }
  1350. /* NULL selector is not valid for TR, CS and SS */
  1351. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1352. && null_selector)
  1353. goto exception;
  1354. /* TR should be in GDT only */
  1355. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1356. goto exception;
  1357. if (null_selector) /* for NULL selector skip all following checks */
  1358. goto load;
  1359. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1360. if (ret != X86EMUL_CONTINUE)
  1361. return ret;
  1362. err_code = selector & 0xfffc;
  1363. err_vec = GP_VECTOR;
  1364. /* can't load system descriptor into segment selecor */
  1365. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1366. goto exception;
  1367. if (!seg_desc.p) {
  1368. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1369. goto exception;
  1370. }
  1371. rpl = selector & 3;
  1372. dpl = seg_desc.dpl;
  1373. cpl = ops->cpl(ctxt->vcpu);
  1374. switch (seg) {
  1375. case VCPU_SREG_SS:
  1376. /*
  1377. * segment is not a writable data segment or segment
  1378. * selector's RPL != CPL or segment selector's RPL != CPL
  1379. */
  1380. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1381. goto exception;
  1382. break;
  1383. case VCPU_SREG_CS:
  1384. if (!(seg_desc.type & 8))
  1385. goto exception;
  1386. if (seg_desc.type & 4) {
  1387. /* conforming */
  1388. if (dpl > cpl)
  1389. goto exception;
  1390. } else {
  1391. /* nonconforming */
  1392. if (rpl > cpl || dpl != cpl)
  1393. goto exception;
  1394. }
  1395. /* CS(RPL) <- CPL */
  1396. selector = (selector & 0xfffc) | cpl;
  1397. break;
  1398. case VCPU_SREG_TR:
  1399. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1400. goto exception;
  1401. break;
  1402. case VCPU_SREG_LDTR:
  1403. if (seg_desc.s || seg_desc.type != 2)
  1404. goto exception;
  1405. break;
  1406. default: /* DS, ES, FS, or GS */
  1407. /*
  1408. * segment is not a data or readable code segment or
  1409. * ((segment is a data or nonconforming code segment)
  1410. * and (both RPL and CPL > DPL))
  1411. */
  1412. if ((seg_desc.type & 0xa) == 0x8 ||
  1413. (((seg_desc.type & 0xc) != 0xc) &&
  1414. (rpl > dpl && cpl > dpl)))
  1415. goto exception;
  1416. break;
  1417. }
  1418. if (seg_desc.s) {
  1419. /* mark segment as accessed */
  1420. seg_desc.type |= 1;
  1421. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1422. if (ret != X86EMUL_CONTINUE)
  1423. return ret;
  1424. }
  1425. load:
  1426. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1427. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1428. return X86EMUL_CONTINUE;
  1429. exception:
  1430. emulate_exception(ctxt, err_vec, err_code, true);
  1431. return X86EMUL_PROPAGATE_FAULT;
  1432. }
  1433. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1434. struct x86_emulate_ops *ops)
  1435. {
  1436. int rc;
  1437. struct decode_cache *c = &ctxt->decode;
  1438. u32 err;
  1439. switch (c->dst.type) {
  1440. case OP_REG:
  1441. /* The 4-byte case *is* correct:
  1442. * in 64-bit mode we zero-extend.
  1443. */
  1444. switch (c->dst.bytes) {
  1445. case 1:
  1446. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1447. break;
  1448. case 2:
  1449. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1450. break;
  1451. case 4:
  1452. *c->dst.ptr = (u32)c->dst.val;
  1453. break; /* 64b: zero-ext */
  1454. case 8:
  1455. *c->dst.ptr = c->dst.val;
  1456. break;
  1457. }
  1458. break;
  1459. case OP_MEM:
  1460. if (c->lock_prefix)
  1461. rc = ops->cmpxchg_emulated(
  1462. (unsigned long)c->dst.ptr,
  1463. &c->dst.orig_val,
  1464. &c->dst.val,
  1465. c->dst.bytes,
  1466. &err,
  1467. ctxt->vcpu);
  1468. else
  1469. rc = ops->write_emulated(
  1470. (unsigned long)c->dst.ptr,
  1471. &c->dst.val,
  1472. c->dst.bytes,
  1473. &err,
  1474. ctxt->vcpu);
  1475. if (rc == X86EMUL_PROPAGATE_FAULT)
  1476. emulate_pf(ctxt,
  1477. (unsigned long)c->dst.ptr, err);
  1478. if (rc != X86EMUL_CONTINUE)
  1479. return rc;
  1480. break;
  1481. case OP_NONE:
  1482. /* no writeback */
  1483. break;
  1484. default:
  1485. break;
  1486. }
  1487. return X86EMUL_CONTINUE;
  1488. }
  1489. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1490. struct x86_emulate_ops *ops)
  1491. {
  1492. struct decode_cache *c = &ctxt->decode;
  1493. c->dst.type = OP_MEM;
  1494. c->dst.bytes = c->op_bytes;
  1495. c->dst.val = c->src.val;
  1496. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1497. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1498. c->regs[VCPU_REGS_RSP]);
  1499. }
  1500. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1501. struct x86_emulate_ops *ops,
  1502. void *dest, int len)
  1503. {
  1504. struct decode_cache *c = &ctxt->decode;
  1505. int rc;
  1506. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1507. c->regs[VCPU_REGS_RSP]),
  1508. dest, len);
  1509. if (rc != X86EMUL_CONTINUE)
  1510. return rc;
  1511. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1512. return rc;
  1513. }
  1514. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1515. struct x86_emulate_ops *ops,
  1516. void *dest, int len)
  1517. {
  1518. int rc;
  1519. unsigned long val, change_mask;
  1520. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1521. int cpl = ops->cpl(ctxt->vcpu);
  1522. rc = emulate_pop(ctxt, ops, &val, len);
  1523. if (rc != X86EMUL_CONTINUE)
  1524. return rc;
  1525. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1526. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1527. switch(ctxt->mode) {
  1528. case X86EMUL_MODE_PROT64:
  1529. case X86EMUL_MODE_PROT32:
  1530. case X86EMUL_MODE_PROT16:
  1531. if (cpl == 0)
  1532. change_mask |= EFLG_IOPL;
  1533. if (cpl <= iopl)
  1534. change_mask |= EFLG_IF;
  1535. break;
  1536. case X86EMUL_MODE_VM86:
  1537. if (iopl < 3) {
  1538. emulate_gp(ctxt, 0);
  1539. return X86EMUL_PROPAGATE_FAULT;
  1540. }
  1541. change_mask |= EFLG_IF;
  1542. break;
  1543. default: /* real mode */
  1544. change_mask |= (EFLG_IOPL | EFLG_IF);
  1545. break;
  1546. }
  1547. *(unsigned long *)dest =
  1548. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1549. return rc;
  1550. }
  1551. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1552. struct x86_emulate_ops *ops, int seg)
  1553. {
  1554. struct decode_cache *c = &ctxt->decode;
  1555. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1556. emulate_push(ctxt, ops);
  1557. }
  1558. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1559. struct x86_emulate_ops *ops, int seg)
  1560. {
  1561. struct decode_cache *c = &ctxt->decode;
  1562. unsigned long selector;
  1563. int rc;
  1564. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1565. if (rc != X86EMUL_CONTINUE)
  1566. return rc;
  1567. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1568. return rc;
  1569. }
  1570. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1571. struct x86_emulate_ops *ops)
  1572. {
  1573. struct decode_cache *c = &ctxt->decode;
  1574. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1575. int rc = X86EMUL_CONTINUE;
  1576. int reg = VCPU_REGS_RAX;
  1577. while (reg <= VCPU_REGS_RDI) {
  1578. (reg == VCPU_REGS_RSP) ?
  1579. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1580. emulate_push(ctxt, ops);
  1581. rc = writeback(ctxt, ops);
  1582. if (rc != X86EMUL_CONTINUE)
  1583. return rc;
  1584. ++reg;
  1585. }
  1586. /* Disable writeback. */
  1587. c->dst.type = OP_NONE;
  1588. return rc;
  1589. }
  1590. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1591. struct x86_emulate_ops *ops)
  1592. {
  1593. struct decode_cache *c = &ctxt->decode;
  1594. int rc = X86EMUL_CONTINUE;
  1595. int reg = VCPU_REGS_RDI;
  1596. while (reg >= VCPU_REGS_RAX) {
  1597. if (reg == VCPU_REGS_RSP) {
  1598. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1599. c->op_bytes);
  1600. --reg;
  1601. }
  1602. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1603. if (rc != X86EMUL_CONTINUE)
  1604. break;
  1605. --reg;
  1606. }
  1607. return rc;
  1608. }
  1609. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1610. struct x86_emulate_ops *ops)
  1611. {
  1612. struct decode_cache *c = &ctxt->decode;
  1613. int rc = X86EMUL_CONTINUE;
  1614. unsigned long temp_eip = 0;
  1615. unsigned long temp_eflags = 0;
  1616. unsigned long cs = 0;
  1617. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1618. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1619. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1620. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1621. /* TODO: Add stack limit check */
  1622. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1623. if (rc != X86EMUL_CONTINUE)
  1624. return rc;
  1625. if (temp_eip & ~0xffff) {
  1626. emulate_gp(ctxt, 0);
  1627. return X86EMUL_PROPAGATE_FAULT;
  1628. }
  1629. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1630. if (rc != X86EMUL_CONTINUE)
  1631. return rc;
  1632. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1633. if (rc != X86EMUL_CONTINUE)
  1634. return rc;
  1635. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1636. if (rc != X86EMUL_CONTINUE)
  1637. return rc;
  1638. c->eip = temp_eip;
  1639. if (c->op_bytes == 4)
  1640. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1641. else if (c->op_bytes == 2) {
  1642. ctxt->eflags &= ~0xffff;
  1643. ctxt->eflags |= temp_eflags;
  1644. }
  1645. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1646. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1647. return rc;
  1648. }
  1649. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1650. struct x86_emulate_ops* ops)
  1651. {
  1652. switch(ctxt->mode) {
  1653. case X86EMUL_MODE_REAL:
  1654. return emulate_iret_real(ctxt, ops);
  1655. case X86EMUL_MODE_VM86:
  1656. case X86EMUL_MODE_PROT16:
  1657. case X86EMUL_MODE_PROT32:
  1658. case X86EMUL_MODE_PROT64:
  1659. default:
  1660. /* iret from protected mode unimplemented yet */
  1661. return X86EMUL_UNHANDLEABLE;
  1662. }
  1663. }
  1664. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1665. struct x86_emulate_ops *ops)
  1666. {
  1667. struct decode_cache *c = &ctxt->decode;
  1668. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1669. }
  1670. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1671. {
  1672. struct decode_cache *c = &ctxt->decode;
  1673. switch (c->modrm_reg) {
  1674. case 0: /* rol */
  1675. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1676. break;
  1677. case 1: /* ror */
  1678. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1679. break;
  1680. case 2: /* rcl */
  1681. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1682. break;
  1683. case 3: /* rcr */
  1684. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1685. break;
  1686. case 4: /* sal/shl */
  1687. case 6: /* sal/shl */
  1688. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1689. break;
  1690. case 5: /* shr */
  1691. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1692. break;
  1693. case 7: /* sar */
  1694. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1695. break;
  1696. }
  1697. }
  1698. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1699. struct x86_emulate_ops *ops)
  1700. {
  1701. struct decode_cache *c = &ctxt->decode;
  1702. switch (c->modrm_reg) {
  1703. case 0 ... 1: /* test */
  1704. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1705. break;
  1706. case 2: /* not */
  1707. c->dst.val = ~c->dst.val;
  1708. break;
  1709. case 3: /* neg */
  1710. emulate_1op("neg", c->dst, ctxt->eflags);
  1711. break;
  1712. default:
  1713. return 0;
  1714. }
  1715. return 1;
  1716. }
  1717. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1718. struct x86_emulate_ops *ops)
  1719. {
  1720. struct decode_cache *c = &ctxt->decode;
  1721. switch (c->modrm_reg) {
  1722. case 0: /* inc */
  1723. emulate_1op("inc", c->dst, ctxt->eflags);
  1724. break;
  1725. case 1: /* dec */
  1726. emulate_1op("dec", c->dst, ctxt->eflags);
  1727. break;
  1728. case 2: /* call near abs */ {
  1729. long int old_eip;
  1730. old_eip = c->eip;
  1731. c->eip = c->src.val;
  1732. c->src.val = old_eip;
  1733. emulate_push(ctxt, ops);
  1734. break;
  1735. }
  1736. case 4: /* jmp abs */
  1737. c->eip = c->src.val;
  1738. break;
  1739. case 6: /* push */
  1740. emulate_push(ctxt, ops);
  1741. break;
  1742. }
  1743. return X86EMUL_CONTINUE;
  1744. }
  1745. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1746. struct x86_emulate_ops *ops)
  1747. {
  1748. struct decode_cache *c = &ctxt->decode;
  1749. u64 old = c->dst.orig_val64;
  1750. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1751. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1752. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1753. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1754. ctxt->eflags &= ~EFLG_ZF;
  1755. } else {
  1756. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1757. (u32) c->regs[VCPU_REGS_RBX];
  1758. ctxt->eflags |= EFLG_ZF;
  1759. }
  1760. return X86EMUL_CONTINUE;
  1761. }
  1762. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1763. struct x86_emulate_ops *ops)
  1764. {
  1765. struct decode_cache *c = &ctxt->decode;
  1766. int rc;
  1767. unsigned long cs;
  1768. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1769. if (rc != X86EMUL_CONTINUE)
  1770. return rc;
  1771. if (c->op_bytes == 4)
  1772. c->eip = (u32)c->eip;
  1773. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1774. if (rc != X86EMUL_CONTINUE)
  1775. return rc;
  1776. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1777. return rc;
  1778. }
  1779. static inline void
  1780. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1781. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1782. struct desc_struct *ss)
  1783. {
  1784. memset(cs, 0, sizeof(struct desc_struct));
  1785. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1786. memset(ss, 0, sizeof(struct desc_struct));
  1787. cs->l = 0; /* will be adjusted later */
  1788. set_desc_base(cs, 0); /* flat segment */
  1789. cs->g = 1; /* 4kb granularity */
  1790. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1791. cs->type = 0x0b; /* Read, Execute, Accessed */
  1792. cs->s = 1;
  1793. cs->dpl = 0; /* will be adjusted later */
  1794. cs->p = 1;
  1795. cs->d = 1;
  1796. set_desc_base(ss, 0); /* flat segment */
  1797. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1798. ss->g = 1; /* 4kb granularity */
  1799. ss->s = 1;
  1800. ss->type = 0x03; /* Read/Write, Accessed */
  1801. ss->d = 1; /* 32bit stack segment */
  1802. ss->dpl = 0;
  1803. ss->p = 1;
  1804. }
  1805. static int
  1806. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1807. {
  1808. struct decode_cache *c = &ctxt->decode;
  1809. struct desc_struct cs, ss;
  1810. u64 msr_data;
  1811. u16 cs_sel, ss_sel;
  1812. /* syscall is not available in real mode */
  1813. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1814. ctxt->mode == X86EMUL_MODE_VM86) {
  1815. emulate_ud(ctxt);
  1816. return X86EMUL_PROPAGATE_FAULT;
  1817. }
  1818. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1819. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1820. msr_data >>= 32;
  1821. cs_sel = (u16)(msr_data & 0xfffc);
  1822. ss_sel = (u16)(msr_data + 8);
  1823. if (is_long_mode(ctxt->vcpu)) {
  1824. cs.d = 0;
  1825. cs.l = 1;
  1826. }
  1827. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1828. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1829. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1830. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1831. c->regs[VCPU_REGS_RCX] = c->eip;
  1832. if (is_long_mode(ctxt->vcpu)) {
  1833. #ifdef CONFIG_X86_64
  1834. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1835. ops->get_msr(ctxt->vcpu,
  1836. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1837. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1838. c->eip = msr_data;
  1839. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1840. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1841. #endif
  1842. } else {
  1843. /* legacy mode */
  1844. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1845. c->eip = (u32)msr_data;
  1846. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1847. }
  1848. return X86EMUL_CONTINUE;
  1849. }
  1850. static int
  1851. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1852. {
  1853. struct decode_cache *c = &ctxt->decode;
  1854. struct desc_struct cs, ss;
  1855. u64 msr_data;
  1856. u16 cs_sel, ss_sel;
  1857. /* inject #GP if in real mode */
  1858. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1859. emulate_gp(ctxt, 0);
  1860. return X86EMUL_PROPAGATE_FAULT;
  1861. }
  1862. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1863. * Therefore, we inject an #UD.
  1864. */
  1865. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1866. emulate_ud(ctxt);
  1867. return X86EMUL_PROPAGATE_FAULT;
  1868. }
  1869. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1870. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1871. switch (ctxt->mode) {
  1872. case X86EMUL_MODE_PROT32:
  1873. if ((msr_data & 0xfffc) == 0x0) {
  1874. emulate_gp(ctxt, 0);
  1875. return X86EMUL_PROPAGATE_FAULT;
  1876. }
  1877. break;
  1878. case X86EMUL_MODE_PROT64:
  1879. if (msr_data == 0x0) {
  1880. emulate_gp(ctxt, 0);
  1881. return X86EMUL_PROPAGATE_FAULT;
  1882. }
  1883. break;
  1884. }
  1885. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1886. cs_sel = (u16)msr_data;
  1887. cs_sel &= ~SELECTOR_RPL_MASK;
  1888. ss_sel = cs_sel + 8;
  1889. ss_sel &= ~SELECTOR_RPL_MASK;
  1890. if (ctxt->mode == X86EMUL_MODE_PROT64
  1891. || is_long_mode(ctxt->vcpu)) {
  1892. cs.d = 0;
  1893. cs.l = 1;
  1894. }
  1895. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1896. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1897. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1898. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1899. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1900. c->eip = msr_data;
  1901. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1902. c->regs[VCPU_REGS_RSP] = msr_data;
  1903. return X86EMUL_CONTINUE;
  1904. }
  1905. static int
  1906. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1907. {
  1908. struct decode_cache *c = &ctxt->decode;
  1909. struct desc_struct cs, ss;
  1910. u64 msr_data;
  1911. int usermode;
  1912. u16 cs_sel, ss_sel;
  1913. /* inject #GP if in real mode or Virtual 8086 mode */
  1914. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1915. ctxt->mode == X86EMUL_MODE_VM86) {
  1916. emulate_gp(ctxt, 0);
  1917. return X86EMUL_PROPAGATE_FAULT;
  1918. }
  1919. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1920. if ((c->rex_prefix & 0x8) != 0x0)
  1921. usermode = X86EMUL_MODE_PROT64;
  1922. else
  1923. usermode = X86EMUL_MODE_PROT32;
  1924. cs.dpl = 3;
  1925. ss.dpl = 3;
  1926. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1927. switch (usermode) {
  1928. case X86EMUL_MODE_PROT32:
  1929. cs_sel = (u16)(msr_data + 16);
  1930. if ((msr_data & 0xfffc) == 0x0) {
  1931. emulate_gp(ctxt, 0);
  1932. return X86EMUL_PROPAGATE_FAULT;
  1933. }
  1934. ss_sel = (u16)(msr_data + 24);
  1935. break;
  1936. case X86EMUL_MODE_PROT64:
  1937. cs_sel = (u16)(msr_data + 32);
  1938. if (msr_data == 0x0) {
  1939. emulate_gp(ctxt, 0);
  1940. return X86EMUL_PROPAGATE_FAULT;
  1941. }
  1942. ss_sel = cs_sel + 8;
  1943. cs.d = 0;
  1944. cs.l = 1;
  1945. break;
  1946. }
  1947. cs_sel |= SELECTOR_RPL_MASK;
  1948. ss_sel |= SELECTOR_RPL_MASK;
  1949. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1950. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1951. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1952. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1953. c->eip = c->regs[VCPU_REGS_RDX];
  1954. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1955. return X86EMUL_CONTINUE;
  1956. }
  1957. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1958. struct x86_emulate_ops *ops)
  1959. {
  1960. int iopl;
  1961. if (ctxt->mode == X86EMUL_MODE_REAL)
  1962. return false;
  1963. if (ctxt->mode == X86EMUL_MODE_VM86)
  1964. return true;
  1965. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1966. return ops->cpl(ctxt->vcpu) > iopl;
  1967. }
  1968. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1969. struct x86_emulate_ops *ops,
  1970. u16 port, u16 len)
  1971. {
  1972. struct desc_struct tr_seg;
  1973. int r;
  1974. u16 io_bitmap_ptr;
  1975. u8 perm, bit_idx = port & 0x7;
  1976. unsigned mask = (1 << len) - 1;
  1977. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1978. if (!tr_seg.p)
  1979. return false;
  1980. if (desc_limit_scaled(&tr_seg) < 103)
  1981. return false;
  1982. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1983. ctxt->vcpu, NULL);
  1984. if (r != X86EMUL_CONTINUE)
  1985. return false;
  1986. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1987. return false;
  1988. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1989. &perm, 1, ctxt->vcpu, NULL);
  1990. if (r != X86EMUL_CONTINUE)
  1991. return false;
  1992. if ((perm >> bit_idx) & mask)
  1993. return false;
  1994. return true;
  1995. }
  1996. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1997. struct x86_emulate_ops *ops,
  1998. u16 port, u16 len)
  1999. {
  2000. if (emulator_bad_iopl(ctxt, ops))
  2001. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  2002. return false;
  2003. return true;
  2004. }
  2005. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2006. struct x86_emulate_ops *ops,
  2007. struct tss_segment_16 *tss)
  2008. {
  2009. struct decode_cache *c = &ctxt->decode;
  2010. tss->ip = c->eip;
  2011. tss->flag = ctxt->eflags;
  2012. tss->ax = c->regs[VCPU_REGS_RAX];
  2013. tss->cx = c->regs[VCPU_REGS_RCX];
  2014. tss->dx = c->regs[VCPU_REGS_RDX];
  2015. tss->bx = c->regs[VCPU_REGS_RBX];
  2016. tss->sp = c->regs[VCPU_REGS_RSP];
  2017. tss->bp = c->regs[VCPU_REGS_RBP];
  2018. tss->si = c->regs[VCPU_REGS_RSI];
  2019. tss->di = c->regs[VCPU_REGS_RDI];
  2020. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2021. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2022. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2023. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2024. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2025. }
  2026. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2027. struct x86_emulate_ops *ops,
  2028. struct tss_segment_16 *tss)
  2029. {
  2030. struct decode_cache *c = &ctxt->decode;
  2031. int ret;
  2032. c->eip = tss->ip;
  2033. ctxt->eflags = tss->flag | 2;
  2034. c->regs[VCPU_REGS_RAX] = tss->ax;
  2035. c->regs[VCPU_REGS_RCX] = tss->cx;
  2036. c->regs[VCPU_REGS_RDX] = tss->dx;
  2037. c->regs[VCPU_REGS_RBX] = tss->bx;
  2038. c->regs[VCPU_REGS_RSP] = tss->sp;
  2039. c->regs[VCPU_REGS_RBP] = tss->bp;
  2040. c->regs[VCPU_REGS_RSI] = tss->si;
  2041. c->regs[VCPU_REGS_RDI] = tss->di;
  2042. /*
  2043. * SDM says that segment selectors are loaded before segment
  2044. * descriptors
  2045. */
  2046. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  2047. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2048. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2049. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2050. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2051. /*
  2052. * Now load segment descriptors. If fault happenes at this stage
  2053. * it is handled in a context of new task
  2054. */
  2055. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  2056. if (ret != X86EMUL_CONTINUE)
  2057. return ret;
  2058. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2059. if (ret != X86EMUL_CONTINUE)
  2060. return ret;
  2061. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2062. if (ret != X86EMUL_CONTINUE)
  2063. return ret;
  2064. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2065. if (ret != X86EMUL_CONTINUE)
  2066. return ret;
  2067. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2068. if (ret != X86EMUL_CONTINUE)
  2069. return ret;
  2070. return X86EMUL_CONTINUE;
  2071. }
  2072. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2073. struct x86_emulate_ops *ops,
  2074. u16 tss_selector, u16 old_tss_sel,
  2075. ulong old_tss_base, struct desc_struct *new_desc)
  2076. {
  2077. struct tss_segment_16 tss_seg;
  2078. int ret;
  2079. u32 err, new_tss_base = get_desc_base(new_desc);
  2080. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2081. &err);
  2082. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2083. /* FIXME: need to provide precise fault address */
  2084. emulate_pf(ctxt, old_tss_base, err);
  2085. return ret;
  2086. }
  2087. save_state_to_tss16(ctxt, ops, &tss_seg);
  2088. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2089. &err);
  2090. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2091. /* FIXME: need to provide precise fault address */
  2092. emulate_pf(ctxt, old_tss_base, err);
  2093. return ret;
  2094. }
  2095. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2096. &err);
  2097. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2098. /* FIXME: need to provide precise fault address */
  2099. emulate_pf(ctxt, new_tss_base, err);
  2100. return ret;
  2101. }
  2102. if (old_tss_sel != 0xffff) {
  2103. tss_seg.prev_task_link = old_tss_sel;
  2104. ret = ops->write_std(new_tss_base,
  2105. &tss_seg.prev_task_link,
  2106. sizeof tss_seg.prev_task_link,
  2107. ctxt->vcpu, &err);
  2108. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2109. /* FIXME: need to provide precise fault address */
  2110. emulate_pf(ctxt, new_tss_base, err);
  2111. return ret;
  2112. }
  2113. }
  2114. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2115. }
  2116. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2117. struct x86_emulate_ops *ops,
  2118. struct tss_segment_32 *tss)
  2119. {
  2120. struct decode_cache *c = &ctxt->decode;
  2121. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2122. tss->eip = c->eip;
  2123. tss->eflags = ctxt->eflags;
  2124. tss->eax = c->regs[VCPU_REGS_RAX];
  2125. tss->ecx = c->regs[VCPU_REGS_RCX];
  2126. tss->edx = c->regs[VCPU_REGS_RDX];
  2127. tss->ebx = c->regs[VCPU_REGS_RBX];
  2128. tss->esp = c->regs[VCPU_REGS_RSP];
  2129. tss->ebp = c->regs[VCPU_REGS_RBP];
  2130. tss->esi = c->regs[VCPU_REGS_RSI];
  2131. tss->edi = c->regs[VCPU_REGS_RDI];
  2132. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2133. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2134. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2135. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2136. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2137. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2138. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2139. }
  2140. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2141. struct x86_emulate_ops *ops,
  2142. struct tss_segment_32 *tss)
  2143. {
  2144. struct decode_cache *c = &ctxt->decode;
  2145. int ret;
  2146. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2147. emulate_gp(ctxt, 0);
  2148. return X86EMUL_PROPAGATE_FAULT;
  2149. }
  2150. c->eip = tss->eip;
  2151. ctxt->eflags = tss->eflags | 2;
  2152. c->regs[VCPU_REGS_RAX] = tss->eax;
  2153. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2154. c->regs[VCPU_REGS_RDX] = tss->edx;
  2155. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2156. c->regs[VCPU_REGS_RSP] = tss->esp;
  2157. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2158. c->regs[VCPU_REGS_RSI] = tss->esi;
  2159. c->regs[VCPU_REGS_RDI] = tss->edi;
  2160. /*
  2161. * SDM says that segment selectors are loaded before segment
  2162. * descriptors
  2163. */
  2164. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2165. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2166. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2167. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2168. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2169. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2170. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2171. /*
  2172. * Now load segment descriptors. If fault happenes at this stage
  2173. * it is handled in a context of new task
  2174. */
  2175. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2176. if (ret != X86EMUL_CONTINUE)
  2177. return ret;
  2178. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2179. if (ret != X86EMUL_CONTINUE)
  2180. return ret;
  2181. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2182. if (ret != X86EMUL_CONTINUE)
  2183. return ret;
  2184. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2185. if (ret != X86EMUL_CONTINUE)
  2186. return ret;
  2187. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2188. if (ret != X86EMUL_CONTINUE)
  2189. return ret;
  2190. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2191. if (ret != X86EMUL_CONTINUE)
  2192. return ret;
  2193. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2194. if (ret != X86EMUL_CONTINUE)
  2195. return ret;
  2196. return X86EMUL_CONTINUE;
  2197. }
  2198. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2199. struct x86_emulate_ops *ops,
  2200. u16 tss_selector, u16 old_tss_sel,
  2201. ulong old_tss_base, struct desc_struct *new_desc)
  2202. {
  2203. struct tss_segment_32 tss_seg;
  2204. int ret;
  2205. u32 err, new_tss_base = get_desc_base(new_desc);
  2206. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2207. &err);
  2208. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2209. /* FIXME: need to provide precise fault address */
  2210. emulate_pf(ctxt, old_tss_base, err);
  2211. return ret;
  2212. }
  2213. save_state_to_tss32(ctxt, ops, &tss_seg);
  2214. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2215. &err);
  2216. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2217. /* FIXME: need to provide precise fault address */
  2218. emulate_pf(ctxt, old_tss_base, err);
  2219. return ret;
  2220. }
  2221. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2222. &err);
  2223. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2224. /* FIXME: need to provide precise fault address */
  2225. emulate_pf(ctxt, new_tss_base, err);
  2226. return ret;
  2227. }
  2228. if (old_tss_sel != 0xffff) {
  2229. tss_seg.prev_task_link = old_tss_sel;
  2230. ret = ops->write_std(new_tss_base,
  2231. &tss_seg.prev_task_link,
  2232. sizeof tss_seg.prev_task_link,
  2233. ctxt->vcpu, &err);
  2234. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2235. /* FIXME: need to provide precise fault address */
  2236. emulate_pf(ctxt, new_tss_base, err);
  2237. return ret;
  2238. }
  2239. }
  2240. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2241. }
  2242. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2243. struct x86_emulate_ops *ops,
  2244. u16 tss_selector, int reason,
  2245. bool has_error_code, u32 error_code)
  2246. {
  2247. struct desc_struct curr_tss_desc, next_tss_desc;
  2248. int ret;
  2249. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2250. ulong old_tss_base =
  2251. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2252. u32 desc_limit;
  2253. /* FIXME: old_tss_base == ~0 ? */
  2254. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2255. if (ret != X86EMUL_CONTINUE)
  2256. return ret;
  2257. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2258. if (ret != X86EMUL_CONTINUE)
  2259. return ret;
  2260. /* FIXME: check that next_tss_desc is tss */
  2261. if (reason != TASK_SWITCH_IRET) {
  2262. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2263. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2264. emulate_gp(ctxt, 0);
  2265. return X86EMUL_PROPAGATE_FAULT;
  2266. }
  2267. }
  2268. desc_limit = desc_limit_scaled(&next_tss_desc);
  2269. if (!next_tss_desc.p ||
  2270. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2271. desc_limit < 0x2b)) {
  2272. emulate_ts(ctxt, tss_selector & 0xfffc);
  2273. return X86EMUL_PROPAGATE_FAULT;
  2274. }
  2275. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2276. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2277. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2278. &curr_tss_desc);
  2279. }
  2280. if (reason == TASK_SWITCH_IRET)
  2281. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2282. /* set back link to prev task only if NT bit is set in eflags
  2283. note that old_tss_sel is not used afetr this point */
  2284. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2285. old_tss_sel = 0xffff;
  2286. if (next_tss_desc.type & 8)
  2287. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2288. old_tss_base, &next_tss_desc);
  2289. else
  2290. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2291. old_tss_base, &next_tss_desc);
  2292. if (ret != X86EMUL_CONTINUE)
  2293. return ret;
  2294. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2295. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2296. if (reason != TASK_SWITCH_IRET) {
  2297. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2298. write_segment_descriptor(ctxt, ops, tss_selector,
  2299. &next_tss_desc);
  2300. }
  2301. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2302. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2303. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2304. if (has_error_code) {
  2305. struct decode_cache *c = &ctxt->decode;
  2306. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2307. c->lock_prefix = 0;
  2308. c->src.val = (unsigned long) error_code;
  2309. emulate_push(ctxt, ops);
  2310. }
  2311. return ret;
  2312. }
  2313. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2314. struct x86_emulate_ops *ops,
  2315. u16 tss_selector, int reason,
  2316. bool has_error_code, u32 error_code)
  2317. {
  2318. struct decode_cache *c = &ctxt->decode;
  2319. int rc;
  2320. c->eip = ctxt->eip;
  2321. c->dst.type = OP_NONE;
  2322. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2323. has_error_code, error_code);
  2324. if (rc == X86EMUL_CONTINUE) {
  2325. rc = writeback(ctxt, ops);
  2326. if (rc == X86EMUL_CONTINUE)
  2327. ctxt->eip = c->eip;
  2328. }
  2329. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2330. }
  2331. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2332. int reg, struct operand *op)
  2333. {
  2334. struct decode_cache *c = &ctxt->decode;
  2335. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2336. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2337. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2338. }
  2339. int
  2340. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2341. {
  2342. u64 msr_data;
  2343. struct decode_cache *c = &ctxt->decode;
  2344. int rc = X86EMUL_CONTINUE;
  2345. int saved_dst_type = c->dst.type;
  2346. ctxt->decode.mem_read.pos = 0;
  2347. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2348. emulate_ud(ctxt);
  2349. goto done;
  2350. }
  2351. /* LOCK prefix is allowed only with some instructions */
  2352. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2353. emulate_ud(ctxt);
  2354. goto done;
  2355. }
  2356. /* Privileged instruction can be executed only in CPL=0 */
  2357. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2358. emulate_gp(ctxt, 0);
  2359. goto done;
  2360. }
  2361. if (c->rep_prefix && (c->d & String)) {
  2362. ctxt->restart = true;
  2363. /* All REP prefixes have the same first termination condition */
  2364. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2365. string_done:
  2366. ctxt->restart = false;
  2367. ctxt->eip = c->eip;
  2368. goto done;
  2369. }
  2370. /* The second termination condition only applies for REPE
  2371. * and REPNE. Test if the repeat string operation prefix is
  2372. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2373. * corresponding termination condition according to:
  2374. * - if REPE/REPZ and ZF = 0 then done
  2375. * - if REPNE/REPNZ and ZF = 1 then done
  2376. */
  2377. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2378. (c->b == 0xae) || (c->b == 0xaf)) {
  2379. if ((c->rep_prefix == REPE_PREFIX) &&
  2380. ((ctxt->eflags & EFLG_ZF) == 0))
  2381. goto string_done;
  2382. if ((c->rep_prefix == REPNE_PREFIX) &&
  2383. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2384. goto string_done;
  2385. }
  2386. c->eip = ctxt->eip;
  2387. }
  2388. if (c->src.type == OP_MEM) {
  2389. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2390. c->src.valptr, c->src.bytes);
  2391. if (rc != X86EMUL_CONTINUE)
  2392. goto done;
  2393. c->src.orig_val64 = c->src.val64;
  2394. }
  2395. if (c->src2.type == OP_MEM) {
  2396. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2397. &c->src2.val, c->src2.bytes);
  2398. if (rc != X86EMUL_CONTINUE)
  2399. goto done;
  2400. }
  2401. if ((c->d & DstMask) == ImplicitOps)
  2402. goto special_insn;
  2403. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2404. /* optimisation - avoid slow emulated read if Mov */
  2405. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2406. &c->dst.val, c->dst.bytes);
  2407. if (rc != X86EMUL_CONTINUE)
  2408. goto done;
  2409. }
  2410. c->dst.orig_val = c->dst.val;
  2411. special_insn:
  2412. if (c->twobyte)
  2413. goto twobyte_insn;
  2414. switch (c->b) {
  2415. case 0x00 ... 0x05:
  2416. add: /* add */
  2417. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2418. break;
  2419. case 0x06: /* push es */
  2420. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2421. break;
  2422. case 0x07: /* pop es */
  2423. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2424. if (rc != X86EMUL_CONTINUE)
  2425. goto done;
  2426. break;
  2427. case 0x08 ... 0x0d:
  2428. or: /* or */
  2429. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2430. break;
  2431. case 0x0e: /* push cs */
  2432. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2433. break;
  2434. case 0x10 ... 0x15:
  2435. adc: /* adc */
  2436. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2437. break;
  2438. case 0x16: /* push ss */
  2439. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2440. break;
  2441. case 0x17: /* pop ss */
  2442. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2443. if (rc != X86EMUL_CONTINUE)
  2444. goto done;
  2445. break;
  2446. case 0x18 ... 0x1d:
  2447. sbb: /* sbb */
  2448. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2449. break;
  2450. case 0x1e: /* push ds */
  2451. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2452. break;
  2453. case 0x1f: /* pop ds */
  2454. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2455. if (rc != X86EMUL_CONTINUE)
  2456. goto done;
  2457. break;
  2458. case 0x20 ... 0x25:
  2459. and: /* and */
  2460. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2461. break;
  2462. case 0x28 ... 0x2d:
  2463. sub: /* sub */
  2464. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2465. break;
  2466. case 0x30 ... 0x35:
  2467. xor: /* xor */
  2468. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2469. break;
  2470. case 0x38 ... 0x3d:
  2471. cmp: /* cmp */
  2472. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2473. break;
  2474. case 0x40 ... 0x47: /* inc r16/r32 */
  2475. emulate_1op("inc", c->dst, ctxt->eflags);
  2476. break;
  2477. case 0x48 ... 0x4f: /* dec r16/r32 */
  2478. emulate_1op("dec", c->dst, ctxt->eflags);
  2479. break;
  2480. case 0x50 ... 0x57: /* push reg */
  2481. emulate_push(ctxt, ops);
  2482. break;
  2483. case 0x58 ... 0x5f: /* pop reg */
  2484. pop_instruction:
  2485. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2486. if (rc != X86EMUL_CONTINUE)
  2487. goto done;
  2488. break;
  2489. case 0x60: /* pusha */
  2490. rc = emulate_pusha(ctxt, ops);
  2491. if (rc != X86EMUL_CONTINUE)
  2492. goto done;
  2493. break;
  2494. case 0x61: /* popa */
  2495. rc = emulate_popa(ctxt, ops);
  2496. if (rc != X86EMUL_CONTINUE)
  2497. goto done;
  2498. break;
  2499. case 0x63: /* movsxd */
  2500. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2501. goto cannot_emulate;
  2502. c->dst.val = (s32) c->src.val;
  2503. break;
  2504. case 0x68: /* push imm */
  2505. case 0x6a: /* push imm8 */
  2506. emulate_push(ctxt, ops);
  2507. break;
  2508. case 0x6c: /* insb */
  2509. case 0x6d: /* insw/insd */
  2510. c->dst.bytes = min(c->dst.bytes, 4u);
  2511. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2512. c->dst.bytes)) {
  2513. emulate_gp(ctxt, 0);
  2514. goto done;
  2515. }
  2516. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2517. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2518. goto done; /* IO is needed, skip writeback */
  2519. break;
  2520. case 0x6e: /* outsb */
  2521. case 0x6f: /* outsw/outsd */
  2522. c->src.bytes = min(c->src.bytes, 4u);
  2523. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2524. c->src.bytes)) {
  2525. emulate_gp(ctxt, 0);
  2526. goto done;
  2527. }
  2528. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2529. &c->src.val, 1, ctxt->vcpu);
  2530. c->dst.type = OP_NONE; /* nothing to writeback */
  2531. break;
  2532. case 0x70 ... 0x7f: /* jcc (short) */
  2533. if (test_cc(c->b, ctxt->eflags))
  2534. jmp_rel(c, c->src.val);
  2535. break;
  2536. case 0x80 ... 0x83: /* Grp1 */
  2537. switch (c->modrm_reg) {
  2538. case 0:
  2539. goto add;
  2540. case 1:
  2541. goto or;
  2542. case 2:
  2543. goto adc;
  2544. case 3:
  2545. goto sbb;
  2546. case 4:
  2547. goto and;
  2548. case 5:
  2549. goto sub;
  2550. case 6:
  2551. goto xor;
  2552. case 7:
  2553. goto cmp;
  2554. }
  2555. break;
  2556. case 0x84 ... 0x85:
  2557. test:
  2558. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2559. break;
  2560. case 0x86 ... 0x87: /* xchg */
  2561. xchg:
  2562. /* Write back the register source. */
  2563. switch (c->dst.bytes) {
  2564. case 1:
  2565. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2566. break;
  2567. case 2:
  2568. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2569. break;
  2570. case 4:
  2571. *c->src.ptr = (u32) c->dst.val;
  2572. break; /* 64b reg: zero-extend */
  2573. case 8:
  2574. *c->src.ptr = c->dst.val;
  2575. break;
  2576. }
  2577. /*
  2578. * Write back the memory destination with implicit LOCK
  2579. * prefix.
  2580. */
  2581. c->dst.val = c->src.val;
  2582. c->lock_prefix = 1;
  2583. break;
  2584. case 0x88 ... 0x8b: /* mov */
  2585. goto mov;
  2586. case 0x8c: /* mov r/m, sreg */
  2587. if (c->modrm_reg > VCPU_SREG_GS) {
  2588. emulate_ud(ctxt);
  2589. goto done;
  2590. }
  2591. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2592. break;
  2593. case 0x8d: /* lea r16/r32, m */
  2594. c->dst.val = c->modrm_ea;
  2595. break;
  2596. case 0x8e: { /* mov seg, r/m16 */
  2597. uint16_t sel;
  2598. sel = c->src.val;
  2599. if (c->modrm_reg == VCPU_SREG_CS ||
  2600. c->modrm_reg > VCPU_SREG_GS) {
  2601. emulate_ud(ctxt);
  2602. goto done;
  2603. }
  2604. if (c->modrm_reg == VCPU_SREG_SS)
  2605. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2606. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2607. c->dst.type = OP_NONE; /* Disable writeback. */
  2608. break;
  2609. }
  2610. case 0x8f: /* pop (sole member of Grp1a) */
  2611. rc = emulate_grp1a(ctxt, ops);
  2612. if (rc != X86EMUL_CONTINUE)
  2613. goto done;
  2614. break;
  2615. case 0x90: /* nop / xchg r8,rax */
  2616. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2617. c->dst.type = OP_NONE; /* nop */
  2618. break;
  2619. }
  2620. case 0x91 ... 0x97: /* xchg reg,rax */
  2621. c->src.type = OP_REG;
  2622. c->src.bytes = c->op_bytes;
  2623. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2624. c->src.val = *(c->src.ptr);
  2625. goto xchg;
  2626. case 0x9c: /* pushf */
  2627. c->src.val = (unsigned long) ctxt->eflags;
  2628. emulate_push(ctxt, ops);
  2629. break;
  2630. case 0x9d: /* popf */
  2631. c->dst.type = OP_REG;
  2632. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2633. c->dst.bytes = c->op_bytes;
  2634. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2635. if (rc != X86EMUL_CONTINUE)
  2636. goto done;
  2637. break;
  2638. case 0xa0 ... 0xa3: /* mov */
  2639. case 0xa4 ... 0xa5: /* movs */
  2640. goto mov;
  2641. case 0xa6 ... 0xa7: /* cmps */
  2642. c->dst.type = OP_NONE; /* Disable writeback. */
  2643. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2644. goto cmp;
  2645. case 0xa8 ... 0xa9: /* test ax, imm */
  2646. goto test;
  2647. case 0xaa ... 0xab: /* stos */
  2648. c->dst.val = c->regs[VCPU_REGS_RAX];
  2649. break;
  2650. case 0xac ... 0xad: /* lods */
  2651. goto mov;
  2652. case 0xae ... 0xaf: /* scas */
  2653. DPRINTF("Urk! I don't handle SCAS.\n");
  2654. goto cannot_emulate;
  2655. case 0xb0 ... 0xbf: /* mov r, imm */
  2656. goto mov;
  2657. case 0xc0 ... 0xc1:
  2658. emulate_grp2(ctxt);
  2659. break;
  2660. case 0xc3: /* ret */
  2661. c->dst.type = OP_REG;
  2662. c->dst.ptr = &c->eip;
  2663. c->dst.bytes = c->op_bytes;
  2664. goto pop_instruction;
  2665. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2666. mov:
  2667. c->dst.val = c->src.val;
  2668. break;
  2669. case 0xcb: /* ret far */
  2670. rc = emulate_ret_far(ctxt, ops);
  2671. if (rc != X86EMUL_CONTINUE)
  2672. goto done;
  2673. break;
  2674. case 0xcf: /* iret */
  2675. rc = emulate_iret(ctxt, ops);
  2676. if (rc != X86EMUL_CONTINUE)
  2677. goto done;
  2678. break;
  2679. case 0xd0 ... 0xd1: /* Grp2 */
  2680. c->src.val = 1;
  2681. emulate_grp2(ctxt);
  2682. break;
  2683. case 0xd2 ... 0xd3: /* Grp2 */
  2684. c->src.val = c->regs[VCPU_REGS_RCX];
  2685. emulate_grp2(ctxt);
  2686. break;
  2687. case 0xe4: /* inb */
  2688. case 0xe5: /* in */
  2689. goto do_io_in;
  2690. case 0xe6: /* outb */
  2691. case 0xe7: /* out */
  2692. goto do_io_out;
  2693. case 0xe8: /* call (near) */ {
  2694. long int rel = c->src.val;
  2695. c->src.val = (unsigned long) c->eip;
  2696. jmp_rel(c, rel);
  2697. emulate_push(ctxt, ops);
  2698. break;
  2699. }
  2700. case 0xe9: /* jmp rel */
  2701. goto jmp;
  2702. case 0xea: { /* jmp far */
  2703. unsigned short sel;
  2704. jump_far:
  2705. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2706. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2707. goto done;
  2708. c->eip = 0;
  2709. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2710. break;
  2711. }
  2712. case 0xeb:
  2713. jmp: /* jmp rel short */
  2714. jmp_rel(c, c->src.val);
  2715. c->dst.type = OP_NONE; /* Disable writeback. */
  2716. break;
  2717. case 0xec: /* in al,dx */
  2718. case 0xed: /* in (e/r)ax,dx */
  2719. c->src.val = c->regs[VCPU_REGS_RDX];
  2720. do_io_in:
  2721. c->dst.bytes = min(c->dst.bytes, 4u);
  2722. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2723. emulate_gp(ctxt, 0);
  2724. goto done;
  2725. }
  2726. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2727. &c->dst.val))
  2728. goto done; /* IO is needed */
  2729. break;
  2730. case 0xee: /* out dx,al */
  2731. case 0xef: /* out dx,(e/r)ax */
  2732. c->src.val = c->regs[VCPU_REGS_RDX];
  2733. do_io_out:
  2734. c->dst.bytes = min(c->dst.bytes, 4u);
  2735. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2736. emulate_gp(ctxt, 0);
  2737. goto done;
  2738. }
  2739. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2740. ctxt->vcpu);
  2741. c->dst.type = OP_NONE; /* Disable writeback. */
  2742. break;
  2743. case 0xf4: /* hlt */
  2744. ctxt->vcpu->arch.halt_request = 1;
  2745. break;
  2746. case 0xf5: /* cmc */
  2747. /* complement carry flag from eflags reg */
  2748. ctxt->eflags ^= EFLG_CF;
  2749. c->dst.type = OP_NONE; /* Disable writeback. */
  2750. break;
  2751. case 0xf6 ... 0xf7: /* Grp3 */
  2752. if (!emulate_grp3(ctxt, ops))
  2753. goto cannot_emulate;
  2754. break;
  2755. case 0xf8: /* clc */
  2756. ctxt->eflags &= ~EFLG_CF;
  2757. c->dst.type = OP_NONE; /* Disable writeback. */
  2758. break;
  2759. case 0xfa: /* cli */
  2760. if (emulator_bad_iopl(ctxt, ops)) {
  2761. emulate_gp(ctxt, 0);
  2762. goto done;
  2763. } else {
  2764. ctxt->eflags &= ~X86_EFLAGS_IF;
  2765. c->dst.type = OP_NONE; /* Disable writeback. */
  2766. }
  2767. break;
  2768. case 0xfb: /* sti */
  2769. if (emulator_bad_iopl(ctxt, ops)) {
  2770. emulate_gp(ctxt, 0);
  2771. goto done;
  2772. } else {
  2773. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2774. ctxt->eflags |= X86_EFLAGS_IF;
  2775. c->dst.type = OP_NONE; /* Disable writeback. */
  2776. }
  2777. break;
  2778. case 0xfc: /* cld */
  2779. ctxt->eflags &= ~EFLG_DF;
  2780. c->dst.type = OP_NONE; /* Disable writeback. */
  2781. break;
  2782. case 0xfd: /* std */
  2783. ctxt->eflags |= EFLG_DF;
  2784. c->dst.type = OP_NONE; /* Disable writeback. */
  2785. break;
  2786. case 0xfe: /* Grp4 */
  2787. grp45:
  2788. rc = emulate_grp45(ctxt, ops);
  2789. if (rc != X86EMUL_CONTINUE)
  2790. goto done;
  2791. break;
  2792. case 0xff: /* Grp5 */
  2793. if (c->modrm_reg == 5)
  2794. goto jump_far;
  2795. goto grp45;
  2796. default:
  2797. goto cannot_emulate;
  2798. }
  2799. writeback:
  2800. rc = writeback(ctxt, ops);
  2801. if (rc != X86EMUL_CONTINUE)
  2802. goto done;
  2803. /*
  2804. * restore dst type in case the decoding will be reused
  2805. * (happens for string instruction )
  2806. */
  2807. c->dst.type = saved_dst_type;
  2808. if ((c->d & SrcMask) == SrcSI)
  2809. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2810. VCPU_REGS_RSI, &c->src);
  2811. if ((c->d & DstMask) == DstDI)
  2812. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2813. &c->dst);
  2814. if (c->rep_prefix && (c->d & String)) {
  2815. struct read_cache *rc = &ctxt->decode.io_read;
  2816. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2817. /*
  2818. * Re-enter guest when pio read ahead buffer is empty or,
  2819. * if it is not used, after each 1024 iteration.
  2820. */
  2821. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2822. (rc->end != 0 && rc->end == rc->pos))
  2823. ctxt->restart = false;
  2824. }
  2825. /*
  2826. * reset read cache here in case string instruction is restared
  2827. * without decoding
  2828. */
  2829. ctxt->decode.mem_read.end = 0;
  2830. ctxt->eip = c->eip;
  2831. done:
  2832. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2833. twobyte_insn:
  2834. switch (c->b) {
  2835. case 0x01: /* lgdt, lidt, lmsw */
  2836. switch (c->modrm_reg) {
  2837. u16 size;
  2838. unsigned long address;
  2839. case 0: /* vmcall */
  2840. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2841. goto cannot_emulate;
  2842. rc = kvm_fix_hypercall(ctxt->vcpu);
  2843. if (rc != X86EMUL_CONTINUE)
  2844. goto done;
  2845. /* Let the processor re-execute the fixed hypercall */
  2846. c->eip = ctxt->eip;
  2847. /* Disable writeback. */
  2848. c->dst.type = OP_NONE;
  2849. break;
  2850. case 2: /* lgdt */
  2851. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2852. &size, &address, c->op_bytes);
  2853. if (rc != X86EMUL_CONTINUE)
  2854. goto done;
  2855. realmode_lgdt(ctxt->vcpu, size, address);
  2856. /* Disable writeback. */
  2857. c->dst.type = OP_NONE;
  2858. break;
  2859. case 3: /* lidt/vmmcall */
  2860. if (c->modrm_mod == 3) {
  2861. switch (c->modrm_rm) {
  2862. case 1:
  2863. rc = kvm_fix_hypercall(ctxt->vcpu);
  2864. if (rc != X86EMUL_CONTINUE)
  2865. goto done;
  2866. break;
  2867. default:
  2868. goto cannot_emulate;
  2869. }
  2870. } else {
  2871. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2872. &size, &address,
  2873. c->op_bytes);
  2874. if (rc != X86EMUL_CONTINUE)
  2875. goto done;
  2876. realmode_lidt(ctxt->vcpu, size, address);
  2877. }
  2878. /* Disable writeback. */
  2879. c->dst.type = OP_NONE;
  2880. break;
  2881. case 4: /* smsw */
  2882. c->dst.bytes = 2;
  2883. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2884. break;
  2885. case 6: /* lmsw */
  2886. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2887. (c->src.val & 0x0f), ctxt->vcpu);
  2888. c->dst.type = OP_NONE;
  2889. break;
  2890. case 5: /* not defined */
  2891. emulate_ud(ctxt);
  2892. goto done;
  2893. case 7: /* invlpg*/
  2894. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2895. /* Disable writeback. */
  2896. c->dst.type = OP_NONE;
  2897. break;
  2898. default:
  2899. goto cannot_emulate;
  2900. }
  2901. break;
  2902. case 0x05: /* syscall */
  2903. rc = emulate_syscall(ctxt, ops);
  2904. if (rc != X86EMUL_CONTINUE)
  2905. goto done;
  2906. else
  2907. goto writeback;
  2908. break;
  2909. case 0x06:
  2910. emulate_clts(ctxt->vcpu);
  2911. c->dst.type = OP_NONE;
  2912. break;
  2913. case 0x09: /* wbinvd */
  2914. kvm_emulate_wbinvd(ctxt->vcpu);
  2915. c->dst.type = OP_NONE;
  2916. break;
  2917. case 0x08: /* invd */
  2918. case 0x0d: /* GrpP (prefetch) */
  2919. case 0x18: /* Grp16 (prefetch/nop) */
  2920. c->dst.type = OP_NONE;
  2921. break;
  2922. case 0x20: /* mov cr, reg */
  2923. switch (c->modrm_reg) {
  2924. case 1:
  2925. case 5 ... 7:
  2926. case 9 ... 15:
  2927. emulate_ud(ctxt);
  2928. goto done;
  2929. }
  2930. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2931. c->dst.type = OP_NONE; /* no writeback */
  2932. break;
  2933. case 0x21: /* mov from dr to reg */
  2934. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2935. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2936. emulate_ud(ctxt);
  2937. goto done;
  2938. }
  2939. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2940. c->dst.type = OP_NONE; /* no writeback */
  2941. break;
  2942. case 0x22: /* mov reg, cr */
  2943. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2944. emulate_gp(ctxt, 0);
  2945. goto done;
  2946. }
  2947. c->dst.type = OP_NONE;
  2948. break;
  2949. case 0x23: /* mov from reg to dr */
  2950. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2951. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2952. emulate_ud(ctxt);
  2953. goto done;
  2954. }
  2955. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2956. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2957. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2958. /* #UD condition is already handled by the code above */
  2959. emulate_gp(ctxt, 0);
  2960. goto done;
  2961. }
  2962. c->dst.type = OP_NONE; /* no writeback */
  2963. break;
  2964. case 0x30:
  2965. /* wrmsr */
  2966. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2967. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2968. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2969. emulate_gp(ctxt, 0);
  2970. goto done;
  2971. }
  2972. rc = X86EMUL_CONTINUE;
  2973. c->dst.type = OP_NONE;
  2974. break;
  2975. case 0x32:
  2976. /* rdmsr */
  2977. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2978. emulate_gp(ctxt, 0);
  2979. goto done;
  2980. } else {
  2981. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2982. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2983. }
  2984. rc = X86EMUL_CONTINUE;
  2985. c->dst.type = OP_NONE;
  2986. break;
  2987. case 0x34: /* sysenter */
  2988. rc = emulate_sysenter(ctxt, ops);
  2989. if (rc != X86EMUL_CONTINUE)
  2990. goto done;
  2991. else
  2992. goto writeback;
  2993. break;
  2994. case 0x35: /* sysexit */
  2995. rc = emulate_sysexit(ctxt, ops);
  2996. if (rc != X86EMUL_CONTINUE)
  2997. goto done;
  2998. else
  2999. goto writeback;
  3000. break;
  3001. case 0x40 ... 0x4f: /* cmov */
  3002. c->dst.val = c->dst.orig_val = c->src.val;
  3003. if (!test_cc(c->b, ctxt->eflags))
  3004. c->dst.type = OP_NONE; /* no writeback */
  3005. break;
  3006. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3007. if (test_cc(c->b, ctxt->eflags))
  3008. jmp_rel(c, c->src.val);
  3009. c->dst.type = OP_NONE;
  3010. break;
  3011. case 0xa0: /* push fs */
  3012. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3013. break;
  3014. case 0xa1: /* pop fs */
  3015. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3016. if (rc != X86EMUL_CONTINUE)
  3017. goto done;
  3018. break;
  3019. case 0xa3:
  3020. bt: /* bt */
  3021. c->dst.type = OP_NONE;
  3022. /* only subword offset */
  3023. c->src.val &= (c->dst.bytes << 3) - 1;
  3024. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3025. break;
  3026. case 0xa4: /* shld imm8, r, r/m */
  3027. case 0xa5: /* shld cl, r, r/m */
  3028. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3029. break;
  3030. case 0xa8: /* push gs */
  3031. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3032. break;
  3033. case 0xa9: /* pop gs */
  3034. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3035. if (rc != X86EMUL_CONTINUE)
  3036. goto done;
  3037. break;
  3038. case 0xab:
  3039. bts: /* bts */
  3040. /* only subword offset */
  3041. c->src.val &= (c->dst.bytes << 3) - 1;
  3042. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3043. break;
  3044. case 0xac: /* shrd imm8, r, r/m */
  3045. case 0xad: /* shrd cl, r, r/m */
  3046. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3047. break;
  3048. case 0xae: /* clflush */
  3049. break;
  3050. case 0xb0 ... 0xb1: /* cmpxchg */
  3051. /*
  3052. * Save real source value, then compare EAX against
  3053. * destination.
  3054. */
  3055. c->src.orig_val = c->src.val;
  3056. c->src.val = c->regs[VCPU_REGS_RAX];
  3057. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3058. if (ctxt->eflags & EFLG_ZF) {
  3059. /* Success: write back to memory. */
  3060. c->dst.val = c->src.orig_val;
  3061. } else {
  3062. /* Failure: write the value we saw to EAX. */
  3063. c->dst.type = OP_REG;
  3064. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3065. }
  3066. break;
  3067. case 0xb3:
  3068. btr: /* btr */
  3069. /* only subword offset */
  3070. c->src.val &= (c->dst.bytes << 3) - 1;
  3071. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3072. break;
  3073. case 0xb6 ... 0xb7: /* movzx */
  3074. c->dst.bytes = c->op_bytes;
  3075. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3076. : (u16) c->src.val;
  3077. break;
  3078. case 0xba: /* Grp8 */
  3079. switch (c->modrm_reg & 3) {
  3080. case 0:
  3081. goto bt;
  3082. case 1:
  3083. goto bts;
  3084. case 2:
  3085. goto btr;
  3086. case 3:
  3087. goto btc;
  3088. }
  3089. break;
  3090. case 0xbb:
  3091. btc: /* btc */
  3092. /* only subword offset */
  3093. c->src.val &= (c->dst.bytes << 3) - 1;
  3094. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3095. break;
  3096. case 0xbe ... 0xbf: /* movsx */
  3097. c->dst.bytes = c->op_bytes;
  3098. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3099. (s16) c->src.val;
  3100. break;
  3101. case 0xc3: /* movnti */
  3102. c->dst.bytes = c->op_bytes;
  3103. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3104. (u64) c->src.val;
  3105. break;
  3106. case 0xc7: /* Grp9 (cmpxchg8b) */
  3107. rc = emulate_grp9(ctxt, ops);
  3108. if (rc != X86EMUL_CONTINUE)
  3109. goto done;
  3110. break;
  3111. default:
  3112. goto cannot_emulate;
  3113. }
  3114. goto writeback;
  3115. cannot_emulate:
  3116. DPRINTF("Cannot emulate %02x\n", c->b);
  3117. return -1;
  3118. }