oxygen_lib.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838
  1. /*
  2. * C-Media CMI8788 driver - main driver module
  3. *
  4. * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
  5. *
  6. *
  7. * This driver is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License, version 2.
  9. *
  10. * This driver is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this driver; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mutex.h>
  22. #include <linux/pci.h>
  23. #include <linux/slab.h>
  24. #include <sound/ac97_codec.h>
  25. #include <sound/asoundef.h>
  26. #include <sound/core.h>
  27. #include <sound/info.h>
  28. #include <sound/mpu401.h>
  29. #include <sound/pcm.h>
  30. #include "oxygen.h"
  31. #include "cm9780.h"
  32. MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
  33. MODULE_DESCRIPTION("C-Media CMI8788 helper library");
  34. MODULE_LICENSE("GPL v2");
  35. #define DRIVER "oxygen"
  36. static inline int oxygen_uart_input_ready(struct oxygen *chip)
  37. {
  38. return !(oxygen_read8(chip, OXYGEN_MPU401 + 1) & MPU401_RX_EMPTY);
  39. }
  40. static void oxygen_read_uart(struct oxygen *chip)
  41. {
  42. if (unlikely(!oxygen_uart_input_ready(chip))) {
  43. /* no data, but read it anyway to clear the interrupt */
  44. oxygen_read8(chip, OXYGEN_MPU401);
  45. return;
  46. }
  47. do {
  48. u8 data = oxygen_read8(chip, OXYGEN_MPU401);
  49. if (data == MPU401_ACK)
  50. continue;
  51. if (chip->uart_input_count >= ARRAY_SIZE(chip->uart_input))
  52. chip->uart_input_count = 0;
  53. chip->uart_input[chip->uart_input_count++] = data;
  54. } while (oxygen_uart_input_ready(chip));
  55. if (chip->model.uart_input)
  56. chip->model.uart_input(chip);
  57. }
  58. static irqreturn_t oxygen_interrupt(int dummy, void *dev_id)
  59. {
  60. struct oxygen *chip = dev_id;
  61. unsigned int status, clear, elapsed_streams, i;
  62. status = oxygen_read16(chip, OXYGEN_INTERRUPT_STATUS);
  63. if (!status)
  64. return IRQ_NONE;
  65. spin_lock(&chip->reg_lock);
  66. clear = status & (OXYGEN_CHANNEL_A |
  67. OXYGEN_CHANNEL_B |
  68. OXYGEN_CHANNEL_C |
  69. OXYGEN_CHANNEL_SPDIF |
  70. OXYGEN_CHANNEL_MULTICH |
  71. OXYGEN_CHANNEL_AC97 |
  72. OXYGEN_INT_SPDIF_IN_DETECT |
  73. OXYGEN_INT_GPIO |
  74. OXYGEN_INT_AC97);
  75. if (clear) {
  76. if (clear & OXYGEN_INT_SPDIF_IN_DETECT)
  77. chip->interrupt_mask &= ~OXYGEN_INT_SPDIF_IN_DETECT;
  78. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  79. chip->interrupt_mask & ~clear);
  80. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  81. chip->interrupt_mask);
  82. }
  83. elapsed_streams = status & chip->pcm_running;
  84. spin_unlock(&chip->reg_lock);
  85. for (i = 0; i < PCM_COUNT; ++i)
  86. if ((elapsed_streams & (1 << i)) && chip->streams[i])
  87. snd_pcm_period_elapsed(chip->streams[i]);
  88. if (status & OXYGEN_INT_SPDIF_IN_DETECT) {
  89. spin_lock(&chip->reg_lock);
  90. i = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  91. if (i & (OXYGEN_SPDIF_SENSE_INT | OXYGEN_SPDIF_LOCK_INT |
  92. OXYGEN_SPDIF_RATE_INT)) {
  93. /* write the interrupt bit(s) to clear */
  94. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, i);
  95. schedule_work(&chip->spdif_input_bits_work);
  96. }
  97. spin_unlock(&chip->reg_lock);
  98. }
  99. if (status & OXYGEN_INT_GPIO)
  100. schedule_work(&chip->gpio_work);
  101. if (status & OXYGEN_INT_MIDI) {
  102. if (chip->midi)
  103. snd_mpu401_uart_interrupt(0, chip->midi->private_data);
  104. else
  105. oxygen_read_uart(chip);
  106. }
  107. if (status & OXYGEN_INT_AC97)
  108. wake_up(&chip->ac97_waitqueue);
  109. return IRQ_HANDLED;
  110. }
  111. static void oxygen_spdif_input_bits_changed(struct work_struct *work)
  112. {
  113. struct oxygen *chip = container_of(work, struct oxygen,
  114. spdif_input_bits_work);
  115. u32 reg;
  116. /*
  117. * This function gets called when there is new activity on the SPDIF
  118. * input, or when we lose lock on the input signal, or when the rate
  119. * changes.
  120. */
  121. msleep(1);
  122. spin_lock_irq(&chip->reg_lock);
  123. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  124. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  125. OXYGEN_SPDIF_LOCK_STATUS))
  126. == OXYGEN_SPDIF_SENSE_STATUS) {
  127. /*
  128. * If we detect activity on the SPDIF input but cannot lock to
  129. * a signal, the clock bit is likely to be wrong.
  130. */
  131. reg ^= OXYGEN_SPDIF_IN_CLOCK_MASK;
  132. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  133. spin_unlock_irq(&chip->reg_lock);
  134. msleep(1);
  135. spin_lock_irq(&chip->reg_lock);
  136. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  137. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  138. OXYGEN_SPDIF_LOCK_STATUS))
  139. == OXYGEN_SPDIF_SENSE_STATUS) {
  140. /* nothing detected with either clock; give up */
  141. if ((reg & OXYGEN_SPDIF_IN_CLOCK_MASK)
  142. == OXYGEN_SPDIF_IN_CLOCK_192) {
  143. /*
  144. * Reset clock to <= 96 kHz because this is
  145. * more likely to be received next time.
  146. */
  147. reg &= ~OXYGEN_SPDIF_IN_CLOCK_MASK;
  148. reg |= OXYGEN_SPDIF_IN_CLOCK_96;
  149. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  150. }
  151. }
  152. }
  153. spin_unlock_irq(&chip->reg_lock);
  154. if (chip->controls[CONTROL_SPDIF_INPUT_BITS]) {
  155. spin_lock_irq(&chip->reg_lock);
  156. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  157. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  158. chip->interrupt_mask);
  159. spin_unlock_irq(&chip->reg_lock);
  160. /*
  161. * We don't actually know that any channel status bits have
  162. * changed, but let's send a notification just to be sure.
  163. */
  164. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  165. &chip->controls[CONTROL_SPDIF_INPUT_BITS]->id);
  166. }
  167. }
  168. static void oxygen_gpio_changed(struct work_struct *work)
  169. {
  170. struct oxygen *chip = container_of(work, struct oxygen, gpio_work);
  171. if (chip->model.gpio_changed)
  172. chip->model.gpio_changed(chip);
  173. }
  174. #ifdef CONFIG_PROC_FS
  175. static void oxygen_proc_read(struct snd_info_entry *entry,
  176. struct snd_info_buffer *buffer)
  177. {
  178. struct oxygen *chip = entry->private_data;
  179. int i, j;
  180. switch (oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_PACKAGE_ID_MASK) {
  181. case OXYGEN_PACKAGE_ID_8786: i = '6'; break;
  182. case OXYGEN_PACKAGE_ID_8787: i = '7'; break;
  183. case OXYGEN_PACKAGE_ID_8788: i = '8'; break;
  184. default: i = '?'; break;
  185. }
  186. snd_iprintf(buffer, "CMI878%c:\n", i);
  187. for (i = 0; i < OXYGEN_IO_SIZE; i += 0x10) {
  188. snd_iprintf(buffer, "%02x:", i);
  189. for (j = 0; j < 0x10; ++j)
  190. snd_iprintf(buffer, " %02x", oxygen_read8(chip, i + j));
  191. snd_iprintf(buffer, "\n");
  192. }
  193. if (mutex_lock_interruptible(&chip->mutex) < 0)
  194. return;
  195. if (chip->has_ac97_0) {
  196. snd_iprintf(buffer, "\nAC97:\n");
  197. for (i = 0; i < 0x80; i += 0x10) {
  198. snd_iprintf(buffer, "%02x:", i);
  199. for (j = 0; j < 0x10; j += 2)
  200. snd_iprintf(buffer, " %04x",
  201. oxygen_read_ac97(chip, 0, i + j));
  202. snd_iprintf(buffer, "\n");
  203. }
  204. }
  205. if (chip->has_ac97_1) {
  206. snd_iprintf(buffer, "\nAC97 2:\n");
  207. for (i = 0; i < 0x80; i += 0x10) {
  208. snd_iprintf(buffer, "%02x:", i);
  209. for (j = 0; j < 0x10; j += 2)
  210. snd_iprintf(buffer, " %04x",
  211. oxygen_read_ac97(chip, 1, i + j));
  212. snd_iprintf(buffer, "\n");
  213. }
  214. }
  215. mutex_unlock(&chip->mutex);
  216. if (chip->model.dump_registers)
  217. chip->model.dump_registers(chip, buffer);
  218. }
  219. static void oxygen_proc_init(struct oxygen *chip)
  220. {
  221. struct snd_info_entry *entry;
  222. if (!snd_card_proc_new(chip->card, "oxygen", &entry))
  223. snd_info_set_text_ops(entry, chip, oxygen_proc_read);
  224. }
  225. #else
  226. #define oxygen_proc_init(chip)
  227. #endif
  228. static const struct pci_device_id *
  229. oxygen_search_pci_id(struct oxygen *chip, const struct pci_device_id ids[])
  230. {
  231. u16 subdevice;
  232. /*
  233. * Make sure the EEPROM pins are available, i.e., not used for SPI.
  234. * (This function is called before we initialize or use SPI.)
  235. */
  236. oxygen_clear_bits8(chip, OXYGEN_FUNCTION,
  237. OXYGEN_FUNCTION_ENABLE_SPI_4_5);
  238. /*
  239. * Read the subsystem device ID directly from the EEPROM, because the
  240. * chip didn't if the first EEPROM word was overwritten.
  241. */
  242. subdevice = oxygen_read_eeprom(chip, 2);
  243. /* use default ID if EEPROM is missing */
  244. if (subdevice == 0xffff && oxygen_read_eeprom(chip, 1) == 0xffff)
  245. subdevice = 0x8788;
  246. /*
  247. * We use only the subsystem device ID for searching because it is
  248. * unique even without the subsystem vendor ID, which may have been
  249. * overwritten in the EEPROM.
  250. */
  251. for (; ids->vendor; ++ids)
  252. if (ids->subdevice == subdevice &&
  253. ids->driver_data != BROKEN_EEPROM_DRIVER_DATA)
  254. return ids;
  255. return NULL;
  256. }
  257. static void oxygen_restore_eeprom(struct oxygen *chip,
  258. const struct pci_device_id *id)
  259. {
  260. u16 eeprom_id;
  261. eeprom_id = oxygen_read_eeprom(chip, 0);
  262. if (eeprom_id != OXYGEN_EEPROM_ID &&
  263. (eeprom_id != 0xffff || id->subdevice != 0x8788)) {
  264. /*
  265. * This function gets called only when a known card model has
  266. * been detected, i.e., we know there is a valid subsystem
  267. * product ID at index 2 in the EEPROM. Therefore, we have
  268. * been able to deduce the correct subsystem vendor ID, and
  269. * this is enough information to restore the original EEPROM
  270. * contents.
  271. */
  272. oxygen_write_eeprom(chip, 1, id->subvendor);
  273. oxygen_write_eeprom(chip, 0, OXYGEN_EEPROM_ID);
  274. oxygen_set_bits8(chip, OXYGEN_MISC,
  275. OXYGEN_MISC_WRITE_PCI_SUBID);
  276. pci_write_config_word(chip->pci, PCI_SUBSYSTEM_VENDOR_ID,
  277. id->subvendor);
  278. pci_write_config_word(chip->pci, PCI_SUBSYSTEM_ID,
  279. id->subdevice);
  280. oxygen_clear_bits8(chip, OXYGEN_MISC,
  281. OXYGEN_MISC_WRITE_PCI_SUBID);
  282. snd_printk(KERN_INFO "EEPROM ID restored\n");
  283. }
  284. }
  285. static void configure_pcie_bridge(struct pci_dev *pci)
  286. {
  287. enum { PEX811X, PI7C9X110 };
  288. static const struct pci_device_id bridge_ids[] = {
  289. { PCI_VDEVICE(PLX, 0x8111), .driver_data = PEX811X },
  290. { PCI_VDEVICE(PLX, 0x8112), .driver_data = PEX811X },
  291. { PCI_DEVICE(0x12d8, 0xe110), .driver_data = PI7C9X110 },
  292. { }
  293. };
  294. struct pci_dev *bridge;
  295. const struct pci_device_id *id;
  296. u32 tmp;
  297. if (!pci->bus || !pci->bus->self)
  298. return;
  299. bridge = pci->bus->self;
  300. id = pci_match_id(bridge_ids, bridge);
  301. if (!id)
  302. return;
  303. switch (id->driver_data) {
  304. case PEX811X: /* PLX PEX8111/PEX8112 PCIe/PCI bridge */
  305. pci_read_config_dword(bridge, 0x48, &tmp);
  306. tmp |= 1; /* enable blind prefetching */
  307. tmp |= 1 << 11; /* enable beacon generation */
  308. pci_write_config_dword(bridge, 0x48, tmp);
  309. pci_write_config_dword(bridge, 0x84, 0x0c);
  310. pci_read_config_dword(bridge, 0x88, &tmp);
  311. tmp &= ~(7 << 27);
  312. tmp |= 2 << 27; /* set prefetch size to 128 bytes */
  313. pci_write_config_dword(bridge, 0x88, tmp);
  314. break;
  315. case PI7C9X110: /* Pericom PI7C9X110 PCIe/PCI bridge */
  316. pci_read_config_dword(bridge, 0x40, &tmp);
  317. tmp |= 1; /* park the PCI arbiter to the sound chip */
  318. pci_write_config_dword(bridge, 0x40, tmp);
  319. break;
  320. }
  321. }
  322. static void oxygen_init(struct oxygen *chip)
  323. {
  324. unsigned int i;
  325. chip->dac_routing = 1;
  326. for (i = 0; i < 8; ++i)
  327. chip->dac_volume[i] = chip->model.dac_volume_min;
  328. chip->dac_mute = 1;
  329. chip->spdif_playback_enable = 1;
  330. chip->spdif_bits = OXYGEN_SPDIF_C | OXYGEN_SPDIF_ORIGINAL |
  331. (IEC958_AES1_CON_PCM_CODER << OXYGEN_SPDIF_CATEGORY_SHIFT);
  332. chip->spdif_pcm_bits = chip->spdif_bits;
  333. if (oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_REVISION_2)
  334. chip->revision = 2;
  335. else
  336. chip->revision = 1;
  337. if (chip->revision == 1)
  338. oxygen_set_bits8(chip, OXYGEN_MISC,
  339. OXYGEN_MISC_PCI_MEM_W_1_CLOCK);
  340. i = oxygen_read16(chip, OXYGEN_AC97_CONTROL);
  341. chip->has_ac97_0 = (i & OXYGEN_AC97_CODEC_0) != 0;
  342. chip->has_ac97_1 = (i & OXYGEN_AC97_CODEC_1) != 0;
  343. oxygen_write8_masked(chip, OXYGEN_FUNCTION,
  344. OXYGEN_FUNCTION_RESET_CODEC |
  345. chip->model.function_flags,
  346. OXYGEN_FUNCTION_RESET_CODEC |
  347. OXYGEN_FUNCTION_2WIRE_SPI_MASK |
  348. OXYGEN_FUNCTION_ENABLE_SPI_4_5);
  349. oxygen_write8(chip, OXYGEN_DMA_STATUS, 0);
  350. oxygen_write8(chip, OXYGEN_DMA_PAUSE, 0);
  351. oxygen_write8(chip, OXYGEN_PLAY_CHANNELS,
  352. OXYGEN_PLAY_CHANNELS_2 |
  353. OXYGEN_DMA_A_BURST_8 |
  354. OXYGEN_DMA_MULTICH_BURST_8);
  355. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  356. oxygen_write8_masked(chip, OXYGEN_MISC,
  357. chip->model.misc_flags,
  358. OXYGEN_MISC_WRITE_PCI_SUBID |
  359. OXYGEN_MISC_REC_C_FROM_SPDIF |
  360. OXYGEN_MISC_REC_B_FROM_AC97 |
  361. OXYGEN_MISC_REC_A_FROM_MULTICH |
  362. OXYGEN_MISC_MIDI);
  363. oxygen_write8(chip, OXYGEN_REC_FORMAT,
  364. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_A_SHIFT) |
  365. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_B_SHIFT) |
  366. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_C_SHIFT));
  367. oxygen_write8(chip, OXYGEN_PLAY_FORMAT,
  368. (OXYGEN_FORMAT_16 << OXYGEN_SPDIF_FORMAT_SHIFT) |
  369. (OXYGEN_FORMAT_16 << OXYGEN_MULTICH_FORMAT_SHIFT));
  370. oxygen_write8(chip, OXYGEN_REC_CHANNELS, OXYGEN_REC_CHANNELS_2_2_2);
  371. oxygen_write16(chip, OXYGEN_I2S_MULTICH_FORMAT,
  372. OXYGEN_RATE_48000 |
  373. chip->model.dac_i2s_format |
  374. OXYGEN_I2S_MCLK(chip->model.dac_mclks) |
  375. OXYGEN_I2S_BITS_16 |
  376. OXYGEN_I2S_MASTER |
  377. OXYGEN_I2S_BCLK_64);
  378. if (chip->model.device_config & CAPTURE_0_FROM_I2S_1)
  379. oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
  380. OXYGEN_RATE_48000 |
  381. chip->model.adc_i2s_format |
  382. OXYGEN_I2S_MCLK(chip->model.adc_mclks) |
  383. OXYGEN_I2S_BITS_16 |
  384. OXYGEN_I2S_MASTER |
  385. OXYGEN_I2S_BCLK_64);
  386. else
  387. oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
  388. OXYGEN_I2S_MASTER |
  389. OXYGEN_I2S_MUTE_MCLK);
  390. if (chip->model.device_config & (CAPTURE_0_FROM_I2S_2 |
  391. CAPTURE_2_FROM_I2S_2))
  392. oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
  393. OXYGEN_RATE_48000 |
  394. chip->model.adc_i2s_format |
  395. OXYGEN_I2S_MCLK(chip->model.adc_mclks) |
  396. OXYGEN_I2S_BITS_16 |
  397. OXYGEN_I2S_MASTER |
  398. OXYGEN_I2S_BCLK_64);
  399. else
  400. oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
  401. OXYGEN_I2S_MASTER |
  402. OXYGEN_I2S_MUTE_MCLK);
  403. oxygen_write16(chip, OXYGEN_I2S_C_FORMAT,
  404. OXYGEN_I2S_MASTER |
  405. OXYGEN_I2S_MUTE_MCLK);
  406. oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
  407. OXYGEN_SPDIF_OUT_ENABLE |
  408. OXYGEN_SPDIF_LOOPBACK);
  409. if (chip->model.device_config & CAPTURE_1_FROM_SPDIF)
  410. oxygen_write32_masked(chip, OXYGEN_SPDIF_CONTROL,
  411. OXYGEN_SPDIF_SENSE_MASK |
  412. OXYGEN_SPDIF_LOCK_MASK |
  413. OXYGEN_SPDIF_RATE_MASK |
  414. OXYGEN_SPDIF_LOCK_PAR |
  415. OXYGEN_SPDIF_IN_CLOCK_96,
  416. OXYGEN_SPDIF_SENSE_MASK |
  417. OXYGEN_SPDIF_LOCK_MASK |
  418. OXYGEN_SPDIF_RATE_MASK |
  419. OXYGEN_SPDIF_SENSE_PAR |
  420. OXYGEN_SPDIF_LOCK_PAR |
  421. OXYGEN_SPDIF_IN_CLOCK_MASK);
  422. else
  423. oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
  424. OXYGEN_SPDIF_SENSE_MASK |
  425. OXYGEN_SPDIF_LOCK_MASK |
  426. OXYGEN_SPDIF_RATE_MASK);
  427. oxygen_write32(chip, OXYGEN_SPDIF_OUTPUT_BITS, chip->spdif_bits);
  428. oxygen_write16(chip, OXYGEN_2WIRE_BUS_STATUS,
  429. OXYGEN_2WIRE_LENGTH_8 |
  430. OXYGEN_2WIRE_INTERRUPT_MASK |
  431. OXYGEN_2WIRE_SPEED_STANDARD);
  432. oxygen_clear_bits8(chip, OXYGEN_MPU401_CONTROL, OXYGEN_MPU401_LOOPBACK);
  433. oxygen_write8(chip, OXYGEN_GPI_INTERRUPT_MASK, 0);
  434. oxygen_write16(chip, OXYGEN_GPIO_INTERRUPT_MASK, 0);
  435. oxygen_write16(chip, OXYGEN_PLAY_ROUTING,
  436. OXYGEN_PLAY_MULTICH_I2S_DAC |
  437. OXYGEN_PLAY_SPDIF_SPDIF |
  438. (0 << OXYGEN_PLAY_DAC0_SOURCE_SHIFT) |
  439. (1 << OXYGEN_PLAY_DAC1_SOURCE_SHIFT) |
  440. (2 << OXYGEN_PLAY_DAC2_SOURCE_SHIFT) |
  441. (3 << OXYGEN_PLAY_DAC3_SOURCE_SHIFT));
  442. oxygen_write8(chip, OXYGEN_REC_ROUTING,
  443. OXYGEN_REC_A_ROUTE_I2S_ADC_1 |
  444. OXYGEN_REC_B_ROUTE_I2S_ADC_2 |
  445. OXYGEN_REC_C_ROUTE_SPDIF);
  446. oxygen_write8(chip, OXYGEN_ADC_MONITOR, 0);
  447. oxygen_write8(chip, OXYGEN_A_MONITOR_ROUTING,
  448. (0 << OXYGEN_A_MONITOR_ROUTE_0_SHIFT) |
  449. (1 << OXYGEN_A_MONITOR_ROUTE_1_SHIFT) |
  450. (2 << OXYGEN_A_MONITOR_ROUTE_2_SHIFT) |
  451. (3 << OXYGEN_A_MONITOR_ROUTE_3_SHIFT));
  452. if (chip->has_ac97_0 | chip->has_ac97_1)
  453. oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK,
  454. OXYGEN_AC97_INT_READ_DONE |
  455. OXYGEN_AC97_INT_WRITE_DONE);
  456. else
  457. oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK, 0);
  458. oxygen_write32(chip, OXYGEN_AC97_OUT_CONFIG, 0);
  459. oxygen_write32(chip, OXYGEN_AC97_IN_CONFIG, 0);
  460. if (!(chip->has_ac97_0 | chip->has_ac97_1))
  461. oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
  462. OXYGEN_AC97_CLOCK_DISABLE);
  463. if (!chip->has_ac97_0) {
  464. oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
  465. OXYGEN_AC97_NO_CODEC_0);
  466. } else {
  467. oxygen_write_ac97(chip, 0, AC97_RESET, 0);
  468. msleep(1);
  469. oxygen_ac97_set_bits(chip, 0, CM9780_GPIO_SETUP,
  470. CM9780_GPIO0IO | CM9780_GPIO1IO);
  471. oxygen_ac97_set_bits(chip, 0, CM9780_MIXER,
  472. CM9780_BSTSEL | CM9780_STRO_MIC |
  473. CM9780_MIX2FR | CM9780_PCBSW);
  474. oxygen_ac97_set_bits(chip, 0, CM9780_JACK,
  475. CM9780_RSOE | CM9780_CBOE |
  476. CM9780_SSOE | CM9780_FROE |
  477. CM9780_MIC2MIC | CM9780_LI2LI);
  478. oxygen_write_ac97(chip, 0, AC97_MASTER, 0x0000);
  479. oxygen_write_ac97(chip, 0, AC97_PC_BEEP, 0x8000);
  480. oxygen_write_ac97(chip, 0, AC97_MIC, 0x8808);
  481. oxygen_write_ac97(chip, 0, AC97_LINE, 0x0808);
  482. oxygen_write_ac97(chip, 0, AC97_CD, 0x8808);
  483. oxygen_write_ac97(chip, 0, AC97_VIDEO, 0x8808);
  484. oxygen_write_ac97(chip, 0, AC97_AUX, 0x8808);
  485. oxygen_write_ac97(chip, 0, AC97_REC_GAIN, 0x8000);
  486. oxygen_write_ac97(chip, 0, AC97_CENTER_LFE_MASTER, 0x8080);
  487. oxygen_write_ac97(chip, 0, AC97_SURROUND_MASTER, 0x8080);
  488. oxygen_ac97_clear_bits(chip, 0, CM9780_GPIO_STATUS,
  489. CM9780_GPO0);
  490. /* power down unused ADCs and DACs */
  491. oxygen_ac97_set_bits(chip, 0, AC97_POWERDOWN,
  492. AC97_PD_PR0 | AC97_PD_PR1);
  493. oxygen_ac97_set_bits(chip, 0, AC97_EXTENDED_STATUS,
  494. AC97_EA_PRI | AC97_EA_PRJ | AC97_EA_PRK);
  495. }
  496. if (chip->has_ac97_1) {
  497. oxygen_set_bits32(chip, OXYGEN_AC97_OUT_CONFIG,
  498. OXYGEN_AC97_CODEC1_SLOT3 |
  499. OXYGEN_AC97_CODEC1_SLOT4);
  500. oxygen_write_ac97(chip, 1, AC97_RESET, 0);
  501. msleep(1);
  502. oxygen_write_ac97(chip, 1, AC97_MASTER, 0x0000);
  503. oxygen_write_ac97(chip, 1, AC97_HEADPHONE, 0x8000);
  504. oxygen_write_ac97(chip, 1, AC97_PC_BEEP, 0x8000);
  505. oxygen_write_ac97(chip, 1, AC97_MIC, 0x8808);
  506. oxygen_write_ac97(chip, 1, AC97_LINE, 0x8808);
  507. oxygen_write_ac97(chip, 1, AC97_CD, 0x8808);
  508. oxygen_write_ac97(chip, 1, AC97_VIDEO, 0x8808);
  509. oxygen_write_ac97(chip, 1, AC97_AUX, 0x8808);
  510. oxygen_write_ac97(chip, 1, AC97_PCM, 0x0808);
  511. oxygen_write_ac97(chip, 1, AC97_REC_SEL, 0x0000);
  512. oxygen_write_ac97(chip, 1, AC97_REC_GAIN, 0x0000);
  513. oxygen_ac97_set_bits(chip, 1, 0x6a, 0x0040);
  514. }
  515. }
  516. static void oxygen_shutdown(struct oxygen *chip)
  517. {
  518. spin_lock_irq(&chip->reg_lock);
  519. chip->interrupt_mask = 0;
  520. chip->pcm_running = 0;
  521. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  522. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  523. spin_unlock_irq(&chip->reg_lock);
  524. }
  525. static void oxygen_card_free(struct snd_card *card)
  526. {
  527. struct oxygen *chip = card->private_data;
  528. oxygen_shutdown(chip);
  529. if (chip->irq >= 0)
  530. free_irq(chip->irq, chip);
  531. flush_work_sync(&chip->spdif_input_bits_work);
  532. flush_work_sync(&chip->gpio_work);
  533. chip->model.cleanup(chip);
  534. kfree(chip->model_data);
  535. mutex_destroy(&chip->mutex);
  536. pci_release_regions(chip->pci);
  537. pci_disable_device(chip->pci);
  538. }
  539. int oxygen_pci_probe(struct pci_dev *pci, int index, char *id,
  540. struct module *owner,
  541. const struct pci_device_id *ids,
  542. int (*get_model)(struct oxygen *chip,
  543. const struct pci_device_id *id
  544. )
  545. )
  546. {
  547. struct snd_card *card;
  548. struct oxygen *chip;
  549. const struct pci_device_id *pci_id;
  550. int err;
  551. err = snd_card_create(index, id, owner, sizeof(*chip), &card);
  552. if (err < 0)
  553. return err;
  554. chip = card->private_data;
  555. chip->card = card;
  556. chip->pci = pci;
  557. chip->irq = -1;
  558. spin_lock_init(&chip->reg_lock);
  559. mutex_init(&chip->mutex);
  560. INIT_WORK(&chip->spdif_input_bits_work,
  561. oxygen_spdif_input_bits_changed);
  562. INIT_WORK(&chip->gpio_work, oxygen_gpio_changed);
  563. init_waitqueue_head(&chip->ac97_waitqueue);
  564. err = pci_enable_device(pci);
  565. if (err < 0)
  566. goto err_card;
  567. err = pci_request_regions(pci, DRIVER);
  568. if (err < 0) {
  569. snd_printk(KERN_ERR "cannot reserve PCI resources\n");
  570. goto err_pci_enable;
  571. }
  572. if (!(pci_resource_flags(pci, 0) & IORESOURCE_IO) ||
  573. pci_resource_len(pci, 0) < OXYGEN_IO_SIZE) {
  574. snd_printk(KERN_ERR "invalid PCI I/O range\n");
  575. err = -ENXIO;
  576. goto err_pci_regions;
  577. }
  578. chip->addr = pci_resource_start(pci, 0);
  579. pci_id = oxygen_search_pci_id(chip, ids);
  580. if (!pci_id) {
  581. err = -ENODEV;
  582. goto err_pci_regions;
  583. }
  584. oxygen_restore_eeprom(chip, pci_id);
  585. err = get_model(chip, pci_id);
  586. if (err < 0)
  587. goto err_pci_regions;
  588. if (chip->model.model_data_size) {
  589. chip->model_data = kzalloc(chip->model.model_data_size,
  590. GFP_KERNEL);
  591. if (!chip->model_data) {
  592. err = -ENOMEM;
  593. goto err_pci_regions;
  594. }
  595. }
  596. pci_set_master(pci);
  597. snd_card_set_dev(card, &pci->dev);
  598. card->private_free = oxygen_card_free;
  599. configure_pcie_bridge(pci);
  600. oxygen_init(chip);
  601. chip->model.init(chip);
  602. err = request_irq(pci->irq, oxygen_interrupt, IRQF_SHARED,
  603. DRIVER, chip);
  604. if (err < 0) {
  605. snd_printk(KERN_ERR "cannot grab interrupt %d\n", pci->irq);
  606. goto err_card;
  607. }
  608. chip->irq = pci->irq;
  609. strcpy(card->driver, chip->model.chip);
  610. strcpy(card->shortname, chip->model.shortname);
  611. sprintf(card->longname, "%s (rev %u) at %#lx, irq %i",
  612. chip->model.longname, chip->revision, chip->addr, chip->irq);
  613. strcpy(card->mixername, chip->model.chip);
  614. snd_component_add(card, chip->model.chip);
  615. err = oxygen_pcm_init(chip);
  616. if (err < 0)
  617. goto err_card;
  618. err = oxygen_mixer_init(chip);
  619. if (err < 0)
  620. goto err_card;
  621. if (chip->model.device_config & (MIDI_OUTPUT | MIDI_INPUT)) {
  622. unsigned int info_flags = MPU401_INFO_INTEGRATED;
  623. if (chip->model.device_config & MIDI_OUTPUT)
  624. info_flags |= MPU401_INFO_OUTPUT;
  625. if (chip->model.device_config & MIDI_INPUT)
  626. info_flags |= MPU401_INFO_INPUT;
  627. err = snd_mpu401_uart_new(card, 0, MPU401_HW_CMIPCI,
  628. chip->addr + OXYGEN_MPU401,
  629. info_flags, 0, 0,
  630. &chip->midi);
  631. if (err < 0)
  632. goto err_card;
  633. }
  634. oxygen_proc_init(chip);
  635. spin_lock_irq(&chip->reg_lock);
  636. if (chip->model.device_config & CAPTURE_1_FROM_SPDIF)
  637. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  638. if (chip->has_ac97_0 | chip->has_ac97_1)
  639. chip->interrupt_mask |= OXYGEN_INT_AC97;
  640. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  641. spin_unlock_irq(&chip->reg_lock);
  642. err = snd_card_register(card);
  643. if (err < 0)
  644. goto err_card;
  645. pci_set_drvdata(pci, card);
  646. return 0;
  647. err_pci_regions:
  648. pci_release_regions(pci);
  649. err_pci_enable:
  650. pci_disable_device(pci);
  651. err_card:
  652. snd_card_free(card);
  653. return err;
  654. }
  655. EXPORT_SYMBOL(oxygen_pci_probe);
  656. void oxygen_pci_remove(struct pci_dev *pci)
  657. {
  658. snd_card_free(pci_get_drvdata(pci));
  659. pci_set_drvdata(pci, NULL);
  660. }
  661. EXPORT_SYMBOL(oxygen_pci_remove);
  662. #ifdef CONFIG_PM
  663. int oxygen_pci_suspend(struct pci_dev *pci, pm_message_t state)
  664. {
  665. struct snd_card *card = pci_get_drvdata(pci);
  666. struct oxygen *chip = card->private_data;
  667. unsigned int i, saved_interrupt_mask;
  668. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  669. for (i = 0; i < PCM_COUNT; ++i)
  670. if (chip->streams[i])
  671. snd_pcm_suspend(chip->streams[i]);
  672. if (chip->model.suspend)
  673. chip->model.suspend(chip);
  674. spin_lock_irq(&chip->reg_lock);
  675. saved_interrupt_mask = chip->interrupt_mask;
  676. chip->interrupt_mask = 0;
  677. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  678. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  679. spin_unlock_irq(&chip->reg_lock);
  680. synchronize_irq(chip->irq);
  681. flush_work_sync(&chip->spdif_input_bits_work);
  682. flush_work_sync(&chip->gpio_work);
  683. chip->interrupt_mask = saved_interrupt_mask;
  684. pci_disable_device(pci);
  685. pci_save_state(pci);
  686. pci_set_power_state(pci, pci_choose_state(pci, state));
  687. return 0;
  688. }
  689. EXPORT_SYMBOL(oxygen_pci_suspend);
  690. static const u32 registers_to_restore[OXYGEN_IO_SIZE / 32] = {
  691. 0xffffffff, 0x00ff077f, 0x00011d08, 0x007f00ff,
  692. 0x00300000, 0x00000fe4, 0x0ff7001f, 0x00000000
  693. };
  694. static const u32 ac97_registers_to_restore[2][0x40 / 32] = {
  695. { 0x18284fa2, 0x03060000 },
  696. { 0x00007fa6, 0x00200000 }
  697. };
  698. static inline int is_bit_set(const u32 *bitmap, unsigned int bit)
  699. {
  700. return bitmap[bit / 32] & (1 << (bit & 31));
  701. }
  702. static void oxygen_restore_ac97(struct oxygen *chip, unsigned int codec)
  703. {
  704. unsigned int i;
  705. oxygen_write_ac97(chip, codec, AC97_RESET, 0);
  706. msleep(1);
  707. for (i = 1; i < 0x40; ++i)
  708. if (is_bit_set(ac97_registers_to_restore[codec], i))
  709. oxygen_write_ac97(chip, codec, i * 2,
  710. chip->saved_ac97_registers[codec][i]);
  711. }
  712. int oxygen_pci_resume(struct pci_dev *pci)
  713. {
  714. struct snd_card *card = pci_get_drvdata(pci);
  715. struct oxygen *chip = card->private_data;
  716. unsigned int i;
  717. pci_set_power_state(pci, PCI_D0);
  718. pci_restore_state(pci);
  719. if (pci_enable_device(pci) < 0) {
  720. snd_printk(KERN_ERR "cannot reenable device");
  721. snd_card_disconnect(card);
  722. return -EIO;
  723. }
  724. pci_set_master(pci);
  725. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  726. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  727. for (i = 0; i < OXYGEN_IO_SIZE; ++i)
  728. if (is_bit_set(registers_to_restore, i))
  729. oxygen_write8(chip, i, chip->saved_registers._8[i]);
  730. if (chip->has_ac97_0)
  731. oxygen_restore_ac97(chip, 0);
  732. if (chip->has_ac97_1)
  733. oxygen_restore_ac97(chip, 1);
  734. if (chip->model.resume)
  735. chip->model.resume(chip);
  736. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  737. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  738. return 0;
  739. }
  740. EXPORT_SYMBOL(oxygen_pci_resume);
  741. #endif /* CONFIG_PM */
  742. void oxygen_pci_shutdown(struct pci_dev *pci)
  743. {
  744. struct snd_card *card = pci_get_drvdata(pci);
  745. struct oxygen *chip = card->private_data;
  746. oxygen_shutdown(chip);
  747. chip->model.cleanup(chip);
  748. }
  749. EXPORT_SYMBOL(oxygen_pci_shutdown);