pxa_camera.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728
  1. /*
  2. * V4L2 Driver for PXA camera host
  3. *
  4. * Copyright (C) 2006, Sascha Hauer, Pengutronix
  5. * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/errno.h>
  18. #include <linux/fs.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/kernel.h>
  21. #include <linux/mm.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/time.h>
  24. #include <linux/version.h>
  25. #include <linux/device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/clk.h>
  28. #include <media/v4l2-common.h>
  29. #include <media/v4l2-dev.h>
  30. #include <media/videobuf-dma-sg.h>
  31. #include <media/soc_camera.h>
  32. #include <linux/videodev2.h>
  33. #include <mach/dma.h>
  34. #include <mach/camera.h>
  35. #define PXA_CAM_VERSION_CODE KERNEL_VERSION(0, 0, 5)
  36. #define PXA_CAM_DRV_NAME "pxa27x-camera"
  37. /* Camera Interface */
  38. #define CICR0 0x0000
  39. #define CICR1 0x0004
  40. #define CICR2 0x0008
  41. #define CICR3 0x000C
  42. #define CICR4 0x0010
  43. #define CISR 0x0014
  44. #define CIFR 0x0018
  45. #define CITOR 0x001C
  46. #define CIBR0 0x0028
  47. #define CIBR1 0x0030
  48. #define CIBR2 0x0038
  49. #define CICR0_DMAEN (1 << 31) /* DMA request enable */
  50. #define CICR0_PAR_EN (1 << 30) /* Parity enable */
  51. #define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
  52. #define CICR0_ENB (1 << 28) /* Camera interface enable */
  53. #define CICR0_DIS (1 << 27) /* Camera interface disable */
  54. #define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
  55. #define CICR0_TOM (1 << 9) /* Time-out mask */
  56. #define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
  57. #define CICR0_FEM (1 << 7) /* FIFO-empty mask */
  58. #define CICR0_EOLM (1 << 6) /* End-of-line mask */
  59. #define CICR0_PERRM (1 << 5) /* Parity-error mask */
  60. #define CICR0_QDM (1 << 4) /* Quick-disable mask */
  61. #define CICR0_CDM (1 << 3) /* Disable-done mask */
  62. #define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
  63. #define CICR0_EOFM (1 << 1) /* End-of-frame mask */
  64. #define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
  65. #define CICR1_TBIT (1 << 31) /* Transparency bit */
  66. #define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
  67. #define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
  68. #define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
  69. #define CICR1_RGB_F (1 << 11) /* RGB format */
  70. #define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
  71. #define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
  72. #define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
  73. #define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
  74. #define CICR1_DW (0x7 << 0) /* Data width mask */
  75. #define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
  76. wait count mask */
  77. #define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
  78. wait count mask */
  79. #define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
  80. #define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  81. wait count mask */
  82. #define CICR2_FSW (0x7 << 0) /* Frame stabilization
  83. wait count mask */
  84. #define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
  85. wait count mask */
  86. #define CICR3_EFW (0xff << 16) /* End-of-frame line clock
  87. wait count mask */
  88. #define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
  89. #define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  90. wait count mask */
  91. #define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
  92. #define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
  93. #define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
  94. #define CICR4_PCP (1 << 22) /* Pixel clock polarity */
  95. #define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
  96. #define CICR4_VSP (1 << 20) /* Vertical sync polarity */
  97. #define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
  98. #define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
  99. #define CICR4_DIV (0xff << 0) /* Clock divisor mask */
  100. #define CISR_FTO (1 << 15) /* FIFO time-out */
  101. #define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
  102. #define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
  103. #define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
  104. #define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
  105. #define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
  106. #define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
  107. #define CISR_EOL (1 << 8) /* End of line */
  108. #define CISR_PAR_ERR (1 << 7) /* Parity error */
  109. #define CISR_CQD (1 << 6) /* Camera interface quick disable */
  110. #define CISR_CDD (1 << 5) /* Camera interface disable done */
  111. #define CISR_SOF (1 << 4) /* Start of frame */
  112. #define CISR_EOF (1 << 3) /* End of frame */
  113. #define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
  114. #define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
  115. #define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
  116. #define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
  117. #define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
  118. #define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
  119. #define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
  120. #define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
  121. #define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
  122. #define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
  123. #define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
  124. #define CICR0_SIM_MP (0 << 24)
  125. #define CICR0_SIM_SP (1 << 24)
  126. #define CICR0_SIM_MS (2 << 24)
  127. #define CICR0_SIM_EP (3 << 24)
  128. #define CICR0_SIM_ES (4 << 24)
  129. #define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
  130. #define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
  131. #define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
  132. #define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
  133. #define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
  134. #define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
  135. #define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
  136. #define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
  137. #define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
  138. #define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
  139. #define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
  140. #define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
  141. #define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
  142. #define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
  143. #define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
  144. CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
  145. CICR0_EOFM | CICR0_FOM)
  146. /*
  147. * Structures
  148. */
  149. enum pxa_camera_active_dma {
  150. DMA_Y = 0x1,
  151. DMA_U = 0x2,
  152. DMA_V = 0x4,
  153. };
  154. /* descriptor needed for the PXA DMA engine */
  155. struct pxa_cam_dma {
  156. dma_addr_t sg_dma;
  157. struct pxa_dma_desc *sg_cpu;
  158. size_t sg_size;
  159. int sglen;
  160. };
  161. /* buffer for one video frame */
  162. struct pxa_buffer {
  163. /* common v4l buffer stuff -- must be first */
  164. struct videobuf_buffer vb;
  165. const struct soc_camera_data_format *fmt;
  166. /* our descriptor lists for Y, U and V channels */
  167. struct pxa_cam_dma dmas[3];
  168. int inwork;
  169. enum pxa_camera_active_dma active_dma;
  170. };
  171. struct pxa_camera_dev {
  172. struct soc_camera_host soc_host;
  173. /* PXA27x is only supposed to handle one camera on its Quick Capture
  174. * interface. If anyone ever builds hardware to enable more than
  175. * one camera, they will have to modify this driver too */
  176. struct soc_camera_device *icd;
  177. struct clk *clk;
  178. unsigned int irq;
  179. void __iomem *base;
  180. int channels;
  181. unsigned int dma_chans[3];
  182. struct pxacamera_platform_data *pdata;
  183. struct resource *res;
  184. unsigned long platform_flags;
  185. unsigned long ciclk;
  186. unsigned long mclk;
  187. u32 mclk_divisor;
  188. struct list_head capture;
  189. spinlock_t lock;
  190. struct pxa_buffer *active;
  191. struct pxa_dma_desc *sg_tail[3];
  192. u32 save_cicr[5];
  193. };
  194. static const char *pxa_cam_driver_description = "PXA_Camera";
  195. static unsigned int vid_limit = 16; /* Video memory limit, in Mb */
  196. /*
  197. * Videobuf operations
  198. */
  199. static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
  200. unsigned int *size)
  201. {
  202. struct soc_camera_device *icd = vq->priv_data;
  203. dev_dbg(&icd->dev, "count=%d, size=%d\n", *count, *size);
  204. *size = roundup(icd->width * icd->height *
  205. ((icd->current_fmt->depth + 7) >> 3), 8);
  206. if (0 == *count)
  207. *count = 32;
  208. while (*size * *count > vid_limit * 1024 * 1024)
  209. (*count)--;
  210. return 0;
  211. }
  212. static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
  213. {
  214. struct soc_camera_device *icd = vq->priv_data;
  215. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  216. struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
  217. int i;
  218. BUG_ON(in_interrupt());
  219. dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  220. &buf->vb, buf->vb.baddr, buf->vb.bsize);
  221. /* This waits until this buffer is out of danger, i.e., until it is no
  222. * longer in STATE_QUEUED or STATE_ACTIVE */
  223. videobuf_waiton(&buf->vb, 0, 0);
  224. videobuf_dma_unmap(vq, dma);
  225. videobuf_dma_free(dma);
  226. for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
  227. if (buf->dmas[i].sg_cpu)
  228. dma_free_coherent(ici->dev, buf->dmas[i].sg_size,
  229. buf->dmas[i].sg_cpu,
  230. buf->dmas[i].sg_dma);
  231. buf->dmas[i].sg_cpu = NULL;
  232. }
  233. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  234. }
  235. static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
  236. int sg_first_ofs, int size)
  237. {
  238. int i, offset, dma_len, xfer_len;
  239. struct scatterlist *sg;
  240. offset = sg_first_ofs;
  241. for_each_sg(sglist, sg, sglen, i) {
  242. dma_len = sg_dma_len(sg);
  243. /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
  244. xfer_len = roundup(min(dma_len - offset, size), 8);
  245. size = max(0, size - xfer_len);
  246. offset = 0;
  247. if (size == 0)
  248. break;
  249. }
  250. BUG_ON(size != 0);
  251. return i + 1;
  252. }
  253. /**
  254. * pxa_init_dma_channel - init dma descriptors
  255. * @pcdev: pxa camera device
  256. * @buf: pxa buffer to find pxa dma channel
  257. * @dma: dma video buffer
  258. * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
  259. * @cibr: camera Receive Buffer Register
  260. * @size: bytes to transfer
  261. * @sg_first: first element of sg_list
  262. * @sg_first_ofs: offset in first element of sg_list
  263. *
  264. * Prepares the pxa dma descriptors to transfer one camera channel.
  265. * Beware sg_first and sg_first_ofs are both input and output parameters.
  266. *
  267. * Returns 0 or -ENOMEM if no coherent memory is available
  268. */
  269. static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
  270. struct pxa_buffer *buf,
  271. struct videobuf_dmabuf *dma, int channel,
  272. int cibr, int size,
  273. struct scatterlist **sg_first, int *sg_first_ofs)
  274. {
  275. struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
  276. struct scatterlist *sg;
  277. int i, offset, sglen;
  278. int dma_len = 0, xfer_len = 0;
  279. if (pxa_dma->sg_cpu)
  280. dma_free_coherent(pcdev->soc_host.dev, pxa_dma->sg_size,
  281. pxa_dma->sg_cpu, pxa_dma->sg_dma);
  282. sglen = calculate_dma_sglen(*sg_first, dma->sglen,
  283. *sg_first_ofs, size);
  284. pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
  285. pxa_dma->sg_cpu = dma_alloc_coherent(pcdev->soc_host.dev, pxa_dma->sg_size,
  286. &pxa_dma->sg_dma, GFP_KERNEL);
  287. if (!pxa_dma->sg_cpu)
  288. return -ENOMEM;
  289. pxa_dma->sglen = sglen;
  290. offset = *sg_first_ofs;
  291. dev_dbg(pcdev->soc_host.dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
  292. *sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
  293. for_each_sg(*sg_first, sg, sglen, i) {
  294. dma_len = sg_dma_len(sg);
  295. /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
  296. xfer_len = roundup(min(dma_len - offset, size), 8);
  297. size = max(0, size - xfer_len);
  298. pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
  299. pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
  300. pxa_dma->sg_cpu[i].dcmd =
  301. DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
  302. #ifdef DEBUG
  303. if (!i)
  304. pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
  305. #endif
  306. pxa_dma->sg_cpu[i].ddadr =
  307. pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
  308. dev_vdbg(pcdev->soc_host.dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
  309. pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
  310. sg_dma_address(sg) + offset, xfer_len);
  311. offset = 0;
  312. if (size == 0)
  313. break;
  314. }
  315. pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
  316. pxa_dma->sg_cpu[sglen].dcmd = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
  317. /*
  318. * Handle 1 special case :
  319. * - in 3 planes (YUV422P format), we might finish with xfer_len equal
  320. * to dma_len (end on PAGE boundary). In this case, the sg element
  321. * for next plane should be the next after the last used to store the
  322. * last scatter gather RAM page
  323. */
  324. if (xfer_len >= dma_len) {
  325. *sg_first_ofs = xfer_len - dma_len;
  326. *sg_first = sg_next(sg);
  327. } else {
  328. *sg_first_ofs = xfer_len;
  329. *sg_first = sg;
  330. }
  331. return 0;
  332. }
  333. static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
  334. struct pxa_buffer *buf)
  335. {
  336. buf->active_dma = DMA_Y;
  337. if (pcdev->channels == 3)
  338. buf->active_dma |= DMA_U | DMA_V;
  339. }
  340. /*
  341. * Please check the DMA prepared buffer structure in :
  342. * Documentation/video4linux/pxa_camera.txt
  343. * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
  344. * modification while DMA chain is running will work anyway.
  345. */
  346. static int pxa_videobuf_prepare(struct videobuf_queue *vq,
  347. struct videobuf_buffer *vb, enum v4l2_field field)
  348. {
  349. struct soc_camera_device *icd = vq->priv_data;
  350. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  351. struct pxa_camera_dev *pcdev = ici->priv;
  352. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  353. int ret;
  354. int size_y, size_u = 0, size_v = 0;
  355. dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  356. vb, vb->baddr, vb->bsize);
  357. /* Added list head initialization on alloc */
  358. WARN_ON(!list_empty(&vb->queue));
  359. #ifdef DEBUG
  360. /* This can be useful if you want to see if we actually fill
  361. * the buffer with something */
  362. memset((void *)vb->baddr, 0xaa, vb->bsize);
  363. #endif
  364. BUG_ON(NULL == icd->current_fmt);
  365. /* I think, in buf_prepare you only have to protect global data,
  366. * the actual buffer is yours */
  367. buf->inwork = 1;
  368. if (buf->fmt != icd->current_fmt ||
  369. vb->width != icd->width ||
  370. vb->height != icd->height ||
  371. vb->field != field) {
  372. buf->fmt = icd->current_fmt;
  373. vb->width = icd->width;
  374. vb->height = icd->height;
  375. vb->field = field;
  376. vb->state = VIDEOBUF_NEEDS_INIT;
  377. }
  378. vb->size = vb->width * vb->height * ((buf->fmt->depth + 7) >> 3);
  379. if (0 != vb->baddr && vb->bsize < vb->size) {
  380. ret = -EINVAL;
  381. goto out;
  382. }
  383. if (vb->state == VIDEOBUF_NEEDS_INIT) {
  384. int size = vb->size;
  385. int next_ofs = 0;
  386. struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
  387. struct scatterlist *sg;
  388. ret = videobuf_iolock(vq, vb, NULL);
  389. if (ret)
  390. goto fail;
  391. if (pcdev->channels == 3) {
  392. size_y = size / 2;
  393. size_u = size_v = size / 4;
  394. } else {
  395. size_y = size;
  396. }
  397. sg = dma->sglist;
  398. /* init DMA for Y channel */
  399. ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
  400. &sg, &next_ofs);
  401. if (ret) {
  402. dev_err(pcdev->soc_host.dev,
  403. "DMA initialization for Y/RGB failed\n");
  404. goto fail;
  405. }
  406. /* init DMA for U channel */
  407. if (size_u)
  408. ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
  409. size_u, &sg, &next_ofs);
  410. if (ret) {
  411. dev_err(pcdev->soc_host.dev,
  412. "DMA initialization for U failed\n");
  413. goto fail_u;
  414. }
  415. /* init DMA for V channel */
  416. if (size_v)
  417. ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
  418. size_v, &sg, &next_ofs);
  419. if (ret) {
  420. dev_err(pcdev->soc_host.dev,
  421. "DMA initialization for V failed\n");
  422. goto fail_v;
  423. }
  424. vb->state = VIDEOBUF_PREPARED;
  425. }
  426. buf->inwork = 0;
  427. pxa_videobuf_set_actdma(pcdev, buf);
  428. return 0;
  429. fail_v:
  430. dma_free_coherent(pcdev->soc_host.dev, buf->dmas[1].sg_size,
  431. buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
  432. fail_u:
  433. dma_free_coherent(pcdev->soc_host.dev, buf->dmas[0].sg_size,
  434. buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
  435. fail:
  436. free_buffer(vq, buf);
  437. out:
  438. buf->inwork = 0;
  439. return ret;
  440. }
  441. /**
  442. * pxa_dma_start_channels - start DMA channel for active buffer
  443. * @pcdev: pxa camera device
  444. *
  445. * Initialize DMA channels to the beginning of the active video buffer, and
  446. * start these channels.
  447. */
  448. static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
  449. {
  450. int i;
  451. struct pxa_buffer *active;
  452. active = pcdev->active;
  453. for (i = 0; i < pcdev->channels; i++) {
  454. dev_dbg(pcdev->soc_host.dev, "%s (channel=%d) ddadr=%08x\n", __func__,
  455. i, active->dmas[i].sg_dma);
  456. DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
  457. DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
  458. }
  459. }
  460. static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
  461. {
  462. int i;
  463. for (i = 0; i < pcdev->channels; i++) {
  464. dev_dbg(pcdev->soc_host.dev, "%s (channel=%d)\n", __func__, i);
  465. DCSR(pcdev->dma_chans[i]) = 0;
  466. }
  467. }
  468. static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
  469. struct pxa_buffer *buf)
  470. {
  471. int i;
  472. struct pxa_dma_desc *buf_last_desc;
  473. for (i = 0; i < pcdev->channels; i++) {
  474. buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
  475. buf_last_desc->ddadr = DDADR_STOP;
  476. if (pcdev->sg_tail[i])
  477. /* Link the new buffer to the old tail */
  478. pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
  479. /* Update the channel tail */
  480. pcdev->sg_tail[i] = buf_last_desc;
  481. }
  482. }
  483. /**
  484. * pxa_camera_start_capture - start video capturing
  485. * @pcdev: camera device
  486. *
  487. * Launch capturing. DMA channels should not be active yet. They should get
  488. * activated at the end of frame interrupt, to capture only whole frames, and
  489. * never begin the capture of a partial frame.
  490. */
  491. static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
  492. {
  493. unsigned long cicr0, cifr;
  494. dev_dbg(pcdev->soc_host.dev, "%s\n", __func__);
  495. /* Reset the FIFOs */
  496. cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
  497. __raw_writel(cifr, pcdev->base + CIFR);
  498. /* Enable End-Of-Frame Interrupt */
  499. cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
  500. cicr0 &= ~CICR0_EOFM;
  501. __raw_writel(cicr0, pcdev->base + CICR0);
  502. }
  503. static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
  504. {
  505. unsigned long cicr0;
  506. pxa_dma_stop_channels(pcdev);
  507. cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
  508. __raw_writel(cicr0, pcdev->base + CICR0);
  509. pcdev->active = NULL;
  510. dev_dbg(pcdev->soc_host.dev, "%s\n", __func__);
  511. }
  512. static void pxa_videobuf_queue(struct videobuf_queue *vq,
  513. struct videobuf_buffer *vb)
  514. {
  515. struct soc_camera_device *icd = vq->priv_data;
  516. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  517. struct pxa_camera_dev *pcdev = ici->priv;
  518. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  519. unsigned long flags;
  520. dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d active=%p\n", __func__,
  521. vb, vb->baddr, vb->bsize, pcdev->active);
  522. spin_lock_irqsave(&pcdev->lock, flags);
  523. list_add_tail(&vb->queue, &pcdev->capture);
  524. vb->state = VIDEOBUF_ACTIVE;
  525. pxa_dma_add_tail_buf(pcdev, buf);
  526. if (!pcdev->active)
  527. pxa_camera_start_capture(pcdev);
  528. spin_unlock_irqrestore(&pcdev->lock, flags);
  529. }
  530. static void pxa_videobuf_release(struct videobuf_queue *vq,
  531. struct videobuf_buffer *vb)
  532. {
  533. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  534. #ifdef DEBUG
  535. struct soc_camera_device *icd = vq->priv_data;
  536. dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  537. vb, vb->baddr, vb->bsize);
  538. switch (vb->state) {
  539. case VIDEOBUF_ACTIVE:
  540. dev_dbg(&icd->dev, "%s (active)\n", __func__);
  541. break;
  542. case VIDEOBUF_QUEUED:
  543. dev_dbg(&icd->dev, "%s (queued)\n", __func__);
  544. break;
  545. case VIDEOBUF_PREPARED:
  546. dev_dbg(&icd->dev, "%s (prepared)\n", __func__);
  547. break;
  548. default:
  549. dev_dbg(&icd->dev, "%s (unknown)\n", __func__);
  550. break;
  551. }
  552. #endif
  553. free_buffer(vq, buf);
  554. }
  555. static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
  556. struct videobuf_buffer *vb,
  557. struct pxa_buffer *buf)
  558. {
  559. int i;
  560. /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
  561. list_del_init(&vb->queue);
  562. vb->state = VIDEOBUF_DONE;
  563. do_gettimeofday(&vb->ts);
  564. vb->field_count++;
  565. wake_up(&vb->done);
  566. dev_dbg(pcdev->soc_host.dev, "%s dequeud buffer (vb=0x%p)\n", __func__, vb);
  567. if (list_empty(&pcdev->capture)) {
  568. pxa_camera_stop_capture(pcdev);
  569. for (i = 0; i < pcdev->channels; i++)
  570. pcdev->sg_tail[i] = NULL;
  571. return;
  572. }
  573. pcdev->active = list_entry(pcdev->capture.next,
  574. struct pxa_buffer, vb.queue);
  575. }
  576. /**
  577. * pxa_camera_check_link_miss - check missed DMA linking
  578. * @pcdev: camera device
  579. *
  580. * The DMA chaining is done with DMA running. This means a tiny temporal window
  581. * remains, where a buffer is queued on the chain, while the chain is already
  582. * stopped. This means the tailed buffer would never be transfered by DMA.
  583. * This function restarts the capture for this corner case, where :
  584. * - DADR() == DADDR_STOP
  585. * - a videobuffer is queued on the pcdev->capture list
  586. *
  587. * Please check the "DMA hot chaining timeslice issue" in
  588. * Documentation/video4linux/pxa_camera.txt
  589. *
  590. * Context: should only be called within the dma irq handler
  591. */
  592. static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
  593. {
  594. int i, is_dma_stopped = 1;
  595. for (i = 0; i < pcdev->channels; i++)
  596. if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
  597. is_dma_stopped = 0;
  598. dev_dbg(pcdev->soc_host.dev, "%s : top queued buffer=%p, dma_stopped=%d\n",
  599. __func__, pcdev->active, is_dma_stopped);
  600. if (pcdev->active && is_dma_stopped)
  601. pxa_camera_start_capture(pcdev);
  602. }
  603. static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
  604. enum pxa_camera_active_dma act_dma)
  605. {
  606. struct pxa_buffer *buf;
  607. unsigned long flags;
  608. u32 status, camera_status, overrun;
  609. struct videobuf_buffer *vb;
  610. spin_lock_irqsave(&pcdev->lock, flags);
  611. status = DCSR(channel);
  612. DCSR(channel) = status;
  613. camera_status = __raw_readl(pcdev->base + CISR);
  614. overrun = CISR_IFO_0;
  615. if (pcdev->channels == 3)
  616. overrun |= CISR_IFO_1 | CISR_IFO_2;
  617. if (status & DCSR_BUSERR) {
  618. dev_err(pcdev->soc_host.dev, "DMA Bus Error IRQ!\n");
  619. goto out;
  620. }
  621. if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
  622. dev_err(pcdev->soc_host.dev, "Unknown DMA IRQ source, "
  623. "status: 0x%08x\n", status);
  624. goto out;
  625. }
  626. /*
  627. * pcdev->active should not be NULL in DMA irq handler.
  628. *
  629. * But there is one corner case : if capture was stopped due to an
  630. * overrun of channel 1, and at that same channel 2 was completed.
  631. *
  632. * When handling the overrun in DMA irq for channel 1, we'll stop the
  633. * capture and restart it (and thus set pcdev->active to NULL). But the
  634. * DMA irq handler will already be pending for channel 2. So on entering
  635. * the DMA irq handler for channel 2 there will be no active buffer, yet
  636. * that is normal.
  637. */
  638. if (!pcdev->active)
  639. goto out;
  640. vb = &pcdev->active->vb;
  641. buf = container_of(vb, struct pxa_buffer, vb);
  642. WARN_ON(buf->inwork || list_empty(&vb->queue));
  643. dev_dbg(pcdev->soc_host.dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
  644. __func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
  645. status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));
  646. if (status & DCSR_ENDINTR) {
  647. /*
  648. * It's normal if the last frame creates an overrun, as there
  649. * are no more DMA descriptors to fetch from QCI fifos
  650. */
  651. if (camera_status & overrun &&
  652. !list_is_last(pcdev->capture.next, &pcdev->capture)) {
  653. dev_dbg(pcdev->soc_host.dev, "FIFO overrun! CISR: %x\n",
  654. camera_status);
  655. pxa_camera_stop_capture(pcdev);
  656. pxa_camera_start_capture(pcdev);
  657. goto out;
  658. }
  659. buf->active_dma &= ~act_dma;
  660. if (!buf->active_dma) {
  661. pxa_camera_wakeup(pcdev, vb, buf);
  662. pxa_camera_check_link_miss(pcdev);
  663. }
  664. }
  665. out:
  666. spin_unlock_irqrestore(&pcdev->lock, flags);
  667. }
  668. static void pxa_camera_dma_irq_y(int channel, void *data)
  669. {
  670. struct pxa_camera_dev *pcdev = data;
  671. pxa_camera_dma_irq(channel, pcdev, DMA_Y);
  672. }
  673. static void pxa_camera_dma_irq_u(int channel, void *data)
  674. {
  675. struct pxa_camera_dev *pcdev = data;
  676. pxa_camera_dma_irq(channel, pcdev, DMA_U);
  677. }
  678. static void pxa_camera_dma_irq_v(int channel, void *data)
  679. {
  680. struct pxa_camera_dev *pcdev = data;
  681. pxa_camera_dma_irq(channel, pcdev, DMA_V);
  682. }
  683. static struct videobuf_queue_ops pxa_videobuf_ops = {
  684. .buf_setup = pxa_videobuf_setup,
  685. .buf_prepare = pxa_videobuf_prepare,
  686. .buf_queue = pxa_videobuf_queue,
  687. .buf_release = pxa_videobuf_release,
  688. };
  689. static void pxa_camera_init_videobuf(struct videobuf_queue *q,
  690. struct soc_camera_device *icd)
  691. {
  692. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  693. struct pxa_camera_dev *pcdev = ici->priv;
  694. /* We must pass NULL as dev pointer, then all pci_* dma operations
  695. * transform to normal dma_* ones. */
  696. videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
  697. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
  698. sizeof(struct pxa_buffer), icd);
  699. }
  700. static u32 mclk_get_divisor(struct pxa_camera_dev *pcdev)
  701. {
  702. unsigned long mclk = pcdev->mclk;
  703. u32 div;
  704. unsigned long lcdclk;
  705. lcdclk = clk_get_rate(pcdev->clk);
  706. pcdev->ciclk = lcdclk;
  707. /* mclk <= ciclk / 4 (27.4.2) */
  708. if (mclk > lcdclk / 4) {
  709. mclk = lcdclk / 4;
  710. dev_warn(pcdev->soc_host.dev, "Limiting master clock to %lu\n", mclk);
  711. }
  712. /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
  713. div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
  714. /* If we're not supplying MCLK, leave it at 0 */
  715. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  716. pcdev->mclk = lcdclk / (2 * (div + 1));
  717. dev_dbg(pcdev->soc_host.dev, "LCD clock %luHz, target freq %luHz, "
  718. "divisor %u\n", lcdclk, mclk, div);
  719. return div;
  720. }
  721. static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
  722. unsigned long pclk)
  723. {
  724. /* We want a timeout > 1 pixel time, not ">=" */
  725. u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
  726. __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
  727. }
  728. static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
  729. {
  730. struct pxacamera_platform_data *pdata = pcdev->pdata;
  731. u32 cicr4 = 0;
  732. dev_dbg(pcdev->soc_host.dev, "Registered platform device at %p data %p\n",
  733. pcdev, pdata);
  734. if (pdata && pdata->init) {
  735. dev_dbg(pcdev->soc_host.dev, "%s: Init gpios\n", __func__);
  736. pdata->init(pcdev->soc_host.dev);
  737. }
  738. /* disable all interrupts */
  739. __raw_writel(0x3ff, pcdev->base + CICR0);
  740. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  741. cicr4 |= CICR4_PCLK_EN;
  742. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  743. cicr4 |= CICR4_MCLK_EN;
  744. if (pcdev->platform_flags & PXA_CAMERA_PCP)
  745. cicr4 |= CICR4_PCP;
  746. if (pcdev->platform_flags & PXA_CAMERA_HSP)
  747. cicr4 |= CICR4_HSP;
  748. if (pcdev->platform_flags & PXA_CAMERA_VSP)
  749. cicr4 |= CICR4_VSP;
  750. __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
  751. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  752. /* Initialise the timeout under the assumption pclk = mclk */
  753. recalculate_fifo_timeout(pcdev, pcdev->mclk);
  754. else
  755. /* "Safe default" - 13MHz */
  756. recalculate_fifo_timeout(pcdev, 13000000);
  757. clk_enable(pcdev->clk);
  758. }
  759. static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
  760. {
  761. clk_disable(pcdev->clk);
  762. }
  763. static irqreturn_t pxa_camera_irq(int irq, void *data)
  764. {
  765. struct pxa_camera_dev *pcdev = data;
  766. unsigned long status, cicr0;
  767. struct pxa_buffer *buf;
  768. struct videobuf_buffer *vb;
  769. status = __raw_readl(pcdev->base + CISR);
  770. dev_dbg(pcdev->soc_host.dev, "Camera interrupt status 0x%lx\n", status);
  771. if (!status)
  772. return IRQ_NONE;
  773. __raw_writel(status, pcdev->base + CISR);
  774. if (status & CISR_EOF) {
  775. pcdev->active = list_first_entry(&pcdev->capture,
  776. struct pxa_buffer, vb.queue);
  777. vb = &pcdev->active->vb;
  778. buf = container_of(vb, struct pxa_buffer, vb);
  779. pxa_videobuf_set_actdma(pcdev, buf);
  780. pxa_dma_start_channels(pcdev);
  781. cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
  782. __raw_writel(cicr0, pcdev->base + CICR0);
  783. }
  784. return IRQ_HANDLED;
  785. }
  786. /*
  787. * The following two functions absolutely depend on the fact, that
  788. * there can be only one camera on PXA quick capture interface
  789. * Called with .video_lock held
  790. */
  791. static int pxa_camera_add_device(struct soc_camera_device *icd)
  792. {
  793. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  794. struct pxa_camera_dev *pcdev = ici->priv;
  795. int ret;
  796. if (pcdev->icd) {
  797. ret = -EBUSY;
  798. goto ebusy;
  799. }
  800. dev_info(&icd->dev, "PXA Camera driver attached to camera %d\n",
  801. icd->devnum);
  802. pxa_camera_activate(pcdev);
  803. ret = icd->ops->init(icd);
  804. if (!ret)
  805. pcdev->icd = icd;
  806. ebusy:
  807. return ret;
  808. }
  809. /* Called with .video_lock held */
  810. static void pxa_camera_remove_device(struct soc_camera_device *icd)
  811. {
  812. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  813. struct pxa_camera_dev *pcdev = ici->priv;
  814. BUG_ON(icd != pcdev->icd);
  815. dev_info(&icd->dev, "PXA Camera driver detached from camera %d\n",
  816. icd->devnum);
  817. /* disable capture, disable interrupts */
  818. __raw_writel(0x3ff, pcdev->base + CICR0);
  819. /* Stop DMA engine */
  820. DCSR(pcdev->dma_chans[0]) = 0;
  821. DCSR(pcdev->dma_chans[1]) = 0;
  822. DCSR(pcdev->dma_chans[2]) = 0;
  823. icd->ops->release(icd);
  824. pxa_camera_deactivate(pcdev);
  825. pcdev->icd = NULL;
  826. }
  827. static int test_platform_param(struct pxa_camera_dev *pcdev,
  828. unsigned char buswidth, unsigned long *flags)
  829. {
  830. /*
  831. * Platform specified synchronization and pixel clock polarities are
  832. * only a recommendation and are only used during probing. The PXA270
  833. * quick capture interface supports both.
  834. */
  835. *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
  836. SOCAM_MASTER : SOCAM_SLAVE) |
  837. SOCAM_HSYNC_ACTIVE_HIGH |
  838. SOCAM_HSYNC_ACTIVE_LOW |
  839. SOCAM_VSYNC_ACTIVE_HIGH |
  840. SOCAM_VSYNC_ACTIVE_LOW |
  841. SOCAM_DATA_ACTIVE_HIGH |
  842. SOCAM_PCLK_SAMPLE_RISING |
  843. SOCAM_PCLK_SAMPLE_FALLING;
  844. /* If requested data width is supported by the platform, use it */
  845. switch (buswidth) {
  846. case 10:
  847. if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10))
  848. return -EINVAL;
  849. *flags |= SOCAM_DATAWIDTH_10;
  850. break;
  851. case 9:
  852. if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9))
  853. return -EINVAL;
  854. *flags |= SOCAM_DATAWIDTH_9;
  855. break;
  856. case 8:
  857. if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8))
  858. return -EINVAL;
  859. *flags |= SOCAM_DATAWIDTH_8;
  860. break;
  861. default:
  862. return -EINVAL;
  863. }
  864. return 0;
  865. }
  866. static int pxa_camera_set_bus_param(struct soc_camera_device *icd, __u32 pixfmt)
  867. {
  868. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  869. struct pxa_camera_dev *pcdev = ici->priv;
  870. unsigned long dw, bpp, bus_flags, camera_flags, common_flags;
  871. u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0;
  872. int ret = test_platform_param(pcdev, icd->buswidth, &bus_flags);
  873. if (ret < 0)
  874. return ret;
  875. camera_flags = icd->ops->query_bus_param(icd);
  876. common_flags = soc_camera_bus_param_compatible(camera_flags, bus_flags);
  877. if (!common_flags)
  878. return -EINVAL;
  879. pcdev->channels = 1;
  880. /* Make choises, based on platform preferences */
  881. if ((common_flags & SOCAM_HSYNC_ACTIVE_HIGH) &&
  882. (common_flags & SOCAM_HSYNC_ACTIVE_LOW)) {
  883. if (pcdev->platform_flags & PXA_CAMERA_HSP)
  884. common_flags &= ~SOCAM_HSYNC_ACTIVE_HIGH;
  885. else
  886. common_flags &= ~SOCAM_HSYNC_ACTIVE_LOW;
  887. }
  888. if ((common_flags & SOCAM_VSYNC_ACTIVE_HIGH) &&
  889. (common_flags & SOCAM_VSYNC_ACTIVE_LOW)) {
  890. if (pcdev->platform_flags & PXA_CAMERA_VSP)
  891. common_flags &= ~SOCAM_VSYNC_ACTIVE_HIGH;
  892. else
  893. common_flags &= ~SOCAM_VSYNC_ACTIVE_LOW;
  894. }
  895. if ((common_flags & SOCAM_PCLK_SAMPLE_RISING) &&
  896. (common_flags & SOCAM_PCLK_SAMPLE_FALLING)) {
  897. if (pcdev->platform_flags & PXA_CAMERA_PCP)
  898. common_flags &= ~SOCAM_PCLK_SAMPLE_RISING;
  899. else
  900. common_flags &= ~SOCAM_PCLK_SAMPLE_FALLING;
  901. }
  902. ret = icd->ops->set_bus_param(icd, common_flags);
  903. if (ret < 0)
  904. return ret;
  905. /* Datawidth is now guaranteed to be equal to one of the three values.
  906. * We fix bit-per-pixel equal to data-width... */
  907. switch (common_flags & SOCAM_DATAWIDTH_MASK) {
  908. case SOCAM_DATAWIDTH_10:
  909. dw = 4;
  910. bpp = 0x40;
  911. break;
  912. case SOCAM_DATAWIDTH_9:
  913. dw = 3;
  914. bpp = 0x20;
  915. break;
  916. default:
  917. /* Actually it can only be 8 now,
  918. * default is just to silence compiler warnings */
  919. case SOCAM_DATAWIDTH_8:
  920. dw = 2;
  921. bpp = 0;
  922. }
  923. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  924. cicr4 |= CICR4_PCLK_EN;
  925. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  926. cicr4 |= CICR4_MCLK_EN;
  927. if (common_flags & SOCAM_PCLK_SAMPLE_FALLING)
  928. cicr4 |= CICR4_PCP;
  929. if (common_flags & SOCAM_HSYNC_ACTIVE_LOW)
  930. cicr4 |= CICR4_HSP;
  931. if (common_flags & SOCAM_VSYNC_ACTIVE_LOW)
  932. cicr4 |= CICR4_VSP;
  933. cicr0 = __raw_readl(pcdev->base + CICR0);
  934. if (cicr0 & CICR0_ENB)
  935. __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
  936. cicr1 = CICR1_PPL_VAL(icd->width - 1) | bpp | dw;
  937. switch (pixfmt) {
  938. case V4L2_PIX_FMT_YUV422P:
  939. pcdev->channels = 3;
  940. cicr1 |= CICR1_YCBCR_F;
  941. /*
  942. * Normally, pxa bus wants as input UYVY format. We allow all
  943. * reorderings of the YUV422 format, as no processing is done,
  944. * and the YUV stream is just passed through without any
  945. * transformation. Note that UYVY is the only format that
  946. * should be used if pxa framebuffer Overlay2 is used.
  947. */
  948. case V4L2_PIX_FMT_UYVY:
  949. case V4L2_PIX_FMT_VYUY:
  950. case V4L2_PIX_FMT_YUYV:
  951. case V4L2_PIX_FMT_YVYU:
  952. cicr1 |= CICR1_COLOR_SP_VAL(2);
  953. break;
  954. case V4L2_PIX_FMT_RGB555:
  955. cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
  956. CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
  957. break;
  958. case V4L2_PIX_FMT_RGB565:
  959. cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
  960. break;
  961. }
  962. cicr2 = 0;
  963. cicr3 = CICR3_LPF_VAL(icd->height - 1) |
  964. CICR3_BFW_VAL(min((unsigned short)255, icd->y_skip_top));
  965. cicr4 |= pcdev->mclk_divisor;
  966. __raw_writel(cicr1, pcdev->base + CICR1);
  967. __raw_writel(cicr2, pcdev->base + CICR2);
  968. __raw_writel(cicr3, pcdev->base + CICR3);
  969. __raw_writel(cicr4, pcdev->base + CICR4);
  970. /* CIF interrupts are not used, only DMA */
  971. cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
  972. CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
  973. cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
  974. __raw_writel(cicr0, pcdev->base + CICR0);
  975. return 0;
  976. }
  977. static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
  978. unsigned char buswidth)
  979. {
  980. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  981. struct pxa_camera_dev *pcdev = ici->priv;
  982. unsigned long bus_flags, camera_flags;
  983. int ret = test_platform_param(pcdev, buswidth, &bus_flags);
  984. if (ret < 0)
  985. return ret;
  986. camera_flags = icd->ops->query_bus_param(icd);
  987. return soc_camera_bus_param_compatible(camera_flags, bus_flags) ? 0 : -EINVAL;
  988. }
  989. static const struct soc_camera_data_format pxa_camera_formats[] = {
  990. {
  991. .name = "Planar YUV422 16 bit",
  992. .depth = 16,
  993. .fourcc = V4L2_PIX_FMT_YUV422P,
  994. .colorspace = V4L2_COLORSPACE_JPEG,
  995. },
  996. };
  997. static bool buswidth_supported(struct soc_camera_device *icd, int depth)
  998. {
  999. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1000. struct pxa_camera_dev *pcdev = ici->priv;
  1001. switch (depth) {
  1002. case 8:
  1003. return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8);
  1004. case 9:
  1005. return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9);
  1006. case 10:
  1007. return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10);
  1008. }
  1009. return false;
  1010. }
  1011. static int required_buswidth(const struct soc_camera_data_format *fmt)
  1012. {
  1013. switch (fmt->fourcc) {
  1014. case V4L2_PIX_FMT_UYVY:
  1015. case V4L2_PIX_FMT_VYUY:
  1016. case V4L2_PIX_FMT_YUYV:
  1017. case V4L2_PIX_FMT_YVYU:
  1018. case V4L2_PIX_FMT_RGB565:
  1019. case V4L2_PIX_FMT_RGB555:
  1020. return 8;
  1021. default:
  1022. return fmt->depth;
  1023. }
  1024. }
  1025. static int pxa_camera_get_formats(struct soc_camera_device *icd, int idx,
  1026. struct soc_camera_format_xlate *xlate)
  1027. {
  1028. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1029. int formats = 0, buswidth, ret;
  1030. buswidth = required_buswidth(icd->formats + idx);
  1031. if (!buswidth_supported(icd, buswidth))
  1032. return 0;
  1033. ret = pxa_camera_try_bus_param(icd, buswidth);
  1034. if (ret < 0)
  1035. return 0;
  1036. switch (icd->formats[idx].fourcc) {
  1037. case V4L2_PIX_FMT_UYVY:
  1038. formats++;
  1039. if (xlate) {
  1040. xlate->host_fmt = &pxa_camera_formats[0];
  1041. xlate->cam_fmt = icd->formats + idx;
  1042. xlate->buswidth = buswidth;
  1043. xlate++;
  1044. dev_dbg(ici->dev, "Providing format %s using %s\n",
  1045. pxa_camera_formats[0].name,
  1046. icd->formats[idx].name);
  1047. }
  1048. case V4L2_PIX_FMT_VYUY:
  1049. case V4L2_PIX_FMT_YUYV:
  1050. case V4L2_PIX_FMT_YVYU:
  1051. case V4L2_PIX_FMT_RGB565:
  1052. case V4L2_PIX_FMT_RGB555:
  1053. formats++;
  1054. if (xlate) {
  1055. xlate->host_fmt = icd->formats + idx;
  1056. xlate->cam_fmt = icd->formats + idx;
  1057. xlate->buswidth = buswidth;
  1058. xlate++;
  1059. dev_dbg(ici->dev, "Providing format %s packed\n",
  1060. icd->formats[idx].name);
  1061. }
  1062. break;
  1063. default:
  1064. /* Generic pass-through */
  1065. formats++;
  1066. if (xlate) {
  1067. xlate->host_fmt = icd->formats + idx;
  1068. xlate->cam_fmt = icd->formats + idx;
  1069. xlate->buswidth = icd->formats[idx].depth;
  1070. xlate++;
  1071. dev_dbg(ici->dev,
  1072. "Providing format %s in pass-through mode\n",
  1073. icd->formats[idx].name);
  1074. }
  1075. }
  1076. return formats;
  1077. }
  1078. static int pxa_camera_set_crop(struct soc_camera_device *icd,
  1079. struct v4l2_rect *rect)
  1080. {
  1081. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1082. struct pxa_camera_dev *pcdev = ici->priv;
  1083. struct soc_camera_sense sense = {
  1084. .master_clock = pcdev->mclk,
  1085. .pixel_clock_max = pcdev->ciclk / 4,
  1086. };
  1087. int ret;
  1088. /* If PCLK is used to latch data from the sensor, check sense */
  1089. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  1090. icd->sense = &sense;
  1091. ret = icd->ops->set_crop(icd, rect);
  1092. icd->sense = NULL;
  1093. if (ret < 0) {
  1094. dev_warn(ici->dev, "Failed to crop to %ux%u@%u:%u\n",
  1095. rect->width, rect->height, rect->left, rect->top);
  1096. } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
  1097. if (sense.pixel_clock > sense.pixel_clock_max) {
  1098. dev_err(ici->dev,
  1099. "pixel clock %lu set by the camera too high!",
  1100. sense.pixel_clock);
  1101. return -EIO;
  1102. }
  1103. recalculate_fifo_timeout(pcdev, sense.pixel_clock);
  1104. }
  1105. return ret;
  1106. }
  1107. static int pxa_camera_set_fmt(struct soc_camera_device *icd,
  1108. struct v4l2_format *f)
  1109. {
  1110. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1111. struct pxa_camera_dev *pcdev = ici->priv;
  1112. const struct soc_camera_data_format *cam_fmt = NULL;
  1113. const struct soc_camera_format_xlate *xlate = NULL;
  1114. struct soc_camera_sense sense = {
  1115. .master_clock = pcdev->mclk,
  1116. .pixel_clock_max = pcdev->ciclk / 4,
  1117. };
  1118. struct v4l2_pix_format *pix = &f->fmt.pix;
  1119. struct v4l2_format cam_f = *f;
  1120. int ret;
  1121. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  1122. if (!xlate) {
  1123. dev_warn(ici->dev, "Format %x not found\n", pix->pixelformat);
  1124. return -EINVAL;
  1125. }
  1126. cam_fmt = xlate->cam_fmt;
  1127. /* If PCLK is used to latch data from the sensor, check sense */
  1128. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  1129. icd->sense = &sense;
  1130. cam_f.fmt.pix.pixelformat = cam_fmt->fourcc;
  1131. ret = icd->ops->set_fmt(icd, &cam_f);
  1132. icd->sense = NULL;
  1133. if (ret < 0) {
  1134. dev_warn(ici->dev, "Failed to configure for format %x\n",
  1135. pix->pixelformat);
  1136. } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
  1137. if (sense.pixel_clock > sense.pixel_clock_max) {
  1138. dev_err(ici->dev,
  1139. "pixel clock %lu set by the camera too high!",
  1140. sense.pixel_clock);
  1141. return -EIO;
  1142. }
  1143. recalculate_fifo_timeout(pcdev, sense.pixel_clock);
  1144. }
  1145. if (!ret) {
  1146. icd->buswidth = xlate->buswidth;
  1147. icd->current_fmt = xlate->host_fmt;
  1148. }
  1149. return ret;
  1150. }
  1151. static int pxa_camera_try_fmt(struct soc_camera_device *icd,
  1152. struct v4l2_format *f)
  1153. {
  1154. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1155. const struct soc_camera_format_xlate *xlate;
  1156. struct v4l2_pix_format *pix = &f->fmt.pix;
  1157. __u32 pixfmt = pix->pixelformat;
  1158. enum v4l2_field field;
  1159. int ret;
  1160. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  1161. if (!xlate) {
  1162. dev_warn(ici->dev, "Format %x not found\n", pixfmt);
  1163. return -EINVAL;
  1164. }
  1165. /*
  1166. * Limit to pxa hardware capabilities. YUV422P planar format requires
  1167. * images size to be a multiple of 16 bytes. If not, zeros will be
  1168. * inserted between Y and U planes, and U and V planes, which violates
  1169. * the YUV422P standard.
  1170. */
  1171. v4l_bound_align_image(&pix->width, 48, 2048, 1,
  1172. &pix->height, 32, 2048, 0,
  1173. xlate->host_fmt->fourcc == V4L2_PIX_FMT_YUV422P ? 4 : 0);
  1174. pix->bytesperline = pix->width *
  1175. DIV_ROUND_UP(xlate->host_fmt->depth, 8);
  1176. pix->sizeimage = pix->height * pix->bytesperline;
  1177. /* camera has to see its format, but the user the original one */
  1178. pix->pixelformat = xlate->cam_fmt->fourcc;
  1179. /* limit to sensor capabilities */
  1180. ret = icd->ops->try_fmt(icd, f);
  1181. pix->pixelformat = xlate->host_fmt->fourcc;
  1182. field = pix->field;
  1183. if (field == V4L2_FIELD_ANY) {
  1184. pix->field = V4L2_FIELD_NONE;
  1185. } else if (field != V4L2_FIELD_NONE) {
  1186. dev_err(&icd->dev, "Field type %d unsupported.\n", field);
  1187. return -EINVAL;
  1188. }
  1189. return ret;
  1190. }
  1191. static int pxa_camera_reqbufs(struct soc_camera_file *icf,
  1192. struct v4l2_requestbuffers *p)
  1193. {
  1194. int i;
  1195. /* This is for locking debugging only. I removed spinlocks and now I
  1196. * check whether .prepare is ever called on a linked buffer, or whether
  1197. * a dma IRQ can occur for an in-work or unlinked buffer. Until now
  1198. * it hadn't triggered */
  1199. for (i = 0; i < p->count; i++) {
  1200. struct pxa_buffer *buf = container_of(icf->vb_vidq.bufs[i],
  1201. struct pxa_buffer, vb);
  1202. buf->inwork = 0;
  1203. INIT_LIST_HEAD(&buf->vb.queue);
  1204. }
  1205. return 0;
  1206. }
  1207. static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
  1208. {
  1209. struct soc_camera_file *icf = file->private_data;
  1210. struct pxa_buffer *buf;
  1211. buf = list_entry(icf->vb_vidq.stream.next, struct pxa_buffer,
  1212. vb.stream);
  1213. poll_wait(file, &buf->vb.done, pt);
  1214. if (buf->vb.state == VIDEOBUF_DONE ||
  1215. buf->vb.state == VIDEOBUF_ERROR)
  1216. return POLLIN|POLLRDNORM;
  1217. return 0;
  1218. }
  1219. static int pxa_camera_querycap(struct soc_camera_host *ici,
  1220. struct v4l2_capability *cap)
  1221. {
  1222. /* cap->name is set by the firendly caller:-> */
  1223. strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
  1224. cap->version = PXA_CAM_VERSION_CODE;
  1225. cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  1226. return 0;
  1227. }
  1228. static int pxa_camera_suspend(struct soc_camera_device *icd, pm_message_t state)
  1229. {
  1230. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1231. struct pxa_camera_dev *pcdev = ici->priv;
  1232. int i = 0, ret = 0;
  1233. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
  1234. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
  1235. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
  1236. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
  1237. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
  1238. if ((pcdev->icd) && (pcdev->icd->ops->suspend))
  1239. ret = pcdev->icd->ops->suspend(pcdev->icd, state);
  1240. return ret;
  1241. }
  1242. static int pxa_camera_resume(struct soc_camera_device *icd)
  1243. {
  1244. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1245. struct pxa_camera_dev *pcdev = ici->priv;
  1246. int i = 0, ret = 0;
  1247. DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
  1248. DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
  1249. DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
  1250. __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
  1251. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
  1252. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
  1253. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
  1254. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
  1255. if ((pcdev->icd) && (pcdev->icd->ops->resume))
  1256. ret = pcdev->icd->ops->resume(pcdev->icd);
  1257. /* Restart frame capture if active buffer exists */
  1258. if (!ret && pcdev->active)
  1259. pxa_camera_start_capture(pcdev);
  1260. return ret;
  1261. }
  1262. static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
  1263. .owner = THIS_MODULE,
  1264. .add = pxa_camera_add_device,
  1265. .remove = pxa_camera_remove_device,
  1266. .suspend = pxa_camera_suspend,
  1267. .resume = pxa_camera_resume,
  1268. .set_crop = pxa_camera_set_crop,
  1269. .get_formats = pxa_camera_get_formats,
  1270. .set_fmt = pxa_camera_set_fmt,
  1271. .try_fmt = pxa_camera_try_fmt,
  1272. .init_videobuf = pxa_camera_init_videobuf,
  1273. .reqbufs = pxa_camera_reqbufs,
  1274. .poll = pxa_camera_poll,
  1275. .querycap = pxa_camera_querycap,
  1276. .set_bus_param = pxa_camera_set_bus_param,
  1277. };
  1278. static int __devinit pxa_camera_probe(struct platform_device *pdev)
  1279. {
  1280. struct pxa_camera_dev *pcdev;
  1281. struct resource *res;
  1282. void __iomem *base;
  1283. int irq;
  1284. int err = 0;
  1285. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1286. irq = platform_get_irq(pdev, 0);
  1287. if (!res || irq < 0) {
  1288. err = -ENODEV;
  1289. goto exit;
  1290. }
  1291. pcdev = kzalloc(sizeof(*pcdev), GFP_KERNEL);
  1292. if (!pcdev) {
  1293. dev_err(&pdev->dev, "Could not allocate pcdev\n");
  1294. err = -ENOMEM;
  1295. goto exit;
  1296. }
  1297. pcdev->clk = clk_get(&pdev->dev, NULL);
  1298. if (IS_ERR(pcdev->clk)) {
  1299. err = PTR_ERR(pcdev->clk);
  1300. goto exit_kfree;
  1301. }
  1302. pcdev->res = res;
  1303. pcdev->pdata = pdev->dev.platform_data;
  1304. pcdev->platform_flags = pcdev->pdata->flags;
  1305. if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
  1306. PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
  1307. /* Platform hasn't set available data widths. This is bad.
  1308. * Warn and use a default. */
  1309. dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
  1310. "data widths, using default 10 bit\n");
  1311. pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
  1312. }
  1313. pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
  1314. if (!pcdev->mclk) {
  1315. dev_warn(&pdev->dev,
  1316. "mclk == 0! Please, fix your platform data. "
  1317. "Using default 20MHz\n");
  1318. pcdev->mclk = 20000000;
  1319. }
  1320. pcdev->soc_host.dev = &pdev->dev;
  1321. pcdev->mclk_divisor = mclk_get_divisor(pcdev);
  1322. INIT_LIST_HEAD(&pcdev->capture);
  1323. spin_lock_init(&pcdev->lock);
  1324. /*
  1325. * Request the regions.
  1326. */
  1327. if (!request_mem_region(res->start, resource_size(res),
  1328. PXA_CAM_DRV_NAME)) {
  1329. err = -EBUSY;
  1330. goto exit_clk;
  1331. }
  1332. base = ioremap(res->start, resource_size(res));
  1333. if (!base) {
  1334. err = -ENOMEM;
  1335. goto exit_release;
  1336. }
  1337. pcdev->irq = irq;
  1338. pcdev->base = base;
  1339. /* request dma */
  1340. err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
  1341. pxa_camera_dma_irq_y, pcdev);
  1342. if (err < 0) {
  1343. dev_err(&pdev->dev, "Can't request DMA for Y\n");
  1344. goto exit_iounmap;
  1345. }
  1346. pcdev->dma_chans[0] = err;
  1347. dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
  1348. err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
  1349. pxa_camera_dma_irq_u, pcdev);
  1350. if (err < 0) {
  1351. dev_err(&pdev->dev, "Can't request DMA for U\n");
  1352. goto exit_free_dma_y;
  1353. }
  1354. pcdev->dma_chans[1] = err;
  1355. dev_dbg(&pdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
  1356. err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
  1357. pxa_camera_dma_irq_v, pcdev);
  1358. if (err < 0) {
  1359. dev_err(&pdev->dev, "Can't request DMA for V\n");
  1360. goto exit_free_dma_u;
  1361. }
  1362. pcdev->dma_chans[2] = err;
  1363. dev_dbg(&pdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
  1364. DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
  1365. DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
  1366. DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
  1367. /* request irq */
  1368. err = request_irq(pcdev->irq, pxa_camera_irq, 0, PXA_CAM_DRV_NAME,
  1369. pcdev);
  1370. if (err) {
  1371. dev_err(&pdev->dev, "Camera interrupt register failed \n");
  1372. goto exit_free_dma;
  1373. }
  1374. pcdev->soc_host.drv_name = PXA_CAM_DRV_NAME;
  1375. pcdev->soc_host.ops = &pxa_soc_camera_host_ops;
  1376. pcdev->soc_host.priv = pcdev;
  1377. pcdev->soc_host.nr = pdev->id;
  1378. err = soc_camera_host_register(&pcdev->soc_host);
  1379. if (err)
  1380. goto exit_free_irq;
  1381. return 0;
  1382. exit_free_irq:
  1383. free_irq(pcdev->irq, pcdev);
  1384. exit_free_dma:
  1385. pxa_free_dma(pcdev->dma_chans[2]);
  1386. exit_free_dma_u:
  1387. pxa_free_dma(pcdev->dma_chans[1]);
  1388. exit_free_dma_y:
  1389. pxa_free_dma(pcdev->dma_chans[0]);
  1390. exit_iounmap:
  1391. iounmap(base);
  1392. exit_release:
  1393. release_mem_region(res->start, resource_size(res));
  1394. exit_clk:
  1395. clk_put(pcdev->clk);
  1396. exit_kfree:
  1397. kfree(pcdev);
  1398. exit:
  1399. return err;
  1400. }
  1401. static int __devexit pxa_camera_remove(struct platform_device *pdev)
  1402. {
  1403. struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
  1404. struct pxa_camera_dev *pcdev = container_of(soc_host,
  1405. struct pxa_camera_dev, soc_host);
  1406. struct resource *res;
  1407. clk_put(pcdev->clk);
  1408. pxa_free_dma(pcdev->dma_chans[0]);
  1409. pxa_free_dma(pcdev->dma_chans[1]);
  1410. pxa_free_dma(pcdev->dma_chans[2]);
  1411. free_irq(pcdev->irq, pcdev);
  1412. soc_camera_host_unregister(soc_host);
  1413. iounmap(pcdev->base);
  1414. res = pcdev->res;
  1415. release_mem_region(res->start, resource_size(res));
  1416. kfree(pcdev);
  1417. dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
  1418. return 0;
  1419. }
  1420. static struct platform_driver pxa_camera_driver = {
  1421. .driver = {
  1422. .name = PXA_CAM_DRV_NAME,
  1423. },
  1424. .probe = pxa_camera_probe,
  1425. .remove = __devexit_p(pxa_camera_remove),
  1426. };
  1427. static int __init pxa_camera_init(void)
  1428. {
  1429. return platform_driver_register(&pxa_camera_driver);
  1430. }
  1431. static void __exit pxa_camera_exit(void)
  1432. {
  1433. platform_driver_unregister(&pxa_camera_driver);
  1434. }
  1435. module_init(pxa_camera_init);
  1436. module_exit(pxa_camera_exit);
  1437. MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
  1438. MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
  1439. MODULE_LICENSE("GPL");