setup_tx4938.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * TX4938/4937 setup routines
  3. * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
  4. * and RBTX49xx patch from CELF patch archive.
  5. *
  6. * 2003-2005 (c) MontaVista Software, Inc.
  7. * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/ioport.h>
  15. #include <linux/delay.h>
  16. #include <linux/param.h>
  17. #include <asm/txx9irq.h>
  18. #include <asm/txx9tmr.h>
  19. #include <asm/txx9pio.h>
  20. #include <asm/txx9/generic.h>
  21. #include <asm/txx9/tx4938.h>
  22. static void __init tx4938_wdr_init(void)
  23. {
  24. /* clear WatchDogReset (W1C) */
  25. tx4938_ccfg_set(TX4938_CCFG_WDRST);
  26. /* do reset on watchdog */
  27. tx4938_ccfg_set(TX4938_CCFG_WR);
  28. }
  29. void __init tx4938_wdt_init(void)
  30. {
  31. txx9_wdt_init(TX4938_TMR_REG(2) & 0xfffffffffULL);
  32. }
  33. static struct resource tx4938_sdram_resource[4];
  34. static struct resource tx4938_sram_resource;
  35. #define TX4938_SRAM_SIZE 0x800
  36. void __init tx4938_setup(void)
  37. {
  38. int i;
  39. __u32 divmode;
  40. int cpuclk = 0;
  41. u64 ccfg;
  42. txx9_reg_res_init(TX4938_REV_PCODE(), TX4938_REG_BASE,
  43. TX4938_REG_SIZE);
  44. /* SDRAMC,EBUSC are configured by PROM */
  45. for (i = 0; i < 8; i++) {
  46. if (!(TX4938_EBUSC_CR(i) & 0x8))
  47. continue; /* disabled */
  48. txx9_ce_res[i].start = (unsigned long)TX4938_EBUSC_BA(i);
  49. txx9_ce_res[i].end =
  50. txx9_ce_res[i].start + TX4938_EBUSC_SIZE(i) - 1;
  51. request_resource(&iomem_resource, &txx9_ce_res[i]);
  52. }
  53. /* clocks */
  54. ccfg = ____raw_readq(&tx4938_ccfgptr->ccfg);
  55. if (txx9_master_clock) {
  56. /* calculate gbus_clock and cpu_clock from master_clock */
  57. divmode = (__u32)ccfg & TX4938_CCFG_DIVMODE_MASK;
  58. switch (divmode) {
  59. case TX4938_CCFG_DIVMODE_8:
  60. case TX4938_CCFG_DIVMODE_10:
  61. case TX4938_CCFG_DIVMODE_12:
  62. case TX4938_CCFG_DIVMODE_16:
  63. case TX4938_CCFG_DIVMODE_18:
  64. txx9_gbus_clock = txx9_master_clock * 4; break;
  65. default:
  66. txx9_gbus_clock = txx9_master_clock;
  67. }
  68. switch (divmode) {
  69. case TX4938_CCFG_DIVMODE_2:
  70. case TX4938_CCFG_DIVMODE_8:
  71. cpuclk = txx9_gbus_clock * 2; break;
  72. case TX4938_CCFG_DIVMODE_2_5:
  73. case TX4938_CCFG_DIVMODE_10:
  74. cpuclk = txx9_gbus_clock * 5 / 2; break;
  75. case TX4938_CCFG_DIVMODE_3:
  76. case TX4938_CCFG_DIVMODE_12:
  77. cpuclk = txx9_gbus_clock * 3; break;
  78. case TX4938_CCFG_DIVMODE_4:
  79. case TX4938_CCFG_DIVMODE_16:
  80. cpuclk = txx9_gbus_clock * 4; break;
  81. case TX4938_CCFG_DIVMODE_4_5:
  82. case TX4938_CCFG_DIVMODE_18:
  83. cpuclk = txx9_gbus_clock * 9 / 2; break;
  84. }
  85. txx9_cpu_clock = cpuclk;
  86. } else {
  87. if (txx9_cpu_clock == 0)
  88. txx9_cpu_clock = 300000000; /* 300MHz */
  89. /* calculate gbus_clock and master_clock from cpu_clock */
  90. cpuclk = txx9_cpu_clock;
  91. divmode = (__u32)ccfg & TX4938_CCFG_DIVMODE_MASK;
  92. switch (divmode) {
  93. case TX4938_CCFG_DIVMODE_2:
  94. case TX4938_CCFG_DIVMODE_8:
  95. txx9_gbus_clock = cpuclk / 2; break;
  96. case TX4938_CCFG_DIVMODE_2_5:
  97. case TX4938_CCFG_DIVMODE_10:
  98. txx9_gbus_clock = cpuclk * 2 / 5; break;
  99. case TX4938_CCFG_DIVMODE_3:
  100. case TX4938_CCFG_DIVMODE_12:
  101. txx9_gbus_clock = cpuclk / 3; break;
  102. case TX4938_CCFG_DIVMODE_4:
  103. case TX4938_CCFG_DIVMODE_16:
  104. txx9_gbus_clock = cpuclk / 4; break;
  105. case TX4938_CCFG_DIVMODE_4_5:
  106. case TX4938_CCFG_DIVMODE_18:
  107. txx9_gbus_clock = cpuclk * 2 / 9; break;
  108. }
  109. switch (divmode) {
  110. case TX4938_CCFG_DIVMODE_8:
  111. case TX4938_CCFG_DIVMODE_10:
  112. case TX4938_CCFG_DIVMODE_12:
  113. case TX4938_CCFG_DIVMODE_16:
  114. case TX4938_CCFG_DIVMODE_18:
  115. txx9_master_clock = txx9_gbus_clock / 4; break;
  116. default:
  117. txx9_master_clock = txx9_gbus_clock;
  118. }
  119. }
  120. /* change default value to udelay/mdelay take reasonable time */
  121. loops_per_jiffy = txx9_cpu_clock / HZ / 2;
  122. /* CCFG */
  123. tx4938_wdr_init();
  124. /* clear BusErrorOnWrite flag (W1C) */
  125. tx4938_ccfg_set(TX4938_CCFG_BEOW);
  126. /* enable Timeout BusError */
  127. if (txx9_ccfg_toeon)
  128. tx4938_ccfg_set(TX4938_CCFG_TOE);
  129. /* DMA selection */
  130. txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_DMASEL_ALL);
  131. /* Use external clock for external arbiter */
  132. if (!(____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB))
  133. txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_PCICLKEN_ALL);
  134. printk(KERN_INFO "%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n",
  135. txx9_pcode_str,
  136. (cpuclk + 500000) / 1000000,
  137. (txx9_master_clock + 500000) / 1000000,
  138. (__u32)____raw_readq(&tx4938_ccfgptr->crir),
  139. (unsigned long long)____raw_readq(&tx4938_ccfgptr->ccfg),
  140. (unsigned long long)____raw_readq(&tx4938_ccfgptr->pcfg));
  141. printk(KERN_INFO "%s SDRAMC --", txx9_pcode_str);
  142. for (i = 0; i < 4; i++) {
  143. __u64 cr = TX4938_SDRAMC_CR(i);
  144. unsigned long base, size;
  145. if (!((__u32)cr & 0x00000400))
  146. continue; /* disabled */
  147. base = (unsigned long)(cr >> 49) << 21;
  148. size = (((unsigned long)(cr >> 33) & 0x7fff) + 1) << 21;
  149. printk(" CR%d:%016llx", i, (unsigned long long)cr);
  150. tx4938_sdram_resource[i].name = "SDRAM";
  151. tx4938_sdram_resource[i].start = base;
  152. tx4938_sdram_resource[i].end = base + size - 1;
  153. tx4938_sdram_resource[i].flags = IORESOURCE_MEM;
  154. request_resource(&iomem_resource, &tx4938_sdram_resource[i]);
  155. }
  156. printk(" TR:%09llx\n",
  157. (unsigned long long)____raw_readq(&tx4938_sdramcptr->tr));
  158. /* SRAM */
  159. if (txx9_pcode == 0x4938 && ____raw_readq(&tx4938_sramcptr->cr) & 1) {
  160. unsigned int size = TX4938_SRAM_SIZE;
  161. tx4938_sram_resource.name = "SRAM";
  162. tx4938_sram_resource.start =
  163. (____raw_readq(&tx4938_sramcptr->cr) >> (39-11))
  164. & ~(size - 1);
  165. tx4938_sram_resource.end =
  166. tx4938_sram_resource.start + TX4938_SRAM_SIZE - 1;
  167. tx4938_sram_resource.flags = IORESOURCE_MEM;
  168. request_resource(&iomem_resource, &tx4938_sram_resource);
  169. }
  170. /* TMR */
  171. /* disable all timers */
  172. for (i = 0; i < TX4938_NR_TMR; i++)
  173. txx9_tmr_init(TX4938_TMR_REG(i) & 0xfffffffffULL);
  174. /* DMA */
  175. for (i = 0; i < 2; i++)
  176. ____raw_writeq(TX4938_DMA_MCR_MSTEN,
  177. (void __iomem *)(TX4938_DMA_REG(i) + 0x50));
  178. /* PIO */
  179. txx9_gpio_init(TX4938_PIO_REG & 0xfffffffffULL, 0, TX4938_NUM_PIO);
  180. __raw_writel(0, &tx4938_pioptr->maskcpu);
  181. __raw_writel(0, &tx4938_pioptr->maskext);
  182. if (txx9_pcode == 0x4938) {
  183. __u64 pcfg = ____raw_readq(&tx4938_ccfgptr->pcfg);
  184. /* set PCIC1 reset */
  185. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIC1RST);
  186. if (pcfg & (TX4938_PCFG_ETH0_SEL | TX4938_PCFG_ETH1_SEL)) {
  187. mdelay(1); /* at least 128 cpu clock */
  188. /* clear PCIC1 reset */
  189. txx9_clear64(&tx4938_ccfgptr->clkctr,
  190. TX4938_CLKCTR_PCIC1RST);
  191. } else {
  192. printk(KERN_INFO "%s: stop PCIC1\n", txx9_pcode_str);
  193. /* stop PCIC1 */
  194. txx9_set64(&tx4938_ccfgptr->clkctr,
  195. TX4938_CLKCTR_PCIC1CKD);
  196. }
  197. if (!(pcfg & TX4938_PCFG_ETH0_SEL)) {
  198. printk(KERN_INFO "%s: stop ETH0\n", txx9_pcode_str);
  199. txx9_set64(&tx4938_ccfgptr->clkctr,
  200. TX4938_CLKCTR_ETH0RST);
  201. txx9_set64(&tx4938_ccfgptr->clkctr,
  202. TX4938_CLKCTR_ETH0CKD);
  203. }
  204. if (!(pcfg & TX4938_PCFG_ETH1_SEL)) {
  205. printk(KERN_INFO "%s: stop ETH1\n", txx9_pcode_str);
  206. txx9_set64(&tx4938_ccfgptr->clkctr,
  207. TX4938_CLKCTR_ETH1RST);
  208. txx9_set64(&tx4938_ccfgptr->clkctr,
  209. TX4938_CLKCTR_ETH1CKD);
  210. }
  211. }
  212. }
  213. void __init tx4938_time_init(unsigned int tmrnr)
  214. {
  215. if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_TINTDIS)
  216. txx9_clockevent_init(TX4938_TMR_REG(tmrnr) & 0xfffffffffULL,
  217. TXX9_IRQ_BASE + TX4938_IR_TMR(tmrnr),
  218. TXX9_IMCLK);
  219. }
  220. void __init tx4938_sio_init(unsigned int sclk, unsigned int cts_mask)
  221. {
  222. int i;
  223. unsigned int ch_mask = 0;
  224. if (__raw_readq(&tx4938_ccfgptr->pcfg) & TX4938_PCFG_ETH0_SEL)
  225. ch_mask |= 1 << 1; /* disable SIO1 by PCFG setting */
  226. for (i = 0; i < 2; i++) {
  227. if ((1 << i) & ch_mask)
  228. continue;
  229. txx9_sio_init(TX4938_SIO_REG(i) & 0xfffffffffULL,
  230. TXX9_IRQ_BASE + TX4938_IR_SIO(i),
  231. i, sclk, (1 << i) & cts_mask);
  232. }
  233. }
  234. void __init tx4938_spi_init(int busid)
  235. {
  236. txx9_spi_init(busid, TX4938_SPI_REG & 0xfffffffffULL,
  237. TXX9_IRQ_BASE + TX4938_IR_SPI);
  238. }
  239. void __init tx4938_ethaddr_init(unsigned char *addr0, unsigned char *addr1)
  240. {
  241. u64 pcfg = __raw_readq(&tx4938_ccfgptr->pcfg);
  242. if (addr0 && (pcfg & TX4938_PCFG_ETH0_SEL))
  243. txx9_ethaddr_init(TXX9_IRQ_BASE + TX4938_IR_ETH0, addr0);
  244. if (addr1 && (pcfg & TX4938_PCFG_ETH1_SEL))
  245. txx9_ethaddr_init(TXX9_IRQ_BASE + TX4938_IR_ETH1, addr1);
  246. }