setup_tx4927.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * TX4927 setup routines
  3. * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
  4. * and RBTX49xx patch from CELF patch archive.
  5. *
  6. * 2003-2005 (c) MontaVista Software, Inc.
  7. * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/ioport.h>
  15. #include <linux/delay.h>
  16. #include <linux/param.h>
  17. #include <asm/txx9irq.h>
  18. #include <asm/txx9tmr.h>
  19. #include <asm/txx9pio.h>
  20. #include <asm/txx9/generic.h>
  21. #include <asm/txx9/tx4927.h>
  22. static void __init tx4927_wdr_init(void)
  23. {
  24. /* clear WatchDogReset (W1C) */
  25. tx4927_ccfg_set(TX4927_CCFG_WDRST);
  26. /* do reset on watchdog */
  27. tx4927_ccfg_set(TX4927_CCFG_WR);
  28. }
  29. void __init tx4927_wdt_init(void)
  30. {
  31. txx9_wdt_init(TX4927_TMR_REG(2) & 0xfffffffffULL);
  32. }
  33. static struct resource tx4927_sdram_resource[4];
  34. void __init tx4927_setup(void)
  35. {
  36. int i;
  37. __u32 divmode;
  38. int cpuclk = 0;
  39. u64 ccfg;
  40. txx9_reg_res_init(TX4927_REV_PCODE(), TX4927_REG_BASE,
  41. TX4927_REG_SIZE);
  42. /* SDRAMC,EBUSC are configured by PROM */
  43. for (i = 0; i < 8; i++) {
  44. if (!(TX4927_EBUSC_CR(i) & 0x8))
  45. continue; /* disabled */
  46. txx9_ce_res[i].start = (unsigned long)TX4927_EBUSC_BA(i);
  47. txx9_ce_res[i].end =
  48. txx9_ce_res[i].start + TX4927_EBUSC_SIZE(i) - 1;
  49. request_resource(&iomem_resource, &txx9_ce_res[i]);
  50. }
  51. /* clocks */
  52. ccfg = ____raw_readq(&tx4927_ccfgptr->ccfg);
  53. if (txx9_master_clock) {
  54. /* calculate gbus_clock and cpu_clock from master_clock */
  55. divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK;
  56. switch (divmode) {
  57. case TX4927_CCFG_DIVMODE_8:
  58. case TX4927_CCFG_DIVMODE_10:
  59. case TX4927_CCFG_DIVMODE_12:
  60. case TX4927_CCFG_DIVMODE_16:
  61. txx9_gbus_clock = txx9_master_clock * 4; break;
  62. default:
  63. txx9_gbus_clock = txx9_master_clock;
  64. }
  65. switch (divmode) {
  66. case TX4927_CCFG_DIVMODE_2:
  67. case TX4927_CCFG_DIVMODE_8:
  68. cpuclk = txx9_gbus_clock * 2; break;
  69. case TX4927_CCFG_DIVMODE_2_5:
  70. case TX4927_CCFG_DIVMODE_10:
  71. cpuclk = txx9_gbus_clock * 5 / 2; break;
  72. case TX4927_CCFG_DIVMODE_3:
  73. case TX4927_CCFG_DIVMODE_12:
  74. cpuclk = txx9_gbus_clock * 3; break;
  75. case TX4927_CCFG_DIVMODE_4:
  76. case TX4927_CCFG_DIVMODE_16:
  77. cpuclk = txx9_gbus_clock * 4; break;
  78. }
  79. txx9_cpu_clock = cpuclk;
  80. } else {
  81. if (txx9_cpu_clock == 0)
  82. txx9_cpu_clock = 200000000; /* 200MHz */
  83. /* calculate gbus_clock and master_clock from cpu_clock */
  84. cpuclk = txx9_cpu_clock;
  85. divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK;
  86. switch (divmode) {
  87. case TX4927_CCFG_DIVMODE_2:
  88. case TX4927_CCFG_DIVMODE_8:
  89. txx9_gbus_clock = cpuclk / 2; break;
  90. case TX4927_CCFG_DIVMODE_2_5:
  91. case TX4927_CCFG_DIVMODE_10:
  92. txx9_gbus_clock = cpuclk * 2 / 5; break;
  93. case TX4927_CCFG_DIVMODE_3:
  94. case TX4927_CCFG_DIVMODE_12:
  95. txx9_gbus_clock = cpuclk / 3; break;
  96. case TX4927_CCFG_DIVMODE_4:
  97. case TX4927_CCFG_DIVMODE_16:
  98. txx9_gbus_clock = cpuclk / 4; break;
  99. }
  100. switch (divmode) {
  101. case TX4927_CCFG_DIVMODE_8:
  102. case TX4927_CCFG_DIVMODE_10:
  103. case TX4927_CCFG_DIVMODE_12:
  104. case TX4927_CCFG_DIVMODE_16:
  105. txx9_master_clock = txx9_gbus_clock / 4; break;
  106. default:
  107. txx9_master_clock = txx9_gbus_clock;
  108. }
  109. }
  110. /* change default value to udelay/mdelay take reasonable time */
  111. loops_per_jiffy = txx9_cpu_clock / HZ / 2;
  112. /* CCFG */
  113. tx4927_wdr_init();
  114. /* clear BusErrorOnWrite flag (W1C) */
  115. tx4927_ccfg_set(TX4927_CCFG_BEOW);
  116. /* enable Timeout BusError */
  117. if (txx9_ccfg_toeon)
  118. tx4927_ccfg_set(TX4927_CCFG_TOE);
  119. /* DMA selection */
  120. txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_DMASEL_ALL);
  121. /* Use external clock for external arbiter */
  122. if (!(____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB))
  123. txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_PCICLKEN_ALL);
  124. printk(KERN_INFO "%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n",
  125. txx9_pcode_str,
  126. (cpuclk + 500000) / 1000000,
  127. (txx9_master_clock + 500000) / 1000000,
  128. (__u32)____raw_readq(&tx4927_ccfgptr->crir),
  129. (unsigned long long)____raw_readq(&tx4927_ccfgptr->ccfg),
  130. (unsigned long long)____raw_readq(&tx4927_ccfgptr->pcfg));
  131. printk(KERN_INFO "%s SDRAMC --", txx9_pcode_str);
  132. for (i = 0; i < 4; i++) {
  133. __u64 cr = TX4927_SDRAMC_CR(i);
  134. unsigned long base, size;
  135. if (!((__u32)cr & 0x00000400))
  136. continue; /* disabled */
  137. base = (unsigned long)(cr >> 49) << 21;
  138. size = (((unsigned long)(cr >> 33) & 0x7fff) + 1) << 21;
  139. printk(" CR%d:%016llx", i, (unsigned long long)cr);
  140. tx4927_sdram_resource[i].name = "SDRAM";
  141. tx4927_sdram_resource[i].start = base;
  142. tx4927_sdram_resource[i].end = base + size - 1;
  143. tx4927_sdram_resource[i].flags = IORESOURCE_MEM;
  144. request_resource(&iomem_resource, &tx4927_sdram_resource[i]);
  145. }
  146. printk(" TR:%09llx\n",
  147. (unsigned long long)____raw_readq(&tx4927_sdramcptr->tr));
  148. /* TMR */
  149. /* disable all timers */
  150. for (i = 0; i < TX4927_NR_TMR; i++)
  151. txx9_tmr_init(TX4927_TMR_REG(i) & 0xfffffffffULL);
  152. /* PIO */
  153. txx9_gpio_init(TX4927_PIO_REG & 0xfffffffffULL, 0, TX4927_NUM_PIO);
  154. __raw_writel(0, &tx4927_pioptr->maskcpu);
  155. __raw_writel(0, &tx4927_pioptr->maskext);
  156. }
  157. void __init tx4927_time_init(unsigned int tmrnr)
  158. {
  159. if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_TINTDIS)
  160. txx9_clockevent_init(TX4927_TMR_REG(tmrnr) & 0xfffffffffULL,
  161. TXX9_IRQ_BASE + TX4927_IR_TMR(tmrnr),
  162. TXX9_IMCLK);
  163. }
  164. void __init tx4927_sio_init(unsigned int sclk, unsigned int cts_mask)
  165. {
  166. int i;
  167. for (i = 0; i < 2; i++)
  168. txx9_sio_init(TX4927_SIO_REG(i) & 0xfffffffffULL,
  169. TXX9_IRQ_BASE + TX4927_IR_SIO(i),
  170. i, sclk, (1 << i) & cts_mask);
  171. }