setup_tx3927.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130
  1. /*
  2. * TX3927 setup routines
  3. * Based on linux/arch/mips/txx9/jmr3927/setup.c
  4. *
  5. * Copyright 2001 MontaVista Software Inc.
  6. * Copyright (C) 2000-2001 Toshiba Corporation
  7. * Copyright (C) 2007 Ralf Baechle (ralf@linux-mips.org)
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/ioport.h>
  15. #include <linux/delay.h>
  16. #include <linux/param.h>
  17. #include <linux/io.h>
  18. #include <asm/mipsregs.h>
  19. #include <asm/txx9irq.h>
  20. #include <asm/txx9tmr.h>
  21. #include <asm/txx9pio.h>
  22. #include <asm/txx9/generic.h>
  23. #include <asm/txx9/tx3927.h>
  24. void __init tx3927_wdt_init(void)
  25. {
  26. txx9_wdt_init(TX3927_TMR_REG(2));
  27. }
  28. void __init tx3927_setup(void)
  29. {
  30. int i;
  31. unsigned int conf;
  32. /* don't enable - see errata */
  33. txx9_ccfg_toeon = 0;
  34. if (strstr(prom_getcmdline(), "toeon") != NULL)
  35. txx9_ccfg_toeon = 1;
  36. txx9_reg_res_init(TX3927_REV_PCODE(), TX3927_REG_BASE,
  37. TX3927_REG_SIZE);
  38. /* SDRAMC,ROMC are configured by PROM */
  39. for (i = 0; i < 8; i++) {
  40. if (!(tx3927_romcptr->cr[i] & 0x8))
  41. continue; /* disabled */
  42. txx9_ce_res[i].start = (unsigned long)TX3927_ROMC_BA(i);
  43. txx9_ce_res[i].end =
  44. txx9_ce_res[i].start + TX3927_ROMC_SIZE(i) - 1;
  45. request_resource(&iomem_resource, &txx9_ce_res[i]);
  46. }
  47. /* clocks */
  48. txx9_gbus_clock = txx9_cpu_clock / 2;
  49. /* change default value to udelay/mdelay take reasonable time */
  50. loops_per_jiffy = txx9_cpu_clock / HZ / 2;
  51. /* CCFG */
  52. /* enable Timeout BusError */
  53. if (txx9_ccfg_toeon)
  54. tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
  55. /* clear BusErrorOnWrite flag */
  56. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
  57. if (read_c0_conf() & TX39_CONF_WBON)
  58. /* Disable PCI snoop */
  59. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
  60. else
  61. /* Enable PCI SNOOP - with write through only */
  62. tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
  63. /* do reset on watchdog */
  64. tx3927_ccfgptr->ccfg |= TX3927_CCFG_WR;
  65. printk(KERN_INFO "TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
  66. tx3927_ccfgptr->crir,
  67. tx3927_ccfgptr->ccfg, tx3927_ccfgptr->pcfg);
  68. /* TMR */
  69. for (i = 0; i < TX3927_NR_TMR; i++)
  70. txx9_tmr_init(TX3927_TMR_REG(i));
  71. /* DMA */
  72. tx3927_dmaptr->mcr = 0;
  73. for (i = 0; i < ARRAY_SIZE(tx3927_dmaptr->ch); i++) {
  74. /* reset channel */
  75. tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
  76. tx3927_dmaptr->ch[i].ccr = 0;
  77. }
  78. /* enable DMA */
  79. #ifdef __BIG_ENDIAN
  80. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
  81. #else
  82. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
  83. #endif
  84. /* PIO */
  85. __raw_writel(0, &tx3927_pioptr->maskcpu);
  86. __raw_writel(0, &tx3927_pioptr->maskext);
  87. txx9_gpio_init(TX3927_PIO_REG, 0, 16);
  88. conf = read_c0_conf();
  89. if (!(conf & TX39_CONF_ICE))
  90. printk(KERN_INFO "TX3927 I-Cache disabled.\n");
  91. if (!(conf & TX39_CONF_DCE))
  92. printk(KERN_INFO "TX3927 D-Cache disabled.\n");
  93. else if (!(conf & TX39_CONF_WBON))
  94. printk(KERN_INFO "TX3927 D-Cache WriteThrough.\n");
  95. else if (!(conf & TX39_CONF_CWFON))
  96. printk(KERN_INFO "TX3927 D-Cache WriteBack.\n");
  97. else
  98. printk(KERN_INFO "TX3927 D-Cache WriteBack (CWF) .\n");
  99. }
  100. void __init tx3927_time_init(unsigned int evt_tmrnr, unsigned int src_tmrnr)
  101. {
  102. txx9_clockevent_init(TX3927_TMR_REG(evt_tmrnr),
  103. TXX9_IRQ_BASE + TX3927_IR_TMR(evt_tmrnr),
  104. TXX9_IMCLK);
  105. txx9_clocksource_init(TX3927_TMR_REG(src_tmrnr), TXX9_IMCLK);
  106. }
  107. void __init tx3927_sio_init(unsigned int sclk, unsigned int cts_mask)
  108. {
  109. int i;
  110. for (i = 0; i < 2; i++)
  111. txx9_sio_init(TX3927_SIO_REG(i),
  112. TXX9_IRQ_BASE + TX3927_IR_SIO(i),
  113. i, sclk, (1 << i) & cts_mask);
  114. }