tg3.c 407 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. /* Functions & macros to verify TG3_FLAGS types */
  58. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  59. {
  60. return test_bit(flag, bits);
  61. }
  62. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. set_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. clear_bit(flag, bits);
  69. }
  70. #define tg3_flag(tp, flag) \
  71. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  72. #define tg3_flag_set(tp, flag) \
  73. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_clear(tp, flag) \
  75. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define DRV_MODULE_NAME "tg3"
  77. #define TG3_MAJ_NUM 3
  78. #define TG3_MIN_NUM 119
  79. #define DRV_MODULE_VERSION \
  80. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  81. #define DRV_MODULE_RELDATE "May 18, 2011"
  82. #define TG3_DEF_MAC_MODE 0
  83. #define TG3_DEF_RX_MODE 0
  84. #define TG3_DEF_TX_MODE 0
  85. #define TG3_DEF_MSG_ENABLE \
  86. (NETIF_MSG_DRV | \
  87. NETIF_MSG_PROBE | \
  88. NETIF_MSG_LINK | \
  89. NETIF_MSG_TIMER | \
  90. NETIF_MSG_IFDOWN | \
  91. NETIF_MSG_IFUP | \
  92. NETIF_MSG_RX_ERR | \
  93. NETIF_MSG_TX_ERR)
  94. /* length of time before we decide the hardware is borked,
  95. * and dev->tx_timeout() should be called to fix the problem
  96. */
  97. #define TG3_TX_TIMEOUT (5 * HZ)
  98. /* hardware minimum and maximum for a single frame's data payload */
  99. #define TG3_MIN_MTU 60
  100. #define TG3_MAX_MTU(tp) \
  101. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  102. /* These numbers seem to be hard coded in the NIC firmware somehow.
  103. * You can't change the ring sizes, but you can change where you place
  104. * them in the NIC onboard memory.
  105. */
  106. #define TG3_RX_STD_RING_SIZE(tp) \
  107. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  108. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  109. #define TG3_DEF_RX_RING_PENDING 200
  110. #define TG3_RX_JMB_RING_SIZE(tp) \
  111. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  112. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  113. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  114. #define TG3_RSS_INDIR_TBL_SIZE 128
  115. /* Do not place this n-ring entries value into the tp struct itself,
  116. * we really want to expose these constants to GCC so that modulo et
  117. * al. operations are done with shifts and masks instead of with
  118. * hw multiply/modulo instructions. Another solution would be to
  119. * replace things like '% foo' with '& (foo - 1)'.
  120. */
  121. #define TG3_TX_RING_SIZE 512
  122. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  123. #define TG3_RX_STD_RING_BYTES(tp) \
  124. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  125. #define TG3_RX_JMB_RING_BYTES(tp) \
  126. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  127. #define TG3_RX_RCB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  129. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  130. TG3_TX_RING_SIZE)
  131. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  132. #define TG3_DMA_BYTE_ENAB 64
  133. #define TG3_RX_STD_DMA_SZ 1536
  134. #define TG3_RX_JMB_DMA_SZ 9046
  135. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  136. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  137. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  138. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  139. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  140. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  142. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  143. * that are at least dword aligned when used in PCIX mode. The driver
  144. * works around this bug by double copying the packet. This workaround
  145. * is built into the normal double copy length check for efficiency.
  146. *
  147. * However, the double copy is only necessary on those architectures
  148. * where unaligned memory accesses are inefficient. For those architectures
  149. * where unaligned memory accesses incur little penalty, we can reintegrate
  150. * the 5701 in the normal rx path. Doing so saves a device structure
  151. * dereference by hardcoding the double copy threshold in place.
  152. */
  153. #define TG3_RX_COPY_THRESHOLD 256
  154. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  155. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  156. #else
  157. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  158. #endif
  159. /* minimum number of free TX descriptors required to wake up TX process */
  160. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  161. #define TG3_RAW_IP_ALIGN 2
  162. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  163. #define FIRMWARE_TG3 "tigon/tg3.bin"
  164. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  165. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  166. static char version[] __devinitdata =
  167. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  168. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  169. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  170. MODULE_LICENSE("GPL");
  171. MODULE_VERSION(DRV_MODULE_VERSION);
  172. MODULE_FIRMWARE(FIRMWARE_TG3);
  173. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  174. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  175. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  176. module_param(tg3_debug, int, 0);
  177. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  178. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  259. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  260. {}
  261. };
  262. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  263. static const struct {
  264. const char string[ETH_GSTRING_LEN];
  265. } ethtool_stats_keys[] = {
  266. { "rx_octets" },
  267. { "rx_fragments" },
  268. { "rx_ucast_packets" },
  269. { "rx_mcast_packets" },
  270. { "rx_bcast_packets" },
  271. { "rx_fcs_errors" },
  272. { "rx_align_errors" },
  273. { "rx_xon_pause_rcvd" },
  274. { "rx_xoff_pause_rcvd" },
  275. { "rx_mac_ctrl_rcvd" },
  276. { "rx_xoff_entered" },
  277. { "rx_frame_too_long_errors" },
  278. { "rx_jabbers" },
  279. { "rx_undersize_packets" },
  280. { "rx_in_length_errors" },
  281. { "rx_out_length_errors" },
  282. { "rx_64_or_less_octet_packets" },
  283. { "rx_65_to_127_octet_packets" },
  284. { "rx_128_to_255_octet_packets" },
  285. { "rx_256_to_511_octet_packets" },
  286. { "rx_512_to_1023_octet_packets" },
  287. { "rx_1024_to_1522_octet_packets" },
  288. { "rx_1523_to_2047_octet_packets" },
  289. { "rx_2048_to_4095_octet_packets" },
  290. { "rx_4096_to_8191_octet_packets" },
  291. { "rx_8192_to_9022_octet_packets" },
  292. { "tx_octets" },
  293. { "tx_collisions" },
  294. { "tx_xon_sent" },
  295. { "tx_xoff_sent" },
  296. { "tx_flow_control" },
  297. { "tx_mac_errors" },
  298. { "tx_single_collisions" },
  299. { "tx_mult_collisions" },
  300. { "tx_deferred" },
  301. { "tx_excessive_collisions" },
  302. { "tx_late_collisions" },
  303. { "tx_collide_2times" },
  304. { "tx_collide_3times" },
  305. { "tx_collide_4times" },
  306. { "tx_collide_5times" },
  307. { "tx_collide_6times" },
  308. { "tx_collide_7times" },
  309. { "tx_collide_8times" },
  310. { "tx_collide_9times" },
  311. { "tx_collide_10times" },
  312. { "tx_collide_11times" },
  313. { "tx_collide_12times" },
  314. { "tx_collide_13times" },
  315. { "tx_collide_14times" },
  316. { "tx_collide_15times" },
  317. { "tx_ucast_packets" },
  318. { "tx_mcast_packets" },
  319. { "tx_bcast_packets" },
  320. { "tx_carrier_sense_errors" },
  321. { "tx_discards" },
  322. { "tx_errors" },
  323. { "dma_writeq_full" },
  324. { "dma_write_prioq_full" },
  325. { "rxbds_empty" },
  326. { "rx_discards" },
  327. { "rx_errors" },
  328. { "rx_threshold_hit" },
  329. { "dma_readq_full" },
  330. { "dma_read_prioq_full" },
  331. { "tx_comp_queue_full" },
  332. { "ring_set_send_prod_index" },
  333. { "ring_status_update" },
  334. { "nic_irqs" },
  335. { "nic_avoided_irqs" },
  336. { "nic_tx_threshold_hit" },
  337. { "mbuf_lwm_thresh_hit" },
  338. };
  339. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  340. static const struct {
  341. const char string[ETH_GSTRING_LEN];
  342. } ethtool_test_keys[] = {
  343. { "nvram test (online) " },
  344. { "link test (online) " },
  345. { "register test (offline)" },
  346. { "memory test (offline)" },
  347. { "loopback test (offline)" },
  348. { "interrupt test (offline)" },
  349. };
  350. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  351. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  352. {
  353. writel(val, tp->regs + off);
  354. }
  355. static u32 tg3_read32(struct tg3 *tp, u32 off)
  356. {
  357. return readl(tp->regs + off);
  358. }
  359. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  360. {
  361. writel(val, tp->aperegs + off);
  362. }
  363. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  364. {
  365. return readl(tp->aperegs + off);
  366. }
  367. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  368. {
  369. unsigned long flags;
  370. spin_lock_irqsave(&tp->indirect_lock, flags);
  371. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  372. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  373. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  374. }
  375. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  376. {
  377. writel(val, tp->regs + off);
  378. readl(tp->regs + off);
  379. }
  380. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  381. {
  382. unsigned long flags;
  383. u32 val;
  384. spin_lock_irqsave(&tp->indirect_lock, flags);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  386. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  387. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  388. return val;
  389. }
  390. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  391. {
  392. unsigned long flags;
  393. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  394. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  395. TG3_64BIT_REG_LOW, val);
  396. return;
  397. }
  398. if (off == TG3_RX_STD_PROD_IDX_REG) {
  399. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  400. TG3_64BIT_REG_LOW, val);
  401. return;
  402. }
  403. spin_lock_irqsave(&tp->indirect_lock, flags);
  404. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  405. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  406. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  407. /* In indirect mode when disabling interrupts, we also need
  408. * to clear the interrupt bit in the GRC local ctrl register.
  409. */
  410. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  411. (val == 0x1)) {
  412. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  413. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  414. }
  415. }
  416. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  417. {
  418. unsigned long flags;
  419. u32 val;
  420. spin_lock_irqsave(&tp->indirect_lock, flags);
  421. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  422. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  423. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  424. return val;
  425. }
  426. /* usec_wait specifies the wait time in usec when writing to certain registers
  427. * where it is unsafe to read back the register without some delay.
  428. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  429. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  430. */
  431. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  432. {
  433. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  434. /* Non-posted methods */
  435. tp->write32(tp, off, val);
  436. else {
  437. /* Posted method */
  438. tg3_write32(tp, off, val);
  439. if (usec_wait)
  440. udelay(usec_wait);
  441. tp->read32(tp, off);
  442. }
  443. /* Wait again after the read for the posted method to guarantee that
  444. * the wait time is met.
  445. */
  446. if (usec_wait)
  447. udelay(usec_wait);
  448. }
  449. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  450. {
  451. tp->write32_mbox(tp, off, val);
  452. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  453. tp->read32_mbox(tp, off);
  454. }
  455. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  456. {
  457. void __iomem *mbox = tp->regs + off;
  458. writel(val, mbox);
  459. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  460. writel(val, mbox);
  461. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  462. readl(mbox);
  463. }
  464. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  465. {
  466. return readl(tp->regs + off + GRCMBOX_BASE);
  467. }
  468. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  469. {
  470. writel(val, tp->regs + off + GRCMBOX_BASE);
  471. }
  472. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  473. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  474. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  475. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  476. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  477. #define tw32(reg, val) tp->write32(tp, reg, val)
  478. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  479. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  480. #define tr32(reg) tp->read32(tp, reg)
  481. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  482. {
  483. unsigned long flags;
  484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  485. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  486. return;
  487. spin_lock_irqsave(&tp->indirect_lock, flags);
  488. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  489. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  490. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  491. /* Always leave this as zero. */
  492. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  493. } else {
  494. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  495. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  496. /* Always leave this as zero. */
  497. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  498. }
  499. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  500. }
  501. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  502. {
  503. unsigned long flags;
  504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  505. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  506. *val = 0;
  507. return;
  508. }
  509. spin_lock_irqsave(&tp->indirect_lock, flags);
  510. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  511. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  512. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  513. /* Always leave this as zero. */
  514. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  515. } else {
  516. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  517. *val = tr32(TG3PCI_MEM_WIN_DATA);
  518. /* Always leave this as zero. */
  519. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  520. }
  521. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  522. }
  523. static void tg3_ape_lock_init(struct tg3 *tp)
  524. {
  525. int i;
  526. u32 regbase;
  527. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  528. regbase = TG3_APE_LOCK_GRANT;
  529. else
  530. regbase = TG3_APE_PER_LOCK_GRANT;
  531. /* Make sure the driver hasn't any stale locks. */
  532. for (i = 0; i < 8; i++)
  533. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  534. }
  535. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  536. {
  537. int i, off;
  538. int ret = 0;
  539. u32 status, req, gnt;
  540. if (!tg3_flag(tp, ENABLE_APE))
  541. return 0;
  542. switch (locknum) {
  543. case TG3_APE_LOCK_GRC:
  544. case TG3_APE_LOCK_MEM:
  545. break;
  546. default:
  547. return -EINVAL;
  548. }
  549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  550. req = TG3_APE_LOCK_REQ;
  551. gnt = TG3_APE_LOCK_GRANT;
  552. } else {
  553. req = TG3_APE_PER_LOCK_REQ;
  554. gnt = TG3_APE_PER_LOCK_GRANT;
  555. }
  556. off = 4 * locknum;
  557. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  558. /* Wait for up to 1 millisecond to acquire lock. */
  559. for (i = 0; i < 100; i++) {
  560. status = tg3_ape_read32(tp, gnt + off);
  561. if (status == APE_LOCK_GRANT_DRIVER)
  562. break;
  563. udelay(10);
  564. }
  565. if (status != APE_LOCK_GRANT_DRIVER) {
  566. /* Revoke the lock request. */
  567. tg3_ape_write32(tp, gnt + off,
  568. APE_LOCK_GRANT_DRIVER);
  569. ret = -EBUSY;
  570. }
  571. return ret;
  572. }
  573. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  574. {
  575. u32 gnt;
  576. if (!tg3_flag(tp, ENABLE_APE))
  577. return;
  578. switch (locknum) {
  579. case TG3_APE_LOCK_GRC:
  580. case TG3_APE_LOCK_MEM:
  581. break;
  582. default:
  583. return;
  584. }
  585. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  586. gnt = TG3_APE_LOCK_GRANT;
  587. else
  588. gnt = TG3_APE_PER_LOCK_GRANT;
  589. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  590. }
  591. static void tg3_disable_ints(struct tg3 *tp)
  592. {
  593. int i;
  594. tw32(TG3PCI_MISC_HOST_CTRL,
  595. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  596. for (i = 0; i < tp->irq_max; i++)
  597. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  598. }
  599. static void tg3_enable_ints(struct tg3 *tp)
  600. {
  601. int i;
  602. tp->irq_sync = 0;
  603. wmb();
  604. tw32(TG3PCI_MISC_HOST_CTRL,
  605. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  606. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  607. for (i = 0; i < tp->irq_cnt; i++) {
  608. struct tg3_napi *tnapi = &tp->napi[i];
  609. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  610. if (tg3_flag(tp, 1SHOT_MSI))
  611. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  612. tp->coal_now |= tnapi->coal_now;
  613. }
  614. /* Force an initial interrupt */
  615. if (!tg3_flag(tp, TAGGED_STATUS) &&
  616. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  617. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  618. else
  619. tw32(HOSTCC_MODE, tp->coal_now);
  620. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  621. }
  622. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  623. {
  624. struct tg3 *tp = tnapi->tp;
  625. struct tg3_hw_status *sblk = tnapi->hw_status;
  626. unsigned int work_exists = 0;
  627. /* check for phy events */
  628. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  629. if (sblk->status & SD_STATUS_LINK_CHG)
  630. work_exists = 1;
  631. }
  632. /* check for RX/TX work to do */
  633. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  634. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  635. work_exists = 1;
  636. return work_exists;
  637. }
  638. /* tg3_int_reenable
  639. * similar to tg3_enable_ints, but it accurately determines whether there
  640. * is new work pending and can return without flushing the PIO write
  641. * which reenables interrupts
  642. */
  643. static void tg3_int_reenable(struct tg3_napi *tnapi)
  644. {
  645. struct tg3 *tp = tnapi->tp;
  646. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  647. mmiowb();
  648. /* When doing tagged status, this work check is unnecessary.
  649. * The last_tag we write above tells the chip which piece of
  650. * work we've completed.
  651. */
  652. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  653. tw32(HOSTCC_MODE, tp->coalesce_mode |
  654. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  655. }
  656. static void tg3_switch_clocks(struct tg3 *tp)
  657. {
  658. u32 clock_ctrl;
  659. u32 orig_clock_ctrl;
  660. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  661. return;
  662. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  663. orig_clock_ctrl = clock_ctrl;
  664. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  665. CLOCK_CTRL_CLKRUN_OENABLE |
  666. 0x1f);
  667. tp->pci_clock_ctrl = clock_ctrl;
  668. if (tg3_flag(tp, 5705_PLUS)) {
  669. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  670. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  671. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  672. }
  673. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  674. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  675. clock_ctrl |
  676. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  677. 40);
  678. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  679. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  680. 40);
  681. }
  682. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  683. }
  684. #define PHY_BUSY_LOOPS 5000
  685. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  686. {
  687. u32 frame_val;
  688. unsigned int loops;
  689. int ret;
  690. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  691. tw32_f(MAC_MI_MODE,
  692. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  693. udelay(80);
  694. }
  695. *val = 0x0;
  696. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  697. MI_COM_PHY_ADDR_MASK);
  698. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  699. MI_COM_REG_ADDR_MASK);
  700. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  701. tw32_f(MAC_MI_COM, frame_val);
  702. loops = PHY_BUSY_LOOPS;
  703. while (loops != 0) {
  704. udelay(10);
  705. frame_val = tr32(MAC_MI_COM);
  706. if ((frame_val & MI_COM_BUSY) == 0) {
  707. udelay(5);
  708. frame_val = tr32(MAC_MI_COM);
  709. break;
  710. }
  711. loops -= 1;
  712. }
  713. ret = -EBUSY;
  714. if (loops != 0) {
  715. *val = frame_val & MI_COM_DATA_MASK;
  716. ret = 0;
  717. }
  718. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  719. tw32_f(MAC_MI_MODE, tp->mi_mode);
  720. udelay(80);
  721. }
  722. return ret;
  723. }
  724. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  725. {
  726. u32 frame_val;
  727. unsigned int loops;
  728. int ret;
  729. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  730. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  731. return 0;
  732. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  733. tw32_f(MAC_MI_MODE,
  734. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  735. udelay(80);
  736. }
  737. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  738. MI_COM_PHY_ADDR_MASK);
  739. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  740. MI_COM_REG_ADDR_MASK);
  741. frame_val |= (val & MI_COM_DATA_MASK);
  742. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  743. tw32_f(MAC_MI_COM, frame_val);
  744. loops = PHY_BUSY_LOOPS;
  745. while (loops != 0) {
  746. udelay(10);
  747. frame_val = tr32(MAC_MI_COM);
  748. if ((frame_val & MI_COM_BUSY) == 0) {
  749. udelay(5);
  750. frame_val = tr32(MAC_MI_COM);
  751. break;
  752. }
  753. loops -= 1;
  754. }
  755. ret = -EBUSY;
  756. if (loops != 0)
  757. ret = 0;
  758. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  759. tw32_f(MAC_MI_MODE, tp->mi_mode);
  760. udelay(80);
  761. }
  762. return ret;
  763. }
  764. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  765. {
  766. int err;
  767. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  768. if (err)
  769. goto done;
  770. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  771. if (err)
  772. goto done;
  773. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  774. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  775. if (err)
  776. goto done;
  777. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  778. done:
  779. return err;
  780. }
  781. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  782. {
  783. int err;
  784. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  785. if (err)
  786. goto done;
  787. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  788. if (err)
  789. goto done;
  790. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  791. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  792. if (err)
  793. goto done;
  794. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  795. done:
  796. return err;
  797. }
  798. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  799. {
  800. int err;
  801. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  802. if (!err)
  803. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  804. return err;
  805. }
  806. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  807. {
  808. int err;
  809. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  810. if (!err)
  811. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  812. return err;
  813. }
  814. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  815. {
  816. int err;
  817. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  818. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  819. MII_TG3_AUXCTL_SHDWSEL_MISC);
  820. if (!err)
  821. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  822. return err;
  823. }
  824. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  825. {
  826. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  827. set |= MII_TG3_AUXCTL_MISC_WREN;
  828. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  829. }
  830. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  831. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  832. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  833. MII_TG3_AUXCTL_ACTL_TX_6DB)
  834. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  835. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  836. MII_TG3_AUXCTL_ACTL_TX_6DB);
  837. static int tg3_bmcr_reset(struct tg3 *tp)
  838. {
  839. u32 phy_control;
  840. int limit, err;
  841. /* OK, reset it, and poll the BMCR_RESET bit until it
  842. * clears or we time out.
  843. */
  844. phy_control = BMCR_RESET;
  845. err = tg3_writephy(tp, MII_BMCR, phy_control);
  846. if (err != 0)
  847. return -EBUSY;
  848. limit = 5000;
  849. while (limit--) {
  850. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  851. if (err != 0)
  852. return -EBUSY;
  853. if ((phy_control & BMCR_RESET) == 0) {
  854. udelay(40);
  855. break;
  856. }
  857. udelay(10);
  858. }
  859. if (limit < 0)
  860. return -EBUSY;
  861. return 0;
  862. }
  863. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  864. {
  865. struct tg3 *tp = bp->priv;
  866. u32 val;
  867. spin_lock_bh(&tp->lock);
  868. if (tg3_readphy(tp, reg, &val))
  869. val = -EIO;
  870. spin_unlock_bh(&tp->lock);
  871. return val;
  872. }
  873. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  874. {
  875. struct tg3 *tp = bp->priv;
  876. u32 ret = 0;
  877. spin_lock_bh(&tp->lock);
  878. if (tg3_writephy(tp, reg, val))
  879. ret = -EIO;
  880. spin_unlock_bh(&tp->lock);
  881. return ret;
  882. }
  883. static int tg3_mdio_reset(struct mii_bus *bp)
  884. {
  885. return 0;
  886. }
  887. static void tg3_mdio_config_5785(struct tg3 *tp)
  888. {
  889. u32 val;
  890. struct phy_device *phydev;
  891. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  892. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  893. case PHY_ID_BCM50610:
  894. case PHY_ID_BCM50610M:
  895. val = MAC_PHYCFG2_50610_LED_MODES;
  896. break;
  897. case PHY_ID_BCMAC131:
  898. val = MAC_PHYCFG2_AC131_LED_MODES;
  899. break;
  900. case PHY_ID_RTL8211C:
  901. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  902. break;
  903. case PHY_ID_RTL8201E:
  904. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  905. break;
  906. default:
  907. return;
  908. }
  909. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  910. tw32(MAC_PHYCFG2, val);
  911. val = tr32(MAC_PHYCFG1);
  912. val &= ~(MAC_PHYCFG1_RGMII_INT |
  913. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  914. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  915. tw32(MAC_PHYCFG1, val);
  916. return;
  917. }
  918. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  919. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  920. MAC_PHYCFG2_FMODE_MASK_MASK |
  921. MAC_PHYCFG2_GMODE_MASK_MASK |
  922. MAC_PHYCFG2_ACT_MASK_MASK |
  923. MAC_PHYCFG2_QUAL_MASK_MASK |
  924. MAC_PHYCFG2_INBAND_ENABLE;
  925. tw32(MAC_PHYCFG2, val);
  926. val = tr32(MAC_PHYCFG1);
  927. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  928. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  929. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  930. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  931. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  932. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  933. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  934. }
  935. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  936. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  937. tw32(MAC_PHYCFG1, val);
  938. val = tr32(MAC_EXT_RGMII_MODE);
  939. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  940. MAC_RGMII_MODE_RX_QUALITY |
  941. MAC_RGMII_MODE_RX_ACTIVITY |
  942. MAC_RGMII_MODE_RX_ENG_DET |
  943. MAC_RGMII_MODE_TX_ENABLE |
  944. MAC_RGMII_MODE_TX_LOWPWR |
  945. MAC_RGMII_MODE_TX_RESET);
  946. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  947. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  948. val |= MAC_RGMII_MODE_RX_INT_B |
  949. MAC_RGMII_MODE_RX_QUALITY |
  950. MAC_RGMII_MODE_RX_ACTIVITY |
  951. MAC_RGMII_MODE_RX_ENG_DET;
  952. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  953. val |= MAC_RGMII_MODE_TX_ENABLE |
  954. MAC_RGMII_MODE_TX_LOWPWR |
  955. MAC_RGMII_MODE_TX_RESET;
  956. }
  957. tw32(MAC_EXT_RGMII_MODE, val);
  958. }
  959. static void tg3_mdio_start(struct tg3 *tp)
  960. {
  961. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  962. tw32_f(MAC_MI_MODE, tp->mi_mode);
  963. udelay(80);
  964. if (tg3_flag(tp, MDIOBUS_INITED) &&
  965. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  966. tg3_mdio_config_5785(tp);
  967. }
  968. static int tg3_mdio_init(struct tg3 *tp)
  969. {
  970. int i;
  971. u32 reg;
  972. struct phy_device *phydev;
  973. if (tg3_flag(tp, 5717_PLUS)) {
  974. u32 is_serdes;
  975. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  976. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  977. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  978. else
  979. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  980. TG3_CPMU_PHY_STRAP_IS_SERDES;
  981. if (is_serdes)
  982. tp->phy_addr += 7;
  983. } else
  984. tp->phy_addr = TG3_PHY_MII_ADDR;
  985. tg3_mdio_start(tp);
  986. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  987. return 0;
  988. tp->mdio_bus = mdiobus_alloc();
  989. if (tp->mdio_bus == NULL)
  990. return -ENOMEM;
  991. tp->mdio_bus->name = "tg3 mdio bus";
  992. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  993. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  994. tp->mdio_bus->priv = tp;
  995. tp->mdio_bus->parent = &tp->pdev->dev;
  996. tp->mdio_bus->read = &tg3_mdio_read;
  997. tp->mdio_bus->write = &tg3_mdio_write;
  998. tp->mdio_bus->reset = &tg3_mdio_reset;
  999. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1000. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1001. for (i = 0; i < PHY_MAX_ADDR; i++)
  1002. tp->mdio_bus->irq[i] = PHY_POLL;
  1003. /* The bus registration will look for all the PHYs on the mdio bus.
  1004. * Unfortunately, it does not ensure the PHY is powered up before
  1005. * accessing the PHY ID registers. A chip reset is the
  1006. * quickest way to bring the device back to an operational state..
  1007. */
  1008. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1009. tg3_bmcr_reset(tp);
  1010. i = mdiobus_register(tp->mdio_bus);
  1011. if (i) {
  1012. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1013. mdiobus_free(tp->mdio_bus);
  1014. return i;
  1015. }
  1016. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1017. if (!phydev || !phydev->drv) {
  1018. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1019. mdiobus_unregister(tp->mdio_bus);
  1020. mdiobus_free(tp->mdio_bus);
  1021. return -ENODEV;
  1022. }
  1023. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1024. case PHY_ID_BCM57780:
  1025. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1026. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1027. break;
  1028. case PHY_ID_BCM50610:
  1029. case PHY_ID_BCM50610M:
  1030. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1031. PHY_BRCM_RX_REFCLK_UNUSED |
  1032. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1033. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1034. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1035. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1036. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1037. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1038. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1039. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1040. /* fallthru */
  1041. case PHY_ID_RTL8211C:
  1042. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1043. break;
  1044. case PHY_ID_RTL8201E:
  1045. case PHY_ID_BCMAC131:
  1046. phydev->interface = PHY_INTERFACE_MODE_MII;
  1047. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1048. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1049. break;
  1050. }
  1051. tg3_flag_set(tp, MDIOBUS_INITED);
  1052. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1053. tg3_mdio_config_5785(tp);
  1054. return 0;
  1055. }
  1056. static void tg3_mdio_fini(struct tg3 *tp)
  1057. {
  1058. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1059. tg3_flag_clear(tp, MDIOBUS_INITED);
  1060. mdiobus_unregister(tp->mdio_bus);
  1061. mdiobus_free(tp->mdio_bus);
  1062. }
  1063. }
  1064. /* tp->lock is held. */
  1065. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1066. {
  1067. u32 val;
  1068. val = tr32(GRC_RX_CPU_EVENT);
  1069. val |= GRC_RX_CPU_DRIVER_EVENT;
  1070. tw32_f(GRC_RX_CPU_EVENT, val);
  1071. tp->last_event_jiffies = jiffies;
  1072. }
  1073. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1074. /* tp->lock is held. */
  1075. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1076. {
  1077. int i;
  1078. unsigned int delay_cnt;
  1079. long time_remain;
  1080. /* If enough time has passed, no wait is necessary. */
  1081. time_remain = (long)(tp->last_event_jiffies + 1 +
  1082. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1083. (long)jiffies;
  1084. if (time_remain < 0)
  1085. return;
  1086. /* Check if we can shorten the wait time. */
  1087. delay_cnt = jiffies_to_usecs(time_remain);
  1088. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1089. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1090. delay_cnt = (delay_cnt >> 3) + 1;
  1091. for (i = 0; i < delay_cnt; i++) {
  1092. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1093. break;
  1094. udelay(8);
  1095. }
  1096. }
  1097. /* tp->lock is held. */
  1098. static void tg3_ump_link_report(struct tg3 *tp)
  1099. {
  1100. u32 reg;
  1101. u32 val;
  1102. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1103. return;
  1104. tg3_wait_for_event_ack(tp);
  1105. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1106. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1107. val = 0;
  1108. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1109. val = reg << 16;
  1110. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1111. val |= (reg & 0xffff);
  1112. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1113. val = 0;
  1114. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1115. val = reg << 16;
  1116. if (!tg3_readphy(tp, MII_LPA, &reg))
  1117. val |= (reg & 0xffff);
  1118. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1119. val = 0;
  1120. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1121. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1122. val = reg << 16;
  1123. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1124. val |= (reg & 0xffff);
  1125. }
  1126. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1127. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1128. val = reg << 16;
  1129. else
  1130. val = 0;
  1131. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1132. tg3_generate_fw_event(tp);
  1133. }
  1134. static void tg3_link_report(struct tg3 *tp)
  1135. {
  1136. if (!netif_carrier_ok(tp->dev)) {
  1137. netif_info(tp, link, tp->dev, "Link is down\n");
  1138. tg3_ump_link_report(tp);
  1139. } else if (netif_msg_link(tp)) {
  1140. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1141. (tp->link_config.active_speed == SPEED_1000 ?
  1142. 1000 :
  1143. (tp->link_config.active_speed == SPEED_100 ?
  1144. 100 : 10)),
  1145. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1146. "full" : "half"));
  1147. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1148. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1149. "on" : "off",
  1150. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1151. "on" : "off");
  1152. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1153. netdev_info(tp->dev, "EEE is %s\n",
  1154. tp->setlpicnt ? "enabled" : "disabled");
  1155. tg3_ump_link_report(tp);
  1156. }
  1157. }
  1158. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1159. {
  1160. u16 miireg;
  1161. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1162. miireg = ADVERTISE_PAUSE_CAP;
  1163. else if (flow_ctrl & FLOW_CTRL_TX)
  1164. miireg = ADVERTISE_PAUSE_ASYM;
  1165. else if (flow_ctrl & FLOW_CTRL_RX)
  1166. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1167. else
  1168. miireg = 0;
  1169. return miireg;
  1170. }
  1171. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1172. {
  1173. u16 miireg;
  1174. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1175. miireg = ADVERTISE_1000XPAUSE;
  1176. else if (flow_ctrl & FLOW_CTRL_TX)
  1177. miireg = ADVERTISE_1000XPSE_ASYM;
  1178. else if (flow_ctrl & FLOW_CTRL_RX)
  1179. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1180. else
  1181. miireg = 0;
  1182. return miireg;
  1183. }
  1184. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1185. {
  1186. u8 cap = 0;
  1187. if (lcladv & ADVERTISE_1000XPAUSE) {
  1188. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1189. if (rmtadv & LPA_1000XPAUSE)
  1190. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1191. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1192. cap = FLOW_CTRL_RX;
  1193. } else {
  1194. if (rmtadv & LPA_1000XPAUSE)
  1195. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1196. }
  1197. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1198. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1199. cap = FLOW_CTRL_TX;
  1200. }
  1201. return cap;
  1202. }
  1203. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1204. {
  1205. u8 autoneg;
  1206. u8 flowctrl = 0;
  1207. u32 old_rx_mode = tp->rx_mode;
  1208. u32 old_tx_mode = tp->tx_mode;
  1209. if (tg3_flag(tp, USE_PHYLIB))
  1210. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1211. else
  1212. autoneg = tp->link_config.autoneg;
  1213. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1214. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1215. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1216. else
  1217. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1218. } else
  1219. flowctrl = tp->link_config.flowctrl;
  1220. tp->link_config.active_flowctrl = flowctrl;
  1221. if (flowctrl & FLOW_CTRL_RX)
  1222. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1223. else
  1224. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1225. if (old_rx_mode != tp->rx_mode)
  1226. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1227. if (flowctrl & FLOW_CTRL_TX)
  1228. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1229. else
  1230. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1231. if (old_tx_mode != tp->tx_mode)
  1232. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1233. }
  1234. static void tg3_adjust_link(struct net_device *dev)
  1235. {
  1236. u8 oldflowctrl, linkmesg = 0;
  1237. u32 mac_mode, lcl_adv, rmt_adv;
  1238. struct tg3 *tp = netdev_priv(dev);
  1239. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1240. spin_lock_bh(&tp->lock);
  1241. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1242. MAC_MODE_HALF_DUPLEX);
  1243. oldflowctrl = tp->link_config.active_flowctrl;
  1244. if (phydev->link) {
  1245. lcl_adv = 0;
  1246. rmt_adv = 0;
  1247. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1248. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1249. else if (phydev->speed == SPEED_1000 ||
  1250. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1251. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1252. else
  1253. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1254. if (phydev->duplex == DUPLEX_HALF)
  1255. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1256. else {
  1257. lcl_adv = tg3_advert_flowctrl_1000T(
  1258. tp->link_config.flowctrl);
  1259. if (phydev->pause)
  1260. rmt_adv = LPA_PAUSE_CAP;
  1261. if (phydev->asym_pause)
  1262. rmt_adv |= LPA_PAUSE_ASYM;
  1263. }
  1264. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1265. } else
  1266. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1267. if (mac_mode != tp->mac_mode) {
  1268. tp->mac_mode = mac_mode;
  1269. tw32_f(MAC_MODE, tp->mac_mode);
  1270. udelay(40);
  1271. }
  1272. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1273. if (phydev->speed == SPEED_10)
  1274. tw32(MAC_MI_STAT,
  1275. MAC_MI_STAT_10MBPS_MODE |
  1276. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1277. else
  1278. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1279. }
  1280. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1281. tw32(MAC_TX_LENGTHS,
  1282. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1283. (6 << TX_LENGTHS_IPG_SHIFT) |
  1284. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1285. else
  1286. tw32(MAC_TX_LENGTHS,
  1287. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1288. (6 << TX_LENGTHS_IPG_SHIFT) |
  1289. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1290. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1291. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1292. phydev->speed != tp->link_config.active_speed ||
  1293. phydev->duplex != tp->link_config.active_duplex ||
  1294. oldflowctrl != tp->link_config.active_flowctrl)
  1295. linkmesg = 1;
  1296. tp->link_config.active_speed = phydev->speed;
  1297. tp->link_config.active_duplex = phydev->duplex;
  1298. spin_unlock_bh(&tp->lock);
  1299. if (linkmesg)
  1300. tg3_link_report(tp);
  1301. }
  1302. static int tg3_phy_init(struct tg3 *tp)
  1303. {
  1304. struct phy_device *phydev;
  1305. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1306. return 0;
  1307. /* Bring the PHY back to a known state. */
  1308. tg3_bmcr_reset(tp);
  1309. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1310. /* Attach the MAC to the PHY. */
  1311. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1312. phydev->dev_flags, phydev->interface);
  1313. if (IS_ERR(phydev)) {
  1314. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1315. return PTR_ERR(phydev);
  1316. }
  1317. /* Mask with MAC supported features. */
  1318. switch (phydev->interface) {
  1319. case PHY_INTERFACE_MODE_GMII:
  1320. case PHY_INTERFACE_MODE_RGMII:
  1321. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1322. phydev->supported &= (PHY_GBIT_FEATURES |
  1323. SUPPORTED_Pause |
  1324. SUPPORTED_Asym_Pause);
  1325. break;
  1326. }
  1327. /* fallthru */
  1328. case PHY_INTERFACE_MODE_MII:
  1329. phydev->supported &= (PHY_BASIC_FEATURES |
  1330. SUPPORTED_Pause |
  1331. SUPPORTED_Asym_Pause);
  1332. break;
  1333. default:
  1334. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1335. return -EINVAL;
  1336. }
  1337. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1338. phydev->advertising = phydev->supported;
  1339. return 0;
  1340. }
  1341. static void tg3_phy_start(struct tg3 *tp)
  1342. {
  1343. struct phy_device *phydev;
  1344. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1345. return;
  1346. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1347. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1348. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1349. phydev->speed = tp->link_config.orig_speed;
  1350. phydev->duplex = tp->link_config.orig_duplex;
  1351. phydev->autoneg = tp->link_config.orig_autoneg;
  1352. phydev->advertising = tp->link_config.orig_advertising;
  1353. }
  1354. phy_start(phydev);
  1355. phy_start_aneg(phydev);
  1356. }
  1357. static void tg3_phy_stop(struct tg3 *tp)
  1358. {
  1359. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1360. return;
  1361. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1362. }
  1363. static void tg3_phy_fini(struct tg3 *tp)
  1364. {
  1365. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1366. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1367. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1368. }
  1369. }
  1370. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1371. {
  1372. u32 phytest;
  1373. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1374. u32 phy;
  1375. tg3_writephy(tp, MII_TG3_FET_TEST,
  1376. phytest | MII_TG3_FET_SHADOW_EN);
  1377. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1378. if (enable)
  1379. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1380. else
  1381. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1382. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1383. }
  1384. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1385. }
  1386. }
  1387. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1388. {
  1389. u32 reg;
  1390. if (!tg3_flag(tp, 5705_PLUS) ||
  1391. (tg3_flag(tp, 5717_PLUS) &&
  1392. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1393. return;
  1394. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1395. tg3_phy_fet_toggle_apd(tp, enable);
  1396. return;
  1397. }
  1398. reg = MII_TG3_MISC_SHDW_WREN |
  1399. MII_TG3_MISC_SHDW_SCR5_SEL |
  1400. MII_TG3_MISC_SHDW_SCR5_LPED |
  1401. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1402. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1403. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1404. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1405. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1406. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1407. reg = MII_TG3_MISC_SHDW_WREN |
  1408. MII_TG3_MISC_SHDW_APD_SEL |
  1409. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1410. if (enable)
  1411. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1412. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1413. }
  1414. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1415. {
  1416. u32 phy;
  1417. if (!tg3_flag(tp, 5705_PLUS) ||
  1418. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1419. return;
  1420. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1421. u32 ephy;
  1422. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1423. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1424. tg3_writephy(tp, MII_TG3_FET_TEST,
  1425. ephy | MII_TG3_FET_SHADOW_EN);
  1426. if (!tg3_readphy(tp, reg, &phy)) {
  1427. if (enable)
  1428. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1429. else
  1430. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1431. tg3_writephy(tp, reg, phy);
  1432. }
  1433. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1434. }
  1435. } else {
  1436. int ret;
  1437. ret = tg3_phy_auxctl_read(tp,
  1438. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1439. if (!ret) {
  1440. if (enable)
  1441. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1442. else
  1443. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1444. tg3_phy_auxctl_write(tp,
  1445. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1446. }
  1447. }
  1448. }
  1449. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1450. {
  1451. int ret;
  1452. u32 val;
  1453. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1454. return;
  1455. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1456. if (!ret)
  1457. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1458. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1459. }
  1460. static void tg3_phy_apply_otp(struct tg3 *tp)
  1461. {
  1462. u32 otp, phy;
  1463. if (!tp->phy_otp)
  1464. return;
  1465. otp = tp->phy_otp;
  1466. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1467. return;
  1468. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1469. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1470. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1471. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1472. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1473. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1474. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1475. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1476. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1477. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1478. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1479. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1480. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1481. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1482. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1483. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1484. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1485. }
  1486. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1487. {
  1488. u32 val;
  1489. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1490. return;
  1491. tp->setlpicnt = 0;
  1492. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1493. current_link_up == 1 &&
  1494. tp->link_config.active_duplex == DUPLEX_FULL &&
  1495. (tp->link_config.active_speed == SPEED_100 ||
  1496. tp->link_config.active_speed == SPEED_1000)) {
  1497. u32 eeectl;
  1498. if (tp->link_config.active_speed == SPEED_1000)
  1499. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1500. else
  1501. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1502. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1503. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1504. TG3_CL45_D7_EEERES_STAT, &val);
  1505. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1506. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1507. tp->setlpicnt = 2;
  1508. }
  1509. if (!tp->setlpicnt) {
  1510. val = tr32(TG3_CPMU_EEE_MODE);
  1511. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1512. }
  1513. }
  1514. static void tg3_phy_eee_enable(struct tg3 *tp)
  1515. {
  1516. u32 val;
  1517. if (tp->link_config.active_speed == SPEED_1000 &&
  1518. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1519. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1520. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1521. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1522. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0003);
  1523. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1524. }
  1525. val = tr32(TG3_CPMU_EEE_MODE);
  1526. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1527. }
  1528. static int tg3_wait_macro_done(struct tg3 *tp)
  1529. {
  1530. int limit = 100;
  1531. while (limit--) {
  1532. u32 tmp32;
  1533. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1534. if ((tmp32 & 0x1000) == 0)
  1535. break;
  1536. }
  1537. }
  1538. if (limit < 0)
  1539. return -EBUSY;
  1540. return 0;
  1541. }
  1542. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1543. {
  1544. static const u32 test_pat[4][6] = {
  1545. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1546. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1547. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1548. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1549. };
  1550. int chan;
  1551. for (chan = 0; chan < 4; chan++) {
  1552. int i;
  1553. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1554. (chan * 0x2000) | 0x0200);
  1555. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1556. for (i = 0; i < 6; i++)
  1557. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1558. test_pat[chan][i]);
  1559. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1560. if (tg3_wait_macro_done(tp)) {
  1561. *resetp = 1;
  1562. return -EBUSY;
  1563. }
  1564. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1565. (chan * 0x2000) | 0x0200);
  1566. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1567. if (tg3_wait_macro_done(tp)) {
  1568. *resetp = 1;
  1569. return -EBUSY;
  1570. }
  1571. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1572. if (tg3_wait_macro_done(tp)) {
  1573. *resetp = 1;
  1574. return -EBUSY;
  1575. }
  1576. for (i = 0; i < 6; i += 2) {
  1577. u32 low, high;
  1578. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1579. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1580. tg3_wait_macro_done(tp)) {
  1581. *resetp = 1;
  1582. return -EBUSY;
  1583. }
  1584. low &= 0x7fff;
  1585. high &= 0x000f;
  1586. if (low != test_pat[chan][i] ||
  1587. high != test_pat[chan][i+1]) {
  1588. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1589. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1590. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1591. return -EBUSY;
  1592. }
  1593. }
  1594. }
  1595. return 0;
  1596. }
  1597. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1598. {
  1599. int chan;
  1600. for (chan = 0; chan < 4; chan++) {
  1601. int i;
  1602. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1603. (chan * 0x2000) | 0x0200);
  1604. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1605. for (i = 0; i < 6; i++)
  1606. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1607. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1608. if (tg3_wait_macro_done(tp))
  1609. return -EBUSY;
  1610. }
  1611. return 0;
  1612. }
  1613. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1614. {
  1615. u32 reg32, phy9_orig;
  1616. int retries, do_phy_reset, err;
  1617. retries = 10;
  1618. do_phy_reset = 1;
  1619. do {
  1620. if (do_phy_reset) {
  1621. err = tg3_bmcr_reset(tp);
  1622. if (err)
  1623. return err;
  1624. do_phy_reset = 0;
  1625. }
  1626. /* Disable transmitter and interrupt. */
  1627. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1628. continue;
  1629. reg32 |= 0x3000;
  1630. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1631. /* Set full-duplex, 1000 mbps. */
  1632. tg3_writephy(tp, MII_BMCR,
  1633. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1634. /* Set to master mode. */
  1635. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1636. continue;
  1637. tg3_writephy(tp, MII_TG3_CTRL,
  1638. (MII_TG3_CTRL_AS_MASTER |
  1639. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1640. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1641. if (err)
  1642. return err;
  1643. /* Block the PHY control access. */
  1644. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1645. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1646. if (!err)
  1647. break;
  1648. } while (--retries);
  1649. err = tg3_phy_reset_chanpat(tp);
  1650. if (err)
  1651. return err;
  1652. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1653. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1654. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1655. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1656. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1657. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1658. reg32 &= ~0x3000;
  1659. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1660. } else if (!err)
  1661. err = -EBUSY;
  1662. return err;
  1663. }
  1664. /* This will reset the tigon3 PHY if there is no valid
  1665. * link unless the FORCE argument is non-zero.
  1666. */
  1667. static int tg3_phy_reset(struct tg3 *tp)
  1668. {
  1669. u32 val, cpmuctrl;
  1670. int err;
  1671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1672. val = tr32(GRC_MISC_CFG);
  1673. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1674. udelay(40);
  1675. }
  1676. err = tg3_readphy(tp, MII_BMSR, &val);
  1677. err |= tg3_readphy(tp, MII_BMSR, &val);
  1678. if (err != 0)
  1679. return -EBUSY;
  1680. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1681. netif_carrier_off(tp->dev);
  1682. tg3_link_report(tp);
  1683. }
  1684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1685. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1686. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1687. err = tg3_phy_reset_5703_4_5(tp);
  1688. if (err)
  1689. return err;
  1690. goto out;
  1691. }
  1692. cpmuctrl = 0;
  1693. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1694. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1695. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1696. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1697. tw32(TG3_CPMU_CTRL,
  1698. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1699. }
  1700. err = tg3_bmcr_reset(tp);
  1701. if (err)
  1702. return err;
  1703. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1704. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1705. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1706. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1707. }
  1708. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1709. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1710. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1711. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1712. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1713. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1714. udelay(40);
  1715. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1716. }
  1717. }
  1718. if (tg3_flag(tp, 5717_PLUS) &&
  1719. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1720. return 0;
  1721. tg3_phy_apply_otp(tp);
  1722. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1723. tg3_phy_toggle_apd(tp, true);
  1724. else
  1725. tg3_phy_toggle_apd(tp, false);
  1726. out:
  1727. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1728. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1729. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1730. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1731. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1732. }
  1733. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1734. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1735. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1736. }
  1737. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1738. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1739. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1740. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1741. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1742. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1743. }
  1744. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1745. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1746. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1747. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1748. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1749. tg3_writephy(tp, MII_TG3_TEST1,
  1750. MII_TG3_TEST1_TRIM_EN | 0x4);
  1751. } else
  1752. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1753. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1754. }
  1755. }
  1756. /* Set Extended packet length bit (bit 14) on all chips that */
  1757. /* support jumbo frames */
  1758. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1759. /* Cannot do read-modify-write on 5401 */
  1760. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1761. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1762. /* Set bit 14 with read-modify-write to preserve other bits */
  1763. err = tg3_phy_auxctl_read(tp,
  1764. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1765. if (!err)
  1766. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1767. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1768. }
  1769. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1770. * jumbo frames transmission.
  1771. */
  1772. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1773. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1774. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1775. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1776. }
  1777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1778. /* adjust output voltage */
  1779. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1780. }
  1781. tg3_phy_toggle_automdix(tp, 1);
  1782. tg3_phy_set_wirespeed(tp);
  1783. return 0;
  1784. }
  1785. static void tg3_frob_aux_power(struct tg3 *tp)
  1786. {
  1787. bool need_vaux = false;
  1788. /* The GPIOs do something completely different on 57765. */
  1789. if (!tg3_flag(tp, IS_NIC) ||
  1790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1792. return;
  1793. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
  1797. tp->pdev_peer != tp->pdev) {
  1798. struct net_device *dev_peer;
  1799. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1800. /* remove_one() may have been run on the peer. */
  1801. if (dev_peer) {
  1802. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1803. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1804. return;
  1805. if (tg3_flag(tp_peer, WOL_ENABLE) ||
  1806. tg3_flag(tp_peer, ENABLE_ASF))
  1807. need_vaux = true;
  1808. }
  1809. }
  1810. if (tg3_flag(tp, WOL_ENABLE) || tg3_flag(tp, ENABLE_ASF))
  1811. need_vaux = true;
  1812. if (need_vaux) {
  1813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1815. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1816. (GRC_LCLCTRL_GPIO_OE0 |
  1817. GRC_LCLCTRL_GPIO_OE1 |
  1818. GRC_LCLCTRL_GPIO_OE2 |
  1819. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1820. GRC_LCLCTRL_GPIO_OUTPUT1),
  1821. 100);
  1822. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1823. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1824. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1825. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1826. GRC_LCLCTRL_GPIO_OE1 |
  1827. GRC_LCLCTRL_GPIO_OE2 |
  1828. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1829. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1830. tp->grc_local_ctrl;
  1831. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1832. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1833. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1834. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1835. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1836. } else {
  1837. u32 no_gpio2;
  1838. u32 grc_local_ctrl = 0;
  1839. /* Workaround to prevent overdrawing Amps. */
  1840. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1841. ASIC_REV_5714) {
  1842. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1843. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1844. grc_local_ctrl, 100);
  1845. }
  1846. /* On 5753 and variants, GPIO2 cannot be used. */
  1847. no_gpio2 = tp->nic_sram_data_cfg &
  1848. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1849. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1850. GRC_LCLCTRL_GPIO_OE1 |
  1851. GRC_LCLCTRL_GPIO_OE2 |
  1852. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1853. GRC_LCLCTRL_GPIO_OUTPUT2;
  1854. if (no_gpio2) {
  1855. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1856. GRC_LCLCTRL_GPIO_OUTPUT2);
  1857. }
  1858. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1859. grc_local_ctrl, 100);
  1860. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1861. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1862. grc_local_ctrl, 100);
  1863. if (!no_gpio2) {
  1864. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1865. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1866. grc_local_ctrl, 100);
  1867. }
  1868. }
  1869. } else {
  1870. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1871. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1872. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1873. (GRC_LCLCTRL_GPIO_OE1 |
  1874. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1875. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1876. GRC_LCLCTRL_GPIO_OE1, 100);
  1877. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1878. (GRC_LCLCTRL_GPIO_OE1 |
  1879. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1880. }
  1881. }
  1882. }
  1883. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1884. {
  1885. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1886. return 1;
  1887. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1888. if (speed != SPEED_10)
  1889. return 1;
  1890. } else if (speed == SPEED_10)
  1891. return 1;
  1892. return 0;
  1893. }
  1894. static int tg3_setup_phy(struct tg3 *, int);
  1895. #define RESET_KIND_SHUTDOWN 0
  1896. #define RESET_KIND_INIT 1
  1897. #define RESET_KIND_SUSPEND 2
  1898. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1899. static int tg3_halt_cpu(struct tg3 *, u32);
  1900. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1901. {
  1902. u32 val;
  1903. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1905. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1906. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1907. sg_dig_ctrl |=
  1908. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1909. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1910. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1911. }
  1912. return;
  1913. }
  1914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1915. tg3_bmcr_reset(tp);
  1916. val = tr32(GRC_MISC_CFG);
  1917. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1918. udelay(40);
  1919. return;
  1920. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1921. u32 phytest;
  1922. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1923. u32 phy;
  1924. tg3_writephy(tp, MII_ADVERTISE, 0);
  1925. tg3_writephy(tp, MII_BMCR,
  1926. BMCR_ANENABLE | BMCR_ANRESTART);
  1927. tg3_writephy(tp, MII_TG3_FET_TEST,
  1928. phytest | MII_TG3_FET_SHADOW_EN);
  1929. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1930. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1931. tg3_writephy(tp,
  1932. MII_TG3_FET_SHDW_AUXMODE4,
  1933. phy);
  1934. }
  1935. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1936. }
  1937. return;
  1938. } else if (do_low_power) {
  1939. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1940. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1941. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1942. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1943. MII_TG3_AUXCTL_PCTL_VREG_11V;
  1944. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  1945. }
  1946. /* The PHY should not be powered down on some chips because
  1947. * of bugs.
  1948. */
  1949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1951. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1952. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1953. return;
  1954. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1955. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1956. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1957. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1958. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1959. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1960. }
  1961. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1962. }
  1963. /* tp->lock is held. */
  1964. static int tg3_nvram_lock(struct tg3 *tp)
  1965. {
  1966. if (tg3_flag(tp, NVRAM)) {
  1967. int i;
  1968. if (tp->nvram_lock_cnt == 0) {
  1969. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1970. for (i = 0; i < 8000; i++) {
  1971. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1972. break;
  1973. udelay(20);
  1974. }
  1975. if (i == 8000) {
  1976. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1977. return -ENODEV;
  1978. }
  1979. }
  1980. tp->nvram_lock_cnt++;
  1981. }
  1982. return 0;
  1983. }
  1984. /* tp->lock is held. */
  1985. static void tg3_nvram_unlock(struct tg3 *tp)
  1986. {
  1987. if (tg3_flag(tp, NVRAM)) {
  1988. if (tp->nvram_lock_cnt > 0)
  1989. tp->nvram_lock_cnt--;
  1990. if (tp->nvram_lock_cnt == 0)
  1991. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1992. }
  1993. }
  1994. /* tp->lock is held. */
  1995. static void tg3_enable_nvram_access(struct tg3 *tp)
  1996. {
  1997. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  1998. u32 nvaccess = tr32(NVRAM_ACCESS);
  1999. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2000. }
  2001. }
  2002. /* tp->lock is held. */
  2003. static void tg3_disable_nvram_access(struct tg3 *tp)
  2004. {
  2005. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2006. u32 nvaccess = tr32(NVRAM_ACCESS);
  2007. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2008. }
  2009. }
  2010. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2011. u32 offset, u32 *val)
  2012. {
  2013. u32 tmp;
  2014. int i;
  2015. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2016. return -EINVAL;
  2017. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2018. EEPROM_ADDR_DEVID_MASK |
  2019. EEPROM_ADDR_READ);
  2020. tw32(GRC_EEPROM_ADDR,
  2021. tmp |
  2022. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2023. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2024. EEPROM_ADDR_ADDR_MASK) |
  2025. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2026. for (i = 0; i < 1000; i++) {
  2027. tmp = tr32(GRC_EEPROM_ADDR);
  2028. if (tmp & EEPROM_ADDR_COMPLETE)
  2029. break;
  2030. msleep(1);
  2031. }
  2032. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2033. return -EBUSY;
  2034. tmp = tr32(GRC_EEPROM_DATA);
  2035. /*
  2036. * The data will always be opposite the native endian
  2037. * format. Perform a blind byteswap to compensate.
  2038. */
  2039. *val = swab32(tmp);
  2040. return 0;
  2041. }
  2042. #define NVRAM_CMD_TIMEOUT 10000
  2043. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2044. {
  2045. int i;
  2046. tw32(NVRAM_CMD, nvram_cmd);
  2047. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2048. udelay(10);
  2049. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2050. udelay(10);
  2051. break;
  2052. }
  2053. }
  2054. if (i == NVRAM_CMD_TIMEOUT)
  2055. return -EBUSY;
  2056. return 0;
  2057. }
  2058. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2059. {
  2060. if (tg3_flag(tp, NVRAM) &&
  2061. tg3_flag(tp, NVRAM_BUFFERED) &&
  2062. tg3_flag(tp, FLASH) &&
  2063. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2064. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2065. addr = ((addr / tp->nvram_pagesize) <<
  2066. ATMEL_AT45DB0X1B_PAGE_POS) +
  2067. (addr % tp->nvram_pagesize);
  2068. return addr;
  2069. }
  2070. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2071. {
  2072. if (tg3_flag(tp, NVRAM) &&
  2073. tg3_flag(tp, NVRAM_BUFFERED) &&
  2074. tg3_flag(tp, FLASH) &&
  2075. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2076. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2077. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2078. tp->nvram_pagesize) +
  2079. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2080. return addr;
  2081. }
  2082. /* NOTE: Data read in from NVRAM is byteswapped according to
  2083. * the byteswapping settings for all other register accesses.
  2084. * tg3 devices are BE devices, so on a BE machine, the data
  2085. * returned will be exactly as it is seen in NVRAM. On a LE
  2086. * machine, the 32-bit value will be byteswapped.
  2087. */
  2088. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2089. {
  2090. int ret;
  2091. if (!tg3_flag(tp, NVRAM))
  2092. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2093. offset = tg3_nvram_phys_addr(tp, offset);
  2094. if (offset > NVRAM_ADDR_MSK)
  2095. return -EINVAL;
  2096. ret = tg3_nvram_lock(tp);
  2097. if (ret)
  2098. return ret;
  2099. tg3_enable_nvram_access(tp);
  2100. tw32(NVRAM_ADDR, offset);
  2101. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2102. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2103. if (ret == 0)
  2104. *val = tr32(NVRAM_RDDATA);
  2105. tg3_disable_nvram_access(tp);
  2106. tg3_nvram_unlock(tp);
  2107. return ret;
  2108. }
  2109. /* Ensures NVRAM data is in bytestream format. */
  2110. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2111. {
  2112. u32 v;
  2113. int res = tg3_nvram_read(tp, offset, &v);
  2114. if (!res)
  2115. *val = cpu_to_be32(v);
  2116. return res;
  2117. }
  2118. /* tp->lock is held. */
  2119. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2120. {
  2121. u32 addr_high, addr_low;
  2122. int i;
  2123. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2124. tp->dev->dev_addr[1]);
  2125. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2126. (tp->dev->dev_addr[3] << 16) |
  2127. (tp->dev->dev_addr[4] << 8) |
  2128. (tp->dev->dev_addr[5] << 0));
  2129. for (i = 0; i < 4; i++) {
  2130. if (i == 1 && skip_mac_1)
  2131. continue;
  2132. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2133. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2134. }
  2135. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2136. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2137. for (i = 0; i < 12; i++) {
  2138. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2139. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2140. }
  2141. }
  2142. addr_high = (tp->dev->dev_addr[0] +
  2143. tp->dev->dev_addr[1] +
  2144. tp->dev->dev_addr[2] +
  2145. tp->dev->dev_addr[3] +
  2146. tp->dev->dev_addr[4] +
  2147. tp->dev->dev_addr[5]) &
  2148. TX_BACKOFF_SEED_MASK;
  2149. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2150. }
  2151. static void tg3_enable_register_access(struct tg3 *tp)
  2152. {
  2153. /*
  2154. * Make sure register accesses (indirect or otherwise) will function
  2155. * correctly.
  2156. */
  2157. pci_write_config_dword(tp->pdev,
  2158. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2159. }
  2160. static int tg3_power_up(struct tg3 *tp)
  2161. {
  2162. tg3_enable_register_access(tp);
  2163. pci_set_power_state(tp->pdev, PCI_D0);
  2164. /* Switch out of Vaux if it is a NIC */
  2165. if (tg3_flag(tp, IS_NIC))
  2166. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2167. return 0;
  2168. }
  2169. static int tg3_power_down_prepare(struct tg3 *tp)
  2170. {
  2171. u32 misc_host_ctrl;
  2172. bool device_should_wake, do_low_power;
  2173. tg3_enable_register_access(tp);
  2174. /* Restore the CLKREQ setting. */
  2175. if (tg3_flag(tp, CLKREQ_BUG)) {
  2176. u16 lnkctl;
  2177. pci_read_config_word(tp->pdev,
  2178. tp->pcie_cap + PCI_EXP_LNKCTL,
  2179. &lnkctl);
  2180. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2181. pci_write_config_word(tp->pdev,
  2182. tp->pcie_cap + PCI_EXP_LNKCTL,
  2183. lnkctl);
  2184. }
  2185. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2186. tw32(TG3PCI_MISC_HOST_CTRL,
  2187. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2188. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2189. tg3_flag(tp, WOL_ENABLE);
  2190. if (tg3_flag(tp, USE_PHYLIB)) {
  2191. do_low_power = false;
  2192. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2193. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2194. struct phy_device *phydev;
  2195. u32 phyid, advertising;
  2196. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2197. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2198. tp->link_config.orig_speed = phydev->speed;
  2199. tp->link_config.orig_duplex = phydev->duplex;
  2200. tp->link_config.orig_autoneg = phydev->autoneg;
  2201. tp->link_config.orig_advertising = phydev->advertising;
  2202. advertising = ADVERTISED_TP |
  2203. ADVERTISED_Pause |
  2204. ADVERTISED_Autoneg |
  2205. ADVERTISED_10baseT_Half;
  2206. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2207. if (tg3_flag(tp, WOL_SPEED_100MB))
  2208. advertising |=
  2209. ADVERTISED_100baseT_Half |
  2210. ADVERTISED_100baseT_Full |
  2211. ADVERTISED_10baseT_Full;
  2212. else
  2213. advertising |= ADVERTISED_10baseT_Full;
  2214. }
  2215. phydev->advertising = advertising;
  2216. phy_start_aneg(phydev);
  2217. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2218. if (phyid != PHY_ID_BCMAC131) {
  2219. phyid &= PHY_BCM_OUI_MASK;
  2220. if (phyid == PHY_BCM_OUI_1 ||
  2221. phyid == PHY_BCM_OUI_2 ||
  2222. phyid == PHY_BCM_OUI_3)
  2223. do_low_power = true;
  2224. }
  2225. }
  2226. } else {
  2227. do_low_power = true;
  2228. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2229. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2230. tp->link_config.orig_speed = tp->link_config.speed;
  2231. tp->link_config.orig_duplex = tp->link_config.duplex;
  2232. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2233. }
  2234. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2235. tp->link_config.speed = SPEED_10;
  2236. tp->link_config.duplex = DUPLEX_HALF;
  2237. tp->link_config.autoneg = AUTONEG_ENABLE;
  2238. tg3_setup_phy(tp, 0);
  2239. }
  2240. }
  2241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2242. u32 val;
  2243. val = tr32(GRC_VCPU_EXT_CTRL);
  2244. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2245. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2246. int i;
  2247. u32 val;
  2248. for (i = 0; i < 200; i++) {
  2249. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2250. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2251. break;
  2252. msleep(1);
  2253. }
  2254. }
  2255. if (tg3_flag(tp, WOL_CAP))
  2256. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2257. WOL_DRV_STATE_SHUTDOWN |
  2258. WOL_DRV_WOL |
  2259. WOL_SET_MAGIC_PKT);
  2260. if (device_should_wake) {
  2261. u32 mac_mode;
  2262. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2263. if (do_low_power &&
  2264. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2265. tg3_phy_auxctl_write(tp,
  2266. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2267. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2268. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2269. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2270. udelay(40);
  2271. }
  2272. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2273. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2274. else
  2275. mac_mode = MAC_MODE_PORT_MODE_MII;
  2276. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2277. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2278. ASIC_REV_5700) {
  2279. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2280. SPEED_100 : SPEED_10;
  2281. if (tg3_5700_link_polarity(tp, speed))
  2282. mac_mode |= MAC_MODE_LINK_POLARITY;
  2283. else
  2284. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2285. }
  2286. } else {
  2287. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2288. }
  2289. if (!tg3_flag(tp, 5750_PLUS))
  2290. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2291. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2292. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2293. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2294. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2295. if (tg3_flag(tp, ENABLE_APE))
  2296. mac_mode |= MAC_MODE_APE_TX_EN |
  2297. MAC_MODE_APE_RX_EN |
  2298. MAC_MODE_TDE_ENABLE;
  2299. tw32_f(MAC_MODE, mac_mode);
  2300. udelay(100);
  2301. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2302. udelay(10);
  2303. }
  2304. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2305. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2307. u32 base_val;
  2308. base_val = tp->pci_clock_ctrl;
  2309. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2310. CLOCK_CTRL_TXCLK_DISABLE);
  2311. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2312. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2313. } else if (tg3_flag(tp, 5780_CLASS) ||
  2314. tg3_flag(tp, CPMU_PRESENT) ||
  2315. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2316. /* do nothing */
  2317. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2318. u32 newbits1, newbits2;
  2319. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2320. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2321. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2322. CLOCK_CTRL_TXCLK_DISABLE |
  2323. CLOCK_CTRL_ALTCLK);
  2324. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2325. } else if (tg3_flag(tp, 5705_PLUS)) {
  2326. newbits1 = CLOCK_CTRL_625_CORE;
  2327. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2328. } else {
  2329. newbits1 = CLOCK_CTRL_ALTCLK;
  2330. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2331. }
  2332. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2333. 40);
  2334. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2335. 40);
  2336. if (!tg3_flag(tp, 5705_PLUS)) {
  2337. u32 newbits3;
  2338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2340. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2341. CLOCK_CTRL_TXCLK_DISABLE |
  2342. CLOCK_CTRL_44MHZ_CORE);
  2343. } else {
  2344. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2345. }
  2346. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2347. tp->pci_clock_ctrl | newbits3, 40);
  2348. }
  2349. }
  2350. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2351. tg3_power_down_phy(tp, do_low_power);
  2352. tg3_frob_aux_power(tp);
  2353. /* Workaround for unstable PLL clock */
  2354. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2355. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2356. u32 val = tr32(0x7d00);
  2357. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2358. tw32(0x7d00, val);
  2359. if (!tg3_flag(tp, ENABLE_ASF)) {
  2360. int err;
  2361. err = tg3_nvram_lock(tp);
  2362. tg3_halt_cpu(tp, RX_CPU_BASE);
  2363. if (!err)
  2364. tg3_nvram_unlock(tp);
  2365. }
  2366. }
  2367. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2368. return 0;
  2369. }
  2370. static void tg3_power_down(struct tg3 *tp)
  2371. {
  2372. tg3_power_down_prepare(tp);
  2373. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2374. pci_set_power_state(tp->pdev, PCI_D3hot);
  2375. }
  2376. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2377. {
  2378. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2379. case MII_TG3_AUX_STAT_10HALF:
  2380. *speed = SPEED_10;
  2381. *duplex = DUPLEX_HALF;
  2382. break;
  2383. case MII_TG3_AUX_STAT_10FULL:
  2384. *speed = SPEED_10;
  2385. *duplex = DUPLEX_FULL;
  2386. break;
  2387. case MII_TG3_AUX_STAT_100HALF:
  2388. *speed = SPEED_100;
  2389. *duplex = DUPLEX_HALF;
  2390. break;
  2391. case MII_TG3_AUX_STAT_100FULL:
  2392. *speed = SPEED_100;
  2393. *duplex = DUPLEX_FULL;
  2394. break;
  2395. case MII_TG3_AUX_STAT_1000HALF:
  2396. *speed = SPEED_1000;
  2397. *duplex = DUPLEX_HALF;
  2398. break;
  2399. case MII_TG3_AUX_STAT_1000FULL:
  2400. *speed = SPEED_1000;
  2401. *duplex = DUPLEX_FULL;
  2402. break;
  2403. default:
  2404. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2405. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2406. SPEED_10;
  2407. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2408. DUPLEX_HALF;
  2409. break;
  2410. }
  2411. *speed = SPEED_INVALID;
  2412. *duplex = DUPLEX_INVALID;
  2413. break;
  2414. }
  2415. }
  2416. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2417. {
  2418. int err = 0;
  2419. u32 val, new_adv;
  2420. new_adv = ADVERTISE_CSMA;
  2421. if (advertise & ADVERTISED_10baseT_Half)
  2422. new_adv |= ADVERTISE_10HALF;
  2423. if (advertise & ADVERTISED_10baseT_Full)
  2424. new_adv |= ADVERTISE_10FULL;
  2425. if (advertise & ADVERTISED_100baseT_Half)
  2426. new_adv |= ADVERTISE_100HALF;
  2427. if (advertise & ADVERTISED_100baseT_Full)
  2428. new_adv |= ADVERTISE_100FULL;
  2429. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2430. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2431. if (err)
  2432. goto done;
  2433. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2434. goto done;
  2435. new_adv = 0;
  2436. if (advertise & ADVERTISED_1000baseT_Half)
  2437. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2438. if (advertise & ADVERTISED_1000baseT_Full)
  2439. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2440. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2441. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2442. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2443. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2444. err = tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2445. if (err)
  2446. goto done;
  2447. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2448. goto done;
  2449. tw32(TG3_CPMU_EEE_MODE,
  2450. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2451. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2452. if (!err) {
  2453. u32 err2;
  2454. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2455. case ASIC_REV_5717:
  2456. case ASIC_REV_57765:
  2457. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2458. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2459. MII_TG3_DSP_CH34TP2_HIBW01);
  2460. /* Fall through */
  2461. case ASIC_REV_5719:
  2462. val = MII_TG3_DSP_TAP26_ALNOKO |
  2463. MII_TG3_DSP_TAP26_RMRXSTO |
  2464. MII_TG3_DSP_TAP26_OPCSINPT;
  2465. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2466. }
  2467. val = 0;
  2468. /* Advertise 100-BaseTX EEE ability */
  2469. if (advertise & ADVERTISED_100baseT_Full)
  2470. val |= MDIO_AN_EEE_ADV_100TX;
  2471. /* Advertise 1000-BaseT EEE ability */
  2472. if (advertise & ADVERTISED_1000baseT_Full)
  2473. val |= MDIO_AN_EEE_ADV_1000T;
  2474. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2475. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2476. if (!err)
  2477. err = err2;
  2478. }
  2479. done:
  2480. return err;
  2481. }
  2482. static void tg3_phy_copper_begin(struct tg3 *tp)
  2483. {
  2484. u32 new_adv;
  2485. int i;
  2486. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2487. new_adv = ADVERTISED_10baseT_Half |
  2488. ADVERTISED_10baseT_Full;
  2489. if (tg3_flag(tp, WOL_SPEED_100MB))
  2490. new_adv |= ADVERTISED_100baseT_Half |
  2491. ADVERTISED_100baseT_Full;
  2492. tg3_phy_autoneg_cfg(tp, new_adv,
  2493. FLOW_CTRL_TX | FLOW_CTRL_RX);
  2494. } else if (tp->link_config.speed == SPEED_INVALID) {
  2495. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2496. tp->link_config.advertising &=
  2497. ~(ADVERTISED_1000baseT_Half |
  2498. ADVERTISED_1000baseT_Full);
  2499. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  2500. tp->link_config.flowctrl);
  2501. } else {
  2502. /* Asking for a specific link mode. */
  2503. if (tp->link_config.speed == SPEED_1000) {
  2504. if (tp->link_config.duplex == DUPLEX_FULL)
  2505. new_adv = ADVERTISED_1000baseT_Full;
  2506. else
  2507. new_adv = ADVERTISED_1000baseT_Half;
  2508. } else if (tp->link_config.speed == SPEED_100) {
  2509. if (tp->link_config.duplex == DUPLEX_FULL)
  2510. new_adv = ADVERTISED_100baseT_Full;
  2511. else
  2512. new_adv = ADVERTISED_100baseT_Half;
  2513. } else {
  2514. if (tp->link_config.duplex == DUPLEX_FULL)
  2515. new_adv = ADVERTISED_10baseT_Full;
  2516. else
  2517. new_adv = ADVERTISED_10baseT_Half;
  2518. }
  2519. tg3_phy_autoneg_cfg(tp, new_adv,
  2520. tp->link_config.flowctrl);
  2521. }
  2522. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2523. tp->link_config.speed != SPEED_INVALID) {
  2524. u32 bmcr, orig_bmcr;
  2525. tp->link_config.active_speed = tp->link_config.speed;
  2526. tp->link_config.active_duplex = tp->link_config.duplex;
  2527. bmcr = 0;
  2528. switch (tp->link_config.speed) {
  2529. default:
  2530. case SPEED_10:
  2531. break;
  2532. case SPEED_100:
  2533. bmcr |= BMCR_SPEED100;
  2534. break;
  2535. case SPEED_1000:
  2536. bmcr |= TG3_BMCR_SPEED1000;
  2537. break;
  2538. }
  2539. if (tp->link_config.duplex == DUPLEX_FULL)
  2540. bmcr |= BMCR_FULLDPLX;
  2541. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2542. (bmcr != orig_bmcr)) {
  2543. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2544. for (i = 0; i < 1500; i++) {
  2545. u32 tmp;
  2546. udelay(10);
  2547. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2548. tg3_readphy(tp, MII_BMSR, &tmp))
  2549. continue;
  2550. if (!(tmp & BMSR_LSTATUS)) {
  2551. udelay(40);
  2552. break;
  2553. }
  2554. }
  2555. tg3_writephy(tp, MII_BMCR, bmcr);
  2556. udelay(40);
  2557. }
  2558. } else {
  2559. tg3_writephy(tp, MII_BMCR,
  2560. BMCR_ANENABLE | BMCR_ANRESTART);
  2561. }
  2562. }
  2563. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2564. {
  2565. int err;
  2566. /* Turn off tap power management. */
  2567. /* Set Extended packet length bit */
  2568. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2569. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2570. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2571. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2572. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2573. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2574. udelay(40);
  2575. return err;
  2576. }
  2577. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2578. {
  2579. u32 adv_reg, all_mask = 0;
  2580. if (mask & ADVERTISED_10baseT_Half)
  2581. all_mask |= ADVERTISE_10HALF;
  2582. if (mask & ADVERTISED_10baseT_Full)
  2583. all_mask |= ADVERTISE_10FULL;
  2584. if (mask & ADVERTISED_100baseT_Half)
  2585. all_mask |= ADVERTISE_100HALF;
  2586. if (mask & ADVERTISED_100baseT_Full)
  2587. all_mask |= ADVERTISE_100FULL;
  2588. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2589. return 0;
  2590. if ((adv_reg & all_mask) != all_mask)
  2591. return 0;
  2592. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2593. u32 tg3_ctrl;
  2594. all_mask = 0;
  2595. if (mask & ADVERTISED_1000baseT_Half)
  2596. all_mask |= ADVERTISE_1000HALF;
  2597. if (mask & ADVERTISED_1000baseT_Full)
  2598. all_mask |= ADVERTISE_1000FULL;
  2599. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2600. return 0;
  2601. if ((tg3_ctrl & all_mask) != all_mask)
  2602. return 0;
  2603. }
  2604. return 1;
  2605. }
  2606. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2607. {
  2608. u32 curadv, reqadv;
  2609. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2610. return 1;
  2611. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2612. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2613. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2614. if (curadv != reqadv)
  2615. return 0;
  2616. if (tg3_flag(tp, PAUSE_AUTONEG))
  2617. tg3_readphy(tp, MII_LPA, rmtadv);
  2618. } else {
  2619. /* Reprogram the advertisement register, even if it
  2620. * does not affect the current link. If the link
  2621. * gets renegotiated in the future, we can save an
  2622. * additional renegotiation cycle by advertising
  2623. * it correctly in the first place.
  2624. */
  2625. if (curadv != reqadv) {
  2626. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2627. ADVERTISE_PAUSE_ASYM);
  2628. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2629. }
  2630. }
  2631. return 1;
  2632. }
  2633. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2634. {
  2635. int current_link_up;
  2636. u32 bmsr, val;
  2637. u32 lcl_adv, rmt_adv;
  2638. u16 current_speed;
  2639. u8 current_duplex;
  2640. int i, err;
  2641. tw32(MAC_EVENT, 0);
  2642. tw32_f(MAC_STATUS,
  2643. (MAC_STATUS_SYNC_CHANGED |
  2644. MAC_STATUS_CFG_CHANGED |
  2645. MAC_STATUS_MI_COMPLETION |
  2646. MAC_STATUS_LNKSTATE_CHANGED));
  2647. udelay(40);
  2648. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2649. tw32_f(MAC_MI_MODE,
  2650. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2651. udelay(80);
  2652. }
  2653. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2654. /* Some third-party PHYs need to be reset on link going
  2655. * down.
  2656. */
  2657. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2658. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2660. netif_carrier_ok(tp->dev)) {
  2661. tg3_readphy(tp, MII_BMSR, &bmsr);
  2662. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2663. !(bmsr & BMSR_LSTATUS))
  2664. force_reset = 1;
  2665. }
  2666. if (force_reset)
  2667. tg3_phy_reset(tp);
  2668. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2669. tg3_readphy(tp, MII_BMSR, &bmsr);
  2670. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2671. !tg3_flag(tp, INIT_COMPLETE))
  2672. bmsr = 0;
  2673. if (!(bmsr & BMSR_LSTATUS)) {
  2674. err = tg3_init_5401phy_dsp(tp);
  2675. if (err)
  2676. return err;
  2677. tg3_readphy(tp, MII_BMSR, &bmsr);
  2678. for (i = 0; i < 1000; i++) {
  2679. udelay(10);
  2680. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2681. (bmsr & BMSR_LSTATUS)) {
  2682. udelay(40);
  2683. break;
  2684. }
  2685. }
  2686. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2687. TG3_PHY_REV_BCM5401_B0 &&
  2688. !(bmsr & BMSR_LSTATUS) &&
  2689. tp->link_config.active_speed == SPEED_1000) {
  2690. err = tg3_phy_reset(tp);
  2691. if (!err)
  2692. err = tg3_init_5401phy_dsp(tp);
  2693. if (err)
  2694. return err;
  2695. }
  2696. }
  2697. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2698. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2699. /* 5701 {A0,B0} CRC bug workaround */
  2700. tg3_writephy(tp, 0x15, 0x0a75);
  2701. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2702. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2703. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2704. }
  2705. /* Clear pending interrupts... */
  2706. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2707. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2708. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2709. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2710. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2711. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2713. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2714. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2715. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2716. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2717. else
  2718. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2719. }
  2720. current_link_up = 0;
  2721. current_speed = SPEED_INVALID;
  2722. current_duplex = DUPLEX_INVALID;
  2723. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2724. err = tg3_phy_auxctl_read(tp,
  2725. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2726. &val);
  2727. if (!err && !(val & (1 << 10))) {
  2728. tg3_phy_auxctl_write(tp,
  2729. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2730. val | (1 << 10));
  2731. goto relink;
  2732. }
  2733. }
  2734. bmsr = 0;
  2735. for (i = 0; i < 100; i++) {
  2736. tg3_readphy(tp, MII_BMSR, &bmsr);
  2737. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2738. (bmsr & BMSR_LSTATUS))
  2739. break;
  2740. udelay(40);
  2741. }
  2742. if (bmsr & BMSR_LSTATUS) {
  2743. u32 aux_stat, bmcr;
  2744. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2745. for (i = 0; i < 2000; i++) {
  2746. udelay(10);
  2747. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2748. aux_stat)
  2749. break;
  2750. }
  2751. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2752. &current_speed,
  2753. &current_duplex);
  2754. bmcr = 0;
  2755. for (i = 0; i < 200; i++) {
  2756. tg3_readphy(tp, MII_BMCR, &bmcr);
  2757. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2758. continue;
  2759. if (bmcr && bmcr != 0x7fff)
  2760. break;
  2761. udelay(10);
  2762. }
  2763. lcl_adv = 0;
  2764. rmt_adv = 0;
  2765. tp->link_config.active_speed = current_speed;
  2766. tp->link_config.active_duplex = current_duplex;
  2767. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2768. if ((bmcr & BMCR_ANENABLE) &&
  2769. tg3_copper_is_advertising_all(tp,
  2770. tp->link_config.advertising)) {
  2771. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2772. &rmt_adv))
  2773. current_link_up = 1;
  2774. }
  2775. } else {
  2776. if (!(bmcr & BMCR_ANENABLE) &&
  2777. tp->link_config.speed == current_speed &&
  2778. tp->link_config.duplex == current_duplex &&
  2779. tp->link_config.flowctrl ==
  2780. tp->link_config.active_flowctrl) {
  2781. current_link_up = 1;
  2782. }
  2783. }
  2784. if (current_link_up == 1 &&
  2785. tp->link_config.active_duplex == DUPLEX_FULL)
  2786. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2787. }
  2788. relink:
  2789. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2790. tg3_phy_copper_begin(tp);
  2791. tg3_readphy(tp, MII_BMSR, &bmsr);
  2792. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2793. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2794. current_link_up = 1;
  2795. }
  2796. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2797. if (current_link_up == 1) {
  2798. if (tp->link_config.active_speed == SPEED_100 ||
  2799. tp->link_config.active_speed == SPEED_10)
  2800. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2801. else
  2802. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2803. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2804. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2805. else
  2806. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2807. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2808. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2809. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2811. if (current_link_up == 1 &&
  2812. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2813. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2814. else
  2815. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2816. }
  2817. /* ??? Without this setting Netgear GA302T PHY does not
  2818. * ??? send/receive packets...
  2819. */
  2820. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2821. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2822. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2823. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2824. udelay(80);
  2825. }
  2826. tw32_f(MAC_MODE, tp->mac_mode);
  2827. udelay(40);
  2828. tg3_phy_eee_adjust(tp, current_link_up);
  2829. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2830. /* Polled via timer. */
  2831. tw32_f(MAC_EVENT, 0);
  2832. } else {
  2833. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2834. }
  2835. udelay(40);
  2836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2837. current_link_up == 1 &&
  2838. tp->link_config.active_speed == SPEED_1000 &&
  2839. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2840. udelay(120);
  2841. tw32_f(MAC_STATUS,
  2842. (MAC_STATUS_SYNC_CHANGED |
  2843. MAC_STATUS_CFG_CHANGED));
  2844. udelay(40);
  2845. tg3_write_mem(tp,
  2846. NIC_SRAM_FIRMWARE_MBOX,
  2847. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2848. }
  2849. /* Prevent send BD corruption. */
  2850. if (tg3_flag(tp, CLKREQ_BUG)) {
  2851. u16 oldlnkctl, newlnkctl;
  2852. pci_read_config_word(tp->pdev,
  2853. tp->pcie_cap + PCI_EXP_LNKCTL,
  2854. &oldlnkctl);
  2855. if (tp->link_config.active_speed == SPEED_100 ||
  2856. tp->link_config.active_speed == SPEED_10)
  2857. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2858. else
  2859. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2860. if (newlnkctl != oldlnkctl)
  2861. pci_write_config_word(tp->pdev,
  2862. tp->pcie_cap + PCI_EXP_LNKCTL,
  2863. newlnkctl);
  2864. }
  2865. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2866. if (current_link_up)
  2867. netif_carrier_on(tp->dev);
  2868. else
  2869. netif_carrier_off(tp->dev);
  2870. tg3_link_report(tp);
  2871. }
  2872. return 0;
  2873. }
  2874. struct tg3_fiber_aneginfo {
  2875. int state;
  2876. #define ANEG_STATE_UNKNOWN 0
  2877. #define ANEG_STATE_AN_ENABLE 1
  2878. #define ANEG_STATE_RESTART_INIT 2
  2879. #define ANEG_STATE_RESTART 3
  2880. #define ANEG_STATE_DISABLE_LINK_OK 4
  2881. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2882. #define ANEG_STATE_ABILITY_DETECT 6
  2883. #define ANEG_STATE_ACK_DETECT_INIT 7
  2884. #define ANEG_STATE_ACK_DETECT 8
  2885. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2886. #define ANEG_STATE_COMPLETE_ACK 10
  2887. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2888. #define ANEG_STATE_IDLE_DETECT 12
  2889. #define ANEG_STATE_LINK_OK 13
  2890. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2891. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2892. u32 flags;
  2893. #define MR_AN_ENABLE 0x00000001
  2894. #define MR_RESTART_AN 0x00000002
  2895. #define MR_AN_COMPLETE 0x00000004
  2896. #define MR_PAGE_RX 0x00000008
  2897. #define MR_NP_LOADED 0x00000010
  2898. #define MR_TOGGLE_TX 0x00000020
  2899. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2900. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2901. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2902. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2903. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2904. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2905. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2906. #define MR_TOGGLE_RX 0x00002000
  2907. #define MR_NP_RX 0x00004000
  2908. #define MR_LINK_OK 0x80000000
  2909. unsigned long link_time, cur_time;
  2910. u32 ability_match_cfg;
  2911. int ability_match_count;
  2912. char ability_match, idle_match, ack_match;
  2913. u32 txconfig, rxconfig;
  2914. #define ANEG_CFG_NP 0x00000080
  2915. #define ANEG_CFG_ACK 0x00000040
  2916. #define ANEG_CFG_RF2 0x00000020
  2917. #define ANEG_CFG_RF1 0x00000010
  2918. #define ANEG_CFG_PS2 0x00000001
  2919. #define ANEG_CFG_PS1 0x00008000
  2920. #define ANEG_CFG_HD 0x00004000
  2921. #define ANEG_CFG_FD 0x00002000
  2922. #define ANEG_CFG_INVAL 0x00001f06
  2923. };
  2924. #define ANEG_OK 0
  2925. #define ANEG_DONE 1
  2926. #define ANEG_TIMER_ENAB 2
  2927. #define ANEG_FAILED -1
  2928. #define ANEG_STATE_SETTLE_TIME 10000
  2929. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2930. struct tg3_fiber_aneginfo *ap)
  2931. {
  2932. u16 flowctrl;
  2933. unsigned long delta;
  2934. u32 rx_cfg_reg;
  2935. int ret;
  2936. if (ap->state == ANEG_STATE_UNKNOWN) {
  2937. ap->rxconfig = 0;
  2938. ap->link_time = 0;
  2939. ap->cur_time = 0;
  2940. ap->ability_match_cfg = 0;
  2941. ap->ability_match_count = 0;
  2942. ap->ability_match = 0;
  2943. ap->idle_match = 0;
  2944. ap->ack_match = 0;
  2945. }
  2946. ap->cur_time++;
  2947. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2948. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2949. if (rx_cfg_reg != ap->ability_match_cfg) {
  2950. ap->ability_match_cfg = rx_cfg_reg;
  2951. ap->ability_match = 0;
  2952. ap->ability_match_count = 0;
  2953. } else {
  2954. if (++ap->ability_match_count > 1) {
  2955. ap->ability_match = 1;
  2956. ap->ability_match_cfg = rx_cfg_reg;
  2957. }
  2958. }
  2959. if (rx_cfg_reg & ANEG_CFG_ACK)
  2960. ap->ack_match = 1;
  2961. else
  2962. ap->ack_match = 0;
  2963. ap->idle_match = 0;
  2964. } else {
  2965. ap->idle_match = 1;
  2966. ap->ability_match_cfg = 0;
  2967. ap->ability_match_count = 0;
  2968. ap->ability_match = 0;
  2969. ap->ack_match = 0;
  2970. rx_cfg_reg = 0;
  2971. }
  2972. ap->rxconfig = rx_cfg_reg;
  2973. ret = ANEG_OK;
  2974. switch (ap->state) {
  2975. case ANEG_STATE_UNKNOWN:
  2976. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2977. ap->state = ANEG_STATE_AN_ENABLE;
  2978. /* fallthru */
  2979. case ANEG_STATE_AN_ENABLE:
  2980. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2981. if (ap->flags & MR_AN_ENABLE) {
  2982. ap->link_time = 0;
  2983. ap->cur_time = 0;
  2984. ap->ability_match_cfg = 0;
  2985. ap->ability_match_count = 0;
  2986. ap->ability_match = 0;
  2987. ap->idle_match = 0;
  2988. ap->ack_match = 0;
  2989. ap->state = ANEG_STATE_RESTART_INIT;
  2990. } else {
  2991. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2992. }
  2993. break;
  2994. case ANEG_STATE_RESTART_INIT:
  2995. ap->link_time = ap->cur_time;
  2996. ap->flags &= ~(MR_NP_LOADED);
  2997. ap->txconfig = 0;
  2998. tw32(MAC_TX_AUTO_NEG, 0);
  2999. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3000. tw32_f(MAC_MODE, tp->mac_mode);
  3001. udelay(40);
  3002. ret = ANEG_TIMER_ENAB;
  3003. ap->state = ANEG_STATE_RESTART;
  3004. /* fallthru */
  3005. case ANEG_STATE_RESTART:
  3006. delta = ap->cur_time - ap->link_time;
  3007. if (delta > ANEG_STATE_SETTLE_TIME)
  3008. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3009. else
  3010. ret = ANEG_TIMER_ENAB;
  3011. break;
  3012. case ANEG_STATE_DISABLE_LINK_OK:
  3013. ret = ANEG_DONE;
  3014. break;
  3015. case ANEG_STATE_ABILITY_DETECT_INIT:
  3016. ap->flags &= ~(MR_TOGGLE_TX);
  3017. ap->txconfig = ANEG_CFG_FD;
  3018. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3019. if (flowctrl & ADVERTISE_1000XPAUSE)
  3020. ap->txconfig |= ANEG_CFG_PS1;
  3021. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3022. ap->txconfig |= ANEG_CFG_PS2;
  3023. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3024. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3025. tw32_f(MAC_MODE, tp->mac_mode);
  3026. udelay(40);
  3027. ap->state = ANEG_STATE_ABILITY_DETECT;
  3028. break;
  3029. case ANEG_STATE_ABILITY_DETECT:
  3030. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3031. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3032. break;
  3033. case ANEG_STATE_ACK_DETECT_INIT:
  3034. ap->txconfig |= ANEG_CFG_ACK;
  3035. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3036. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3037. tw32_f(MAC_MODE, tp->mac_mode);
  3038. udelay(40);
  3039. ap->state = ANEG_STATE_ACK_DETECT;
  3040. /* fallthru */
  3041. case ANEG_STATE_ACK_DETECT:
  3042. if (ap->ack_match != 0) {
  3043. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3044. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3045. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3046. } else {
  3047. ap->state = ANEG_STATE_AN_ENABLE;
  3048. }
  3049. } else if (ap->ability_match != 0 &&
  3050. ap->rxconfig == 0) {
  3051. ap->state = ANEG_STATE_AN_ENABLE;
  3052. }
  3053. break;
  3054. case ANEG_STATE_COMPLETE_ACK_INIT:
  3055. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3056. ret = ANEG_FAILED;
  3057. break;
  3058. }
  3059. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3060. MR_LP_ADV_HALF_DUPLEX |
  3061. MR_LP_ADV_SYM_PAUSE |
  3062. MR_LP_ADV_ASYM_PAUSE |
  3063. MR_LP_ADV_REMOTE_FAULT1 |
  3064. MR_LP_ADV_REMOTE_FAULT2 |
  3065. MR_LP_ADV_NEXT_PAGE |
  3066. MR_TOGGLE_RX |
  3067. MR_NP_RX);
  3068. if (ap->rxconfig & ANEG_CFG_FD)
  3069. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3070. if (ap->rxconfig & ANEG_CFG_HD)
  3071. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3072. if (ap->rxconfig & ANEG_CFG_PS1)
  3073. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3074. if (ap->rxconfig & ANEG_CFG_PS2)
  3075. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3076. if (ap->rxconfig & ANEG_CFG_RF1)
  3077. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3078. if (ap->rxconfig & ANEG_CFG_RF2)
  3079. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3080. if (ap->rxconfig & ANEG_CFG_NP)
  3081. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3082. ap->link_time = ap->cur_time;
  3083. ap->flags ^= (MR_TOGGLE_TX);
  3084. if (ap->rxconfig & 0x0008)
  3085. ap->flags |= MR_TOGGLE_RX;
  3086. if (ap->rxconfig & ANEG_CFG_NP)
  3087. ap->flags |= MR_NP_RX;
  3088. ap->flags |= MR_PAGE_RX;
  3089. ap->state = ANEG_STATE_COMPLETE_ACK;
  3090. ret = ANEG_TIMER_ENAB;
  3091. break;
  3092. case ANEG_STATE_COMPLETE_ACK:
  3093. if (ap->ability_match != 0 &&
  3094. ap->rxconfig == 0) {
  3095. ap->state = ANEG_STATE_AN_ENABLE;
  3096. break;
  3097. }
  3098. delta = ap->cur_time - ap->link_time;
  3099. if (delta > ANEG_STATE_SETTLE_TIME) {
  3100. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3101. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3102. } else {
  3103. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3104. !(ap->flags & MR_NP_RX)) {
  3105. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3106. } else {
  3107. ret = ANEG_FAILED;
  3108. }
  3109. }
  3110. }
  3111. break;
  3112. case ANEG_STATE_IDLE_DETECT_INIT:
  3113. ap->link_time = ap->cur_time;
  3114. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3115. tw32_f(MAC_MODE, tp->mac_mode);
  3116. udelay(40);
  3117. ap->state = ANEG_STATE_IDLE_DETECT;
  3118. ret = ANEG_TIMER_ENAB;
  3119. break;
  3120. case ANEG_STATE_IDLE_DETECT:
  3121. if (ap->ability_match != 0 &&
  3122. ap->rxconfig == 0) {
  3123. ap->state = ANEG_STATE_AN_ENABLE;
  3124. break;
  3125. }
  3126. delta = ap->cur_time - ap->link_time;
  3127. if (delta > ANEG_STATE_SETTLE_TIME) {
  3128. /* XXX another gem from the Broadcom driver :( */
  3129. ap->state = ANEG_STATE_LINK_OK;
  3130. }
  3131. break;
  3132. case ANEG_STATE_LINK_OK:
  3133. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3134. ret = ANEG_DONE;
  3135. break;
  3136. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3137. /* ??? unimplemented */
  3138. break;
  3139. case ANEG_STATE_NEXT_PAGE_WAIT:
  3140. /* ??? unimplemented */
  3141. break;
  3142. default:
  3143. ret = ANEG_FAILED;
  3144. break;
  3145. }
  3146. return ret;
  3147. }
  3148. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3149. {
  3150. int res = 0;
  3151. struct tg3_fiber_aneginfo aninfo;
  3152. int status = ANEG_FAILED;
  3153. unsigned int tick;
  3154. u32 tmp;
  3155. tw32_f(MAC_TX_AUTO_NEG, 0);
  3156. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3157. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3158. udelay(40);
  3159. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3160. udelay(40);
  3161. memset(&aninfo, 0, sizeof(aninfo));
  3162. aninfo.flags |= MR_AN_ENABLE;
  3163. aninfo.state = ANEG_STATE_UNKNOWN;
  3164. aninfo.cur_time = 0;
  3165. tick = 0;
  3166. while (++tick < 195000) {
  3167. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3168. if (status == ANEG_DONE || status == ANEG_FAILED)
  3169. break;
  3170. udelay(1);
  3171. }
  3172. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3173. tw32_f(MAC_MODE, tp->mac_mode);
  3174. udelay(40);
  3175. *txflags = aninfo.txconfig;
  3176. *rxflags = aninfo.flags;
  3177. if (status == ANEG_DONE &&
  3178. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3179. MR_LP_ADV_FULL_DUPLEX)))
  3180. res = 1;
  3181. return res;
  3182. }
  3183. static void tg3_init_bcm8002(struct tg3 *tp)
  3184. {
  3185. u32 mac_status = tr32(MAC_STATUS);
  3186. int i;
  3187. /* Reset when initting first time or we have a link. */
  3188. if (tg3_flag(tp, INIT_COMPLETE) &&
  3189. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3190. return;
  3191. /* Set PLL lock range. */
  3192. tg3_writephy(tp, 0x16, 0x8007);
  3193. /* SW reset */
  3194. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3195. /* Wait for reset to complete. */
  3196. /* XXX schedule_timeout() ... */
  3197. for (i = 0; i < 500; i++)
  3198. udelay(10);
  3199. /* Config mode; select PMA/Ch 1 regs. */
  3200. tg3_writephy(tp, 0x10, 0x8411);
  3201. /* Enable auto-lock and comdet, select txclk for tx. */
  3202. tg3_writephy(tp, 0x11, 0x0a10);
  3203. tg3_writephy(tp, 0x18, 0x00a0);
  3204. tg3_writephy(tp, 0x16, 0x41ff);
  3205. /* Assert and deassert POR. */
  3206. tg3_writephy(tp, 0x13, 0x0400);
  3207. udelay(40);
  3208. tg3_writephy(tp, 0x13, 0x0000);
  3209. tg3_writephy(tp, 0x11, 0x0a50);
  3210. udelay(40);
  3211. tg3_writephy(tp, 0x11, 0x0a10);
  3212. /* Wait for signal to stabilize */
  3213. /* XXX schedule_timeout() ... */
  3214. for (i = 0; i < 15000; i++)
  3215. udelay(10);
  3216. /* Deselect the channel register so we can read the PHYID
  3217. * later.
  3218. */
  3219. tg3_writephy(tp, 0x10, 0x8011);
  3220. }
  3221. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3222. {
  3223. u16 flowctrl;
  3224. u32 sg_dig_ctrl, sg_dig_status;
  3225. u32 serdes_cfg, expected_sg_dig_ctrl;
  3226. int workaround, port_a;
  3227. int current_link_up;
  3228. serdes_cfg = 0;
  3229. expected_sg_dig_ctrl = 0;
  3230. workaround = 0;
  3231. port_a = 1;
  3232. current_link_up = 0;
  3233. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3234. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3235. workaround = 1;
  3236. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3237. port_a = 0;
  3238. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3239. /* preserve bits 20-23 for voltage regulator */
  3240. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3241. }
  3242. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3243. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3244. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3245. if (workaround) {
  3246. u32 val = serdes_cfg;
  3247. if (port_a)
  3248. val |= 0xc010000;
  3249. else
  3250. val |= 0x4010000;
  3251. tw32_f(MAC_SERDES_CFG, val);
  3252. }
  3253. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3254. }
  3255. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3256. tg3_setup_flow_control(tp, 0, 0);
  3257. current_link_up = 1;
  3258. }
  3259. goto out;
  3260. }
  3261. /* Want auto-negotiation. */
  3262. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3263. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3264. if (flowctrl & ADVERTISE_1000XPAUSE)
  3265. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3266. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3267. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3268. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3269. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3270. tp->serdes_counter &&
  3271. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3272. MAC_STATUS_RCVD_CFG)) ==
  3273. MAC_STATUS_PCS_SYNCED)) {
  3274. tp->serdes_counter--;
  3275. current_link_up = 1;
  3276. goto out;
  3277. }
  3278. restart_autoneg:
  3279. if (workaround)
  3280. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3281. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3282. udelay(5);
  3283. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3284. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3285. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3286. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3287. MAC_STATUS_SIGNAL_DET)) {
  3288. sg_dig_status = tr32(SG_DIG_STATUS);
  3289. mac_status = tr32(MAC_STATUS);
  3290. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3291. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3292. u32 local_adv = 0, remote_adv = 0;
  3293. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3294. local_adv |= ADVERTISE_1000XPAUSE;
  3295. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3296. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3297. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3298. remote_adv |= LPA_1000XPAUSE;
  3299. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3300. remote_adv |= LPA_1000XPAUSE_ASYM;
  3301. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3302. current_link_up = 1;
  3303. tp->serdes_counter = 0;
  3304. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3305. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3306. if (tp->serdes_counter)
  3307. tp->serdes_counter--;
  3308. else {
  3309. if (workaround) {
  3310. u32 val = serdes_cfg;
  3311. if (port_a)
  3312. val |= 0xc010000;
  3313. else
  3314. val |= 0x4010000;
  3315. tw32_f(MAC_SERDES_CFG, val);
  3316. }
  3317. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3318. udelay(40);
  3319. /* Link parallel detection - link is up */
  3320. /* only if we have PCS_SYNC and not */
  3321. /* receiving config code words */
  3322. mac_status = tr32(MAC_STATUS);
  3323. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3324. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3325. tg3_setup_flow_control(tp, 0, 0);
  3326. current_link_up = 1;
  3327. tp->phy_flags |=
  3328. TG3_PHYFLG_PARALLEL_DETECT;
  3329. tp->serdes_counter =
  3330. SERDES_PARALLEL_DET_TIMEOUT;
  3331. } else
  3332. goto restart_autoneg;
  3333. }
  3334. }
  3335. } else {
  3336. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3337. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3338. }
  3339. out:
  3340. return current_link_up;
  3341. }
  3342. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3343. {
  3344. int current_link_up = 0;
  3345. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3346. goto out;
  3347. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3348. u32 txflags, rxflags;
  3349. int i;
  3350. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3351. u32 local_adv = 0, remote_adv = 0;
  3352. if (txflags & ANEG_CFG_PS1)
  3353. local_adv |= ADVERTISE_1000XPAUSE;
  3354. if (txflags & ANEG_CFG_PS2)
  3355. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3356. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3357. remote_adv |= LPA_1000XPAUSE;
  3358. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3359. remote_adv |= LPA_1000XPAUSE_ASYM;
  3360. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3361. current_link_up = 1;
  3362. }
  3363. for (i = 0; i < 30; i++) {
  3364. udelay(20);
  3365. tw32_f(MAC_STATUS,
  3366. (MAC_STATUS_SYNC_CHANGED |
  3367. MAC_STATUS_CFG_CHANGED));
  3368. udelay(40);
  3369. if ((tr32(MAC_STATUS) &
  3370. (MAC_STATUS_SYNC_CHANGED |
  3371. MAC_STATUS_CFG_CHANGED)) == 0)
  3372. break;
  3373. }
  3374. mac_status = tr32(MAC_STATUS);
  3375. if (current_link_up == 0 &&
  3376. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3377. !(mac_status & MAC_STATUS_RCVD_CFG))
  3378. current_link_up = 1;
  3379. } else {
  3380. tg3_setup_flow_control(tp, 0, 0);
  3381. /* Forcing 1000FD link up. */
  3382. current_link_up = 1;
  3383. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3384. udelay(40);
  3385. tw32_f(MAC_MODE, tp->mac_mode);
  3386. udelay(40);
  3387. }
  3388. out:
  3389. return current_link_up;
  3390. }
  3391. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3392. {
  3393. u32 orig_pause_cfg;
  3394. u16 orig_active_speed;
  3395. u8 orig_active_duplex;
  3396. u32 mac_status;
  3397. int current_link_up;
  3398. int i;
  3399. orig_pause_cfg = tp->link_config.active_flowctrl;
  3400. orig_active_speed = tp->link_config.active_speed;
  3401. orig_active_duplex = tp->link_config.active_duplex;
  3402. if (!tg3_flag(tp, HW_AUTONEG) &&
  3403. netif_carrier_ok(tp->dev) &&
  3404. tg3_flag(tp, INIT_COMPLETE)) {
  3405. mac_status = tr32(MAC_STATUS);
  3406. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3407. MAC_STATUS_SIGNAL_DET |
  3408. MAC_STATUS_CFG_CHANGED |
  3409. MAC_STATUS_RCVD_CFG);
  3410. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3411. MAC_STATUS_SIGNAL_DET)) {
  3412. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3413. MAC_STATUS_CFG_CHANGED));
  3414. return 0;
  3415. }
  3416. }
  3417. tw32_f(MAC_TX_AUTO_NEG, 0);
  3418. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3419. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3420. tw32_f(MAC_MODE, tp->mac_mode);
  3421. udelay(40);
  3422. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3423. tg3_init_bcm8002(tp);
  3424. /* Enable link change event even when serdes polling. */
  3425. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3426. udelay(40);
  3427. current_link_up = 0;
  3428. mac_status = tr32(MAC_STATUS);
  3429. if (tg3_flag(tp, HW_AUTONEG))
  3430. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3431. else
  3432. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3433. tp->napi[0].hw_status->status =
  3434. (SD_STATUS_UPDATED |
  3435. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3436. for (i = 0; i < 100; i++) {
  3437. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3438. MAC_STATUS_CFG_CHANGED));
  3439. udelay(5);
  3440. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3441. MAC_STATUS_CFG_CHANGED |
  3442. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3443. break;
  3444. }
  3445. mac_status = tr32(MAC_STATUS);
  3446. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3447. current_link_up = 0;
  3448. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3449. tp->serdes_counter == 0) {
  3450. tw32_f(MAC_MODE, (tp->mac_mode |
  3451. MAC_MODE_SEND_CONFIGS));
  3452. udelay(1);
  3453. tw32_f(MAC_MODE, tp->mac_mode);
  3454. }
  3455. }
  3456. if (current_link_up == 1) {
  3457. tp->link_config.active_speed = SPEED_1000;
  3458. tp->link_config.active_duplex = DUPLEX_FULL;
  3459. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3460. LED_CTRL_LNKLED_OVERRIDE |
  3461. LED_CTRL_1000MBPS_ON));
  3462. } else {
  3463. tp->link_config.active_speed = SPEED_INVALID;
  3464. tp->link_config.active_duplex = DUPLEX_INVALID;
  3465. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3466. LED_CTRL_LNKLED_OVERRIDE |
  3467. LED_CTRL_TRAFFIC_OVERRIDE));
  3468. }
  3469. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3470. if (current_link_up)
  3471. netif_carrier_on(tp->dev);
  3472. else
  3473. netif_carrier_off(tp->dev);
  3474. tg3_link_report(tp);
  3475. } else {
  3476. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3477. if (orig_pause_cfg != now_pause_cfg ||
  3478. orig_active_speed != tp->link_config.active_speed ||
  3479. orig_active_duplex != tp->link_config.active_duplex)
  3480. tg3_link_report(tp);
  3481. }
  3482. return 0;
  3483. }
  3484. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3485. {
  3486. int current_link_up, err = 0;
  3487. u32 bmsr, bmcr;
  3488. u16 current_speed;
  3489. u8 current_duplex;
  3490. u32 local_adv, remote_adv;
  3491. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3492. tw32_f(MAC_MODE, tp->mac_mode);
  3493. udelay(40);
  3494. tw32(MAC_EVENT, 0);
  3495. tw32_f(MAC_STATUS,
  3496. (MAC_STATUS_SYNC_CHANGED |
  3497. MAC_STATUS_CFG_CHANGED |
  3498. MAC_STATUS_MI_COMPLETION |
  3499. MAC_STATUS_LNKSTATE_CHANGED));
  3500. udelay(40);
  3501. if (force_reset)
  3502. tg3_phy_reset(tp);
  3503. current_link_up = 0;
  3504. current_speed = SPEED_INVALID;
  3505. current_duplex = DUPLEX_INVALID;
  3506. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3507. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3508. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3509. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3510. bmsr |= BMSR_LSTATUS;
  3511. else
  3512. bmsr &= ~BMSR_LSTATUS;
  3513. }
  3514. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3515. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3516. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3517. /* do nothing, just check for link up at the end */
  3518. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3519. u32 adv, new_adv;
  3520. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3521. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3522. ADVERTISE_1000XPAUSE |
  3523. ADVERTISE_1000XPSE_ASYM |
  3524. ADVERTISE_SLCT);
  3525. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3526. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3527. new_adv |= ADVERTISE_1000XHALF;
  3528. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3529. new_adv |= ADVERTISE_1000XFULL;
  3530. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3531. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3532. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3533. tg3_writephy(tp, MII_BMCR, bmcr);
  3534. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3535. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3536. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3537. return err;
  3538. }
  3539. } else {
  3540. u32 new_bmcr;
  3541. bmcr &= ~BMCR_SPEED1000;
  3542. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3543. if (tp->link_config.duplex == DUPLEX_FULL)
  3544. new_bmcr |= BMCR_FULLDPLX;
  3545. if (new_bmcr != bmcr) {
  3546. /* BMCR_SPEED1000 is a reserved bit that needs
  3547. * to be set on write.
  3548. */
  3549. new_bmcr |= BMCR_SPEED1000;
  3550. /* Force a linkdown */
  3551. if (netif_carrier_ok(tp->dev)) {
  3552. u32 adv;
  3553. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3554. adv &= ~(ADVERTISE_1000XFULL |
  3555. ADVERTISE_1000XHALF |
  3556. ADVERTISE_SLCT);
  3557. tg3_writephy(tp, MII_ADVERTISE, adv);
  3558. tg3_writephy(tp, MII_BMCR, bmcr |
  3559. BMCR_ANRESTART |
  3560. BMCR_ANENABLE);
  3561. udelay(10);
  3562. netif_carrier_off(tp->dev);
  3563. }
  3564. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3565. bmcr = new_bmcr;
  3566. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3567. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3568. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3569. ASIC_REV_5714) {
  3570. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3571. bmsr |= BMSR_LSTATUS;
  3572. else
  3573. bmsr &= ~BMSR_LSTATUS;
  3574. }
  3575. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3576. }
  3577. }
  3578. if (bmsr & BMSR_LSTATUS) {
  3579. current_speed = SPEED_1000;
  3580. current_link_up = 1;
  3581. if (bmcr & BMCR_FULLDPLX)
  3582. current_duplex = DUPLEX_FULL;
  3583. else
  3584. current_duplex = DUPLEX_HALF;
  3585. local_adv = 0;
  3586. remote_adv = 0;
  3587. if (bmcr & BMCR_ANENABLE) {
  3588. u32 common;
  3589. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3590. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3591. common = local_adv & remote_adv;
  3592. if (common & (ADVERTISE_1000XHALF |
  3593. ADVERTISE_1000XFULL)) {
  3594. if (common & ADVERTISE_1000XFULL)
  3595. current_duplex = DUPLEX_FULL;
  3596. else
  3597. current_duplex = DUPLEX_HALF;
  3598. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3599. /* Link is up via parallel detect */
  3600. } else {
  3601. current_link_up = 0;
  3602. }
  3603. }
  3604. }
  3605. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3606. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3607. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3608. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3609. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3610. tw32_f(MAC_MODE, tp->mac_mode);
  3611. udelay(40);
  3612. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3613. tp->link_config.active_speed = current_speed;
  3614. tp->link_config.active_duplex = current_duplex;
  3615. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3616. if (current_link_up)
  3617. netif_carrier_on(tp->dev);
  3618. else {
  3619. netif_carrier_off(tp->dev);
  3620. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3621. }
  3622. tg3_link_report(tp);
  3623. }
  3624. return err;
  3625. }
  3626. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3627. {
  3628. if (tp->serdes_counter) {
  3629. /* Give autoneg time to complete. */
  3630. tp->serdes_counter--;
  3631. return;
  3632. }
  3633. if (!netif_carrier_ok(tp->dev) &&
  3634. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3635. u32 bmcr;
  3636. tg3_readphy(tp, MII_BMCR, &bmcr);
  3637. if (bmcr & BMCR_ANENABLE) {
  3638. u32 phy1, phy2;
  3639. /* Select shadow register 0x1f */
  3640. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3641. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3642. /* Select expansion interrupt status register */
  3643. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3644. MII_TG3_DSP_EXP1_INT_STAT);
  3645. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3646. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3647. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3648. /* We have signal detect and not receiving
  3649. * config code words, link is up by parallel
  3650. * detection.
  3651. */
  3652. bmcr &= ~BMCR_ANENABLE;
  3653. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3654. tg3_writephy(tp, MII_BMCR, bmcr);
  3655. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3656. }
  3657. }
  3658. } else if (netif_carrier_ok(tp->dev) &&
  3659. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3660. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3661. u32 phy2;
  3662. /* Select expansion interrupt status register */
  3663. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3664. MII_TG3_DSP_EXP1_INT_STAT);
  3665. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3666. if (phy2 & 0x20) {
  3667. u32 bmcr;
  3668. /* Config code words received, turn on autoneg. */
  3669. tg3_readphy(tp, MII_BMCR, &bmcr);
  3670. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3671. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3672. }
  3673. }
  3674. }
  3675. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3676. {
  3677. u32 val;
  3678. int err;
  3679. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3680. err = tg3_setup_fiber_phy(tp, force_reset);
  3681. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3682. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3683. else
  3684. err = tg3_setup_copper_phy(tp, force_reset);
  3685. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3686. u32 scale;
  3687. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3688. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3689. scale = 65;
  3690. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3691. scale = 6;
  3692. else
  3693. scale = 12;
  3694. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3695. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3696. tw32(GRC_MISC_CFG, val);
  3697. }
  3698. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3699. (6 << TX_LENGTHS_IPG_SHIFT);
  3700. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3701. val |= tr32(MAC_TX_LENGTHS) &
  3702. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3703. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3704. if (tp->link_config.active_speed == SPEED_1000 &&
  3705. tp->link_config.active_duplex == DUPLEX_HALF)
  3706. tw32(MAC_TX_LENGTHS, val |
  3707. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3708. else
  3709. tw32(MAC_TX_LENGTHS, val |
  3710. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3711. if (!tg3_flag(tp, 5705_PLUS)) {
  3712. if (netif_carrier_ok(tp->dev)) {
  3713. tw32(HOSTCC_STAT_COAL_TICKS,
  3714. tp->coal.stats_block_coalesce_usecs);
  3715. } else {
  3716. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3717. }
  3718. }
  3719. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3720. val = tr32(PCIE_PWR_MGMT_THRESH);
  3721. if (!netif_carrier_ok(tp->dev))
  3722. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3723. tp->pwrmgmt_thresh;
  3724. else
  3725. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3726. tw32(PCIE_PWR_MGMT_THRESH, val);
  3727. }
  3728. return err;
  3729. }
  3730. static inline int tg3_irq_sync(struct tg3 *tp)
  3731. {
  3732. return tp->irq_sync;
  3733. }
  3734. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3735. {
  3736. int i;
  3737. dst = (u32 *)((u8 *)dst + off);
  3738. for (i = 0; i < len; i += sizeof(u32))
  3739. *dst++ = tr32(off + i);
  3740. }
  3741. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3742. {
  3743. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3744. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3745. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3746. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3747. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3748. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3749. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3750. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3751. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3752. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3753. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3754. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3755. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3756. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3757. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3758. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3759. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3760. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3761. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3762. if (tg3_flag(tp, SUPPORT_MSIX))
  3763. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3764. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3765. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3766. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3767. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3768. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3769. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3770. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3771. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3772. if (!tg3_flag(tp, 5705_PLUS)) {
  3773. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3774. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3775. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3776. }
  3777. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3778. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3779. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3780. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3781. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3782. if (tg3_flag(tp, NVRAM))
  3783. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3784. }
  3785. static void tg3_dump_state(struct tg3 *tp)
  3786. {
  3787. int i;
  3788. u32 *regs;
  3789. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3790. if (!regs) {
  3791. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3792. return;
  3793. }
  3794. if (tg3_flag(tp, PCI_EXPRESS)) {
  3795. /* Read up to but not including private PCI registers */
  3796. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3797. regs[i / sizeof(u32)] = tr32(i);
  3798. } else
  3799. tg3_dump_legacy_regs(tp, regs);
  3800. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3801. if (!regs[i + 0] && !regs[i + 1] &&
  3802. !regs[i + 2] && !regs[i + 3])
  3803. continue;
  3804. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3805. i * 4,
  3806. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3807. }
  3808. kfree(regs);
  3809. for (i = 0; i < tp->irq_cnt; i++) {
  3810. struct tg3_napi *tnapi = &tp->napi[i];
  3811. /* SW status block */
  3812. netdev_err(tp->dev,
  3813. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3814. i,
  3815. tnapi->hw_status->status,
  3816. tnapi->hw_status->status_tag,
  3817. tnapi->hw_status->rx_jumbo_consumer,
  3818. tnapi->hw_status->rx_consumer,
  3819. tnapi->hw_status->rx_mini_consumer,
  3820. tnapi->hw_status->idx[0].rx_producer,
  3821. tnapi->hw_status->idx[0].tx_consumer);
  3822. netdev_err(tp->dev,
  3823. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3824. i,
  3825. tnapi->last_tag, tnapi->last_irq_tag,
  3826. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3827. tnapi->rx_rcb_ptr,
  3828. tnapi->prodring.rx_std_prod_idx,
  3829. tnapi->prodring.rx_std_cons_idx,
  3830. tnapi->prodring.rx_jmb_prod_idx,
  3831. tnapi->prodring.rx_jmb_cons_idx);
  3832. }
  3833. }
  3834. /* This is called whenever we suspect that the system chipset is re-
  3835. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3836. * is bogus tx completions. We try to recover by setting the
  3837. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3838. * in the workqueue.
  3839. */
  3840. static void tg3_tx_recover(struct tg3 *tp)
  3841. {
  3842. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3843. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3844. netdev_warn(tp->dev,
  3845. "The system may be re-ordering memory-mapped I/O "
  3846. "cycles to the network device, attempting to recover. "
  3847. "Please report the problem to the driver maintainer "
  3848. "and include system chipset information.\n");
  3849. spin_lock(&tp->lock);
  3850. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3851. spin_unlock(&tp->lock);
  3852. }
  3853. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3854. {
  3855. /* Tell compiler to fetch tx indices from memory. */
  3856. barrier();
  3857. return tnapi->tx_pending -
  3858. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3859. }
  3860. /* Tigon3 never reports partial packet sends. So we do not
  3861. * need special logic to handle SKBs that have not had all
  3862. * of their frags sent yet, like SunGEM does.
  3863. */
  3864. static void tg3_tx(struct tg3_napi *tnapi)
  3865. {
  3866. struct tg3 *tp = tnapi->tp;
  3867. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3868. u32 sw_idx = tnapi->tx_cons;
  3869. struct netdev_queue *txq;
  3870. int index = tnapi - tp->napi;
  3871. if (tg3_flag(tp, ENABLE_TSS))
  3872. index--;
  3873. txq = netdev_get_tx_queue(tp->dev, index);
  3874. while (sw_idx != hw_idx) {
  3875. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3876. struct sk_buff *skb = ri->skb;
  3877. int i, tx_bug = 0;
  3878. if (unlikely(skb == NULL)) {
  3879. tg3_tx_recover(tp);
  3880. return;
  3881. }
  3882. pci_unmap_single(tp->pdev,
  3883. dma_unmap_addr(ri, mapping),
  3884. skb_headlen(skb),
  3885. PCI_DMA_TODEVICE);
  3886. ri->skb = NULL;
  3887. sw_idx = NEXT_TX(sw_idx);
  3888. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3889. ri = &tnapi->tx_buffers[sw_idx];
  3890. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3891. tx_bug = 1;
  3892. pci_unmap_page(tp->pdev,
  3893. dma_unmap_addr(ri, mapping),
  3894. skb_shinfo(skb)->frags[i].size,
  3895. PCI_DMA_TODEVICE);
  3896. sw_idx = NEXT_TX(sw_idx);
  3897. }
  3898. dev_kfree_skb(skb);
  3899. if (unlikely(tx_bug)) {
  3900. tg3_tx_recover(tp);
  3901. return;
  3902. }
  3903. }
  3904. tnapi->tx_cons = sw_idx;
  3905. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3906. * before checking for netif_queue_stopped(). Without the
  3907. * memory barrier, there is a small possibility that tg3_start_xmit()
  3908. * will miss it and cause the queue to be stopped forever.
  3909. */
  3910. smp_mb();
  3911. if (unlikely(netif_tx_queue_stopped(txq) &&
  3912. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3913. __netif_tx_lock(txq, smp_processor_id());
  3914. if (netif_tx_queue_stopped(txq) &&
  3915. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3916. netif_tx_wake_queue(txq);
  3917. __netif_tx_unlock(txq);
  3918. }
  3919. }
  3920. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3921. {
  3922. if (!ri->skb)
  3923. return;
  3924. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3925. map_sz, PCI_DMA_FROMDEVICE);
  3926. dev_kfree_skb_any(ri->skb);
  3927. ri->skb = NULL;
  3928. }
  3929. /* Returns size of skb allocated or < 0 on error.
  3930. *
  3931. * We only need to fill in the address because the other members
  3932. * of the RX descriptor are invariant, see tg3_init_rings.
  3933. *
  3934. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3935. * posting buffers we only dirty the first cache line of the RX
  3936. * descriptor (containing the address). Whereas for the RX status
  3937. * buffers the cpu only reads the last cacheline of the RX descriptor
  3938. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3939. */
  3940. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3941. u32 opaque_key, u32 dest_idx_unmasked)
  3942. {
  3943. struct tg3_rx_buffer_desc *desc;
  3944. struct ring_info *map;
  3945. struct sk_buff *skb;
  3946. dma_addr_t mapping;
  3947. int skb_size, dest_idx;
  3948. switch (opaque_key) {
  3949. case RXD_OPAQUE_RING_STD:
  3950. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3951. desc = &tpr->rx_std[dest_idx];
  3952. map = &tpr->rx_std_buffers[dest_idx];
  3953. skb_size = tp->rx_pkt_map_sz;
  3954. break;
  3955. case RXD_OPAQUE_RING_JUMBO:
  3956. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3957. desc = &tpr->rx_jmb[dest_idx].std;
  3958. map = &tpr->rx_jmb_buffers[dest_idx];
  3959. skb_size = TG3_RX_JMB_MAP_SZ;
  3960. break;
  3961. default:
  3962. return -EINVAL;
  3963. }
  3964. /* Do not overwrite any of the map or rp information
  3965. * until we are sure we can commit to a new buffer.
  3966. *
  3967. * Callers depend upon this behavior and assume that
  3968. * we leave everything unchanged if we fail.
  3969. */
  3970. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3971. if (skb == NULL)
  3972. return -ENOMEM;
  3973. skb_reserve(skb, tp->rx_offset);
  3974. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3975. PCI_DMA_FROMDEVICE);
  3976. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3977. dev_kfree_skb(skb);
  3978. return -EIO;
  3979. }
  3980. map->skb = skb;
  3981. dma_unmap_addr_set(map, mapping, mapping);
  3982. desc->addr_hi = ((u64)mapping >> 32);
  3983. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3984. return skb_size;
  3985. }
  3986. /* We only need to move over in the address because the other
  3987. * members of the RX descriptor are invariant. See notes above
  3988. * tg3_alloc_rx_skb for full details.
  3989. */
  3990. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3991. struct tg3_rx_prodring_set *dpr,
  3992. u32 opaque_key, int src_idx,
  3993. u32 dest_idx_unmasked)
  3994. {
  3995. struct tg3 *tp = tnapi->tp;
  3996. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3997. struct ring_info *src_map, *dest_map;
  3998. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3999. int dest_idx;
  4000. switch (opaque_key) {
  4001. case RXD_OPAQUE_RING_STD:
  4002. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4003. dest_desc = &dpr->rx_std[dest_idx];
  4004. dest_map = &dpr->rx_std_buffers[dest_idx];
  4005. src_desc = &spr->rx_std[src_idx];
  4006. src_map = &spr->rx_std_buffers[src_idx];
  4007. break;
  4008. case RXD_OPAQUE_RING_JUMBO:
  4009. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4010. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4011. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4012. src_desc = &spr->rx_jmb[src_idx].std;
  4013. src_map = &spr->rx_jmb_buffers[src_idx];
  4014. break;
  4015. default:
  4016. return;
  4017. }
  4018. dest_map->skb = src_map->skb;
  4019. dma_unmap_addr_set(dest_map, mapping,
  4020. dma_unmap_addr(src_map, mapping));
  4021. dest_desc->addr_hi = src_desc->addr_hi;
  4022. dest_desc->addr_lo = src_desc->addr_lo;
  4023. /* Ensure that the update to the skb happens after the physical
  4024. * addresses have been transferred to the new BD location.
  4025. */
  4026. smp_wmb();
  4027. src_map->skb = NULL;
  4028. }
  4029. /* The RX ring scheme is composed of multiple rings which post fresh
  4030. * buffers to the chip, and one special ring the chip uses to report
  4031. * status back to the host.
  4032. *
  4033. * The special ring reports the status of received packets to the
  4034. * host. The chip does not write into the original descriptor the
  4035. * RX buffer was obtained from. The chip simply takes the original
  4036. * descriptor as provided by the host, updates the status and length
  4037. * field, then writes this into the next status ring entry.
  4038. *
  4039. * Each ring the host uses to post buffers to the chip is described
  4040. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4041. * it is first placed into the on-chip ram. When the packet's length
  4042. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4043. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4044. * which is within the range of the new packet's length is chosen.
  4045. *
  4046. * The "separate ring for rx status" scheme may sound queer, but it makes
  4047. * sense from a cache coherency perspective. If only the host writes
  4048. * to the buffer post rings, and only the chip writes to the rx status
  4049. * rings, then cache lines never move beyond shared-modified state.
  4050. * If both the host and chip were to write into the same ring, cache line
  4051. * eviction could occur since both entities want it in an exclusive state.
  4052. */
  4053. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4054. {
  4055. struct tg3 *tp = tnapi->tp;
  4056. u32 work_mask, rx_std_posted = 0;
  4057. u32 std_prod_idx, jmb_prod_idx;
  4058. u32 sw_idx = tnapi->rx_rcb_ptr;
  4059. u16 hw_idx;
  4060. int received;
  4061. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4062. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4063. /*
  4064. * We need to order the read of hw_idx and the read of
  4065. * the opaque cookie.
  4066. */
  4067. rmb();
  4068. work_mask = 0;
  4069. received = 0;
  4070. std_prod_idx = tpr->rx_std_prod_idx;
  4071. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4072. while (sw_idx != hw_idx && budget > 0) {
  4073. struct ring_info *ri;
  4074. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4075. unsigned int len;
  4076. struct sk_buff *skb;
  4077. dma_addr_t dma_addr;
  4078. u32 opaque_key, desc_idx, *post_ptr;
  4079. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4080. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4081. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4082. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4083. dma_addr = dma_unmap_addr(ri, mapping);
  4084. skb = ri->skb;
  4085. post_ptr = &std_prod_idx;
  4086. rx_std_posted++;
  4087. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4088. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4089. dma_addr = dma_unmap_addr(ri, mapping);
  4090. skb = ri->skb;
  4091. post_ptr = &jmb_prod_idx;
  4092. } else
  4093. goto next_pkt_nopost;
  4094. work_mask |= opaque_key;
  4095. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4096. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4097. drop_it:
  4098. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4099. desc_idx, *post_ptr);
  4100. drop_it_no_recycle:
  4101. /* Other statistics kept track of by card. */
  4102. tp->rx_dropped++;
  4103. goto next_pkt;
  4104. }
  4105. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4106. ETH_FCS_LEN;
  4107. if (len > TG3_RX_COPY_THRESH(tp)) {
  4108. int skb_size;
  4109. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4110. *post_ptr);
  4111. if (skb_size < 0)
  4112. goto drop_it;
  4113. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4114. PCI_DMA_FROMDEVICE);
  4115. /* Ensure that the update to the skb happens
  4116. * after the usage of the old DMA mapping.
  4117. */
  4118. smp_wmb();
  4119. ri->skb = NULL;
  4120. skb_put(skb, len);
  4121. } else {
  4122. struct sk_buff *copy_skb;
  4123. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4124. desc_idx, *post_ptr);
  4125. copy_skb = netdev_alloc_skb(tp->dev, len +
  4126. TG3_RAW_IP_ALIGN);
  4127. if (copy_skb == NULL)
  4128. goto drop_it_no_recycle;
  4129. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4130. skb_put(copy_skb, len);
  4131. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4132. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4133. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4134. /* We'll reuse the original ring buffer. */
  4135. skb = copy_skb;
  4136. }
  4137. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4138. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4139. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4140. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4141. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4142. else
  4143. skb_checksum_none_assert(skb);
  4144. skb->protocol = eth_type_trans(skb, tp->dev);
  4145. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4146. skb->protocol != htons(ETH_P_8021Q)) {
  4147. dev_kfree_skb(skb);
  4148. goto drop_it_no_recycle;
  4149. }
  4150. if (desc->type_flags & RXD_FLAG_VLAN &&
  4151. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4152. __vlan_hwaccel_put_tag(skb,
  4153. desc->err_vlan & RXD_VLAN_MASK);
  4154. napi_gro_receive(&tnapi->napi, skb);
  4155. received++;
  4156. budget--;
  4157. next_pkt:
  4158. (*post_ptr)++;
  4159. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4160. tpr->rx_std_prod_idx = std_prod_idx &
  4161. tp->rx_std_ring_mask;
  4162. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4163. tpr->rx_std_prod_idx);
  4164. work_mask &= ~RXD_OPAQUE_RING_STD;
  4165. rx_std_posted = 0;
  4166. }
  4167. next_pkt_nopost:
  4168. sw_idx++;
  4169. sw_idx &= tp->rx_ret_ring_mask;
  4170. /* Refresh hw_idx to see if there is new work */
  4171. if (sw_idx == hw_idx) {
  4172. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4173. rmb();
  4174. }
  4175. }
  4176. /* ACK the status ring. */
  4177. tnapi->rx_rcb_ptr = sw_idx;
  4178. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4179. /* Refill RX ring(s). */
  4180. if (!tg3_flag(tp, ENABLE_RSS)) {
  4181. if (work_mask & RXD_OPAQUE_RING_STD) {
  4182. tpr->rx_std_prod_idx = std_prod_idx &
  4183. tp->rx_std_ring_mask;
  4184. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4185. tpr->rx_std_prod_idx);
  4186. }
  4187. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4188. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4189. tp->rx_jmb_ring_mask;
  4190. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4191. tpr->rx_jmb_prod_idx);
  4192. }
  4193. mmiowb();
  4194. } else if (work_mask) {
  4195. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4196. * updated before the producer indices can be updated.
  4197. */
  4198. smp_wmb();
  4199. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4200. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4201. if (tnapi != &tp->napi[1])
  4202. napi_schedule(&tp->napi[1].napi);
  4203. }
  4204. return received;
  4205. }
  4206. static void tg3_poll_link(struct tg3 *tp)
  4207. {
  4208. /* handle link change and other phy events */
  4209. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4210. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4211. if (sblk->status & SD_STATUS_LINK_CHG) {
  4212. sblk->status = SD_STATUS_UPDATED |
  4213. (sblk->status & ~SD_STATUS_LINK_CHG);
  4214. spin_lock(&tp->lock);
  4215. if (tg3_flag(tp, USE_PHYLIB)) {
  4216. tw32_f(MAC_STATUS,
  4217. (MAC_STATUS_SYNC_CHANGED |
  4218. MAC_STATUS_CFG_CHANGED |
  4219. MAC_STATUS_MI_COMPLETION |
  4220. MAC_STATUS_LNKSTATE_CHANGED));
  4221. udelay(40);
  4222. } else
  4223. tg3_setup_phy(tp, 0);
  4224. spin_unlock(&tp->lock);
  4225. }
  4226. }
  4227. }
  4228. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4229. struct tg3_rx_prodring_set *dpr,
  4230. struct tg3_rx_prodring_set *spr)
  4231. {
  4232. u32 si, di, cpycnt, src_prod_idx;
  4233. int i, err = 0;
  4234. while (1) {
  4235. src_prod_idx = spr->rx_std_prod_idx;
  4236. /* Make sure updates to the rx_std_buffers[] entries and the
  4237. * standard producer index are seen in the correct order.
  4238. */
  4239. smp_rmb();
  4240. if (spr->rx_std_cons_idx == src_prod_idx)
  4241. break;
  4242. if (spr->rx_std_cons_idx < src_prod_idx)
  4243. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4244. else
  4245. cpycnt = tp->rx_std_ring_mask + 1 -
  4246. spr->rx_std_cons_idx;
  4247. cpycnt = min(cpycnt,
  4248. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4249. si = spr->rx_std_cons_idx;
  4250. di = dpr->rx_std_prod_idx;
  4251. for (i = di; i < di + cpycnt; i++) {
  4252. if (dpr->rx_std_buffers[i].skb) {
  4253. cpycnt = i - di;
  4254. err = -ENOSPC;
  4255. break;
  4256. }
  4257. }
  4258. if (!cpycnt)
  4259. break;
  4260. /* Ensure that updates to the rx_std_buffers ring and the
  4261. * shadowed hardware producer ring from tg3_recycle_skb() are
  4262. * ordered correctly WRT the skb check above.
  4263. */
  4264. smp_rmb();
  4265. memcpy(&dpr->rx_std_buffers[di],
  4266. &spr->rx_std_buffers[si],
  4267. cpycnt * sizeof(struct ring_info));
  4268. for (i = 0; i < cpycnt; i++, di++, si++) {
  4269. struct tg3_rx_buffer_desc *sbd, *dbd;
  4270. sbd = &spr->rx_std[si];
  4271. dbd = &dpr->rx_std[di];
  4272. dbd->addr_hi = sbd->addr_hi;
  4273. dbd->addr_lo = sbd->addr_lo;
  4274. }
  4275. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4276. tp->rx_std_ring_mask;
  4277. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4278. tp->rx_std_ring_mask;
  4279. }
  4280. while (1) {
  4281. src_prod_idx = spr->rx_jmb_prod_idx;
  4282. /* Make sure updates to the rx_jmb_buffers[] entries and
  4283. * the jumbo producer index are seen in the correct order.
  4284. */
  4285. smp_rmb();
  4286. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4287. break;
  4288. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4289. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4290. else
  4291. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4292. spr->rx_jmb_cons_idx;
  4293. cpycnt = min(cpycnt,
  4294. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4295. si = spr->rx_jmb_cons_idx;
  4296. di = dpr->rx_jmb_prod_idx;
  4297. for (i = di; i < di + cpycnt; i++) {
  4298. if (dpr->rx_jmb_buffers[i].skb) {
  4299. cpycnt = i - di;
  4300. err = -ENOSPC;
  4301. break;
  4302. }
  4303. }
  4304. if (!cpycnt)
  4305. break;
  4306. /* Ensure that updates to the rx_jmb_buffers ring and the
  4307. * shadowed hardware producer ring from tg3_recycle_skb() are
  4308. * ordered correctly WRT the skb check above.
  4309. */
  4310. smp_rmb();
  4311. memcpy(&dpr->rx_jmb_buffers[di],
  4312. &spr->rx_jmb_buffers[si],
  4313. cpycnt * sizeof(struct ring_info));
  4314. for (i = 0; i < cpycnt; i++, di++, si++) {
  4315. struct tg3_rx_buffer_desc *sbd, *dbd;
  4316. sbd = &spr->rx_jmb[si].std;
  4317. dbd = &dpr->rx_jmb[di].std;
  4318. dbd->addr_hi = sbd->addr_hi;
  4319. dbd->addr_lo = sbd->addr_lo;
  4320. }
  4321. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4322. tp->rx_jmb_ring_mask;
  4323. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4324. tp->rx_jmb_ring_mask;
  4325. }
  4326. return err;
  4327. }
  4328. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4329. {
  4330. struct tg3 *tp = tnapi->tp;
  4331. /* run TX completion thread */
  4332. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4333. tg3_tx(tnapi);
  4334. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4335. return work_done;
  4336. }
  4337. /* run RX thread, within the bounds set by NAPI.
  4338. * All RX "locking" is done by ensuring outside
  4339. * code synchronizes with tg3->napi.poll()
  4340. */
  4341. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4342. work_done += tg3_rx(tnapi, budget - work_done);
  4343. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4344. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4345. int i, err = 0;
  4346. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4347. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4348. for (i = 1; i < tp->irq_cnt; i++)
  4349. err |= tg3_rx_prodring_xfer(tp, dpr,
  4350. &tp->napi[i].prodring);
  4351. wmb();
  4352. if (std_prod_idx != dpr->rx_std_prod_idx)
  4353. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4354. dpr->rx_std_prod_idx);
  4355. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4356. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4357. dpr->rx_jmb_prod_idx);
  4358. mmiowb();
  4359. if (err)
  4360. tw32_f(HOSTCC_MODE, tp->coal_now);
  4361. }
  4362. return work_done;
  4363. }
  4364. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4365. {
  4366. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4367. struct tg3 *tp = tnapi->tp;
  4368. int work_done = 0;
  4369. struct tg3_hw_status *sblk = tnapi->hw_status;
  4370. while (1) {
  4371. work_done = tg3_poll_work(tnapi, work_done, budget);
  4372. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4373. goto tx_recovery;
  4374. if (unlikely(work_done >= budget))
  4375. break;
  4376. /* tp->last_tag is used in tg3_int_reenable() below
  4377. * to tell the hw how much work has been processed,
  4378. * so we must read it before checking for more work.
  4379. */
  4380. tnapi->last_tag = sblk->status_tag;
  4381. tnapi->last_irq_tag = tnapi->last_tag;
  4382. rmb();
  4383. /* check for RX/TX work to do */
  4384. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4385. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4386. napi_complete(napi);
  4387. /* Reenable interrupts. */
  4388. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4389. mmiowb();
  4390. break;
  4391. }
  4392. }
  4393. return work_done;
  4394. tx_recovery:
  4395. /* work_done is guaranteed to be less than budget. */
  4396. napi_complete(napi);
  4397. schedule_work(&tp->reset_task);
  4398. return work_done;
  4399. }
  4400. static void tg3_process_error(struct tg3 *tp)
  4401. {
  4402. u32 val;
  4403. bool real_error = false;
  4404. if (tg3_flag(tp, ERROR_PROCESSED))
  4405. return;
  4406. /* Check Flow Attention register */
  4407. val = tr32(HOSTCC_FLOW_ATTN);
  4408. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4409. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4410. real_error = true;
  4411. }
  4412. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4413. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4414. real_error = true;
  4415. }
  4416. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4417. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4418. real_error = true;
  4419. }
  4420. if (!real_error)
  4421. return;
  4422. tg3_dump_state(tp);
  4423. tg3_flag_set(tp, ERROR_PROCESSED);
  4424. schedule_work(&tp->reset_task);
  4425. }
  4426. static int tg3_poll(struct napi_struct *napi, int budget)
  4427. {
  4428. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4429. struct tg3 *tp = tnapi->tp;
  4430. int work_done = 0;
  4431. struct tg3_hw_status *sblk = tnapi->hw_status;
  4432. while (1) {
  4433. if (sblk->status & SD_STATUS_ERROR)
  4434. tg3_process_error(tp);
  4435. tg3_poll_link(tp);
  4436. work_done = tg3_poll_work(tnapi, work_done, budget);
  4437. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4438. goto tx_recovery;
  4439. if (unlikely(work_done >= budget))
  4440. break;
  4441. if (tg3_flag(tp, TAGGED_STATUS)) {
  4442. /* tp->last_tag is used in tg3_int_reenable() below
  4443. * to tell the hw how much work has been processed,
  4444. * so we must read it before checking for more work.
  4445. */
  4446. tnapi->last_tag = sblk->status_tag;
  4447. tnapi->last_irq_tag = tnapi->last_tag;
  4448. rmb();
  4449. } else
  4450. sblk->status &= ~SD_STATUS_UPDATED;
  4451. if (likely(!tg3_has_work(tnapi))) {
  4452. napi_complete(napi);
  4453. tg3_int_reenable(tnapi);
  4454. break;
  4455. }
  4456. }
  4457. return work_done;
  4458. tx_recovery:
  4459. /* work_done is guaranteed to be less than budget. */
  4460. napi_complete(napi);
  4461. schedule_work(&tp->reset_task);
  4462. return work_done;
  4463. }
  4464. static void tg3_napi_disable(struct tg3 *tp)
  4465. {
  4466. int i;
  4467. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4468. napi_disable(&tp->napi[i].napi);
  4469. }
  4470. static void tg3_napi_enable(struct tg3 *tp)
  4471. {
  4472. int i;
  4473. for (i = 0; i < tp->irq_cnt; i++)
  4474. napi_enable(&tp->napi[i].napi);
  4475. }
  4476. static void tg3_napi_init(struct tg3 *tp)
  4477. {
  4478. int i;
  4479. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4480. for (i = 1; i < tp->irq_cnt; i++)
  4481. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4482. }
  4483. static void tg3_napi_fini(struct tg3 *tp)
  4484. {
  4485. int i;
  4486. for (i = 0; i < tp->irq_cnt; i++)
  4487. netif_napi_del(&tp->napi[i].napi);
  4488. }
  4489. static inline void tg3_netif_stop(struct tg3 *tp)
  4490. {
  4491. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4492. tg3_napi_disable(tp);
  4493. netif_tx_disable(tp->dev);
  4494. }
  4495. static inline void tg3_netif_start(struct tg3 *tp)
  4496. {
  4497. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4498. * appropriate so long as all callers are assured to
  4499. * have free tx slots (such as after tg3_init_hw)
  4500. */
  4501. netif_tx_wake_all_queues(tp->dev);
  4502. tg3_napi_enable(tp);
  4503. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4504. tg3_enable_ints(tp);
  4505. }
  4506. static void tg3_irq_quiesce(struct tg3 *tp)
  4507. {
  4508. int i;
  4509. BUG_ON(tp->irq_sync);
  4510. tp->irq_sync = 1;
  4511. smp_mb();
  4512. for (i = 0; i < tp->irq_cnt; i++)
  4513. synchronize_irq(tp->napi[i].irq_vec);
  4514. }
  4515. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4516. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4517. * with as well. Most of the time, this is not necessary except when
  4518. * shutting down the device.
  4519. */
  4520. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4521. {
  4522. spin_lock_bh(&tp->lock);
  4523. if (irq_sync)
  4524. tg3_irq_quiesce(tp);
  4525. }
  4526. static inline void tg3_full_unlock(struct tg3 *tp)
  4527. {
  4528. spin_unlock_bh(&tp->lock);
  4529. }
  4530. /* One-shot MSI handler - Chip automatically disables interrupt
  4531. * after sending MSI so driver doesn't have to do it.
  4532. */
  4533. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4534. {
  4535. struct tg3_napi *tnapi = dev_id;
  4536. struct tg3 *tp = tnapi->tp;
  4537. prefetch(tnapi->hw_status);
  4538. if (tnapi->rx_rcb)
  4539. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4540. if (likely(!tg3_irq_sync(tp)))
  4541. napi_schedule(&tnapi->napi);
  4542. return IRQ_HANDLED;
  4543. }
  4544. /* MSI ISR - No need to check for interrupt sharing and no need to
  4545. * flush status block and interrupt mailbox. PCI ordering rules
  4546. * guarantee that MSI will arrive after the status block.
  4547. */
  4548. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4549. {
  4550. struct tg3_napi *tnapi = dev_id;
  4551. struct tg3 *tp = tnapi->tp;
  4552. prefetch(tnapi->hw_status);
  4553. if (tnapi->rx_rcb)
  4554. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4555. /*
  4556. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4557. * chip-internal interrupt pending events.
  4558. * Writing non-zero to intr-mbox-0 additional tells the
  4559. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4560. * event coalescing.
  4561. */
  4562. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4563. if (likely(!tg3_irq_sync(tp)))
  4564. napi_schedule(&tnapi->napi);
  4565. return IRQ_RETVAL(1);
  4566. }
  4567. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4568. {
  4569. struct tg3_napi *tnapi = dev_id;
  4570. struct tg3 *tp = tnapi->tp;
  4571. struct tg3_hw_status *sblk = tnapi->hw_status;
  4572. unsigned int handled = 1;
  4573. /* In INTx mode, it is possible for the interrupt to arrive at
  4574. * the CPU before the status block posted prior to the interrupt.
  4575. * Reading the PCI State register will confirm whether the
  4576. * interrupt is ours and will flush the status block.
  4577. */
  4578. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4579. if (tg3_flag(tp, CHIP_RESETTING) ||
  4580. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4581. handled = 0;
  4582. goto out;
  4583. }
  4584. }
  4585. /*
  4586. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4587. * chip-internal interrupt pending events.
  4588. * Writing non-zero to intr-mbox-0 additional tells the
  4589. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4590. * event coalescing.
  4591. *
  4592. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4593. * spurious interrupts. The flush impacts performance but
  4594. * excessive spurious interrupts can be worse in some cases.
  4595. */
  4596. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4597. if (tg3_irq_sync(tp))
  4598. goto out;
  4599. sblk->status &= ~SD_STATUS_UPDATED;
  4600. if (likely(tg3_has_work(tnapi))) {
  4601. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4602. napi_schedule(&tnapi->napi);
  4603. } else {
  4604. /* No work, shared interrupt perhaps? re-enable
  4605. * interrupts, and flush that PCI write
  4606. */
  4607. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4608. 0x00000000);
  4609. }
  4610. out:
  4611. return IRQ_RETVAL(handled);
  4612. }
  4613. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4614. {
  4615. struct tg3_napi *tnapi = dev_id;
  4616. struct tg3 *tp = tnapi->tp;
  4617. struct tg3_hw_status *sblk = tnapi->hw_status;
  4618. unsigned int handled = 1;
  4619. /* In INTx mode, it is possible for the interrupt to arrive at
  4620. * the CPU before the status block posted prior to the interrupt.
  4621. * Reading the PCI State register will confirm whether the
  4622. * interrupt is ours and will flush the status block.
  4623. */
  4624. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4625. if (tg3_flag(tp, CHIP_RESETTING) ||
  4626. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4627. handled = 0;
  4628. goto out;
  4629. }
  4630. }
  4631. /*
  4632. * writing any value to intr-mbox-0 clears PCI INTA# and
  4633. * chip-internal interrupt pending events.
  4634. * writing non-zero to intr-mbox-0 additional tells the
  4635. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4636. * event coalescing.
  4637. *
  4638. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4639. * spurious interrupts. The flush impacts performance but
  4640. * excessive spurious interrupts can be worse in some cases.
  4641. */
  4642. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4643. /*
  4644. * In a shared interrupt configuration, sometimes other devices'
  4645. * interrupts will scream. We record the current status tag here
  4646. * so that the above check can report that the screaming interrupts
  4647. * are unhandled. Eventually they will be silenced.
  4648. */
  4649. tnapi->last_irq_tag = sblk->status_tag;
  4650. if (tg3_irq_sync(tp))
  4651. goto out;
  4652. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4653. napi_schedule(&tnapi->napi);
  4654. out:
  4655. return IRQ_RETVAL(handled);
  4656. }
  4657. /* ISR for interrupt test */
  4658. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4659. {
  4660. struct tg3_napi *tnapi = dev_id;
  4661. struct tg3 *tp = tnapi->tp;
  4662. struct tg3_hw_status *sblk = tnapi->hw_status;
  4663. if ((sblk->status & SD_STATUS_UPDATED) ||
  4664. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4665. tg3_disable_ints(tp);
  4666. return IRQ_RETVAL(1);
  4667. }
  4668. return IRQ_RETVAL(0);
  4669. }
  4670. static int tg3_init_hw(struct tg3 *, int);
  4671. static int tg3_halt(struct tg3 *, int, int);
  4672. /* Restart hardware after configuration changes, self-test, etc.
  4673. * Invoked with tp->lock held.
  4674. */
  4675. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4676. __releases(tp->lock)
  4677. __acquires(tp->lock)
  4678. {
  4679. int err;
  4680. err = tg3_init_hw(tp, reset_phy);
  4681. if (err) {
  4682. netdev_err(tp->dev,
  4683. "Failed to re-initialize device, aborting\n");
  4684. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4685. tg3_full_unlock(tp);
  4686. del_timer_sync(&tp->timer);
  4687. tp->irq_sync = 0;
  4688. tg3_napi_enable(tp);
  4689. dev_close(tp->dev);
  4690. tg3_full_lock(tp, 0);
  4691. }
  4692. return err;
  4693. }
  4694. #ifdef CONFIG_NET_POLL_CONTROLLER
  4695. static void tg3_poll_controller(struct net_device *dev)
  4696. {
  4697. int i;
  4698. struct tg3 *tp = netdev_priv(dev);
  4699. for (i = 0; i < tp->irq_cnt; i++)
  4700. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4701. }
  4702. #endif
  4703. static void tg3_reset_task(struct work_struct *work)
  4704. {
  4705. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4706. int err;
  4707. unsigned int restart_timer;
  4708. tg3_full_lock(tp, 0);
  4709. if (!netif_running(tp->dev)) {
  4710. tg3_full_unlock(tp);
  4711. return;
  4712. }
  4713. tg3_full_unlock(tp);
  4714. tg3_phy_stop(tp);
  4715. tg3_netif_stop(tp);
  4716. tg3_full_lock(tp, 1);
  4717. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4718. tg3_flag_clear(tp, RESTART_TIMER);
  4719. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4720. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4721. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4722. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4723. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4724. }
  4725. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4726. err = tg3_init_hw(tp, 1);
  4727. if (err)
  4728. goto out;
  4729. tg3_netif_start(tp);
  4730. if (restart_timer)
  4731. mod_timer(&tp->timer, jiffies + 1);
  4732. out:
  4733. tg3_full_unlock(tp);
  4734. if (!err)
  4735. tg3_phy_start(tp);
  4736. }
  4737. static void tg3_tx_timeout(struct net_device *dev)
  4738. {
  4739. struct tg3 *tp = netdev_priv(dev);
  4740. if (netif_msg_tx_err(tp)) {
  4741. netdev_err(dev, "transmit timed out, resetting\n");
  4742. tg3_dump_state(tp);
  4743. }
  4744. schedule_work(&tp->reset_task);
  4745. }
  4746. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4747. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4748. {
  4749. u32 base = (u32) mapping & 0xffffffff;
  4750. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4751. }
  4752. /* Test for DMA addresses > 40-bit */
  4753. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4754. int len)
  4755. {
  4756. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4757. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4758. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4759. return 0;
  4760. #else
  4761. return 0;
  4762. #endif
  4763. }
  4764. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4765. dma_addr_t mapping, int len, u32 flags,
  4766. u32 mss_and_is_end)
  4767. {
  4768. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4769. int is_end = (mss_and_is_end & 0x1);
  4770. u32 mss = (mss_and_is_end >> 1);
  4771. u32 vlan_tag = 0;
  4772. if (is_end)
  4773. flags |= TXD_FLAG_END;
  4774. if (flags & TXD_FLAG_VLAN) {
  4775. vlan_tag = flags >> 16;
  4776. flags &= 0xffff;
  4777. }
  4778. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4779. txd->addr_hi = ((u64) mapping >> 32);
  4780. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4781. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4782. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4783. }
  4784. static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
  4785. struct sk_buff *skb, int last)
  4786. {
  4787. int i;
  4788. u32 entry = tnapi->tx_prod;
  4789. struct ring_info *txb = &tnapi->tx_buffers[entry];
  4790. pci_unmap_single(tnapi->tp->pdev,
  4791. dma_unmap_addr(txb, mapping),
  4792. skb_headlen(skb),
  4793. PCI_DMA_TODEVICE);
  4794. for (i = 0; i < last; i++) {
  4795. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4796. entry = NEXT_TX(entry);
  4797. txb = &tnapi->tx_buffers[entry];
  4798. pci_unmap_page(tnapi->tp->pdev,
  4799. dma_unmap_addr(txb, mapping),
  4800. frag->size, PCI_DMA_TODEVICE);
  4801. }
  4802. }
  4803. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4804. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4805. struct sk_buff *skb,
  4806. u32 base_flags, u32 mss)
  4807. {
  4808. struct tg3 *tp = tnapi->tp;
  4809. struct sk_buff *new_skb;
  4810. dma_addr_t new_addr = 0;
  4811. u32 entry = tnapi->tx_prod;
  4812. int ret = 0;
  4813. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4814. new_skb = skb_copy(skb, GFP_ATOMIC);
  4815. else {
  4816. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4817. new_skb = skb_copy_expand(skb,
  4818. skb_headroom(skb) + more_headroom,
  4819. skb_tailroom(skb), GFP_ATOMIC);
  4820. }
  4821. if (!new_skb) {
  4822. ret = -1;
  4823. } else {
  4824. /* New SKB is guaranteed to be linear. */
  4825. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4826. PCI_DMA_TODEVICE);
  4827. /* Make sure the mapping succeeded */
  4828. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4829. ret = -1;
  4830. dev_kfree_skb(new_skb);
  4831. /* Make sure new skb does not cross any 4G boundaries.
  4832. * Drop the packet if it does.
  4833. */
  4834. } else if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  4835. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4836. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4837. PCI_DMA_TODEVICE);
  4838. ret = -1;
  4839. dev_kfree_skb(new_skb);
  4840. } else {
  4841. tnapi->tx_buffers[entry].skb = new_skb;
  4842. dma_unmap_addr_set(&tnapi->tx_buffers[entry],
  4843. mapping, new_addr);
  4844. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4845. base_flags, 1 | (mss << 1));
  4846. }
  4847. }
  4848. dev_kfree_skb(skb);
  4849. return ret;
  4850. }
  4851. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  4852. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4853. * TSO header is greater than 80 bytes.
  4854. */
  4855. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4856. {
  4857. struct sk_buff *segs, *nskb;
  4858. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4859. /* Estimate the number of fragments in the worst case */
  4860. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4861. netif_stop_queue(tp->dev);
  4862. /* netif_tx_stop_queue() must be done before checking
  4863. * checking tx index in tg3_tx_avail() below, because in
  4864. * tg3_tx(), we update tx index before checking for
  4865. * netif_tx_queue_stopped().
  4866. */
  4867. smp_mb();
  4868. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4869. return NETDEV_TX_BUSY;
  4870. netif_wake_queue(tp->dev);
  4871. }
  4872. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4873. if (IS_ERR(segs))
  4874. goto tg3_tso_bug_end;
  4875. do {
  4876. nskb = segs;
  4877. segs = segs->next;
  4878. nskb->next = NULL;
  4879. tg3_start_xmit(nskb, tp->dev);
  4880. } while (segs);
  4881. tg3_tso_bug_end:
  4882. dev_kfree_skb(skb);
  4883. return NETDEV_TX_OK;
  4884. }
  4885. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4886. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  4887. */
  4888. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4889. {
  4890. struct tg3 *tp = netdev_priv(dev);
  4891. u32 len, entry, base_flags, mss;
  4892. int i = -1, would_hit_hwbug;
  4893. dma_addr_t mapping;
  4894. struct tg3_napi *tnapi;
  4895. struct netdev_queue *txq;
  4896. unsigned int last;
  4897. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4898. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4899. if (tg3_flag(tp, ENABLE_TSS))
  4900. tnapi++;
  4901. /* We are running in BH disabled context with netif_tx_lock
  4902. * and TX reclaim runs via tp->napi.poll inside of a software
  4903. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4904. * no IRQ context deadlocks to worry about either. Rejoice!
  4905. */
  4906. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4907. if (!netif_tx_queue_stopped(txq)) {
  4908. netif_tx_stop_queue(txq);
  4909. /* This is a hard error, log it. */
  4910. netdev_err(dev,
  4911. "BUG! Tx Ring full when queue awake!\n");
  4912. }
  4913. return NETDEV_TX_BUSY;
  4914. }
  4915. entry = tnapi->tx_prod;
  4916. base_flags = 0;
  4917. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4918. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4919. mss = skb_shinfo(skb)->gso_size;
  4920. if (mss) {
  4921. struct iphdr *iph;
  4922. u32 tcp_opt_len, hdr_len;
  4923. if (skb_header_cloned(skb) &&
  4924. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4925. dev_kfree_skb(skb);
  4926. goto out_unlock;
  4927. }
  4928. iph = ip_hdr(skb);
  4929. tcp_opt_len = tcp_optlen(skb);
  4930. if (skb_is_gso_v6(skb)) {
  4931. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4932. } else {
  4933. u32 ip_tcp_len;
  4934. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4935. hdr_len = ip_tcp_len + tcp_opt_len;
  4936. iph->check = 0;
  4937. iph->tot_len = htons(mss + hdr_len);
  4938. }
  4939. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4940. tg3_flag(tp, TSO_BUG))
  4941. return tg3_tso_bug(tp, skb);
  4942. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4943. TXD_FLAG_CPU_POST_DMA);
  4944. if (tg3_flag(tp, HW_TSO_1) ||
  4945. tg3_flag(tp, HW_TSO_2) ||
  4946. tg3_flag(tp, HW_TSO_3)) {
  4947. tcp_hdr(skb)->check = 0;
  4948. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4949. } else
  4950. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4951. iph->daddr, 0,
  4952. IPPROTO_TCP,
  4953. 0);
  4954. if (tg3_flag(tp, HW_TSO_3)) {
  4955. mss |= (hdr_len & 0xc) << 12;
  4956. if (hdr_len & 0x10)
  4957. base_flags |= 0x00000010;
  4958. base_flags |= (hdr_len & 0x3e0) << 5;
  4959. } else if (tg3_flag(tp, HW_TSO_2))
  4960. mss |= hdr_len << 9;
  4961. else if (tg3_flag(tp, HW_TSO_1) ||
  4962. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4963. if (tcp_opt_len || iph->ihl > 5) {
  4964. int tsflags;
  4965. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4966. mss |= (tsflags << 11);
  4967. }
  4968. } else {
  4969. if (tcp_opt_len || iph->ihl > 5) {
  4970. int tsflags;
  4971. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4972. base_flags |= tsflags << 12;
  4973. }
  4974. }
  4975. }
  4976. if (vlan_tx_tag_present(skb))
  4977. base_flags |= (TXD_FLAG_VLAN |
  4978. (vlan_tx_tag_get(skb) << 16));
  4979. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  4980. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4981. base_flags |= TXD_FLAG_JMB_PKT;
  4982. len = skb_headlen(skb);
  4983. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4984. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4985. dev_kfree_skb(skb);
  4986. goto out_unlock;
  4987. }
  4988. tnapi->tx_buffers[entry].skb = skb;
  4989. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4990. would_hit_hwbug = 0;
  4991. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  4992. would_hit_hwbug = 1;
  4993. if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  4994. tg3_4g_overflow_test(mapping, len))
  4995. would_hit_hwbug = 1;
  4996. if (tg3_flag(tp, 40BIT_DMA_LIMIT_BUG) &&
  4997. tg3_40bit_overflow_test(tp, mapping, len))
  4998. would_hit_hwbug = 1;
  4999. if (tg3_flag(tp, 5701_DMA_BUG))
  5000. would_hit_hwbug = 1;
  5001. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5002. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5003. entry = NEXT_TX(entry);
  5004. /* Now loop through additional data fragments, and queue them. */
  5005. if (skb_shinfo(skb)->nr_frags > 0) {
  5006. last = skb_shinfo(skb)->nr_frags - 1;
  5007. for (i = 0; i <= last; i++) {
  5008. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5009. len = frag->size;
  5010. mapping = pci_map_page(tp->pdev,
  5011. frag->page,
  5012. frag->page_offset,
  5013. len, PCI_DMA_TODEVICE);
  5014. tnapi->tx_buffers[entry].skb = NULL;
  5015. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5016. mapping);
  5017. if (pci_dma_mapping_error(tp->pdev, mapping))
  5018. goto dma_error;
  5019. if (tg3_flag(tp, SHORT_DMA_BUG) &&
  5020. len <= 8)
  5021. would_hit_hwbug = 1;
  5022. if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  5023. tg3_4g_overflow_test(mapping, len))
  5024. would_hit_hwbug = 1;
  5025. if (tg3_flag(tp, 40BIT_DMA_LIMIT_BUG) &&
  5026. tg3_40bit_overflow_test(tp, mapping, len))
  5027. would_hit_hwbug = 1;
  5028. if (tg3_flag(tp, HW_TSO_1) ||
  5029. tg3_flag(tp, HW_TSO_2) ||
  5030. tg3_flag(tp, HW_TSO_3))
  5031. tg3_set_txd(tnapi, entry, mapping, len,
  5032. base_flags, (i == last)|(mss << 1));
  5033. else
  5034. tg3_set_txd(tnapi, entry, mapping, len,
  5035. base_flags, (i == last));
  5036. entry = NEXT_TX(entry);
  5037. }
  5038. }
  5039. if (would_hit_hwbug) {
  5040. tg3_skb_error_unmap(tnapi, skb, i);
  5041. /* If the workaround fails due to memory/mapping
  5042. * failure, silently drop this packet.
  5043. */
  5044. if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
  5045. goto out_unlock;
  5046. entry = NEXT_TX(tnapi->tx_prod);
  5047. }
  5048. /* Packets are ready, update Tx producer idx local and on card. */
  5049. tw32_tx_mbox(tnapi->prodmbox, entry);
  5050. tnapi->tx_prod = entry;
  5051. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5052. netif_tx_stop_queue(txq);
  5053. /* netif_tx_stop_queue() must be done before checking
  5054. * checking tx index in tg3_tx_avail() below, because in
  5055. * tg3_tx(), we update tx index before checking for
  5056. * netif_tx_queue_stopped().
  5057. */
  5058. smp_mb();
  5059. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5060. netif_tx_wake_queue(txq);
  5061. }
  5062. out_unlock:
  5063. mmiowb();
  5064. return NETDEV_TX_OK;
  5065. dma_error:
  5066. tg3_skb_error_unmap(tnapi, skb, i);
  5067. dev_kfree_skb(skb);
  5068. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5069. return NETDEV_TX_OK;
  5070. }
  5071. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5072. {
  5073. struct tg3 *tp = netdev_priv(dev);
  5074. if (features & NETIF_F_LOOPBACK) {
  5075. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5076. return;
  5077. /*
  5078. * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
  5079. * loopback mode if Half-Duplex mode was negotiated earlier.
  5080. */
  5081. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  5082. /* Enable internal MAC loopback mode */
  5083. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5084. spin_lock_bh(&tp->lock);
  5085. tw32(MAC_MODE, tp->mac_mode);
  5086. netif_carrier_on(tp->dev);
  5087. spin_unlock_bh(&tp->lock);
  5088. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5089. } else {
  5090. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5091. return;
  5092. /* Disable internal MAC loopback mode */
  5093. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5094. spin_lock_bh(&tp->lock);
  5095. tw32(MAC_MODE, tp->mac_mode);
  5096. /* Force link status check */
  5097. tg3_setup_phy(tp, 1);
  5098. spin_unlock_bh(&tp->lock);
  5099. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5100. }
  5101. }
  5102. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5103. {
  5104. struct tg3 *tp = netdev_priv(dev);
  5105. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5106. features &= ~NETIF_F_ALL_TSO;
  5107. return features;
  5108. }
  5109. static int tg3_set_features(struct net_device *dev, u32 features)
  5110. {
  5111. u32 changed = dev->features ^ features;
  5112. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5113. tg3_set_loopback(dev, features);
  5114. return 0;
  5115. }
  5116. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5117. int new_mtu)
  5118. {
  5119. dev->mtu = new_mtu;
  5120. if (new_mtu > ETH_DATA_LEN) {
  5121. if (tg3_flag(tp, 5780_CLASS)) {
  5122. netdev_update_features(dev);
  5123. tg3_flag_clear(tp, TSO_CAPABLE);
  5124. } else {
  5125. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5126. }
  5127. } else {
  5128. if (tg3_flag(tp, 5780_CLASS)) {
  5129. tg3_flag_set(tp, TSO_CAPABLE);
  5130. netdev_update_features(dev);
  5131. }
  5132. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5133. }
  5134. }
  5135. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5136. {
  5137. struct tg3 *tp = netdev_priv(dev);
  5138. int err;
  5139. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5140. return -EINVAL;
  5141. if (!netif_running(dev)) {
  5142. /* We'll just catch it later when the
  5143. * device is up'd.
  5144. */
  5145. tg3_set_mtu(dev, tp, new_mtu);
  5146. return 0;
  5147. }
  5148. tg3_phy_stop(tp);
  5149. tg3_netif_stop(tp);
  5150. tg3_full_lock(tp, 1);
  5151. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5152. tg3_set_mtu(dev, tp, new_mtu);
  5153. err = tg3_restart_hw(tp, 0);
  5154. if (!err)
  5155. tg3_netif_start(tp);
  5156. tg3_full_unlock(tp);
  5157. if (!err)
  5158. tg3_phy_start(tp);
  5159. return err;
  5160. }
  5161. static void tg3_rx_prodring_free(struct tg3 *tp,
  5162. struct tg3_rx_prodring_set *tpr)
  5163. {
  5164. int i;
  5165. if (tpr != &tp->napi[0].prodring) {
  5166. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5167. i = (i + 1) & tp->rx_std_ring_mask)
  5168. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5169. tp->rx_pkt_map_sz);
  5170. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5171. for (i = tpr->rx_jmb_cons_idx;
  5172. i != tpr->rx_jmb_prod_idx;
  5173. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5174. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5175. TG3_RX_JMB_MAP_SZ);
  5176. }
  5177. }
  5178. return;
  5179. }
  5180. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5181. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5182. tp->rx_pkt_map_sz);
  5183. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5184. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5185. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5186. TG3_RX_JMB_MAP_SZ);
  5187. }
  5188. }
  5189. /* Initialize rx rings for packet processing.
  5190. *
  5191. * The chip has been shut down and the driver detached from
  5192. * the networking, so no interrupts or new tx packets will
  5193. * end up in the driver. tp->{tx,}lock are held and thus
  5194. * we may not sleep.
  5195. */
  5196. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5197. struct tg3_rx_prodring_set *tpr)
  5198. {
  5199. u32 i, rx_pkt_dma_sz;
  5200. tpr->rx_std_cons_idx = 0;
  5201. tpr->rx_std_prod_idx = 0;
  5202. tpr->rx_jmb_cons_idx = 0;
  5203. tpr->rx_jmb_prod_idx = 0;
  5204. if (tpr != &tp->napi[0].prodring) {
  5205. memset(&tpr->rx_std_buffers[0], 0,
  5206. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5207. if (tpr->rx_jmb_buffers)
  5208. memset(&tpr->rx_jmb_buffers[0], 0,
  5209. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5210. goto done;
  5211. }
  5212. /* Zero out all descriptors. */
  5213. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5214. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5215. if (tg3_flag(tp, 5780_CLASS) &&
  5216. tp->dev->mtu > ETH_DATA_LEN)
  5217. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5218. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5219. /* Initialize invariants of the rings, we only set this
  5220. * stuff once. This works because the card does not
  5221. * write into the rx buffer posting rings.
  5222. */
  5223. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5224. struct tg3_rx_buffer_desc *rxd;
  5225. rxd = &tpr->rx_std[i];
  5226. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5227. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5228. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5229. (i << RXD_OPAQUE_INDEX_SHIFT));
  5230. }
  5231. /* Now allocate fresh SKBs for each rx ring. */
  5232. for (i = 0; i < tp->rx_pending; i++) {
  5233. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5234. netdev_warn(tp->dev,
  5235. "Using a smaller RX standard ring. Only "
  5236. "%d out of %d buffers were allocated "
  5237. "successfully\n", i, tp->rx_pending);
  5238. if (i == 0)
  5239. goto initfail;
  5240. tp->rx_pending = i;
  5241. break;
  5242. }
  5243. }
  5244. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5245. goto done;
  5246. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5247. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5248. goto done;
  5249. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5250. struct tg3_rx_buffer_desc *rxd;
  5251. rxd = &tpr->rx_jmb[i].std;
  5252. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5253. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5254. RXD_FLAG_JUMBO;
  5255. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5256. (i << RXD_OPAQUE_INDEX_SHIFT));
  5257. }
  5258. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5259. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5260. netdev_warn(tp->dev,
  5261. "Using a smaller RX jumbo ring. Only %d "
  5262. "out of %d buffers were allocated "
  5263. "successfully\n", i, tp->rx_jumbo_pending);
  5264. if (i == 0)
  5265. goto initfail;
  5266. tp->rx_jumbo_pending = i;
  5267. break;
  5268. }
  5269. }
  5270. done:
  5271. return 0;
  5272. initfail:
  5273. tg3_rx_prodring_free(tp, tpr);
  5274. return -ENOMEM;
  5275. }
  5276. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5277. struct tg3_rx_prodring_set *tpr)
  5278. {
  5279. kfree(tpr->rx_std_buffers);
  5280. tpr->rx_std_buffers = NULL;
  5281. kfree(tpr->rx_jmb_buffers);
  5282. tpr->rx_jmb_buffers = NULL;
  5283. if (tpr->rx_std) {
  5284. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5285. tpr->rx_std, tpr->rx_std_mapping);
  5286. tpr->rx_std = NULL;
  5287. }
  5288. if (tpr->rx_jmb) {
  5289. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5290. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5291. tpr->rx_jmb = NULL;
  5292. }
  5293. }
  5294. static int tg3_rx_prodring_init(struct tg3 *tp,
  5295. struct tg3_rx_prodring_set *tpr)
  5296. {
  5297. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5298. GFP_KERNEL);
  5299. if (!tpr->rx_std_buffers)
  5300. return -ENOMEM;
  5301. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5302. TG3_RX_STD_RING_BYTES(tp),
  5303. &tpr->rx_std_mapping,
  5304. GFP_KERNEL);
  5305. if (!tpr->rx_std)
  5306. goto err_out;
  5307. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5308. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5309. GFP_KERNEL);
  5310. if (!tpr->rx_jmb_buffers)
  5311. goto err_out;
  5312. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5313. TG3_RX_JMB_RING_BYTES(tp),
  5314. &tpr->rx_jmb_mapping,
  5315. GFP_KERNEL);
  5316. if (!tpr->rx_jmb)
  5317. goto err_out;
  5318. }
  5319. return 0;
  5320. err_out:
  5321. tg3_rx_prodring_fini(tp, tpr);
  5322. return -ENOMEM;
  5323. }
  5324. /* Free up pending packets in all rx/tx rings.
  5325. *
  5326. * The chip has been shut down and the driver detached from
  5327. * the networking, so no interrupts or new tx packets will
  5328. * end up in the driver. tp->{tx,}lock is not held and we are not
  5329. * in an interrupt context and thus may sleep.
  5330. */
  5331. static void tg3_free_rings(struct tg3 *tp)
  5332. {
  5333. int i, j;
  5334. for (j = 0; j < tp->irq_cnt; j++) {
  5335. struct tg3_napi *tnapi = &tp->napi[j];
  5336. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5337. if (!tnapi->tx_buffers)
  5338. continue;
  5339. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5340. struct ring_info *txp;
  5341. struct sk_buff *skb;
  5342. unsigned int k;
  5343. txp = &tnapi->tx_buffers[i];
  5344. skb = txp->skb;
  5345. if (skb == NULL) {
  5346. i++;
  5347. continue;
  5348. }
  5349. pci_unmap_single(tp->pdev,
  5350. dma_unmap_addr(txp, mapping),
  5351. skb_headlen(skb),
  5352. PCI_DMA_TODEVICE);
  5353. txp->skb = NULL;
  5354. i++;
  5355. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5356. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5357. pci_unmap_page(tp->pdev,
  5358. dma_unmap_addr(txp, mapping),
  5359. skb_shinfo(skb)->frags[k].size,
  5360. PCI_DMA_TODEVICE);
  5361. i++;
  5362. }
  5363. dev_kfree_skb_any(skb);
  5364. }
  5365. }
  5366. }
  5367. /* Initialize tx/rx rings for packet processing.
  5368. *
  5369. * The chip has been shut down and the driver detached from
  5370. * the networking, so no interrupts or new tx packets will
  5371. * end up in the driver. tp->{tx,}lock are held and thus
  5372. * we may not sleep.
  5373. */
  5374. static int tg3_init_rings(struct tg3 *tp)
  5375. {
  5376. int i;
  5377. /* Free up all the SKBs. */
  5378. tg3_free_rings(tp);
  5379. for (i = 0; i < tp->irq_cnt; i++) {
  5380. struct tg3_napi *tnapi = &tp->napi[i];
  5381. tnapi->last_tag = 0;
  5382. tnapi->last_irq_tag = 0;
  5383. tnapi->hw_status->status = 0;
  5384. tnapi->hw_status->status_tag = 0;
  5385. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5386. tnapi->tx_prod = 0;
  5387. tnapi->tx_cons = 0;
  5388. if (tnapi->tx_ring)
  5389. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5390. tnapi->rx_rcb_ptr = 0;
  5391. if (tnapi->rx_rcb)
  5392. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5393. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5394. tg3_free_rings(tp);
  5395. return -ENOMEM;
  5396. }
  5397. }
  5398. return 0;
  5399. }
  5400. /*
  5401. * Must not be invoked with interrupt sources disabled and
  5402. * the hardware shutdown down.
  5403. */
  5404. static void tg3_free_consistent(struct tg3 *tp)
  5405. {
  5406. int i;
  5407. for (i = 0; i < tp->irq_cnt; i++) {
  5408. struct tg3_napi *tnapi = &tp->napi[i];
  5409. if (tnapi->tx_ring) {
  5410. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5411. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5412. tnapi->tx_ring = NULL;
  5413. }
  5414. kfree(tnapi->tx_buffers);
  5415. tnapi->tx_buffers = NULL;
  5416. if (tnapi->rx_rcb) {
  5417. dma_free_coherent(&tp->pdev->dev,
  5418. TG3_RX_RCB_RING_BYTES(tp),
  5419. tnapi->rx_rcb,
  5420. tnapi->rx_rcb_mapping);
  5421. tnapi->rx_rcb = NULL;
  5422. }
  5423. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5424. if (tnapi->hw_status) {
  5425. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5426. tnapi->hw_status,
  5427. tnapi->status_mapping);
  5428. tnapi->hw_status = NULL;
  5429. }
  5430. }
  5431. if (tp->hw_stats) {
  5432. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5433. tp->hw_stats, tp->stats_mapping);
  5434. tp->hw_stats = NULL;
  5435. }
  5436. }
  5437. /*
  5438. * Must not be invoked with interrupt sources disabled and
  5439. * the hardware shutdown down. Can sleep.
  5440. */
  5441. static int tg3_alloc_consistent(struct tg3 *tp)
  5442. {
  5443. int i;
  5444. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5445. sizeof(struct tg3_hw_stats),
  5446. &tp->stats_mapping,
  5447. GFP_KERNEL);
  5448. if (!tp->hw_stats)
  5449. goto err_out;
  5450. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5451. for (i = 0; i < tp->irq_cnt; i++) {
  5452. struct tg3_napi *tnapi = &tp->napi[i];
  5453. struct tg3_hw_status *sblk;
  5454. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5455. TG3_HW_STATUS_SIZE,
  5456. &tnapi->status_mapping,
  5457. GFP_KERNEL);
  5458. if (!tnapi->hw_status)
  5459. goto err_out;
  5460. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5461. sblk = tnapi->hw_status;
  5462. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5463. goto err_out;
  5464. /* If multivector TSS is enabled, vector 0 does not handle
  5465. * tx interrupts. Don't allocate any resources for it.
  5466. */
  5467. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5468. (i && tg3_flag(tp, ENABLE_TSS))) {
  5469. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5470. TG3_TX_RING_SIZE,
  5471. GFP_KERNEL);
  5472. if (!tnapi->tx_buffers)
  5473. goto err_out;
  5474. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5475. TG3_TX_RING_BYTES,
  5476. &tnapi->tx_desc_mapping,
  5477. GFP_KERNEL);
  5478. if (!tnapi->tx_ring)
  5479. goto err_out;
  5480. }
  5481. /*
  5482. * When RSS is enabled, the status block format changes
  5483. * slightly. The "rx_jumbo_consumer", "reserved",
  5484. * and "rx_mini_consumer" members get mapped to the
  5485. * other three rx return ring producer indexes.
  5486. */
  5487. switch (i) {
  5488. default:
  5489. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5490. break;
  5491. case 2:
  5492. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5493. break;
  5494. case 3:
  5495. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5496. break;
  5497. case 4:
  5498. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5499. break;
  5500. }
  5501. /*
  5502. * If multivector RSS is enabled, vector 0 does not handle
  5503. * rx or tx interrupts. Don't allocate any resources for it.
  5504. */
  5505. if (!i && tg3_flag(tp, ENABLE_RSS))
  5506. continue;
  5507. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5508. TG3_RX_RCB_RING_BYTES(tp),
  5509. &tnapi->rx_rcb_mapping,
  5510. GFP_KERNEL);
  5511. if (!tnapi->rx_rcb)
  5512. goto err_out;
  5513. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5514. }
  5515. return 0;
  5516. err_out:
  5517. tg3_free_consistent(tp);
  5518. return -ENOMEM;
  5519. }
  5520. #define MAX_WAIT_CNT 1000
  5521. /* To stop a block, clear the enable bit and poll till it
  5522. * clears. tp->lock is held.
  5523. */
  5524. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5525. {
  5526. unsigned int i;
  5527. u32 val;
  5528. if (tg3_flag(tp, 5705_PLUS)) {
  5529. switch (ofs) {
  5530. case RCVLSC_MODE:
  5531. case DMAC_MODE:
  5532. case MBFREE_MODE:
  5533. case BUFMGR_MODE:
  5534. case MEMARB_MODE:
  5535. /* We can't enable/disable these bits of the
  5536. * 5705/5750, just say success.
  5537. */
  5538. return 0;
  5539. default:
  5540. break;
  5541. }
  5542. }
  5543. val = tr32(ofs);
  5544. val &= ~enable_bit;
  5545. tw32_f(ofs, val);
  5546. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5547. udelay(100);
  5548. val = tr32(ofs);
  5549. if ((val & enable_bit) == 0)
  5550. break;
  5551. }
  5552. if (i == MAX_WAIT_CNT && !silent) {
  5553. dev_err(&tp->pdev->dev,
  5554. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5555. ofs, enable_bit);
  5556. return -ENODEV;
  5557. }
  5558. return 0;
  5559. }
  5560. /* tp->lock is held. */
  5561. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5562. {
  5563. int i, err;
  5564. tg3_disable_ints(tp);
  5565. tp->rx_mode &= ~RX_MODE_ENABLE;
  5566. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5567. udelay(10);
  5568. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5569. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5570. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5571. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5572. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5573. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5574. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5575. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5576. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5577. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5578. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5579. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5580. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5581. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5582. tw32_f(MAC_MODE, tp->mac_mode);
  5583. udelay(40);
  5584. tp->tx_mode &= ~TX_MODE_ENABLE;
  5585. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5586. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5587. udelay(100);
  5588. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5589. break;
  5590. }
  5591. if (i >= MAX_WAIT_CNT) {
  5592. dev_err(&tp->pdev->dev,
  5593. "%s timed out, TX_MODE_ENABLE will not clear "
  5594. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5595. err |= -ENODEV;
  5596. }
  5597. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5598. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5599. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5600. tw32(FTQ_RESET, 0xffffffff);
  5601. tw32(FTQ_RESET, 0x00000000);
  5602. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5603. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5604. for (i = 0; i < tp->irq_cnt; i++) {
  5605. struct tg3_napi *tnapi = &tp->napi[i];
  5606. if (tnapi->hw_status)
  5607. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5608. }
  5609. if (tp->hw_stats)
  5610. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5611. return err;
  5612. }
  5613. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5614. {
  5615. int i;
  5616. u32 apedata;
  5617. /* NCSI does not support APE events */
  5618. if (tg3_flag(tp, APE_HAS_NCSI))
  5619. return;
  5620. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5621. if (apedata != APE_SEG_SIG_MAGIC)
  5622. return;
  5623. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5624. if (!(apedata & APE_FW_STATUS_READY))
  5625. return;
  5626. /* Wait for up to 1 millisecond for APE to service previous event. */
  5627. for (i = 0; i < 10; i++) {
  5628. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5629. return;
  5630. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5631. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5632. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5633. event | APE_EVENT_STATUS_EVENT_PENDING);
  5634. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5635. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5636. break;
  5637. udelay(100);
  5638. }
  5639. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5640. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5641. }
  5642. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5643. {
  5644. u32 event;
  5645. u32 apedata;
  5646. if (!tg3_flag(tp, ENABLE_APE))
  5647. return;
  5648. switch (kind) {
  5649. case RESET_KIND_INIT:
  5650. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5651. APE_HOST_SEG_SIG_MAGIC);
  5652. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5653. APE_HOST_SEG_LEN_MAGIC);
  5654. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5655. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5656. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5657. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5658. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5659. APE_HOST_BEHAV_NO_PHYLOCK);
  5660. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5661. TG3_APE_HOST_DRVR_STATE_START);
  5662. event = APE_EVENT_STATUS_STATE_START;
  5663. break;
  5664. case RESET_KIND_SHUTDOWN:
  5665. /* With the interface we are currently using,
  5666. * APE does not track driver state. Wiping
  5667. * out the HOST SEGMENT SIGNATURE forces
  5668. * the APE to assume OS absent status.
  5669. */
  5670. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5671. if (device_may_wakeup(&tp->pdev->dev) &&
  5672. tg3_flag(tp, WOL_ENABLE)) {
  5673. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5674. TG3_APE_HOST_WOL_SPEED_AUTO);
  5675. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5676. } else
  5677. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5678. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5679. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5680. break;
  5681. case RESET_KIND_SUSPEND:
  5682. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5683. break;
  5684. default:
  5685. return;
  5686. }
  5687. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5688. tg3_ape_send_event(tp, event);
  5689. }
  5690. /* tp->lock is held. */
  5691. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5692. {
  5693. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5694. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5695. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5696. switch (kind) {
  5697. case RESET_KIND_INIT:
  5698. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5699. DRV_STATE_START);
  5700. break;
  5701. case RESET_KIND_SHUTDOWN:
  5702. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5703. DRV_STATE_UNLOAD);
  5704. break;
  5705. case RESET_KIND_SUSPEND:
  5706. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5707. DRV_STATE_SUSPEND);
  5708. break;
  5709. default:
  5710. break;
  5711. }
  5712. }
  5713. if (kind == RESET_KIND_INIT ||
  5714. kind == RESET_KIND_SUSPEND)
  5715. tg3_ape_driver_state_change(tp, kind);
  5716. }
  5717. /* tp->lock is held. */
  5718. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5719. {
  5720. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5721. switch (kind) {
  5722. case RESET_KIND_INIT:
  5723. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5724. DRV_STATE_START_DONE);
  5725. break;
  5726. case RESET_KIND_SHUTDOWN:
  5727. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5728. DRV_STATE_UNLOAD_DONE);
  5729. break;
  5730. default:
  5731. break;
  5732. }
  5733. }
  5734. if (kind == RESET_KIND_SHUTDOWN)
  5735. tg3_ape_driver_state_change(tp, kind);
  5736. }
  5737. /* tp->lock is held. */
  5738. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5739. {
  5740. if (tg3_flag(tp, ENABLE_ASF)) {
  5741. switch (kind) {
  5742. case RESET_KIND_INIT:
  5743. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5744. DRV_STATE_START);
  5745. break;
  5746. case RESET_KIND_SHUTDOWN:
  5747. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5748. DRV_STATE_UNLOAD);
  5749. break;
  5750. case RESET_KIND_SUSPEND:
  5751. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5752. DRV_STATE_SUSPEND);
  5753. break;
  5754. default:
  5755. break;
  5756. }
  5757. }
  5758. }
  5759. static int tg3_poll_fw(struct tg3 *tp)
  5760. {
  5761. int i;
  5762. u32 val;
  5763. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5764. /* Wait up to 20ms for init done. */
  5765. for (i = 0; i < 200; i++) {
  5766. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5767. return 0;
  5768. udelay(100);
  5769. }
  5770. return -ENODEV;
  5771. }
  5772. /* Wait for firmware initialization to complete. */
  5773. for (i = 0; i < 100000; i++) {
  5774. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5775. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5776. break;
  5777. udelay(10);
  5778. }
  5779. /* Chip might not be fitted with firmware. Some Sun onboard
  5780. * parts are configured like that. So don't signal the timeout
  5781. * of the above loop as an error, but do report the lack of
  5782. * running firmware once.
  5783. */
  5784. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5785. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5786. netdev_info(tp->dev, "No firmware running\n");
  5787. }
  5788. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5789. /* The 57765 A0 needs a little more
  5790. * time to do some important work.
  5791. */
  5792. mdelay(10);
  5793. }
  5794. return 0;
  5795. }
  5796. /* Save PCI command register before chip reset */
  5797. static void tg3_save_pci_state(struct tg3 *tp)
  5798. {
  5799. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5800. }
  5801. /* Restore PCI state after chip reset */
  5802. static void tg3_restore_pci_state(struct tg3 *tp)
  5803. {
  5804. u32 val;
  5805. /* Re-enable indirect register accesses. */
  5806. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5807. tp->misc_host_ctrl);
  5808. /* Set MAX PCI retry to zero. */
  5809. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5810. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5811. tg3_flag(tp, PCIX_MODE))
  5812. val |= PCISTATE_RETRY_SAME_DMA;
  5813. /* Allow reads and writes to the APE register and memory space. */
  5814. if (tg3_flag(tp, ENABLE_APE))
  5815. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5816. PCISTATE_ALLOW_APE_SHMEM_WR |
  5817. PCISTATE_ALLOW_APE_PSPACE_WR;
  5818. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5819. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5820. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5821. if (tg3_flag(tp, PCI_EXPRESS))
  5822. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5823. else {
  5824. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5825. tp->pci_cacheline_sz);
  5826. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5827. tp->pci_lat_timer);
  5828. }
  5829. }
  5830. /* Make sure PCI-X relaxed ordering bit is clear. */
  5831. if (tg3_flag(tp, PCIX_MODE)) {
  5832. u16 pcix_cmd;
  5833. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5834. &pcix_cmd);
  5835. pcix_cmd &= ~PCI_X_CMD_ERO;
  5836. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5837. pcix_cmd);
  5838. }
  5839. if (tg3_flag(tp, 5780_CLASS)) {
  5840. /* Chip reset on 5780 will reset MSI enable bit,
  5841. * so need to restore it.
  5842. */
  5843. if (tg3_flag(tp, USING_MSI)) {
  5844. u16 ctrl;
  5845. pci_read_config_word(tp->pdev,
  5846. tp->msi_cap + PCI_MSI_FLAGS,
  5847. &ctrl);
  5848. pci_write_config_word(tp->pdev,
  5849. tp->msi_cap + PCI_MSI_FLAGS,
  5850. ctrl | PCI_MSI_FLAGS_ENABLE);
  5851. val = tr32(MSGINT_MODE);
  5852. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5853. }
  5854. }
  5855. }
  5856. static void tg3_stop_fw(struct tg3 *);
  5857. /* tp->lock is held. */
  5858. static int tg3_chip_reset(struct tg3 *tp)
  5859. {
  5860. u32 val;
  5861. void (*write_op)(struct tg3 *, u32, u32);
  5862. int i, err;
  5863. tg3_nvram_lock(tp);
  5864. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5865. /* No matching tg3_nvram_unlock() after this because
  5866. * chip reset below will undo the nvram lock.
  5867. */
  5868. tp->nvram_lock_cnt = 0;
  5869. /* GRC_MISC_CFG core clock reset will clear the memory
  5870. * enable bit in PCI register 4 and the MSI enable bit
  5871. * on some chips, so we save relevant registers here.
  5872. */
  5873. tg3_save_pci_state(tp);
  5874. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5875. tg3_flag(tp, 5755_PLUS))
  5876. tw32(GRC_FASTBOOT_PC, 0);
  5877. /*
  5878. * We must avoid the readl() that normally takes place.
  5879. * It locks machines, causes machine checks, and other
  5880. * fun things. So, temporarily disable the 5701
  5881. * hardware workaround, while we do the reset.
  5882. */
  5883. write_op = tp->write32;
  5884. if (write_op == tg3_write_flush_reg32)
  5885. tp->write32 = tg3_write32;
  5886. /* Prevent the irq handler from reading or writing PCI registers
  5887. * during chip reset when the memory enable bit in the PCI command
  5888. * register may be cleared. The chip does not generate interrupt
  5889. * at this time, but the irq handler may still be called due to irq
  5890. * sharing or irqpoll.
  5891. */
  5892. tg3_flag_set(tp, CHIP_RESETTING);
  5893. for (i = 0; i < tp->irq_cnt; i++) {
  5894. struct tg3_napi *tnapi = &tp->napi[i];
  5895. if (tnapi->hw_status) {
  5896. tnapi->hw_status->status = 0;
  5897. tnapi->hw_status->status_tag = 0;
  5898. }
  5899. tnapi->last_tag = 0;
  5900. tnapi->last_irq_tag = 0;
  5901. }
  5902. smp_mb();
  5903. for (i = 0; i < tp->irq_cnt; i++)
  5904. synchronize_irq(tp->napi[i].irq_vec);
  5905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5906. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5907. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5908. }
  5909. /* do the reset */
  5910. val = GRC_MISC_CFG_CORECLK_RESET;
  5911. if (tg3_flag(tp, PCI_EXPRESS)) {
  5912. /* Force PCIe 1.0a mode */
  5913. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5914. !tg3_flag(tp, 57765_PLUS) &&
  5915. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5916. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5917. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5918. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5919. tw32(GRC_MISC_CFG, (1 << 29));
  5920. val |= (1 << 29);
  5921. }
  5922. }
  5923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5924. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5925. tw32(GRC_VCPU_EXT_CTRL,
  5926. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5927. }
  5928. /* Manage gphy power for all CPMU absent PCIe devices. */
  5929. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  5930. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5931. tw32(GRC_MISC_CFG, val);
  5932. /* restore 5701 hardware bug workaround write method */
  5933. tp->write32 = write_op;
  5934. /* Unfortunately, we have to delay before the PCI read back.
  5935. * Some 575X chips even will not respond to a PCI cfg access
  5936. * when the reset command is given to the chip.
  5937. *
  5938. * How do these hardware designers expect things to work
  5939. * properly if the PCI write is posted for a long period
  5940. * of time? It is always necessary to have some method by
  5941. * which a register read back can occur to push the write
  5942. * out which does the reset.
  5943. *
  5944. * For most tg3 variants the trick below was working.
  5945. * Ho hum...
  5946. */
  5947. udelay(120);
  5948. /* Flush PCI posted writes. The normal MMIO registers
  5949. * are inaccessible at this time so this is the only
  5950. * way to make this reliably (actually, this is no longer
  5951. * the case, see above). I tried to use indirect
  5952. * register read/write but this upset some 5701 variants.
  5953. */
  5954. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5955. udelay(120);
  5956. if (tg3_flag(tp, PCI_EXPRESS) && tp->pcie_cap) {
  5957. u16 val16;
  5958. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5959. int i;
  5960. u32 cfg_val;
  5961. /* Wait for link training to complete. */
  5962. for (i = 0; i < 5000; i++)
  5963. udelay(100);
  5964. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5965. pci_write_config_dword(tp->pdev, 0xc4,
  5966. cfg_val | (1 << 15));
  5967. }
  5968. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5969. pci_read_config_word(tp->pdev,
  5970. tp->pcie_cap + PCI_EXP_DEVCTL,
  5971. &val16);
  5972. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5973. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5974. /*
  5975. * Older PCIe devices only support the 128 byte
  5976. * MPS setting. Enforce the restriction.
  5977. */
  5978. if (!tg3_flag(tp, CPMU_PRESENT))
  5979. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5980. pci_write_config_word(tp->pdev,
  5981. tp->pcie_cap + PCI_EXP_DEVCTL,
  5982. val16);
  5983. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5984. /* Clear error status */
  5985. pci_write_config_word(tp->pdev,
  5986. tp->pcie_cap + PCI_EXP_DEVSTA,
  5987. PCI_EXP_DEVSTA_CED |
  5988. PCI_EXP_DEVSTA_NFED |
  5989. PCI_EXP_DEVSTA_FED |
  5990. PCI_EXP_DEVSTA_URD);
  5991. }
  5992. tg3_restore_pci_state(tp);
  5993. tg3_flag_clear(tp, CHIP_RESETTING);
  5994. tg3_flag_clear(tp, ERROR_PROCESSED);
  5995. val = 0;
  5996. if (tg3_flag(tp, 5780_CLASS))
  5997. val = tr32(MEMARB_MODE);
  5998. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5999. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6000. tg3_stop_fw(tp);
  6001. tw32(0x5000, 0x400);
  6002. }
  6003. tw32(GRC_MODE, tp->grc_mode);
  6004. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6005. val = tr32(0xc4);
  6006. tw32(0xc4, val | (1 << 15));
  6007. }
  6008. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6010. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6011. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6012. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6013. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6014. }
  6015. if (tg3_flag(tp, ENABLE_APE))
  6016. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6017. MAC_MODE_APE_RX_EN |
  6018. MAC_MODE_TDE_ENABLE;
  6019. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6020. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6021. val = tp->mac_mode;
  6022. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6023. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6024. val = tp->mac_mode;
  6025. } else
  6026. val = 0;
  6027. tw32_f(MAC_MODE, val);
  6028. udelay(40);
  6029. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6030. err = tg3_poll_fw(tp);
  6031. if (err)
  6032. return err;
  6033. tg3_mdio_start(tp);
  6034. if (tg3_flag(tp, PCI_EXPRESS) &&
  6035. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6036. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6037. !tg3_flag(tp, 57765_PLUS)) {
  6038. val = tr32(0x7c00);
  6039. tw32(0x7c00, val | (1 << 25));
  6040. }
  6041. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6042. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6043. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6044. }
  6045. /* Reprobe ASF enable state. */
  6046. tg3_flag_clear(tp, ENABLE_ASF);
  6047. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6048. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6049. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6050. u32 nic_cfg;
  6051. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6052. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6053. tg3_flag_set(tp, ENABLE_ASF);
  6054. tp->last_event_jiffies = jiffies;
  6055. if (tg3_flag(tp, 5750_PLUS))
  6056. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6057. }
  6058. }
  6059. return 0;
  6060. }
  6061. /* tp->lock is held. */
  6062. static void tg3_stop_fw(struct tg3 *tp)
  6063. {
  6064. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6065. /* Wait for RX cpu to ACK the previous event. */
  6066. tg3_wait_for_event_ack(tp);
  6067. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6068. tg3_generate_fw_event(tp);
  6069. /* Wait for RX cpu to ACK this event. */
  6070. tg3_wait_for_event_ack(tp);
  6071. }
  6072. }
  6073. /* tp->lock is held. */
  6074. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6075. {
  6076. int err;
  6077. tg3_stop_fw(tp);
  6078. tg3_write_sig_pre_reset(tp, kind);
  6079. tg3_abort_hw(tp, silent);
  6080. err = tg3_chip_reset(tp);
  6081. __tg3_set_mac_addr(tp, 0);
  6082. tg3_write_sig_legacy(tp, kind);
  6083. tg3_write_sig_post_reset(tp, kind);
  6084. if (err)
  6085. return err;
  6086. return 0;
  6087. }
  6088. #define RX_CPU_SCRATCH_BASE 0x30000
  6089. #define RX_CPU_SCRATCH_SIZE 0x04000
  6090. #define TX_CPU_SCRATCH_BASE 0x34000
  6091. #define TX_CPU_SCRATCH_SIZE 0x04000
  6092. /* tp->lock is held. */
  6093. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6094. {
  6095. int i;
  6096. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6097. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6098. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6099. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6100. return 0;
  6101. }
  6102. if (offset == RX_CPU_BASE) {
  6103. for (i = 0; i < 10000; i++) {
  6104. tw32(offset + CPU_STATE, 0xffffffff);
  6105. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6106. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6107. break;
  6108. }
  6109. tw32(offset + CPU_STATE, 0xffffffff);
  6110. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6111. udelay(10);
  6112. } else {
  6113. for (i = 0; i < 10000; i++) {
  6114. tw32(offset + CPU_STATE, 0xffffffff);
  6115. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6116. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6117. break;
  6118. }
  6119. }
  6120. if (i >= 10000) {
  6121. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6122. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6123. return -ENODEV;
  6124. }
  6125. /* Clear firmware's nvram arbitration. */
  6126. if (tg3_flag(tp, NVRAM))
  6127. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6128. return 0;
  6129. }
  6130. struct fw_info {
  6131. unsigned int fw_base;
  6132. unsigned int fw_len;
  6133. const __be32 *fw_data;
  6134. };
  6135. /* tp->lock is held. */
  6136. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6137. int cpu_scratch_size, struct fw_info *info)
  6138. {
  6139. int err, lock_err, i;
  6140. void (*write_op)(struct tg3 *, u32, u32);
  6141. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6142. netdev_err(tp->dev,
  6143. "%s: Trying to load TX cpu firmware which is 5705\n",
  6144. __func__);
  6145. return -EINVAL;
  6146. }
  6147. if (tg3_flag(tp, 5705_PLUS))
  6148. write_op = tg3_write_mem;
  6149. else
  6150. write_op = tg3_write_indirect_reg32;
  6151. /* It is possible that bootcode is still loading at this point.
  6152. * Get the nvram lock first before halting the cpu.
  6153. */
  6154. lock_err = tg3_nvram_lock(tp);
  6155. err = tg3_halt_cpu(tp, cpu_base);
  6156. if (!lock_err)
  6157. tg3_nvram_unlock(tp);
  6158. if (err)
  6159. goto out;
  6160. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6161. write_op(tp, cpu_scratch_base + i, 0);
  6162. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6163. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6164. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6165. write_op(tp, (cpu_scratch_base +
  6166. (info->fw_base & 0xffff) +
  6167. (i * sizeof(u32))),
  6168. be32_to_cpu(info->fw_data[i]));
  6169. err = 0;
  6170. out:
  6171. return err;
  6172. }
  6173. /* tp->lock is held. */
  6174. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6175. {
  6176. struct fw_info info;
  6177. const __be32 *fw_data;
  6178. int err, i;
  6179. fw_data = (void *)tp->fw->data;
  6180. /* Firmware blob starts with version numbers, followed by
  6181. start address and length. We are setting complete length.
  6182. length = end_address_of_bss - start_address_of_text.
  6183. Remainder is the blob to be loaded contiguously
  6184. from start address. */
  6185. info.fw_base = be32_to_cpu(fw_data[1]);
  6186. info.fw_len = tp->fw->size - 12;
  6187. info.fw_data = &fw_data[3];
  6188. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6189. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6190. &info);
  6191. if (err)
  6192. return err;
  6193. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6194. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6195. &info);
  6196. if (err)
  6197. return err;
  6198. /* Now startup only the RX cpu. */
  6199. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6200. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6201. for (i = 0; i < 5; i++) {
  6202. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6203. break;
  6204. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6205. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6206. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6207. udelay(1000);
  6208. }
  6209. if (i >= 5) {
  6210. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6211. "should be %08x\n", __func__,
  6212. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6213. return -ENODEV;
  6214. }
  6215. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6216. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6217. return 0;
  6218. }
  6219. /* tp->lock is held. */
  6220. static int tg3_load_tso_firmware(struct tg3 *tp)
  6221. {
  6222. struct fw_info info;
  6223. const __be32 *fw_data;
  6224. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6225. int err, i;
  6226. if (tg3_flag(tp, HW_TSO_1) ||
  6227. tg3_flag(tp, HW_TSO_2) ||
  6228. tg3_flag(tp, HW_TSO_3))
  6229. return 0;
  6230. fw_data = (void *)tp->fw->data;
  6231. /* Firmware blob starts with version numbers, followed by
  6232. start address and length. We are setting complete length.
  6233. length = end_address_of_bss - start_address_of_text.
  6234. Remainder is the blob to be loaded contiguously
  6235. from start address. */
  6236. info.fw_base = be32_to_cpu(fw_data[1]);
  6237. cpu_scratch_size = tp->fw_len;
  6238. info.fw_len = tp->fw->size - 12;
  6239. info.fw_data = &fw_data[3];
  6240. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6241. cpu_base = RX_CPU_BASE;
  6242. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6243. } else {
  6244. cpu_base = TX_CPU_BASE;
  6245. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6246. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6247. }
  6248. err = tg3_load_firmware_cpu(tp, cpu_base,
  6249. cpu_scratch_base, cpu_scratch_size,
  6250. &info);
  6251. if (err)
  6252. return err;
  6253. /* Now startup the cpu. */
  6254. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6255. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6256. for (i = 0; i < 5; i++) {
  6257. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6258. break;
  6259. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6260. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6261. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6262. udelay(1000);
  6263. }
  6264. if (i >= 5) {
  6265. netdev_err(tp->dev,
  6266. "%s fails to set CPU PC, is %08x should be %08x\n",
  6267. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6268. return -ENODEV;
  6269. }
  6270. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6271. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6272. return 0;
  6273. }
  6274. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6275. {
  6276. struct tg3 *tp = netdev_priv(dev);
  6277. struct sockaddr *addr = p;
  6278. int err = 0, skip_mac_1 = 0;
  6279. if (!is_valid_ether_addr(addr->sa_data))
  6280. return -EINVAL;
  6281. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6282. if (!netif_running(dev))
  6283. return 0;
  6284. if (tg3_flag(tp, ENABLE_ASF)) {
  6285. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6286. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6287. addr0_low = tr32(MAC_ADDR_0_LOW);
  6288. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6289. addr1_low = tr32(MAC_ADDR_1_LOW);
  6290. /* Skip MAC addr 1 if ASF is using it. */
  6291. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6292. !(addr1_high == 0 && addr1_low == 0))
  6293. skip_mac_1 = 1;
  6294. }
  6295. spin_lock_bh(&tp->lock);
  6296. __tg3_set_mac_addr(tp, skip_mac_1);
  6297. spin_unlock_bh(&tp->lock);
  6298. return err;
  6299. }
  6300. /* tp->lock is held. */
  6301. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6302. dma_addr_t mapping, u32 maxlen_flags,
  6303. u32 nic_addr)
  6304. {
  6305. tg3_write_mem(tp,
  6306. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6307. ((u64) mapping >> 32));
  6308. tg3_write_mem(tp,
  6309. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6310. ((u64) mapping & 0xffffffff));
  6311. tg3_write_mem(tp,
  6312. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6313. maxlen_flags);
  6314. if (!tg3_flag(tp, 5705_PLUS))
  6315. tg3_write_mem(tp,
  6316. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6317. nic_addr);
  6318. }
  6319. static void __tg3_set_rx_mode(struct net_device *);
  6320. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6321. {
  6322. int i;
  6323. if (!tg3_flag(tp, ENABLE_TSS)) {
  6324. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6325. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6326. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6327. } else {
  6328. tw32(HOSTCC_TXCOL_TICKS, 0);
  6329. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6330. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6331. }
  6332. if (!tg3_flag(tp, ENABLE_RSS)) {
  6333. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6334. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6335. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6336. } else {
  6337. tw32(HOSTCC_RXCOL_TICKS, 0);
  6338. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6339. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6340. }
  6341. if (!tg3_flag(tp, 5705_PLUS)) {
  6342. u32 val = ec->stats_block_coalesce_usecs;
  6343. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6344. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6345. if (!netif_carrier_ok(tp->dev))
  6346. val = 0;
  6347. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6348. }
  6349. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6350. u32 reg;
  6351. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6352. tw32(reg, ec->rx_coalesce_usecs);
  6353. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6354. tw32(reg, ec->rx_max_coalesced_frames);
  6355. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6356. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6357. if (tg3_flag(tp, ENABLE_TSS)) {
  6358. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6359. tw32(reg, ec->tx_coalesce_usecs);
  6360. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6361. tw32(reg, ec->tx_max_coalesced_frames);
  6362. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6363. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6364. }
  6365. }
  6366. for (; i < tp->irq_max - 1; i++) {
  6367. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6368. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6369. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6370. if (tg3_flag(tp, ENABLE_TSS)) {
  6371. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6372. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6373. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6374. }
  6375. }
  6376. }
  6377. /* tp->lock is held. */
  6378. static void tg3_rings_reset(struct tg3 *tp)
  6379. {
  6380. int i;
  6381. u32 stblk, txrcb, rxrcb, limit;
  6382. struct tg3_napi *tnapi = &tp->napi[0];
  6383. /* Disable all transmit rings but the first. */
  6384. if (!tg3_flag(tp, 5705_PLUS))
  6385. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6386. else if (tg3_flag(tp, 5717_PLUS))
  6387. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6388. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6389. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6390. else
  6391. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6392. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6393. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6394. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6395. BDINFO_FLAGS_DISABLED);
  6396. /* Disable all receive return rings but the first. */
  6397. if (tg3_flag(tp, 5717_PLUS))
  6398. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6399. else if (!tg3_flag(tp, 5705_PLUS))
  6400. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6401. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6402. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6403. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6404. else
  6405. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6406. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6407. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6408. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6409. BDINFO_FLAGS_DISABLED);
  6410. /* Disable interrupts */
  6411. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6412. /* Zero mailbox registers. */
  6413. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6414. for (i = 1; i < tp->irq_max; i++) {
  6415. tp->napi[i].tx_prod = 0;
  6416. tp->napi[i].tx_cons = 0;
  6417. if (tg3_flag(tp, ENABLE_TSS))
  6418. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6419. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6420. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6421. }
  6422. if (!tg3_flag(tp, ENABLE_TSS))
  6423. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6424. } else {
  6425. tp->napi[0].tx_prod = 0;
  6426. tp->napi[0].tx_cons = 0;
  6427. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6428. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6429. }
  6430. /* Make sure the NIC-based send BD rings are disabled. */
  6431. if (!tg3_flag(tp, 5705_PLUS)) {
  6432. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6433. for (i = 0; i < 16; i++)
  6434. tw32_tx_mbox(mbox + i * 8, 0);
  6435. }
  6436. txrcb = NIC_SRAM_SEND_RCB;
  6437. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6438. /* Clear status block in ram. */
  6439. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6440. /* Set status block DMA address */
  6441. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6442. ((u64) tnapi->status_mapping >> 32));
  6443. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6444. ((u64) tnapi->status_mapping & 0xffffffff));
  6445. if (tnapi->tx_ring) {
  6446. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6447. (TG3_TX_RING_SIZE <<
  6448. BDINFO_FLAGS_MAXLEN_SHIFT),
  6449. NIC_SRAM_TX_BUFFER_DESC);
  6450. txrcb += TG3_BDINFO_SIZE;
  6451. }
  6452. if (tnapi->rx_rcb) {
  6453. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6454. (tp->rx_ret_ring_mask + 1) <<
  6455. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6456. rxrcb += TG3_BDINFO_SIZE;
  6457. }
  6458. stblk = HOSTCC_STATBLCK_RING1;
  6459. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6460. u64 mapping = (u64)tnapi->status_mapping;
  6461. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6462. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6463. /* Clear status block in ram. */
  6464. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6465. if (tnapi->tx_ring) {
  6466. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6467. (TG3_TX_RING_SIZE <<
  6468. BDINFO_FLAGS_MAXLEN_SHIFT),
  6469. NIC_SRAM_TX_BUFFER_DESC);
  6470. txrcb += TG3_BDINFO_SIZE;
  6471. }
  6472. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6473. ((tp->rx_ret_ring_mask + 1) <<
  6474. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6475. stblk += 8;
  6476. rxrcb += TG3_BDINFO_SIZE;
  6477. }
  6478. }
  6479. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6480. {
  6481. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6482. if (!tg3_flag(tp, 5750_PLUS) ||
  6483. tg3_flag(tp, 5780_CLASS) ||
  6484. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6485. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6486. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6487. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6488. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6489. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6490. else
  6491. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6492. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6493. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6494. val = min(nic_rep_thresh, host_rep_thresh);
  6495. tw32(RCVBDI_STD_THRESH, val);
  6496. if (tg3_flag(tp, 57765_PLUS))
  6497. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6498. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6499. return;
  6500. if (!tg3_flag(tp, 5705_PLUS))
  6501. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6502. else
  6503. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6504. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6505. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6506. tw32(RCVBDI_JUMBO_THRESH, val);
  6507. if (tg3_flag(tp, 57765_PLUS))
  6508. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6509. }
  6510. /* tp->lock is held. */
  6511. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6512. {
  6513. u32 val, rdmac_mode;
  6514. int i, err, limit;
  6515. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6516. tg3_disable_ints(tp);
  6517. tg3_stop_fw(tp);
  6518. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6519. if (tg3_flag(tp, INIT_COMPLETE))
  6520. tg3_abort_hw(tp, 1);
  6521. /* Enable MAC control of LPI */
  6522. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6523. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6524. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6525. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6526. tw32_f(TG3_CPMU_EEE_CTRL,
  6527. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6528. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6529. TG3_CPMU_EEEMD_LPI_IN_TX |
  6530. TG3_CPMU_EEEMD_LPI_IN_RX |
  6531. TG3_CPMU_EEEMD_EEE_ENABLE;
  6532. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6533. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6534. if (tg3_flag(tp, ENABLE_APE))
  6535. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6536. tw32_f(TG3_CPMU_EEE_MODE, val);
  6537. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6538. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6539. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6540. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6541. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6542. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6543. }
  6544. if (reset_phy)
  6545. tg3_phy_reset(tp);
  6546. err = tg3_chip_reset(tp);
  6547. if (err)
  6548. return err;
  6549. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6550. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6551. val = tr32(TG3_CPMU_CTRL);
  6552. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6553. tw32(TG3_CPMU_CTRL, val);
  6554. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6555. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6556. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6557. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6558. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6559. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6560. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6561. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6562. val = tr32(TG3_CPMU_HST_ACC);
  6563. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6564. val |= CPMU_HST_ACC_MACCLK_6_25;
  6565. tw32(TG3_CPMU_HST_ACC, val);
  6566. }
  6567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6568. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6569. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6570. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6571. tw32(PCIE_PWR_MGMT_THRESH, val);
  6572. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6573. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6574. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6575. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6576. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6577. }
  6578. if (tg3_flag(tp, L1PLLPD_EN)) {
  6579. u32 grc_mode = tr32(GRC_MODE);
  6580. /* Access the lower 1K of PL PCIE block registers. */
  6581. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6582. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6583. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6584. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6585. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6586. tw32(GRC_MODE, grc_mode);
  6587. }
  6588. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6589. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6590. u32 grc_mode = tr32(GRC_MODE);
  6591. /* Access the lower 1K of PL PCIE block registers. */
  6592. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6593. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6594. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6595. TG3_PCIE_PL_LO_PHYCTL5);
  6596. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6597. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6598. tw32(GRC_MODE, grc_mode);
  6599. }
  6600. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6601. u32 grc_mode = tr32(GRC_MODE);
  6602. /* Access the lower 1K of DL PCIE block registers. */
  6603. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6604. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6605. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6606. TG3_PCIE_DL_LO_FTSMAX);
  6607. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6608. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6609. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6610. tw32(GRC_MODE, grc_mode);
  6611. }
  6612. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6613. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6614. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6615. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6616. }
  6617. /* This works around an issue with Athlon chipsets on
  6618. * B3 tigon3 silicon. This bit has no effect on any
  6619. * other revision. But do not set this on PCI Express
  6620. * chips and don't even touch the clocks if the CPMU is present.
  6621. */
  6622. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6623. if (!tg3_flag(tp, PCI_EXPRESS))
  6624. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6625. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6626. }
  6627. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6628. tg3_flag(tp, PCIX_MODE)) {
  6629. val = tr32(TG3PCI_PCISTATE);
  6630. val |= PCISTATE_RETRY_SAME_DMA;
  6631. tw32(TG3PCI_PCISTATE, val);
  6632. }
  6633. if (tg3_flag(tp, ENABLE_APE)) {
  6634. /* Allow reads and writes to the
  6635. * APE register and memory space.
  6636. */
  6637. val = tr32(TG3PCI_PCISTATE);
  6638. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6639. PCISTATE_ALLOW_APE_SHMEM_WR |
  6640. PCISTATE_ALLOW_APE_PSPACE_WR;
  6641. tw32(TG3PCI_PCISTATE, val);
  6642. }
  6643. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6644. /* Enable some hw fixes. */
  6645. val = tr32(TG3PCI_MSI_DATA);
  6646. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6647. tw32(TG3PCI_MSI_DATA, val);
  6648. }
  6649. /* Descriptor ring init may make accesses to the
  6650. * NIC SRAM area to setup the TX descriptors, so we
  6651. * can only do this after the hardware has been
  6652. * successfully reset.
  6653. */
  6654. err = tg3_init_rings(tp);
  6655. if (err)
  6656. return err;
  6657. if (tg3_flag(tp, 57765_PLUS)) {
  6658. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6659. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6660. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6661. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6662. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6663. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6664. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6665. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6666. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6667. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6668. /* This value is determined during the probe time DMA
  6669. * engine test, tg3_test_dma.
  6670. */
  6671. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6672. }
  6673. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6674. GRC_MODE_4X_NIC_SEND_RINGS |
  6675. GRC_MODE_NO_TX_PHDR_CSUM |
  6676. GRC_MODE_NO_RX_PHDR_CSUM);
  6677. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6678. /* Pseudo-header checksum is done by hardware logic and not
  6679. * the offload processers, so make the chip do the pseudo-
  6680. * header checksums on receive. For transmit it is more
  6681. * convenient to do the pseudo-header checksum in software
  6682. * as Linux does that on transmit for us in all cases.
  6683. */
  6684. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6685. tw32(GRC_MODE,
  6686. tp->grc_mode |
  6687. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6688. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6689. val = tr32(GRC_MISC_CFG);
  6690. val &= ~0xff;
  6691. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6692. tw32(GRC_MISC_CFG, val);
  6693. /* Initialize MBUF/DESC pool. */
  6694. if (tg3_flag(tp, 5750_PLUS)) {
  6695. /* Do nothing. */
  6696. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6697. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6699. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6700. else
  6701. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6702. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6703. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6704. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6705. int fw_len;
  6706. fw_len = tp->fw_len;
  6707. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6708. tw32(BUFMGR_MB_POOL_ADDR,
  6709. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6710. tw32(BUFMGR_MB_POOL_SIZE,
  6711. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6712. }
  6713. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6714. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6715. tp->bufmgr_config.mbuf_read_dma_low_water);
  6716. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6717. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6718. tw32(BUFMGR_MB_HIGH_WATER,
  6719. tp->bufmgr_config.mbuf_high_water);
  6720. } else {
  6721. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6722. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6723. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6724. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6725. tw32(BUFMGR_MB_HIGH_WATER,
  6726. tp->bufmgr_config.mbuf_high_water_jumbo);
  6727. }
  6728. tw32(BUFMGR_DMA_LOW_WATER,
  6729. tp->bufmgr_config.dma_low_water);
  6730. tw32(BUFMGR_DMA_HIGH_WATER,
  6731. tp->bufmgr_config.dma_high_water);
  6732. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6733. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6734. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6736. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6737. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6738. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6739. tw32(BUFMGR_MODE, val);
  6740. for (i = 0; i < 2000; i++) {
  6741. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6742. break;
  6743. udelay(10);
  6744. }
  6745. if (i >= 2000) {
  6746. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6747. return -ENODEV;
  6748. }
  6749. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6750. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6751. tg3_setup_rxbd_thresholds(tp);
  6752. /* Initialize TG3_BDINFO's at:
  6753. * RCVDBDI_STD_BD: standard eth size rx ring
  6754. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6755. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6756. *
  6757. * like so:
  6758. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6759. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6760. * ring attribute flags
  6761. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6762. *
  6763. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6764. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6765. *
  6766. * The size of each ring is fixed in the firmware, but the location is
  6767. * configurable.
  6768. */
  6769. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6770. ((u64) tpr->rx_std_mapping >> 32));
  6771. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6772. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6773. if (!tg3_flag(tp, 5717_PLUS))
  6774. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6775. NIC_SRAM_RX_BUFFER_DESC);
  6776. /* Disable the mini ring */
  6777. if (!tg3_flag(tp, 5705_PLUS))
  6778. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6779. BDINFO_FLAGS_DISABLED);
  6780. /* Program the jumbo buffer descriptor ring control
  6781. * blocks on those devices that have them.
  6782. */
  6783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6784. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6785. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6786. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6787. ((u64) tpr->rx_jmb_mapping >> 32));
  6788. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6789. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6790. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6791. BDINFO_FLAGS_MAXLEN_SHIFT;
  6792. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6793. val | BDINFO_FLAGS_USE_EXT_RECV);
  6794. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6796. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6797. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6798. } else {
  6799. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6800. BDINFO_FLAGS_DISABLED);
  6801. }
  6802. if (tg3_flag(tp, 57765_PLUS)) {
  6803. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6804. val = TG3_RX_STD_MAX_SIZE_5700;
  6805. else
  6806. val = TG3_RX_STD_MAX_SIZE_5717;
  6807. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6808. val |= (TG3_RX_STD_DMA_SZ << 2);
  6809. } else
  6810. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6811. } else
  6812. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6813. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6814. tpr->rx_std_prod_idx = tp->rx_pending;
  6815. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6816. tpr->rx_jmb_prod_idx =
  6817. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6818. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6819. tg3_rings_reset(tp);
  6820. /* Initialize MAC address and backoff seed. */
  6821. __tg3_set_mac_addr(tp, 0);
  6822. /* MTU + ethernet header + FCS + optional VLAN tag */
  6823. tw32(MAC_RX_MTU_SIZE,
  6824. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6825. /* The slot time is changed by tg3_setup_phy if we
  6826. * run at gigabit with half duplex.
  6827. */
  6828. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6829. (6 << TX_LENGTHS_IPG_SHIFT) |
  6830. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6831. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6832. val |= tr32(MAC_TX_LENGTHS) &
  6833. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6834. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6835. tw32(MAC_TX_LENGTHS, val);
  6836. /* Receive rules. */
  6837. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6838. tw32(RCVLPC_CONFIG, 0x0181);
  6839. /* Calculate RDMAC_MODE setting early, we need it to determine
  6840. * the RCVLPC_STATE_ENABLE mask.
  6841. */
  6842. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6843. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6844. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6845. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6846. RDMAC_MODE_LNGREAD_ENAB);
  6847. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6848. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6850. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6852. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6853. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6854. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6855. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6856. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6857. if (tg3_flag(tp, TSO_CAPABLE) &&
  6858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6859. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6860. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6861. !tg3_flag(tp, IS_5788)) {
  6862. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6863. }
  6864. }
  6865. if (tg3_flag(tp, PCI_EXPRESS))
  6866. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6867. if (tg3_flag(tp, HW_TSO_1) ||
  6868. tg3_flag(tp, HW_TSO_2) ||
  6869. tg3_flag(tp, HW_TSO_3))
  6870. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6871. if (tg3_flag(tp, 57765_PLUS) ||
  6872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6873. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6874. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6876. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6877. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6881. tg3_flag(tp, 57765_PLUS)) {
  6882. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6883. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6885. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6886. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6887. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6888. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6889. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6890. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6891. }
  6892. tw32(TG3_RDMA_RSRVCTRL_REG,
  6893. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6894. }
  6895. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6896. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6897. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6898. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6899. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6900. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6901. }
  6902. /* Receive/send statistics. */
  6903. if (tg3_flag(tp, 5750_PLUS)) {
  6904. val = tr32(RCVLPC_STATS_ENABLE);
  6905. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6906. tw32(RCVLPC_STATS_ENABLE, val);
  6907. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6908. tg3_flag(tp, TSO_CAPABLE)) {
  6909. val = tr32(RCVLPC_STATS_ENABLE);
  6910. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6911. tw32(RCVLPC_STATS_ENABLE, val);
  6912. } else {
  6913. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6914. }
  6915. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6916. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6917. tw32(SNDDATAI_STATSCTRL,
  6918. (SNDDATAI_SCTRL_ENABLE |
  6919. SNDDATAI_SCTRL_FASTUPD));
  6920. /* Setup host coalescing engine. */
  6921. tw32(HOSTCC_MODE, 0);
  6922. for (i = 0; i < 2000; i++) {
  6923. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6924. break;
  6925. udelay(10);
  6926. }
  6927. __tg3_set_coalesce(tp, &tp->coal);
  6928. if (!tg3_flag(tp, 5705_PLUS)) {
  6929. /* Status/statistics block address. See tg3_timer,
  6930. * the tg3_periodic_fetch_stats call there, and
  6931. * tg3_get_stats to see how this works for 5705/5750 chips.
  6932. */
  6933. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6934. ((u64) tp->stats_mapping >> 32));
  6935. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6936. ((u64) tp->stats_mapping & 0xffffffff));
  6937. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6938. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6939. /* Clear statistics and status block memory areas */
  6940. for (i = NIC_SRAM_STATS_BLK;
  6941. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6942. i += sizeof(u32)) {
  6943. tg3_write_mem(tp, i, 0);
  6944. udelay(40);
  6945. }
  6946. }
  6947. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6948. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6949. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6950. if (!tg3_flag(tp, 5705_PLUS))
  6951. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6952. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6953. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6954. /* reset to prevent losing 1st rx packet intermittently */
  6955. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6956. udelay(10);
  6957. }
  6958. if (tg3_flag(tp, ENABLE_APE))
  6959. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6960. else
  6961. tp->mac_mode = 0;
  6962. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6963. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6964. if (!tg3_flag(tp, 5705_PLUS) &&
  6965. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6966. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6967. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6968. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6969. udelay(40);
  6970. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6971. * If TG3_FLAG_IS_NIC is zero, we should read the
  6972. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6973. * whether used as inputs or outputs, are set by boot code after
  6974. * reset.
  6975. */
  6976. if (!tg3_flag(tp, IS_NIC)) {
  6977. u32 gpio_mask;
  6978. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6979. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6980. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6981. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6982. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6983. GRC_LCLCTRL_GPIO_OUTPUT3;
  6984. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6985. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6986. tp->grc_local_ctrl &= ~gpio_mask;
  6987. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6988. /* GPIO1 must be driven high for eeprom write protect */
  6989. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  6990. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6991. GRC_LCLCTRL_GPIO_OUTPUT1);
  6992. }
  6993. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6994. udelay(100);
  6995. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  6996. val = tr32(MSGINT_MODE);
  6997. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6998. tw32(MSGINT_MODE, val);
  6999. }
  7000. if (!tg3_flag(tp, 5705_PLUS)) {
  7001. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7002. udelay(40);
  7003. }
  7004. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7005. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7006. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7007. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7008. WDMAC_MODE_LNGREAD_ENAB);
  7009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7010. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7011. if (tg3_flag(tp, TSO_CAPABLE) &&
  7012. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7013. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7014. /* nothing */
  7015. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7016. !tg3_flag(tp, IS_5788)) {
  7017. val |= WDMAC_MODE_RX_ACCEL;
  7018. }
  7019. }
  7020. /* Enable host coalescing bug fix */
  7021. if (tg3_flag(tp, 5755_PLUS))
  7022. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7023. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7024. val |= WDMAC_MODE_BURST_ALL_DATA;
  7025. tw32_f(WDMAC_MODE, val);
  7026. udelay(40);
  7027. if (tg3_flag(tp, PCIX_MODE)) {
  7028. u16 pcix_cmd;
  7029. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7030. &pcix_cmd);
  7031. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7032. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7033. pcix_cmd |= PCI_X_CMD_READ_2K;
  7034. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7035. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7036. pcix_cmd |= PCI_X_CMD_READ_2K;
  7037. }
  7038. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7039. pcix_cmd);
  7040. }
  7041. tw32_f(RDMAC_MODE, rdmac_mode);
  7042. udelay(40);
  7043. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7044. if (!tg3_flag(tp, 5705_PLUS))
  7045. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7047. tw32(SNDDATAC_MODE,
  7048. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7049. else
  7050. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7051. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7052. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7053. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7054. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7055. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7056. tw32(RCVDBDI_MODE, val);
  7057. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7058. if (tg3_flag(tp, HW_TSO_1) ||
  7059. tg3_flag(tp, HW_TSO_2) ||
  7060. tg3_flag(tp, HW_TSO_3))
  7061. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7062. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7063. if (tg3_flag(tp, ENABLE_TSS))
  7064. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7065. tw32(SNDBDI_MODE, val);
  7066. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7067. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7068. err = tg3_load_5701_a0_firmware_fix(tp);
  7069. if (err)
  7070. return err;
  7071. }
  7072. if (tg3_flag(tp, TSO_CAPABLE)) {
  7073. err = tg3_load_tso_firmware(tp);
  7074. if (err)
  7075. return err;
  7076. }
  7077. tp->tx_mode = TX_MODE_ENABLE;
  7078. if (tg3_flag(tp, 5755_PLUS) ||
  7079. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7080. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7081. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7082. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7083. tp->tx_mode &= ~val;
  7084. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7085. }
  7086. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7087. udelay(100);
  7088. if (tg3_flag(tp, ENABLE_RSS)) {
  7089. u32 reg = MAC_RSS_INDIR_TBL_0;
  7090. u8 *ent = (u8 *)&val;
  7091. /* Setup the indirection table */
  7092. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7093. int idx = i % sizeof(val);
  7094. ent[idx] = i % (tp->irq_cnt - 1);
  7095. if (idx == sizeof(val) - 1) {
  7096. tw32(reg, val);
  7097. reg += 4;
  7098. }
  7099. }
  7100. /* Setup the "secret" hash key. */
  7101. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7102. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7103. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7104. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7105. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7106. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7107. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7108. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7109. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7110. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7111. }
  7112. tp->rx_mode = RX_MODE_ENABLE;
  7113. if (tg3_flag(tp, 5755_PLUS))
  7114. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7115. if (tg3_flag(tp, ENABLE_RSS))
  7116. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7117. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7118. RX_MODE_RSS_IPV6_HASH_EN |
  7119. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7120. RX_MODE_RSS_IPV4_HASH_EN |
  7121. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7122. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7123. udelay(10);
  7124. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7125. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7126. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7127. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7128. udelay(10);
  7129. }
  7130. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7131. udelay(10);
  7132. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7133. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7134. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7135. /* Set drive transmission level to 1.2V */
  7136. /* only if the signal pre-emphasis bit is not set */
  7137. val = tr32(MAC_SERDES_CFG);
  7138. val &= 0xfffff000;
  7139. val |= 0x880;
  7140. tw32(MAC_SERDES_CFG, val);
  7141. }
  7142. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7143. tw32(MAC_SERDES_CFG, 0x616000);
  7144. }
  7145. /* Prevent chip from dropping frames when flow control
  7146. * is enabled.
  7147. */
  7148. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7149. val = 1;
  7150. else
  7151. val = 2;
  7152. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7154. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7155. /* Use hardware link auto-negotiation */
  7156. tg3_flag_set(tp, HW_AUTONEG);
  7157. }
  7158. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7160. u32 tmp;
  7161. tmp = tr32(SERDES_RX_CTRL);
  7162. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7163. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7164. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7165. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7166. }
  7167. if (!tg3_flag(tp, USE_PHYLIB)) {
  7168. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7169. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7170. tp->link_config.speed = tp->link_config.orig_speed;
  7171. tp->link_config.duplex = tp->link_config.orig_duplex;
  7172. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7173. }
  7174. err = tg3_setup_phy(tp, 0);
  7175. if (err)
  7176. return err;
  7177. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7178. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7179. u32 tmp;
  7180. /* Clear CRC stats. */
  7181. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7182. tg3_writephy(tp, MII_TG3_TEST1,
  7183. tmp | MII_TG3_TEST1_CRC_EN);
  7184. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7185. }
  7186. }
  7187. }
  7188. __tg3_set_rx_mode(tp->dev);
  7189. /* Initialize receive rules. */
  7190. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7191. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7192. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7193. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7194. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7195. limit = 8;
  7196. else
  7197. limit = 16;
  7198. if (tg3_flag(tp, ENABLE_ASF))
  7199. limit -= 4;
  7200. switch (limit) {
  7201. case 16:
  7202. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7203. case 15:
  7204. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7205. case 14:
  7206. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7207. case 13:
  7208. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7209. case 12:
  7210. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7211. case 11:
  7212. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7213. case 10:
  7214. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7215. case 9:
  7216. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7217. case 8:
  7218. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7219. case 7:
  7220. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7221. case 6:
  7222. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7223. case 5:
  7224. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7225. case 4:
  7226. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7227. case 3:
  7228. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7229. case 2:
  7230. case 1:
  7231. default:
  7232. break;
  7233. }
  7234. if (tg3_flag(tp, ENABLE_APE))
  7235. /* Write our heartbeat update interval to APE. */
  7236. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7237. APE_HOST_HEARTBEAT_INT_DISABLE);
  7238. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7239. return 0;
  7240. }
  7241. /* Called at device open time to get the chip ready for
  7242. * packet processing. Invoked with tp->lock held.
  7243. */
  7244. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7245. {
  7246. tg3_switch_clocks(tp);
  7247. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7248. return tg3_reset_hw(tp, reset_phy);
  7249. }
  7250. #define TG3_STAT_ADD32(PSTAT, REG) \
  7251. do { u32 __val = tr32(REG); \
  7252. (PSTAT)->low += __val; \
  7253. if ((PSTAT)->low < __val) \
  7254. (PSTAT)->high += 1; \
  7255. } while (0)
  7256. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7257. {
  7258. struct tg3_hw_stats *sp = tp->hw_stats;
  7259. if (!netif_carrier_ok(tp->dev))
  7260. return;
  7261. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7262. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7263. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7264. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7265. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7266. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7267. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7268. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7269. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7270. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7271. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7272. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7273. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7274. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7275. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7276. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7277. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7278. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7279. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7280. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7281. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7282. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7283. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7284. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7285. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7286. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7287. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7288. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7289. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7290. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7291. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7292. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7293. } else {
  7294. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7295. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7296. if (val) {
  7297. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7298. sp->rx_discards.low += val;
  7299. if (sp->rx_discards.low < val)
  7300. sp->rx_discards.high += 1;
  7301. }
  7302. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7303. }
  7304. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7305. }
  7306. static void tg3_timer(unsigned long __opaque)
  7307. {
  7308. struct tg3 *tp = (struct tg3 *) __opaque;
  7309. if (tp->irq_sync)
  7310. goto restart_timer;
  7311. spin_lock(&tp->lock);
  7312. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7313. /* All of this garbage is because when using non-tagged
  7314. * IRQ status the mailbox/status_block protocol the chip
  7315. * uses with the cpu is race prone.
  7316. */
  7317. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7318. tw32(GRC_LOCAL_CTRL,
  7319. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7320. } else {
  7321. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7322. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7323. }
  7324. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7325. tg3_flag_set(tp, RESTART_TIMER);
  7326. spin_unlock(&tp->lock);
  7327. schedule_work(&tp->reset_task);
  7328. return;
  7329. }
  7330. }
  7331. /* This part only runs once per second. */
  7332. if (!--tp->timer_counter) {
  7333. if (tg3_flag(tp, 5705_PLUS))
  7334. tg3_periodic_fetch_stats(tp);
  7335. if (tp->setlpicnt && !--tp->setlpicnt)
  7336. tg3_phy_eee_enable(tp);
  7337. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7338. u32 mac_stat;
  7339. int phy_event;
  7340. mac_stat = tr32(MAC_STATUS);
  7341. phy_event = 0;
  7342. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7343. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7344. phy_event = 1;
  7345. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7346. phy_event = 1;
  7347. if (phy_event)
  7348. tg3_setup_phy(tp, 0);
  7349. } else if (tg3_flag(tp, POLL_SERDES)) {
  7350. u32 mac_stat = tr32(MAC_STATUS);
  7351. int need_setup = 0;
  7352. if (netif_carrier_ok(tp->dev) &&
  7353. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7354. need_setup = 1;
  7355. }
  7356. if (!netif_carrier_ok(tp->dev) &&
  7357. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7358. MAC_STATUS_SIGNAL_DET))) {
  7359. need_setup = 1;
  7360. }
  7361. if (need_setup) {
  7362. if (!tp->serdes_counter) {
  7363. tw32_f(MAC_MODE,
  7364. (tp->mac_mode &
  7365. ~MAC_MODE_PORT_MODE_MASK));
  7366. udelay(40);
  7367. tw32_f(MAC_MODE, tp->mac_mode);
  7368. udelay(40);
  7369. }
  7370. tg3_setup_phy(tp, 0);
  7371. }
  7372. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7373. tg3_flag(tp, 5780_CLASS)) {
  7374. tg3_serdes_parallel_detect(tp);
  7375. }
  7376. tp->timer_counter = tp->timer_multiplier;
  7377. }
  7378. /* Heartbeat is only sent once every 2 seconds.
  7379. *
  7380. * The heartbeat is to tell the ASF firmware that the host
  7381. * driver is still alive. In the event that the OS crashes,
  7382. * ASF needs to reset the hardware to free up the FIFO space
  7383. * that may be filled with rx packets destined for the host.
  7384. * If the FIFO is full, ASF will no longer function properly.
  7385. *
  7386. * Unintended resets have been reported on real time kernels
  7387. * where the timer doesn't run on time. Netpoll will also have
  7388. * same problem.
  7389. *
  7390. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7391. * to check the ring condition when the heartbeat is expiring
  7392. * before doing the reset. This will prevent most unintended
  7393. * resets.
  7394. */
  7395. if (!--tp->asf_counter) {
  7396. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7397. tg3_wait_for_event_ack(tp);
  7398. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7399. FWCMD_NICDRV_ALIVE3);
  7400. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7401. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7402. TG3_FW_UPDATE_TIMEOUT_SEC);
  7403. tg3_generate_fw_event(tp);
  7404. }
  7405. tp->asf_counter = tp->asf_multiplier;
  7406. }
  7407. spin_unlock(&tp->lock);
  7408. restart_timer:
  7409. tp->timer.expires = jiffies + tp->timer_offset;
  7410. add_timer(&tp->timer);
  7411. }
  7412. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7413. {
  7414. irq_handler_t fn;
  7415. unsigned long flags;
  7416. char *name;
  7417. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7418. if (tp->irq_cnt == 1)
  7419. name = tp->dev->name;
  7420. else {
  7421. name = &tnapi->irq_lbl[0];
  7422. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7423. name[IFNAMSIZ-1] = 0;
  7424. }
  7425. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7426. fn = tg3_msi;
  7427. if (tg3_flag(tp, 1SHOT_MSI))
  7428. fn = tg3_msi_1shot;
  7429. flags = 0;
  7430. } else {
  7431. fn = tg3_interrupt;
  7432. if (tg3_flag(tp, TAGGED_STATUS))
  7433. fn = tg3_interrupt_tagged;
  7434. flags = IRQF_SHARED;
  7435. }
  7436. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7437. }
  7438. static int tg3_test_interrupt(struct tg3 *tp)
  7439. {
  7440. struct tg3_napi *tnapi = &tp->napi[0];
  7441. struct net_device *dev = tp->dev;
  7442. int err, i, intr_ok = 0;
  7443. u32 val;
  7444. if (!netif_running(dev))
  7445. return -ENODEV;
  7446. tg3_disable_ints(tp);
  7447. free_irq(tnapi->irq_vec, tnapi);
  7448. /*
  7449. * Turn off MSI one shot mode. Otherwise this test has no
  7450. * observable way to know whether the interrupt was delivered.
  7451. */
  7452. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7453. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7454. tw32(MSGINT_MODE, val);
  7455. }
  7456. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7457. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7458. if (err)
  7459. return err;
  7460. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7461. tg3_enable_ints(tp);
  7462. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7463. tnapi->coal_now);
  7464. for (i = 0; i < 5; i++) {
  7465. u32 int_mbox, misc_host_ctrl;
  7466. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7467. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7468. if ((int_mbox != 0) ||
  7469. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7470. intr_ok = 1;
  7471. break;
  7472. }
  7473. msleep(10);
  7474. }
  7475. tg3_disable_ints(tp);
  7476. free_irq(tnapi->irq_vec, tnapi);
  7477. err = tg3_request_irq(tp, 0);
  7478. if (err)
  7479. return err;
  7480. if (intr_ok) {
  7481. /* Reenable MSI one shot mode. */
  7482. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7483. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7484. tw32(MSGINT_MODE, val);
  7485. }
  7486. return 0;
  7487. }
  7488. return -EIO;
  7489. }
  7490. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7491. * successfully restored
  7492. */
  7493. static int tg3_test_msi(struct tg3 *tp)
  7494. {
  7495. int err;
  7496. u16 pci_cmd;
  7497. if (!tg3_flag(tp, USING_MSI))
  7498. return 0;
  7499. /* Turn off SERR reporting in case MSI terminates with Master
  7500. * Abort.
  7501. */
  7502. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7503. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7504. pci_cmd & ~PCI_COMMAND_SERR);
  7505. err = tg3_test_interrupt(tp);
  7506. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7507. if (!err)
  7508. return 0;
  7509. /* other failures */
  7510. if (err != -EIO)
  7511. return err;
  7512. /* MSI test failed, go back to INTx mode */
  7513. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7514. "to INTx mode. Please report this failure to the PCI "
  7515. "maintainer and include system chipset information\n");
  7516. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7517. pci_disable_msi(tp->pdev);
  7518. tg3_flag_clear(tp, USING_MSI);
  7519. tp->napi[0].irq_vec = tp->pdev->irq;
  7520. err = tg3_request_irq(tp, 0);
  7521. if (err)
  7522. return err;
  7523. /* Need to reset the chip because the MSI cycle may have terminated
  7524. * with Master Abort.
  7525. */
  7526. tg3_full_lock(tp, 1);
  7527. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7528. err = tg3_init_hw(tp, 1);
  7529. tg3_full_unlock(tp);
  7530. if (err)
  7531. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7532. return err;
  7533. }
  7534. static int tg3_request_firmware(struct tg3 *tp)
  7535. {
  7536. const __be32 *fw_data;
  7537. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7538. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7539. tp->fw_needed);
  7540. return -ENOENT;
  7541. }
  7542. fw_data = (void *)tp->fw->data;
  7543. /* Firmware blob starts with version numbers, followed by
  7544. * start address and _full_ length including BSS sections
  7545. * (which must be longer than the actual data, of course
  7546. */
  7547. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7548. if (tp->fw_len < (tp->fw->size - 12)) {
  7549. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7550. tp->fw_len, tp->fw_needed);
  7551. release_firmware(tp->fw);
  7552. tp->fw = NULL;
  7553. return -EINVAL;
  7554. }
  7555. /* We no longer need firmware; we have it. */
  7556. tp->fw_needed = NULL;
  7557. return 0;
  7558. }
  7559. static bool tg3_enable_msix(struct tg3 *tp)
  7560. {
  7561. int i, rc, cpus = num_online_cpus();
  7562. struct msix_entry msix_ent[tp->irq_max];
  7563. if (cpus == 1)
  7564. /* Just fallback to the simpler MSI mode. */
  7565. return false;
  7566. /*
  7567. * We want as many rx rings enabled as there are cpus.
  7568. * The first MSIX vector only deals with link interrupts, etc,
  7569. * so we add one to the number of vectors we are requesting.
  7570. */
  7571. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7572. for (i = 0; i < tp->irq_max; i++) {
  7573. msix_ent[i].entry = i;
  7574. msix_ent[i].vector = 0;
  7575. }
  7576. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7577. if (rc < 0) {
  7578. return false;
  7579. } else if (rc != 0) {
  7580. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7581. return false;
  7582. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7583. tp->irq_cnt, rc);
  7584. tp->irq_cnt = rc;
  7585. }
  7586. for (i = 0; i < tp->irq_max; i++)
  7587. tp->napi[i].irq_vec = msix_ent[i].vector;
  7588. netif_set_real_num_tx_queues(tp->dev, 1);
  7589. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7590. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7591. pci_disable_msix(tp->pdev);
  7592. return false;
  7593. }
  7594. if (tp->irq_cnt > 1) {
  7595. tg3_flag_set(tp, ENABLE_RSS);
  7596. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7597. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7598. tg3_flag_set(tp, ENABLE_TSS);
  7599. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7600. }
  7601. }
  7602. return true;
  7603. }
  7604. static void tg3_ints_init(struct tg3 *tp)
  7605. {
  7606. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7607. !tg3_flag(tp, TAGGED_STATUS)) {
  7608. /* All MSI supporting chips should support tagged
  7609. * status. Assert that this is the case.
  7610. */
  7611. netdev_warn(tp->dev,
  7612. "MSI without TAGGED_STATUS? Not using MSI\n");
  7613. goto defcfg;
  7614. }
  7615. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7616. tg3_flag_set(tp, USING_MSIX);
  7617. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7618. tg3_flag_set(tp, USING_MSI);
  7619. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7620. u32 msi_mode = tr32(MSGINT_MODE);
  7621. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7622. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7623. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7624. }
  7625. defcfg:
  7626. if (!tg3_flag(tp, USING_MSIX)) {
  7627. tp->irq_cnt = 1;
  7628. tp->napi[0].irq_vec = tp->pdev->irq;
  7629. netif_set_real_num_tx_queues(tp->dev, 1);
  7630. netif_set_real_num_rx_queues(tp->dev, 1);
  7631. }
  7632. }
  7633. static void tg3_ints_fini(struct tg3 *tp)
  7634. {
  7635. if (tg3_flag(tp, USING_MSIX))
  7636. pci_disable_msix(tp->pdev);
  7637. else if (tg3_flag(tp, USING_MSI))
  7638. pci_disable_msi(tp->pdev);
  7639. tg3_flag_clear(tp, USING_MSI);
  7640. tg3_flag_clear(tp, USING_MSIX);
  7641. tg3_flag_clear(tp, ENABLE_RSS);
  7642. tg3_flag_clear(tp, ENABLE_TSS);
  7643. }
  7644. static int tg3_open(struct net_device *dev)
  7645. {
  7646. struct tg3 *tp = netdev_priv(dev);
  7647. int i, err;
  7648. if (tp->fw_needed) {
  7649. err = tg3_request_firmware(tp);
  7650. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7651. if (err)
  7652. return err;
  7653. } else if (err) {
  7654. netdev_warn(tp->dev, "TSO capability disabled\n");
  7655. tg3_flag_clear(tp, TSO_CAPABLE);
  7656. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7657. netdev_notice(tp->dev, "TSO capability restored\n");
  7658. tg3_flag_set(tp, TSO_CAPABLE);
  7659. }
  7660. }
  7661. netif_carrier_off(tp->dev);
  7662. err = tg3_power_up(tp);
  7663. if (err)
  7664. return err;
  7665. tg3_full_lock(tp, 0);
  7666. tg3_disable_ints(tp);
  7667. tg3_flag_clear(tp, INIT_COMPLETE);
  7668. tg3_full_unlock(tp);
  7669. /*
  7670. * Setup interrupts first so we know how
  7671. * many NAPI resources to allocate
  7672. */
  7673. tg3_ints_init(tp);
  7674. /* The placement of this call is tied
  7675. * to the setup and use of Host TX descriptors.
  7676. */
  7677. err = tg3_alloc_consistent(tp);
  7678. if (err)
  7679. goto err_out1;
  7680. tg3_napi_init(tp);
  7681. tg3_napi_enable(tp);
  7682. for (i = 0; i < tp->irq_cnt; i++) {
  7683. struct tg3_napi *tnapi = &tp->napi[i];
  7684. err = tg3_request_irq(tp, i);
  7685. if (err) {
  7686. for (i--; i >= 0; i--)
  7687. free_irq(tnapi->irq_vec, tnapi);
  7688. break;
  7689. }
  7690. }
  7691. if (err)
  7692. goto err_out2;
  7693. tg3_full_lock(tp, 0);
  7694. err = tg3_init_hw(tp, 1);
  7695. if (err) {
  7696. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7697. tg3_free_rings(tp);
  7698. } else {
  7699. if (tg3_flag(tp, TAGGED_STATUS))
  7700. tp->timer_offset = HZ;
  7701. else
  7702. tp->timer_offset = HZ / 10;
  7703. BUG_ON(tp->timer_offset > HZ);
  7704. tp->timer_counter = tp->timer_multiplier =
  7705. (HZ / tp->timer_offset);
  7706. tp->asf_counter = tp->asf_multiplier =
  7707. ((HZ / tp->timer_offset) * 2);
  7708. init_timer(&tp->timer);
  7709. tp->timer.expires = jiffies + tp->timer_offset;
  7710. tp->timer.data = (unsigned long) tp;
  7711. tp->timer.function = tg3_timer;
  7712. }
  7713. tg3_full_unlock(tp);
  7714. if (err)
  7715. goto err_out3;
  7716. if (tg3_flag(tp, USING_MSI)) {
  7717. err = tg3_test_msi(tp);
  7718. if (err) {
  7719. tg3_full_lock(tp, 0);
  7720. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7721. tg3_free_rings(tp);
  7722. tg3_full_unlock(tp);
  7723. goto err_out2;
  7724. }
  7725. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7726. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7727. tw32(PCIE_TRANSACTION_CFG,
  7728. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7729. }
  7730. }
  7731. tg3_phy_start(tp);
  7732. tg3_full_lock(tp, 0);
  7733. add_timer(&tp->timer);
  7734. tg3_flag_set(tp, INIT_COMPLETE);
  7735. tg3_enable_ints(tp);
  7736. tg3_full_unlock(tp);
  7737. netif_tx_start_all_queues(dev);
  7738. /*
  7739. * Reset loopback feature if it was turned on while the device was down
  7740. * make sure that it's installed properly now.
  7741. */
  7742. if (dev->features & NETIF_F_LOOPBACK)
  7743. tg3_set_loopback(dev, dev->features);
  7744. return 0;
  7745. err_out3:
  7746. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7747. struct tg3_napi *tnapi = &tp->napi[i];
  7748. free_irq(tnapi->irq_vec, tnapi);
  7749. }
  7750. err_out2:
  7751. tg3_napi_disable(tp);
  7752. tg3_napi_fini(tp);
  7753. tg3_free_consistent(tp);
  7754. err_out1:
  7755. tg3_ints_fini(tp);
  7756. return err;
  7757. }
  7758. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7759. struct rtnl_link_stats64 *);
  7760. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7761. static int tg3_close(struct net_device *dev)
  7762. {
  7763. int i;
  7764. struct tg3 *tp = netdev_priv(dev);
  7765. tg3_napi_disable(tp);
  7766. cancel_work_sync(&tp->reset_task);
  7767. netif_tx_stop_all_queues(dev);
  7768. del_timer_sync(&tp->timer);
  7769. tg3_phy_stop(tp);
  7770. tg3_full_lock(tp, 1);
  7771. tg3_disable_ints(tp);
  7772. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7773. tg3_free_rings(tp);
  7774. tg3_flag_clear(tp, INIT_COMPLETE);
  7775. tg3_full_unlock(tp);
  7776. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7777. struct tg3_napi *tnapi = &tp->napi[i];
  7778. free_irq(tnapi->irq_vec, tnapi);
  7779. }
  7780. tg3_ints_fini(tp);
  7781. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7782. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7783. sizeof(tp->estats_prev));
  7784. tg3_napi_fini(tp);
  7785. tg3_free_consistent(tp);
  7786. tg3_power_down(tp);
  7787. netif_carrier_off(tp->dev);
  7788. return 0;
  7789. }
  7790. static inline u64 get_stat64(tg3_stat64_t *val)
  7791. {
  7792. return ((u64)val->high << 32) | ((u64)val->low);
  7793. }
  7794. static u64 calc_crc_errors(struct tg3 *tp)
  7795. {
  7796. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7797. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7798. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7800. u32 val;
  7801. spin_lock_bh(&tp->lock);
  7802. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7803. tg3_writephy(tp, MII_TG3_TEST1,
  7804. val | MII_TG3_TEST1_CRC_EN);
  7805. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7806. } else
  7807. val = 0;
  7808. spin_unlock_bh(&tp->lock);
  7809. tp->phy_crc_errors += val;
  7810. return tp->phy_crc_errors;
  7811. }
  7812. return get_stat64(&hw_stats->rx_fcs_errors);
  7813. }
  7814. #define ESTAT_ADD(member) \
  7815. estats->member = old_estats->member + \
  7816. get_stat64(&hw_stats->member)
  7817. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7818. {
  7819. struct tg3_ethtool_stats *estats = &tp->estats;
  7820. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7821. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7822. if (!hw_stats)
  7823. return old_estats;
  7824. ESTAT_ADD(rx_octets);
  7825. ESTAT_ADD(rx_fragments);
  7826. ESTAT_ADD(rx_ucast_packets);
  7827. ESTAT_ADD(rx_mcast_packets);
  7828. ESTAT_ADD(rx_bcast_packets);
  7829. ESTAT_ADD(rx_fcs_errors);
  7830. ESTAT_ADD(rx_align_errors);
  7831. ESTAT_ADD(rx_xon_pause_rcvd);
  7832. ESTAT_ADD(rx_xoff_pause_rcvd);
  7833. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7834. ESTAT_ADD(rx_xoff_entered);
  7835. ESTAT_ADD(rx_frame_too_long_errors);
  7836. ESTAT_ADD(rx_jabbers);
  7837. ESTAT_ADD(rx_undersize_packets);
  7838. ESTAT_ADD(rx_in_length_errors);
  7839. ESTAT_ADD(rx_out_length_errors);
  7840. ESTAT_ADD(rx_64_or_less_octet_packets);
  7841. ESTAT_ADD(rx_65_to_127_octet_packets);
  7842. ESTAT_ADD(rx_128_to_255_octet_packets);
  7843. ESTAT_ADD(rx_256_to_511_octet_packets);
  7844. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7845. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7846. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7847. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7848. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7849. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7850. ESTAT_ADD(tx_octets);
  7851. ESTAT_ADD(tx_collisions);
  7852. ESTAT_ADD(tx_xon_sent);
  7853. ESTAT_ADD(tx_xoff_sent);
  7854. ESTAT_ADD(tx_flow_control);
  7855. ESTAT_ADD(tx_mac_errors);
  7856. ESTAT_ADD(tx_single_collisions);
  7857. ESTAT_ADD(tx_mult_collisions);
  7858. ESTAT_ADD(tx_deferred);
  7859. ESTAT_ADD(tx_excessive_collisions);
  7860. ESTAT_ADD(tx_late_collisions);
  7861. ESTAT_ADD(tx_collide_2times);
  7862. ESTAT_ADD(tx_collide_3times);
  7863. ESTAT_ADD(tx_collide_4times);
  7864. ESTAT_ADD(tx_collide_5times);
  7865. ESTAT_ADD(tx_collide_6times);
  7866. ESTAT_ADD(tx_collide_7times);
  7867. ESTAT_ADD(tx_collide_8times);
  7868. ESTAT_ADD(tx_collide_9times);
  7869. ESTAT_ADD(tx_collide_10times);
  7870. ESTAT_ADD(tx_collide_11times);
  7871. ESTAT_ADD(tx_collide_12times);
  7872. ESTAT_ADD(tx_collide_13times);
  7873. ESTAT_ADD(tx_collide_14times);
  7874. ESTAT_ADD(tx_collide_15times);
  7875. ESTAT_ADD(tx_ucast_packets);
  7876. ESTAT_ADD(tx_mcast_packets);
  7877. ESTAT_ADD(tx_bcast_packets);
  7878. ESTAT_ADD(tx_carrier_sense_errors);
  7879. ESTAT_ADD(tx_discards);
  7880. ESTAT_ADD(tx_errors);
  7881. ESTAT_ADD(dma_writeq_full);
  7882. ESTAT_ADD(dma_write_prioq_full);
  7883. ESTAT_ADD(rxbds_empty);
  7884. ESTAT_ADD(rx_discards);
  7885. ESTAT_ADD(rx_errors);
  7886. ESTAT_ADD(rx_threshold_hit);
  7887. ESTAT_ADD(dma_readq_full);
  7888. ESTAT_ADD(dma_read_prioq_full);
  7889. ESTAT_ADD(tx_comp_queue_full);
  7890. ESTAT_ADD(ring_set_send_prod_index);
  7891. ESTAT_ADD(ring_status_update);
  7892. ESTAT_ADD(nic_irqs);
  7893. ESTAT_ADD(nic_avoided_irqs);
  7894. ESTAT_ADD(nic_tx_threshold_hit);
  7895. ESTAT_ADD(mbuf_lwm_thresh_hit);
  7896. return estats;
  7897. }
  7898. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7899. struct rtnl_link_stats64 *stats)
  7900. {
  7901. struct tg3 *tp = netdev_priv(dev);
  7902. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7903. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7904. if (!hw_stats)
  7905. return old_stats;
  7906. stats->rx_packets = old_stats->rx_packets +
  7907. get_stat64(&hw_stats->rx_ucast_packets) +
  7908. get_stat64(&hw_stats->rx_mcast_packets) +
  7909. get_stat64(&hw_stats->rx_bcast_packets);
  7910. stats->tx_packets = old_stats->tx_packets +
  7911. get_stat64(&hw_stats->tx_ucast_packets) +
  7912. get_stat64(&hw_stats->tx_mcast_packets) +
  7913. get_stat64(&hw_stats->tx_bcast_packets);
  7914. stats->rx_bytes = old_stats->rx_bytes +
  7915. get_stat64(&hw_stats->rx_octets);
  7916. stats->tx_bytes = old_stats->tx_bytes +
  7917. get_stat64(&hw_stats->tx_octets);
  7918. stats->rx_errors = old_stats->rx_errors +
  7919. get_stat64(&hw_stats->rx_errors);
  7920. stats->tx_errors = old_stats->tx_errors +
  7921. get_stat64(&hw_stats->tx_errors) +
  7922. get_stat64(&hw_stats->tx_mac_errors) +
  7923. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7924. get_stat64(&hw_stats->tx_discards);
  7925. stats->multicast = old_stats->multicast +
  7926. get_stat64(&hw_stats->rx_mcast_packets);
  7927. stats->collisions = old_stats->collisions +
  7928. get_stat64(&hw_stats->tx_collisions);
  7929. stats->rx_length_errors = old_stats->rx_length_errors +
  7930. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7931. get_stat64(&hw_stats->rx_undersize_packets);
  7932. stats->rx_over_errors = old_stats->rx_over_errors +
  7933. get_stat64(&hw_stats->rxbds_empty);
  7934. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7935. get_stat64(&hw_stats->rx_align_errors);
  7936. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7937. get_stat64(&hw_stats->tx_discards);
  7938. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7939. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7940. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7941. calc_crc_errors(tp);
  7942. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7943. get_stat64(&hw_stats->rx_discards);
  7944. stats->rx_dropped = tp->rx_dropped;
  7945. return stats;
  7946. }
  7947. static inline u32 calc_crc(unsigned char *buf, int len)
  7948. {
  7949. u32 reg;
  7950. u32 tmp;
  7951. int j, k;
  7952. reg = 0xffffffff;
  7953. for (j = 0; j < len; j++) {
  7954. reg ^= buf[j];
  7955. for (k = 0; k < 8; k++) {
  7956. tmp = reg & 0x01;
  7957. reg >>= 1;
  7958. if (tmp)
  7959. reg ^= 0xedb88320;
  7960. }
  7961. }
  7962. return ~reg;
  7963. }
  7964. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7965. {
  7966. /* accept or reject all multicast frames */
  7967. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7968. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7969. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7970. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7971. }
  7972. static void __tg3_set_rx_mode(struct net_device *dev)
  7973. {
  7974. struct tg3 *tp = netdev_priv(dev);
  7975. u32 rx_mode;
  7976. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7977. RX_MODE_KEEP_VLAN_TAG);
  7978. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7979. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7980. * flag clear.
  7981. */
  7982. if (!tg3_flag(tp, ENABLE_ASF))
  7983. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7984. #endif
  7985. if (dev->flags & IFF_PROMISC) {
  7986. /* Promiscuous mode. */
  7987. rx_mode |= RX_MODE_PROMISC;
  7988. } else if (dev->flags & IFF_ALLMULTI) {
  7989. /* Accept all multicast. */
  7990. tg3_set_multi(tp, 1);
  7991. } else if (netdev_mc_empty(dev)) {
  7992. /* Reject all multicast. */
  7993. tg3_set_multi(tp, 0);
  7994. } else {
  7995. /* Accept one or more multicast(s). */
  7996. struct netdev_hw_addr *ha;
  7997. u32 mc_filter[4] = { 0, };
  7998. u32 regidx;
  7999. u32 bit;
  8000. u32 crc;
  8001. netdev_for_each_mc_addr(ha, dev) {
  8002. crc = calc_crc(ha->addr, ETH_ALEN);
  8003. bit = ~crc & 0x7f;
  8004. regidx = (bit & 0x60) >> 5;
  8005. bit &= 0x1f;
  8006. mc_filter[regidx] |= (1 << bit);
  8007. }
  8008. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8009. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8010. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8011. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8012. }
  8013. if (rx_mode != tp->rx_mode) {
  8014. tp->rx_mode = rx_mode;
  8015. tw32_f(MAC_RX_MODE, rx_mode);
  8016. udelay(10);
  8017. }
  8018. }
  8019. static void tg3_set_rx_mode(struct net_device *dev)
  8020. {
  8021. struct tg3 *tp = netdev_priv(dev);
  8022. if (!netif_running(dev))
  8023. return;
  8024. tg3_full_lock(tp, 0);
  8025. __tg3_set_rx_mode(dev);
  8026. tg3_full_unlock(tp);
  8027. }
  8028. static int tg3_get_regs_len(struct net_device *dev)
  8029. {
  8030. return TG3_REG_BLK_SIZE;
  8031. }
  8032. static void tg3_get_regs(struct net_device *dev,
  8033. struct ethtool_regs *regs, void *_p)
  8034. {
  8035. struct tg3 *tp = netdev_priv(dev);
  8036. regs->version = 0;
  8037. memset(_p, 0, TG3_REG_BLK_SIZE);
  8038. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8039. return;
  8040. tg3_full_lock(tp, 0);
  8041. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8042. tg3_full_unlock(tp);
  8043. }
  8044. static int tg3_get_eeprom_len(struct net_device *dev)
  8045. {
  8046. struct tg3 *tp = netdev_priv(dev);
  8047. return tp->nvram_size;
  8048. }
  8049. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8050. {
  8051. struct tg3 *tp = netdev_priv(dev);
  8052. int ret;
  8053. u8 *pd;
  8054. u32 i, offset, len, b_offset, b_count;
  8055. __be32 val;
  8056. if (tg3_flag(tp, NO_NVRAM))
  8057. return -EINVAL;
  8058. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8059. return -EAGAIN;
  8060. offset = eeprom->offset;
  8061. len = eeprom->len;
  8062. eeprom->len = 0;
  8063. eeprom->magic = TG3_EEPROM_MAGIC;
  8064. if (offset & 3) {
  8065. /* adjustments to start on required 4 byte boundary */
  8066. b_offset = offset & 3;
  8067. b_count = 4 - b_offset;
  8068. if (b_count > len) {
  8069. /* i.e. offset=1 len=2 */
  8070. b_count = len;
  8071. }
  8072. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8073. if (ret)
  8074. return ret;
  8075. memcpy(data, ((char *)&val) + b_offset, b_count);
  8076. len -= b_count;
  8077. offset += b_count;
  8078. eeprom->len += b_count;
  8079. }
  8080. /* read bytes up to the last 4 byte boundary */
  8081. pd = &data[eeprom->len];
  8082. for (i = 0; i < (len - (len & 3)); i += 4) {
  8083. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8084. if (ret) {
  8085. eeprom->len += i;
  8086. return ret;
  8087. }
  8088. memcpy(pd + i, &val, 4);
  8089. }
  8090. eeprom->len += i;
  8091. if (len & 3) {
  8092. /* read last bytes not ending on 4 byte boundary */
  8093. pd = &data[eeprom->len];
  8094. b_count = len & 3;
  8095. b_offset = offset + len - b_count;
  8096. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8097. if (ret)
  8098. return ret;
  8099. memcpy(pd, &val, b_count);
  8100. eeprom->len += b_count;
  8101. }
  8102. return 0;
  8103. }
  8104. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8105. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8106. {
  8107. struct tg3 *tp = netdev_priv(dev);
  8108. int ret;
  8109. u32 offset, len, b_offset, odd_len;
  8110. u8 *buf;
  8111. __be32 start, end;
  8112. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8113. return -EAGAIN;
  8114. if (tg3_flag(tp, NO_NVRAM) ||
  8115. eeprom->magic != TG3_EEPROM_MAGIC)
  8116. return -EINVAL;
  8117. offset = eeprom->offset;
  8118. len = eeprom->len;
  8119. if ((b_offset = (offset & 3))) {
  8120. /* adjustments to start on required 4 byte boundary */
  8121. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8122. if (ret)
  8123. return ret;
  8124. len += b_offset;
  8125. offset &= ~3;
  8126. if (len < 4)
  8127. len = 4;
  8128. }
  8129. odd_len = 0;
  8130. if (len & 3) {
  8131. /* adjustments to end on required 4 byte boundary */
  8132. odd_len = 1;
  8133. len = (len + 3) & ~3;
  8134. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8135. if (ret)
  8136. return ret;
  8137. }
  8138. buf = data;
  8139. if (b_offset || odd_len) {
  8140. buf = kmalloc(len, GFP_KERNEL);
  8141. if (!buf)
  8142. return -ENOMEM;
  8143. if (b_offset)
  8144. memcpy(buf, &start, 4);
  8145. if (odd_len)
  8146. memcpy(buf+len-4, &end, 4);
  8147. memcpy(buf + b_offset, data, eeprom->len);
  8148. }
  8149. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8150. if (buf != data)
  8151. kfree(buf);
  8152. return ret;
  8153. }
  8154. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8155. {
  8156. struct tg3 *tp = netdev_priv(dev);
  8157. if (tg3_flag(tp, USE_PHYLIB)) {
  8158. struct phy_device *phydev;
  8159. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8160. return -EAGAIN;
  8161. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8162. return phy_ethtool_gset(phydev, cmd);
  8163. }
  8164. cmd->supported = (SUPPORTED_Autoneg);
  8165. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8166. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8167. SUPPORTED_1000baseT_Full);
  8168. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8169. cmd->supported |= (SUPPORTED_100baseT_Half |
  8170. SUPPORTED_100baseT_Full |
  8171. SUPPORTED_10baseT_Half |
  8172. SUPPORTED_10baseT_Full |
  8173. SUPPORTED_TP);
  8174. cmd->port = PORT_TP;
  8175. } else {
  8176. cmd->supported |= SUPPORTED_FIBRE;
  8177. cmd->port = PORT_FIBRE;
  8178. }
  8179. cmd->advertising = tp->link_config.advertising;
  8180. if (netif_running(dev)) {
  8181. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8182. cmd->duplex = tp->link_config.active_duplex;
  8183. } else {
  8184. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8185. cmd->duplex = DUPLEX_INVALID;
  8186. }
  8187. cmd->phy_address = tp->phy_addr;
  8188. cmd->transceiver = XCVR_INTERNAL;
  8189. cmd->autoneg = tp->link_config.autoneg;
  8190. cmd->maxtxpkt = 0;
  8191. cmd->maxrxpkt = 0;
  8192. return 0;
  8193. }
  8194. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8195. {
  8196. struct tg3 *tp = netdev_priv(dev);
  8197. u32 speed = ethtool_cmd_speed(cmd);
  8198. if (tg3_flag(tp, USE_PHYLIB)) {
  8199. struct phy_device *phydev;
  8200. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8201. return -EAGAIN;
  8202. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8203. return phy_ethtool_sset(phydev, cmd);
  8204. }
  8205. if (cmd->autoneg != AUTONEG_ENABLE &&
  8206. cmd->autoneg != AUTONEG_DISABLE)
  8207. return -EINVAL;
  8208. if (cmd->autoneg == AUTONEG_DISABLE &&
  8209. cmd->duplex != DUPLEX_FULL &&
  8210. cmd->duplex != DUPLEX_HALF)
  8211. return -EINVAL;
  8212. if (cmd->autoneg == AUTONEG_ENABLE) {
  8213. u32 mask = ADVERTISED_Autoneg |
  8214. ADVERTISED_Pause |
  8215. ADVERTISED_Asym_Pause;
  8216. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8217. mask |= ADVERTISED_1000baseT_Half |
  8218. ADVERTISED_1000baseT_Full;
  8219. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8220. mask |= ADVERTISED_100baseT_Half |
  8221. ADVERTISED_100baseT_Full |
  8222. ADVERTISED_10baseT_Half |
  8223. ADVERTISED_10baseT_Full |
  8224. ADVERTISED_TP;
  8225. else
  8226. mask |= ADVERTISED_FIBRE;
  8227. if (cmd->advertising & ~mask)
  8228. return -EINVAL;
  8229. mask &= (ADVERTISED_1000baseT_Half |
  8230. ADVERTISED_1000baseT_Full |
  8231. ADVERTISED_100baseT_Half |
  8232. ADVERTISED_100baseT_Full |
  8233. ADVERTISED_10baseT_Half |
  8234. ADVERTISED_10baseT_Full);
  8235. cmd->advertising &= mask;
  8236. } else {
  8237. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8238. if (speed != SPEED_1000)
  8239. return -EINVAL;
  8240. if (cmd->duplex != DUPLEX_FULL)
  8241. return -EINVAL;
  8242. } else {
  8243. if (speed != SPEED_100 &&
  8244. speed != SPEED_10)
  8245. return -EINVAL;
  8246. }
  8247. }
  8248. tg3_full_lock(tp, 0);
  8249. tp->link_config.autoneg = cmd->autoneg;
  8250. if (cmd->autoneg == AUTONEG_ENABLE) {
  8251. tp->link_config.advertising = (cmd->advertising |
  8252. ADVERTISED_Autoneg);
  8253. tp->link_config.speed = SPEED_INVALID;
  8254. tp->link_config.duplex = DUPLEX_INVALID;
  8255. } else {
  8256. tp->link_config.advertising = 0;
  8257. tp->link_config.speed = speed;
  8258. tp->link_config.duplex = cmd->duplex;
  8259. }
  8260. tp->link_config.orig_speed = tp->link_config.speed;
  8261. tp->link_config.orig_duplex = tp->link_config.duplex;
  8262. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8263. if (netif_running(dev))
  8264. tg3_setup_phy(tp, 1);
  8265. tg3_full_unlock(tp);
  8266. return 0;
  8267. }
  8268. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8269. {
  8270. struct tg3 *tp = netdev_priv(dev);
  8271. strcpy(info->driver, DRV_MODULE_NAME);
  8272. strcpy(info->version, DRV_MODULE_VERSION);
  8273. strcpy(info->fw_version, tp->fw_ver);
  8274. strcpy(info->bus_info, pci_name(tp->pdev));
  8275. }
  8276. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8277. {
  8278. struct tg3 *tp = netdev_priv(dev);
  8279. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8280. wol->supported = WAKE_MAGIC;
  8281. else
  8282. wol->supported = 0;
  8283. wol->wolopts = 0;
  8284. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8285. wol->wolopts = WAKE_MAGIC;
  8286. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8287. }
  8288. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8289. {
  8290. struct tg3 *tp = netdev_priv(dev);
  8291. struct device *dp = &tp->pdev->dev;
  8292. if (wol->wolopts & ~WAKE_MAGIC)
  8293. return -EINVAL;
  8294. if ((wol->wolopts & WAKE_MAGIC) &&
  8295. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8296. return -EINVAL;
  8297. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8298. spin_lock_bh(&tp->lock);
  8299. if (device_may_wakeup(dp))
  8300. tg3_flag_set(tp, WOL_ENABLE);
  8301. else
  8302. tg3_flag_clear(tp, WOL_ENABLE);
  8303. spin_unlock_bh(&tp->lock);
  8304. return 0;
  8305. }
  8306. static u32 tg3_get_msglevel(struct net_device *dev)
  8307. {
  8308. struct tg3 *tp = netdev_priv(dev);
  8309. return tp->msg_enable;
  8310. }
  8311. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8312. {
  8313. struct tg3 *tp = netdev_priv(dev);
  8314. tp->msg_enable = value;
  8315. }
  8316. static int tg3_nway_reset(struct net_device *dev)
  8317. {
  8318. struct tg3 *tp = netdev_priv(dev);
  8319. int r;
  8320. if (!netif_running(dev))
  8321. return -EAGAIN;
  8322. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8323. return -EINVAL;
  8324. if (tg3_flag(tp, USE_PHYLIB)) {
  8325. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8326. return -EAGAIN;
  8327. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8328. } else {
  8329. u32 bmcr;
  8330. spin_lock_bh(&tp->lock);
  8331. r = -EINVAL;
  8332. tg3_readphy(tp, MII_BMCR, &bmcr);
  8333. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8334. ((bmcr & BMCR_ANENABLE) ||
  8335. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8336. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8337. BMCR_ANENABLE);
  8338. r = 0;
  8339. }
  8340. spin_unlock_bh(&tp->lock);
  8341. }
  8342. return r;
  8343. }
  8344. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8345. {
  8346. struct tg3 *tp = netdev_priv(dev);
  8347. ering->rx_max_pending = tp->rx_std_ring_mask;
  8348. ering->rx_mini_max_pending = 0;
  8349. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8350. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8351. else
  8352. ering->rx_jumbo_max_pending = 0;
  8353. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8354. ering->rx_pending = tp->rx_pending;
  8355. ering->rx_mini_pending = 0;
  8356. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8357. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8358. else
  8359. ering->rx_jumbo_pending = 0;
  8360. ering->tx_pending = tp->napi[0].tx_pending;
  8361. }
  8362. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8363. {
  8364. struct tg3 *tp = netdev_priv(dev);
  8365. int i, irq_sync = 0, err = 0;
  8366. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8367. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8368. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8369. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8370. (tg3_flag(tp, TSO_BUG) &&
  8371. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8372. return -EINVAL;
  8373. if (netif_running(dev)) {
  8374. tg3_phy_stop(tp);
  8375. tg3_netif_stop(tp);
  8376. irq_sync = 1;
  8377. }
  8378. tg3_full_lock(tp, irq_sync);
  8379. tp->rx_pending = ering->rx_pending;
  8380. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8381. tp->rx_pending > 63)
  8382. tp->rx_pending = 63;
  8383. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8384. for (i = 0; i < tp->irq_max; i++)
  8385. tp->napi[i].tx_pending = ering->tx_pending;
  8386. if (netif_running(dev)) {
  8387. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8388. err = tg3_restart_hw(tp, 1);
  8389. if (!err)
  8390. tg3_netif_start(tp);
  8391. }
  8392. tg3_full_unlock(tp);
  8393. if (irq_sync && !err)
  8394. tg3_phy_start(tp);
  8395. return err;
  8396. }
  8397. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8398. {
  8399. struct tg3 *tp = netdev_priv(dev);
  8400. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8401. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8402. epause->rx_pause = 1;
  8403. else
  8404. epause->rx_pause = 0;
  8405. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8406. epause->tx_pause = 1;
  8407. else
  8408. epause->tx_pause = 0;
  8409. }
  8410. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8411. {
  8412. struct tg3 *tp = netdev_priv(dev);
  8413. int err = 0;
  8414. if (tg3_flag(tp, USE_PHYLIB)) {
  8415. u32 newadv;
  8416. struct phy_device *phydev;
  8417. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8418. if (!(phydev->supported & SUPPORTED_Pause) ||
  8419. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8420. (epause->rx_pause != epause->tx_pause)))
  8421. return -EINVAL;
  8422. tp->link_config.flowctrl = 0;
  8423. if (epause->rx_pause) {
  8424. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8425. if (epause->tx_pause) {
  8426. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8427. newadv = ADVERTISED_Pause;
  8428. } else
  8429. newadv = ADVERTISED_Pause |
  8430. ADVERTISED_Asym_Pause;
  8431. } else if (epause->tx_pause) {
  8432. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8433. newadv = ADVERTISED_Asym_Pause;
  8434. } else
  8435. newadv = 0;
  8436. if (epause->autoneg)
  8437. tg3_flag_set(tp, PAUSE_AUTONEG);
  8438. else
  8439. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8440. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8441. u32 oldadv = phydev->advertising &
  8442. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8443. if (oldadv != newadv) {
  8444. phydev->advertising &=
  8445. ~(ADVERTISED_Pause |
  8446. ADVERTISED_Asym_Pause);
  8447. phydev->advertising |= newadv;
  8448. if (phydev->autoneg) {
  8449. /*
  8450. * Always renegotiate the link to
  8451. * inform our link partner of our
  8452. * flow control settings, even if the
  8453. * flow control is forced. Let
  8454. * tg3_adjust_link() do the final
  8455. * flow control setup.
  8456. */
  8457. return phy_start_aneg(phydev);
  8458. }
  8459. }
  8460. if (!epause->autoneg)
  8461. tg3_setup_flow_control(tp, 0, 0);
  8462. } else {
  8463. tp->link_config.orig_advertising &=
  8464. ~(ADVERTISED_Pause |
  8465. ADVERTISED_Asym_Pause);
  8466. tp->link_config.orig_advertising |= newadv;
  8467. }
  8468. } else {
  8469. int irq_sync = 0;
  8470. if (netif_running(dev)) {
  8471. tg3_netif_stop(tp);
  8472. irq_sync = 1;
  8473. }
  8474. tg3_full_lock(tp, irq_sync);
  8475. if (epause->autoneg)
  8476. tg3_flag_set(tp, PAUSE_AUTONEG);
  8477. else
  8478. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8479. if (epause->rx_pause)
  8480. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8481. else
  8482. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8483. if (epause->tx_pause)
  8484. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8485. else
  8486. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8487. if (netif_running(dev)) {
  8488. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8489. err = tg3_restart_hw(tp, 1);
  8490. if (!err)
  8491. tg3_netif_start(tp);
  8492. }
  8493. tg3_full_unlock(tp);
  8494. }
  8495. return err;
  8496. }
  8497. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8498. {
  8499. switch (sset) {
  8500. case ETH_SS_TEST:
  8501. return TG3_NUM_TEST;
  8502. case ETH_SS_STATS:
  8503. return TG3_NUM_STATS;
  8504. default:
  8505. return -EOPNOTSUPP;
  8506. }
  8507. }
  8508. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8509. {
  8510. switch (stringset) {
  8511. case ETH_SS_STATS:
  8512. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8513. break;
  8514. case ETH_SS_TEST:
  8515. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8516. break;
  8517. default:
  8518. WARN_ON(1); /* we need a WARN() */
  8519. break;
  8520. }
  8521. }
  8522. static int tg3_set_phys_id(struct net_device *dev,
  8523. enum ethtool_phys_id_state state)
  8524. {
  8525. struct tg3 *tp = netdev_priv(dev);
  8526. if (!netif_running(tp->dev))
  8527. return -EAGAIN;
  8528. switch (state) {
  8529. case ETHTOOL_ID_ACTIVE:
  8530. return 1; /* cycle on/off once per second */
  8531. case ETHTOOL_ID_ON:
  8532. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8533. LED_CTRL_1000MBPS_ON |
  8534. LED_CTRL_100MBPS_ON |
  8535. LED_CTRL_10MBPS_ON |
  8536. LED_CTRL_TRAFFIC_OVERRIDE |
  8537. LED_CTRL_TRAFFIC_BLINK |
  8538. LED_CTRL_TRAFFIC_LED);
  8539. break;
  8540. case ETHTOOL_ID_OFF:
  8541. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8542. LED_CTRL_TRAFFIC_OVERRIDE);
  8543. break;
  8544. case ETHTOOL_ID_INACTIVE:
  8545. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8546. break;
  8547. }
  8548. return 0;
  8549. }
  8550. static void tg3_get_ethtool_stats(struct net_device *dev,
  8551. struct ethtool_stats *estats, u64 *tmp_stats)
  8552. {
  8553. struct tg3 *tp = netdev_priv(dev);
  8554. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8555. }
  8556. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8557. {
  8558. int i;
  8559. __be32 *buf;
  8560. u32 offset = 0, len = 0;
  8561. u32 magic, val;
  8562. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8563. return NULL;
  8564. if (magic == TG3_EEPROM_MAGIC) {
  8565. for (offset = TG3_NVM_DIR_START;
  8566. offset < TG3_NVM_DIR_END;
  8567. offset += TG3_NVM_DIRENT_SIZE) {
  8568. if (tg3_nvram_read(tp, offset, &val))
  8569. return NULL;
  8570. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8571. TG3_NVM_DIRTYPE_EXTVPD)
  8572. break;
  8573. }
  8574. if (offset != TG3_NVM_DIR_END) {
  8575. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8576. if (tg3_nvram_read(tp, offset + 4, &offset))
  8577. return NULL;
  8578. offset = tg3_nvram_logical_addr(tp, offset);
  8579. }
  8580. }
  8581. if (!offset || !len) {
  8582. offset = TG3_NVM_VPD_OFF;
  8583. len = TG3_NVM_VPD_LEN;
  8584. }
  8585. buf = kmalloc(len, GFP_KERNEL);
  8586. if (buf == NULL)
  8587. return NULL;
  8588. if (magic == TG3_EEPROM_MAGIC) {
  8589. for (i = 0; i < len; i += 4) {
  8590. /* The data is in little-endian format in NVRAM.
  8591. * Use the big-endian read routines to preserve
  8592. * the byte order as it exists in NVRAM.
  8593. */
  8594. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8595. goto error;
  8596. }
  8597. } else {
  8598. u8 *ptr;
  8599. ssize_t cnt;
  8600. unsigned int pos = 0;
  8601. ptr = (u8 *)&buf[0];
  8602. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8603. cnt = pci_read_vpd(tp->pdev, pos,
  8604. len - pos, ptr);
  8605. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8606. cnt = 0;
  8607. else if (cnt < 0)
  8608. goto error;
  8609. }
  8610. if (pos != len)
  8611. goto error;
  8612. }
  8613. return buf;
  8614. error:
  8615. kfree(buf);
  8616. return NULL;
  8617. }
  8618. #define NVRAM_TEST_SIZE 0x100
  8619. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8620. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8621. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8622. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8623. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8624. static int tg3_test_nvram(struct tg3 *tp)
  8625. {
  8626. u32 csum, magic;
  8627. __be32 *buf;
  8628. int i, j, k, err = 0, size;
  8629. if (tg3_flag(tp, NO_NVRAM))
  8630. return 0;
  8631. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8632. return -EIO;
  8633. if (magic == TG3_EEPROM_MAGIC)
  8634. size = NVRAM_TEST_SIZE;
  8635. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8636. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8637. TG3_EEPROM_SB_FORMAT_1) {
  8638. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8639. case TG3_EEPROM_SB_REVISION_0:
  8640. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8641. break;
  8642. case TG3_EEPROM_SB_REVISION_2:
  8643. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8644. break;
  8645. case TG3_EEPROM_SB_REVISION_3:
  8646. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8647. break;
  8648. default:
  8649. return 0;
  8650. }
  8651. } else
  8652. return 0;
  8653. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8654. size = NVRAM_SELFBOOT_HW_SIZE;
  8655. else
  8656. return -EIO;
  8657. buf = kmalloc(size, GFP_KERNEL);
  8658. if (buf == NULL)
  8659. return -ENOMEM;
  8660. err = -EIO;
  8661. for (i = 0, j = 0; i < size; i += 4, j++) {
  8662. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8663. if (err)
  8664. break;
  8665. }
  8666. if (i < size)
  8667. goto out;
  8668. /* Selfboot format */
  8669. magic = be32_to_cpu(buf[0]);
  8670. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8671. TG3_EEPROM_MAGIC_FW) {
  8672. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8673. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8674. TG3_EEPROM_SB_REVISION_2) {
  8675. /* For rev 2, the csum doesn't include the MBA. */
  8676. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8677. csum8 += buf8[i];
  8678. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8679. csum8 += buf8[i];
  8680. } else {
  8681. for (i = 0; i < size; i++)
  8682. csum8 += buf8[i];
  8683. }
  8684. if (csum8 == 0) {
  8685. err = 0;
  8686. goto out;
  8687. }
  8688. err = -EIO;
  8689. goto out;
  8690. }
  8691. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8692. TG3_EEPROM_MAGIC_HW) {
  8693. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8694. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8695. u8 *buf8 = (u8 *) buf;
  8696. /* Separate the parity bits and the data bytes. */
  8697. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8698. if ((i == 0) || (i == 8)) {
  8699. int l;
  8700. u8 msk;
  8701. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8702. parity[k++] = buf8[i] & msk;
  8703. i++;
  8704. } else if (i == 16) {
  8705. int l;
  8706. u8 msk;
  8707. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8708. parity[k++] = buf8[i] & msk;
  8709. i++;
  8710. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8711. parity[k++] = buf8[i] & msk;
  8712. i++;
  8713. }
  8714. data[j++] = buf8[i];
  8715. }
  8716. err = -EIO;
  8717. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8718. u8 hw8 = hweight8(data[i]);
  8719. if ((hw8 & 0x1) && parity[i])
  8720. goto out;
  8721. else if (!(hw8 & 0x1) && !parity[i])
  8722. goto out;
  8723. }
  8724. err = 0;
  8725. goto out;
  8726. }
  8727. err = -EIO;
  8728. /* Bootstrap checksum at offset 0x10 */
  8729. csum = calc_crc((unsigned char *) buf, 0x10);
  8730. if (csum != le32_to_cpu(buf[0x10/4]))
  8731. goto out;
  8732. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8733. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8734. if (csum != le32_to_cpu(buf[0xfc/4]))
  8735. goto out;
  8736. kfree(buf);
  8737. buf = tg3_vpd_readblock(tp);
  8738. if (!buf)
  8739. return -ENOMEM;
  8740. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8741. PCI_VPD_LRDT_RO_DATA);
  8742. if (i > 0) {
  8743. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8744. if (j < 0)
  8745. goto out;
  8746. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8747. goto out;
  8748. i += PCI_VPD_LRDT_TAG_SIZE;
  8749. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8750. PCI_VPD_RO_KEYWORD_CHKSUM);
  8751. if (j > 0) {
  8752. u8 csum8 = 0;
  8753. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8754. for (i = 0; i <= j; i++)
  8755. csum8 += ((u8 *)buf)[i];
  8756. if (csum8)
  8757. goto out;
  8758. }
  8759. }
  8760. err = 0;
  8761. out:
  8762. kfree(buf);
  8763. return err;
  8764. }
  8765. #define TG3_SERDES_TIMEOUT_SEC 2
  8766. #define TG3_COPPER_TIMEOUT_SEC 6
  8767. static int tg3_test_link(struct tg3 *tp)
  8768. {
  8769. int i, max;
  8770. if (!netif_running(tp->dev))
  8771. return -ENODEV;
  8772. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8773. max = TG3_SERDES_TIMEOUT_SEC;
  8774. else
  8775. max = TG3_COPPER_TIMEOUT_SEC;
  8776. for (i = 0; i < max; i++) {
  8777. if (netif_carrier_ok(tp->dev))
  8778. return 0;
  8779. if (msleep_interruptible(1000))
  8780. break;
  8781. }
  8782. return -EIO;
  8783. }
  8784. /* Only test the commonly used registers */
  8785. static int tg3_test_registers(struct tg3 *tp)
  8786. {
  8787. int i, is_5705, is_5750;
  8788. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8789. static struct {
  8790. u16 offset;
  8791. u16 flags;
  8792. #define TG3_FL_5705 0x1
  8793. #define TG3_FL_NOT_5705 0x2
  8794. #define TG3_FL_NOT_5788 0x4
  8795. #define TG3_FL_NOT_5750 0x8
  8796. u32 read_mask;
  8797. u32 write_mask;
  8798. } reg_tbl[] = {
  8799. /* MAC Control Registers */
  8800. { MAC_MODE, TG3_FL_NOT_5705,
  8801. 0x00000000, 0x00ef6f8c },
  8802. { MAC_MODE, TG3_FL_5705,
  8803. 0x00000000, 0x01ef6b8c },
  8804. { MAC_STATUS, TG3_FL_NOT_5705,
  8805. 0x03800107, 0x00000000 },
  8806. { MAC_STATUS, TG3_FL_5705,
  8807. 0x03800100, 0x00000000 },
  8808. { MAC_ADDR_0_HIGH, 0x0000,
  8809. 0x00000000, 0x0000ffff },
  8810. { MAC_ADDR_0_LOW, 0x0000,
  8811. 0x00000000, 0xffffffff },
  8812. { MAC_RX_MTU_SIZE, 0x0000,
  8813. 0x00000000, 0x0000ffff },
  8814. { MAC_TX_MODE, 0x0000,
  8815. 0x00000000, 0x00000070 },
  8816. { MAC_TX_LENGTHS, 0x0000,
  8817. 0x00000000, 0x00003fff },
  8818. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8819. 0x00000000, 0x000007fc },
  8820. { MAC_RX_MODE, TG3_FL_5705,
  8821. 0x00000000, 0x000007dc },
  8822. { MAC_HASH_REG_0, 0x0000,
  8823. 0x00000000, 0xffffffff },
  8824. { MAC_HASH_REG_1, 0x0000,
  8825. 0x00000000, 0xffffffff },
  8826. { MAC_HASH_REG_2, 0x0000,
  8827. 0x00000000, 0xffffffff },
  8828. { MAC_HASH_REG_3, 0x0000,
  8829. 0x00000000, 0xffffffff },
  8830. /* Receive Data and Receive BD Initiator Control Registers. */
  8831. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8832. 0x00000000, 0xffffffff },
  8833. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8834. 0x00000000, 0xffffffff },
  8835. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8836. 0x00000000, 0x00000003 },
  8837. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8838. 0x00000000, 0xffffffff },
  8839. { RCVDBDI_STD_BD+0, 0x0000,
  8840. 0x00000000, 0xffffffff },
  8841. { RCVDBDI_STD_BD+4, 0x0000,
  8842. 0x00000000, 0xffffffff },
  8843. { RCVDBDI_STD_BD+8, 0x0000,
  8844. 0x00000000, 0xffff0002 },
  8845. { RCVDBDI_STD_BD+0xc, 0x0000,
  8846. 0x00000000, 0xffffffff },
  8847. /* Receive BD Initiator Control Registers. */
  8848. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8849. 0x00000000, 0xffffffff },
  8850. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8851. 0x00000000, 0x000003ff },
  8852. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8853. 0x00000000, 0xffffffff },
  8854. /* Host Coalescing Control Registers. */
  8855. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8856. 0x00000000, 0x00000004 },
  8857. { HOSTCC_MODE, TG3_FL_5705,
  8858. 0x00000000, 0x000000f6 },
  8859. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8860. 0x00000000, 0xffffffff },
  8861. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8862. 0x00000000, 0x000003ff },
  8863. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8864. 0x00000000, 0xffffffff },
  8865. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8866. 0x00000000, 0x000003ff },
  8867. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8868. 0x00000000, 0xffffffff },
  8869. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8870. 0x00000000, 0x000000ff },
  8871. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8872. 0x00000000, 0xffffffff },
  8873. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8874. 0x00000000, 0x000000ff },
  8875. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8876. 0x00000000, 0xffffffff },
  8877. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8878. 0x00000000, 0xffffffff },
  8879. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8880. 0x00000000, 0xffffffff },
  8881. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8882. 0x00000000, 0x000000ff },
  8883. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8884. 0x00000000, 0xffffffff },
  8885. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8886. 0x00000000, 0x000000ff },
  8887. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8888. 0x00000000, 0xffffffff },
  8889. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8890. 0x00000000, 0xffffffff },
  8891. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8892. 0x00000000, 0xffffffff },
  8893. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8894. 0x00000000, 0xffffffff },
  8895. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8896. 0x00000000, 0xffffffff },
  8897. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8898. 0xffffffff, 0x00000000 },
  8899. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8900. 0xffffffff, 0x00000000 },
  8901. /* Buffer Manager Control Registers. */
  8902. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8903. 0x00000000, 0x007fff80 },
  8904. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8905. 0x00000000, 0x007fffff },
  8906. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8907. 0x00000000, 0x0000003f },
  8908. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8909. 0x00000000, 0x000001ff },
  8910. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8911. 0x00000000, 0x000001ff },
  8912. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8913. 0xffffffff, 0x00000000 },
  8914. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8915. 0xffffffff, 0x00000000 },
  8916. /* Mailbox Registers */
  8917. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8918. 0x00000000, 0x000001ff },
  8919. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8920. 0x00000000, 0x000001ff },
  8921. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8922. 0x00000000, 0x000007ff },
  8923. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8924. 0x00000000, 0x000001ff },
  8925. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8926. };
  8927. is_5705 = is_5750 = 0;
  8928. if (tg3_flag(tp, 5705_PLUS)) {
  8929. is_5705 = 1;
  8930. if (tg3_flag(tp, 5750_PLUS))
  8931. is_5750 = 1;
  8932. }
  8933. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8934. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8935. continue;
  8936. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8937. continue;
  8938. if (tg3_flag(tp, IS_5788) &&
  8939. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8940. continue;
  8941. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8942. continue;
  8943. offset = (u32) reg_tbl[i].offset;
  8944. read_mask = reg_tbl[i].read_mask;
  8945. write_mask = reg_tbl[i].write_mask;
  8946. /* Save the original register content */
  8947. save_val = tr32(offset);
  8948. /* Determine the read-only value. */
  8949. read_val = save_val & read_mask;
  8950. /* Write zero to the register, then make sure the read-only bits
  8951. * are not changed and the read/write bits are all zeros.
  8952. */
  8953. tw32(offset, 0);
  8954. val = tr32(offset);
  8955. /* Test the read-only and read/write bits. */
  8956. if (((val & read_mask) != read_val) || (val & write_mask))
  8957. goto out;
  8958. /* Write ones to all the bits defined by RdMask and WrMask, then
  8959. * make sure the read-only bits are not changed and the
  8960. * read/write bits are all ones.
  8961. */
  8962. tw32(offset, read_mask | write_mask);
  8963. val = tr32(offset);
  8964. /* Test the read-only bits. */
  8965. if ((val & read_mask) != read_val)
  8966. goto out;
  8967. /* Test the read/write bits. */
  8968. if ((val & write_mask) != write_mask)
  8969. goto out;
  8970. tw32(offset, save_val);
  8971. }
  8972. return 0;
  8973. out:
  8974. if (netif_msg_hw(tp))
  8975. netdev_err(tp->dev,
  8976. "Register test failed at offset %x\n", offset);
  8977. tw32(offset, save_val);
  8978. return -EIO;
  8979. }
  8980. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8981. {
  8982. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8983. int i;
  8984. u32 j;
  8985. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8986. for (j = 0; j < len; j += 4) {
  8987. u32 val;
  8988. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8989. tg3_read_mem(tp, offset + j, &val);
  8990. if (val != test_pattern[i])
  8991. return -EIO;
  8992. }
  8993. }
  8994. return 0;
  8995. }
  8996. static int tg3_test_memory(struct tg3 *tp)
  8997. {
  8998. static struct mem_entry {
  8999. u32 offset;
  9000. u32 len;
  9001. } mem_tbl_570x[] = {
  9002. { 0x00000000, 0x00b50},
  9003. { 0x00002000, 0x1c000},
  9004. { 0xffffffff, 0x00000}
  9005. }, mem_tbl_5705[] = {
  9006. { 0x00000100, 0x0000c},
  9007. { 0x00000200, 0x00008},
  9008. { 0x00004000, 0x00800},
  9009. { 0x00006000, 0x01000},
  9010. { 0x00008000, 0x02000},
  9011. { 0x00010000, 0x0e000},
  9012. { 0xffffffff, 0x00000}
  9013. }, mem_tbl_5755[] = {
  9014. { 0x00000200, 0x00008},
  9015. { 0x00004000, 0x00800},
  9016. { 0x00006000, 0x00800},
  9017. { 0x00008000, 0x02000},
  9018. { 0x00010000, 0x0c000},
  9019. { 0xffffffff, 0x00000}
  9020. }, mem_tbl_5906[] = {
  9021. { 0x00000200, 0x00008},
  9022. { 0x00004000, 0x00400},
  9023. { 0x00006000, 0x00400},
  9024. { 0x00008000, 0x01000},
  9025. { 0x00010000, 0x01000},
  9026. { 0xffffffff, 0x00000}
  9027. }, mem_tbl_5717[] = {
  9028. { 0x00000200, 0x00008},
  9029. { 0x00010000, 0x0a000},
  9030. { 0x00020000, 0x13c00},
  9031. { 0xffffffff, 0x00000}
  9032. }, mem_tbl_57765[] = {
  9033. { 0x00000200, 0x00008},
  9034. { 0x00004000, 0x00800},
  9035. { 0x00006000, 0x09800},
  9036. { 0x00010000, 0x0a000},
  9037. { 0xffffffff, 0x00000}
  9038. };
  9039. struct mem_entry *mem_tbl;
  9040. int err = 0;
  9041. int i;
  9042. if (tg3_flag(tp, 5717_PLUS))
  9043. mem_tbl = mem_tbl_5717;
  9044. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9045. mem_tbl = mem_tbl_57765;
  9046. else if (tg3_flag(tp, 5755_PLUS))
  9047. mem_tbl = mem_tbl_5755;
  9048. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9049. mem_tbl = mem_tbl_5906;
  9050. else if (tg3_flag(tp, 5705_PLUS))
  9051. mem_tbl = mem_tbl_5705;
  9052. else
  9053. mem_tbl = mem_tbl_570x;
  9054. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9055. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9056. if (err)
  9057. break;
  9058. }
  9059. return err;
  9060. }
  9061. #define TG3_MAC_LOOPBACK 0
  9062. #define TG3_PHY_LOOPBACK 1
  9063. #define TG3_TSO_LOOPBACK 2
  9064. #define TG3_TSO_MSS 500
  9065. #define TG3_TSO_IP_HDR_LEN 20
  9066. #define TG3_TSO_TCP_HDR_LEN 20
  9067. #define TG3_TSO_TCP_OPT_LEN 12
  9068. static const u8 tg3_tso_header[] = {
  9069. 0x08, 0x00,
  9070. 0x45, 0x00, 0x00, 0x00,
  9071. 0x00, 0x00, 0x40, 0x00,
  9072. 0x40, 0x06, 0x00, 0x00,
  9073. 0x0a, 0x00, 0x00, 0x01,
  9074. 0x0a, 0x00, 0x00, 0x02,
  9075. 0x0d, 0x00, 0xe0, 0x00,
  9076. 0x00, 0x00, 0x01, 0x00,
  9077. 0x00, 0x00, 0x02, 0x00,
  9078. 0x80, 0x10, 0x10, 0x00,
  9079. 0x14, 0x09, 0x00, 0x00,
  9080. 0x01, 0x01, 0x08, 0x0a,
  9081. 0x11, 0x11, 0x11, 0x11,
  9082. 0x11, 0x11, 0x11, 0x11,
  9083. };
  9084. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9085. {
  9086. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9087. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9088. struct sk_buff *skb, *rx_skb;
  9089. u8 *tx_data;
  9090. dma_addr_t map;
  9091. int num_pkts, tx_len, rx_len, i, err;
  9092. struct tg3_rx_buffer_desc *desc;
  9093. struct tg3_napi *tnapi, *rnapi;
  9094. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9095. tnapi = &tp->napi[0];
  9096. rnapi = &tp->napi[0];
  9097. if (tp->irq_cnt > 1) {
  9098. if (tg3_flag(tp, ENABLE_RSS))
  9099. rnapi = &tp->napi[1];
  9100. if (tg3_flag(tp, ENABLE_TSS))
  9101. tnapi = &tp->napi[1];
  9102. }
  9103. coal_now = tnapi->coal_now | rnapi->coal_now;
  9104. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9105. /* HW errata - mac loopback fails in some cases on 5780.
  9106. * Normal traffic and PHY loopback are not affected by
  9107. * errata. Also, the MAC loopback test is deprecated for
  9108. * all newer ASIC revisions.
  9109. */
  9110. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9111. tg3_flag(tp, CPMU_PRESENT))
  9112. return 0;
  9113. mac_mode = tp->mac_mode &
  9114. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9115. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9116. if (!tg3_flag(tp, 5705_PLUS))
  9117. mac_mode |= MAC_MODE_LINK_POLARITY;
  9118. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9119. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9120. else
  9121. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9122. tw32(MAC_MODE, mac_mode);
  9123. } else {
  9124. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9125. tg3_phy_fet_toggle_apd(tp, false);
  9126. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9127. } else
  9128. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9129. tg3_phy_toggle_automdix(tp, 0);
  9130. tg3_writephy(tp, MII_BMCR, val);
  9131. udelay(40);
  9132. mac_mode = tp->mac_mode &
  9133. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9134. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9135. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9136. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9137. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9138. /* The write needs to be flushed for the AC131 */
  9139. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9140. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9141. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9142. } else
  9143. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9144. /* reset to prevent losing 1st rx packet intermittently */
  9145. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9146. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9147. udelay(10);
  9148. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9149. }
  9150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9151. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9152. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9153. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9154. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9155. mac_mode |= MAC_MODE_LINK_POLARITY;
  9156. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9157. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9158. }
  9159. tw32(MAC_MODE, mac_mode);
  9160. /* Wait for link */
  9161. for (i = 0; i < 100; i++) {
  9162. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9163. break;
  9164. mdelay(1);
  9165. }
  9166. }
  9167. err = -EIO;
  9168. tx_len = pktsz;
  9169. skb = netdev_alloc_skb(tp->dev, tx_len);
  9170. if (!skb)
  9171. return -ENOMEM;
  9172. tx_data = skb_put(skb, tx_len);
  9173. memcpy(tx_data, tp->dev->dev_addr, 6);
  9174. memset(tx_data + 6, 0x0, 8);
  9175. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9176. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9177. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9178. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9179. TG3_TSO_TCP_OPT_LEN;
  9180. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9181. sizeof(tg3_tso_header));
  9182. mss = TG3_TSO_MSS;
  9183. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9184. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9185. /* Set the total length field in the IP header */
  9186. iph->tot_len = htons((u16)(mss + hdr_len));
  9187. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9188. TXD_FLAG_CPU_POST_DMA);
  9189. if (tg3_flag(tp, HW_TSO_1) ||
  9190. tg3_flag(tp, HW_TSO_2) ||
  9191. tg3_flag(tp, HW_TSO_3)) {
  9192. struct tcphdr *th;
  9193. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9194. th = (struct tcphdr *)&tx_data[val];
  9195. th->check = 0;
  9196. } else
  9197. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9198. if (tg3_flag(tp, HW_TSO_3)) {
  9199. mss |= (hdr_len & 0xc) << 12;
  9200. if (hdr_len & 0x10)
  9201. base_flags |= 0x00000010;
  9202. base_flags |= (hdr_len & 0x3e0) << 5;
  9203. } else if (tg3_flag(tp, HW_TSO_2))
  9204. mss |= hdr_len << 9;
  9205. else if (tg3_flag(tp, HW_TSO_1) ||
  9206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9207. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9208. } else {
  9209. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9210. }
  9211. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9212. } else {
  9213. num_pkts = 1;
  9214. data_off = ETH_HLEN;
  9215. }
  9216. for (i = data_off; i < tx_len; i++)
  9217. tx_data[i] = (u8) (i & 0xff);
  9218. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9219. if (pci_dma_mapping_error(tp->pdev, map)) {
  9220. dev_kfree_skb(skb);
  9221. return -EIO;
  9222. }
  9223. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9224. rnapi->coal_now);
  9225. udelay(10);
  9226. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9227. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
  9228. base_flags, (mss << 1) | 1);
  9229. tnapi->tx_prod++;
  9230. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9231. tr32_mailbox(tnapi->prodmbox);
  9232. udelay(10);
  9233. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9234. for (i = 0; i < 35; i++) {
  9235. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9236. coal_now);
  9237. udelay(10);
  9238. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9239. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9240. if ((tx_idx == tnapi->tx_prod) &&
  9241. (rx_idx == (rx_start_idx + num_pkts)))
  9242. break;
  9243. }
  9244. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9245. dev_kfree_skb(skb);
  9246. if (tx_idx != tnapi->tx_prod)
  9247. goto out;
  9248. if (rx_idx != rx_start_idx + num_pkts)
  9249. goto out;
  9250. val = data_off;
  9251. while (rx_idx != rx_start_idx) {
  9252. desc = &rnapi->rx_rcb[rx_start_idx++];
  9253. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9254. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9255. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9256. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9257. goto out;
  9258. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9259. - ETH_FCS_LEN;
  9260. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9261. if (rx_len != tx_len)
  9262. goto out;
  9263. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9264. if (opaque_key != RXD_OPAQUE_RING_STD)
  9265. goto out;
  9266. } else {
  9267. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9268. goto out;
  9269. }
  9270. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9271. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9272. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9273. goto out;
  9274. }
  9275. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9276. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9277. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9278. mapping);
  9279. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9280. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9281. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9282. mapping);
  9283. } else
  9284. goto out;
  9285. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9286. PCI_DMA_FROMDEVICE);
  9287. for (i = data_off; i < rx_len; i++, val++) {
  9288. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9289. goto out;
  9290. }
  9291. }
  9292. err = 0;
  9293. /* tg3_free_rings will unmap and free the rx_skb */
  9294. out:
  9295. return err;
  9296. }
  9297. #define TG3_STD_LOOPBACK_FAILED 1
  9298. #define TG3_JMB_LOOPBACK_FAILED 2
  9299. #define TG3_TSO_LOOPBACK_FAILED 4
  9300. #define TG3_MAC_LOOPBACK_SHIFT 0
  9301. #define TG3_PHY_LOOPBACK_SHIFT 4
  9302. #define TG3_LOOPBACK_FAILED 0x00000077
  9303. static int tg3_test_loopback(struct tg3 *tp)
  9304. {
  9305. int err = 0;
  9306. u32 eee_cap, cpmuctrl = 0;
  9307. if (!netif_running(tp->dev))
  9308. return TG3_LOOPBACK_FAILED;
  9309. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9310. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9311. err = tg3_reset_hw(tp, 1);
  9312. if (err) {
  9313. err = TG3_LOOPBACK_FAILED;
  9314. goto done;
  9315. }
  9316. if (tg3_flag(tp, ENABLE_RSS)) {
  9317. int i;
  9318. /* Reroute all rx packets to the 1st queue */
  9319. for (i = MAC_RSS_INDIR_TBL_0;
  9320. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9321. tw32(i, 0x0);
  9322. }
  9323. /* Turn off gphy autopowerdown. */
  9324. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9325. tg3_phy_toggle_apd(tp, false);
  9326. if (tg3_flag(tp, CPMU_PRESENT)) {
  9327. int i;
  9328. u32 status;
  9329. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9330. /* Wait for up to 40 microseconds to acquire lock. */
  9331. for (i = 0; i < 4; i++) {
  9332. status = tr32(TG3_CPMU_MUTEX_GNT);
  9333. if (status == CPMU_MUTEX_GNT_DRIVER)
  9334. break;
  9335. udelay(10);
  9336. }
  9337. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9338. err = TG3_LOOPBACK_FAILED;
  9339. goto done;
  9340. }
  9341. /* Turn off link-based power management. */
  9342. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9343. tw32(TG3_CPMU_CTRL,
  9344. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9345. CPMU_CTRL_LINK_AWARE_MODE));
  9346. }
  9347. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9348. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9349. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9350. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9351. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9352. if (tg3_flag(tp, CPMU_PRESENT)) {
  9353. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9354. /* Release the mutex */
  9355. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9356. }
  9357. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9358. !tg3_flag(tp, USE_PHYLIB)) {
  9359. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9360. err |= TG3_STD_LOOPBACK_FAILED <<
  9361. TG3_PHY_LOOPBACK_SHIFT;
  9362. if (tg3_flag(tp, TSO_CAPABLE) &&
  9363. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9364. err |= TG3_TSO_LOOPBACK_FAILED <<
  9365. TG3_PHY_LOOPBACK_SHIFT;
  9366. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9367. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9368. err |= TG3_JMB_LOOPBACK_FAILED <<
  9369. TG3_PHY_LOOPBACK_SHIFT;
  9370. }
  9371. /* Re-enable gphy autopowerdown. */
  9372. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9373. tg3_phy_toggle_apd(tp, true);
  9374. done:
  9375. tp->phy_flags |= eee_cap;
  9376. return err;
  9377. }
  9378. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9379. u64 *data)
  9380. {
  9381. struct tg3 *tp = netdev_priv(dev);
  9382. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9383. tg3_power_up(tp);
  9384. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9385. if (tg3_test_nvram(tp) != 0) {
  9386. etest->flags |= ETH_TEST_FL_FAILED;
  9387. data[0] = 1;
  9388. }
  9389. if (tg3_test_link(tp) != 0) {
  9390. etest->flags |= ETH_TEST_FL_FAILED;
  9391. data[1] = 1;
  9392. }
  9393. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9394. int err, err2 = 0, irq_sync = 0;
  9395. if (netif_running(dev)) {
  9396. tg3_phy_stop(tp);
  9397. tg3_netif_stop(tp);
  9398. irq_sync = 1;
  9399. }
  9400. tg3_full_lock(tp, irq_sync);
  9401. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9402. err = tg3_nvram_lock(tp);
  9403. tg3_halt_cpu(tp, RX_CPU_BASE);
  9404. if (!tg3_flag(tp, 5705_PLUS))
  9405. tg3_halt_cpu(tp, TX_CPU_BASE);
  9406. if (!err)
  9407. tg3_nvram_unlock(tp);
  9408. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9409. tg3_phy_reset(tp);
  9410. if (tg3_test_registers(tp) != 0) {
  9411. etest->flags |= ETH_TEST_FL_FAILED;
  9412. data[2] = 1;
  9413. }
  9414. if (tg3_test_memory(tp) != 0) {
  9415. etest->flags |= ETH_TEST_FL_FAILED;
  9416. data[3] = 1;
  9417. }
  9418. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9419. etest->flags |= ETH_TEST_FL_FAILED;
  9420. tg3_full_unlock(tp);
  9421. if (tg3_test_interrupt(tp) != 0) {
  9422. etest->flags |= ETH_TEST_FL_FAILED;
  9423. data[5] = 1;
  9424. }
  9425. tg3_full_lock(tp, 0);
  9426. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9427. if (netif_running(dev)) {
  9428. tg3_flag_set(tp, INIT_COMPLETE);
  9429. err2 = tg3_restart_hw(tp, 1);
  9430. if (!err2)
  9431. tg3_netif_start(tp);
  9432. }
  9433. tg3_full_unlock(tp);
  9434. if (irq_sync && !err2)
  9435. tg3_phy_start(tp);
  9436. }
  9437. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9438. tg3_power_down(tp);
  9439. }
  9440. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9441. {
  9442. struct mii_ioctl_data *data = if_mii(ifr);
  9443. struct tg3 *tp = netdev_priv(dev);
  9444. int err;
  9445. if (tg3_flag(tp, USE_PHYLIB)) {
  9446. struct phy_device *phydev;
  9447. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9448. return -EAGAIN;
  9449. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9450. return phy_mii_ioctl(phydev, ifr, cmd);
  9451. }
  9452. switch (cmd) {
  9453. case SIOCGMIIPHY:
  9454. data->phy_id = tp->phy_addr;
  9455. /* fallthru */
  9456. case SIOCGMIIREG: {
  9457. u32 mii_regval;
  9458. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9459. break; /* We have no PHY */
  9460. if (!netif_running(dev))
  9461. return -EAGAIN;
  9462. spin_lock_bh(&tp->lock);
  9463. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9464. spin_unlock_bh(&tp->lock);
  9465. data->val_out = mii_regval;
  9466. return err;
  9467. }
  9468. case SIOCSMIIREG:
  9469. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9470. break; /* We have no PHY */
  9471. if (!netif_running(dev))
  9472. return -EAGAIN;
  9473. spin_lock_bh(&tp->lock);
  9474. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9475. spin_unlock_bh(&tp->lock);
  9476. return err;
  9477. default:
  9478. /* do nothing */
  9479. break;
  9480. }
  9481. return -EOPNOTSUPP;
  9482. }
  9483. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9484. {
  9485. struct tg3 *tp = netdev_priv(dev);
  9486. memcpy(ec, &tp->coal, sizeof(*ec));
  9487. return 0;
  9488. }
  9489. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9490. {
  9491. struct tg3 *tp = netdev_priv(dev);
  9492. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9493. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9494. if (!tg3_flag(tp, 5705_PLUS)) {
  9495. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9496. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9497. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9498. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9499. }
  9500. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9501. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9502. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9503. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9504. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9505. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9506. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9507. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9508. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9509. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9510. return -EINVAL;
  9511. /* No rx interrupts will be generated if both are zero */
  9512. if ((ec->rx_coalesce_usecs == 0) &&
  9513. (ec->rx_max_coalesced_frames == 0))
  9514. return -EINVAL;
  9515. /* No tx interrupts will be generated if both are zero */
  9516. if ((ec->tx_coalesce_usecs == 0) &&
  9517. (ec->tx_max_coalesced_frames == 0))
  9518. return -EINVAL;
  9519. /* Only copy relevant parameters, ignore all others. */
  9520. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9521. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9522. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9523. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9524. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9525. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9526. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9527. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9528. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9529. if (netif_running(dev)) {
  9530. tg3_full_lock(tp, 0);
  9531. __tg3_set_coalesce(tp, &tp->coal);
  9532. tg3_full_unlock(tp);
  9533. }
  9534. return 0;
  9535. }
  9536. static const struct ethtool_ops tg3_ethtool_ops = {
  9537. .get_settings = tg3_get_settings,
  9538. .set_settings = tg3_set_settings,
  9539. .get_drvinfo = tg3_get_drvinfo,
  9540. .get_regs_len = tg3_get_regs_len,
  9541. .get_regs = tg3_get_regs,
  9542. .get_wol = tg3_get_wol,
  9543. .set_wol = tg3_set_wol,
  9544. .get_msglevel = tg3_get_msglevel,
  9545. .set_msglevel = tg3_set_msglevel,
  9546. .nway_reset = tg3_nway_reset,
  9547. .get_link = ethtool_op_get_link,
  9548. .get_eeprom_len = tg3_get_eeprom_len,
  9549. .get_eeprom = tg3_get_eeprom,
  9550. .set_eeprom = tg3_set_eeprom,
  9551. .get_ringparam = tg3_get_ringparam,
  9552. .set_ringparam = tg3_set_ringparam,
  9553. .get_pauseparam = tg3_get_pauseparam,
  9554. .set_pauseparam = tg3_set_pauseparam,
  9555. .self_test = tg3_self_test,
  9556. .get_strings = tg3_get_strings,
  9557. .set_phys_id = tg3_set_phys_id,
  9558. .get_ethtool_stats = tg3_get_ethtool_stats,
  9559. .get_coalesce = tg3_get_coalesce,
  9560. .set_coalesce = tg3_set_coalesce,
  9561. .get_sset_count = tg3_get_sset_count,
  9562. };
  9563. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9564. {
  9565. u32 cursize, val, magic;
  9566. tp->nvram_size = EEPROM_CHIP_SIZE;
  9567. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9568. return;
  9569. if ((magic != TG3_EEPROM_MAGIC) &&
  9570. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9571. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9572. return;
  9573. /*
  9574. * Size the chip by reading offsets at increasing powers of two.
  9575. * When we encounter our validation signature, we know the addressing
  9576. * has wrapped around, and thus have our chip size.
  9577. */
  9578. cursize = 0x10;
  9579. while (cursize < tp->nvram_size) {
  9580. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9581. return;
  9582. if (val == magic)
  9583. break;
  9584. cursize <<= 1;
  9585. }
  9586. tp->nvram_size = cursize;
  9587. }
  9588. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9589. {
  9590. u32 val;
  9591. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9592. return;
  9593. /* Selfboot format */
  9594. if (val != TG3_EEPROM_MAGIC) {
  9595. tg3_get_eeprom_size(tp);
  9596. return;
  9597. }
  9598. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9599. if (val != 0) {
  9600. /* This is confusing. We want to operate on the
  9601. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9602. * call will read from NVRAM and byteswap the data
  9603. * according to the byteswapping settings for all
  9604. * other register accesses. This ensures the data we
  9605. * want will always reside in the lower 16-bits.
  9606. * However, the data in NVRAM is in LE format, which
  9607. * means the data from the NVRAM read will always be
  9608. * opposite the endianness of the CPU. The 16-bit
  9609. * byteswap then brings the data to CPU endianness.
  9610. */
  9611. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9612. return;
  9613. }
  9614. }
  9615. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9616. }
  9617. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9618. {
  9619. u32 nvcfg1;
  9620. nvcfg1 = tr32(NVRAM_CFG1);
  9621. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9622. tg3_flag_set(tp, FLASH);
  9623. } else {
  9624. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9625. tw32(NVRAM_CFG1, nvcfg1);
  9626. }
  9627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9628. tg3_flag(tp, 5780_CLASS)) {
  9629. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9630. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9631. tp->nvram_jedecnum = JEDEC_ATMEL;
  9632. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9633. tg3_flag_set(tp, NVRAM_BUFFERED);
  9634. break;
  9635. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9636. tp->nvram_jedecnum = JEDEC_ATMEL;
  9637. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9638. break;
  9639. case FLASH_VENDOR_ATMEL_EEPROM:
  9640. tp->nvram_jedecnum = JEDEC_ATMEL;
  9641. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9642. tg3_flag_set(tp, NVRAM_BUFFERED);
  9643. break;
  9644. case FLASH_VENDOR_ST:
  9645. tp->nvram_jedecnum = JEDEC_ST;
  9646. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9647. tg3_flag_set(tp, NVRAM_BUFFERED);
  9648. break;
  9649. case FLASH_VENDOR_SAIFUN:
  9650. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9651. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9652. break;
  9653. case FLASH_VENDOR_SST_SMALL:
  9654. case FLASH_VENDOR_SST_LARGE:
  9655. tp->nvram_jedecnum = JEDEC_SST;
  9656. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9657. break;
  9658. }
  9659. } else {
  9660. tp->nvram_jedecnum = JEDEC_ATMEL;
  9661. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9662. tg3_flag_set(tp, NVRAM_BUFFERED);
  9663. }
  9664. }
  9665. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9666. {
  9667. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9668. case FLASH_5752PAGE_SIZE_256:
  9669. tp->nvram_pagesize = 256;
  9670. break;
  9671. case FLASH_5752PAGE_SIZE_512:
  9672. tp->nvram_pagesize = 512;
  9673. break;
  9674. case FLASH_5752PAGE_SIZE_1K:
  9675. tp->nvram_pagesize = 1024;
  9676. break;
  9677. case FLASH_5752PAGE_SIZE_2K:
  9678. tp->nvram_pagesize = 2048;
  9679. break;
  9680. case FLASH_5752PAGE_SIZE_4K:
  9681. tp->nvram_pagesize = 4096;
  9682. break;
  9683. case FLASH_5752PAGE_SIZE_264:
  9684. tp->nvram_pagesize = 264;
  9685. break;
  9686. case FLASH_5752PAGE_SIZE_528:
  9687. tp->nvram_pagesize = 528;
  9688. break;
  9689. }
  9690. }
  9691. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9692. {
  9693. u32 nvcfg1;
  9694. nvcfg1 = tr32(NVRAM_CFG1);
  9695. /* NVRAM protection for TPM */
  9696. if (nvcfg1 & (1 << 27))
  9697. tg3_flag_set(tp, PROTECTED_NVRAM);
  9698. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9699. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9700. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9701. tp->nvram_jedecnum = JEDEC_ATMEL;
  9702. tg3_flag_set(tp, NVRAM_BUFFERED);
  9703. break;
  9704. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9705. tp->nvram_jedecnum = JEDEC_ATMEL;
  9706. tg3_flag_set(tp, NVRAM_BUFFERED);
  9707. tg3_flag_set(tp, FLASH);
  9708. break;
  9709. case FLASH_5752VENDOR_ST_M45PE10:
  9710. case FLASH_5752VENDOR_ST_M45PE20:
  9711. case FLASH_5752VENDOR_ST_M45PE40:
  9712. tp->nvram_jedecnum = JEDEC_ST;
  9713. tg3_flag_set(tp, NVRAM_BUFFERED);
  9714. tg3_flag_set(tp, FLASH);
  9715. break;
  9716. }
  9717. if (tg3_flag(tp, FLASH)) {
  9718. tg3_nvram_get_pagesize(tp, nvcfg1);
  9719. } else {
  9720. /* For eeprom, set pagesize to maximum eeprom size */
  9721. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9722. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9723. tw32(NVRAM_CFG1, nvcfg1);
  9724. }
  9725. }
  9726. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9727. {
  9728. u32 nvcfg1, protect = 0;
  9729. nvcfg1 = tr32(NVRAM_CFG1);
  9730. /* NVRAM protection for TPM */
  9731. if (nvcfg1 & (1 << 27)) {
  9732. tg3_flag_set(tp, PROTECTED_NVRAM);
  9733. protect = 1;
  9734. }
  9735. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9736. switch (nvcfg1) {
  9737. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9738. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9739. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9740. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9741. tp->nvram_jedecnum = JEDEC_ATMEL;
  9742. tg3_flag_set(tp, NVRAM_BUFFERED);
  9743. tg3_flag_set(tp, FLASH);
  9744. tp->nvram_pagesize = 264;
  9745. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9746. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9747. tp->nvram_size = (protect ? 0x3e200 :
  9748. TG3_NVRAM_SIZE_512KB);
  9749. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9750. tp->nvram_size = (protect ? 0x1f200 :
  9751. TG3_NVRAM_SIZE_256KB);
  9752. else
  9753. tp->nvram_size = (protect ? 0x1f200 :
  9754. TG3_NVRAM_SIZE_128KB);
  9755. break;
  9756. case FLASH_5752VENDOR_ST_M45PE10:
  9757. case FLASH_5752VENDOR_ST_M45PE20:
  9758. case FLASH_5752VENDOR_ST_M45PE40:
  9759. tp->nvram_jedecnum = JEDEC_ST;
  9760. tg3_flag_set(tp, NVRAM_BUFFERED);
  9761. tg3_flag_set(tp, FLASH);
  9762. tp->nvram_pagesize = 256;
  9763. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9764. tp->nvram_size = (protect ?
  9765. TG3_NVRAM_SIZE_64KB :
  9766. TG3_NVRAM_SIZE_128KB);
  9767. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9768. tp->nvram_size = (protect ?
  9769. TG3_NVRAM_SIZE_64KB :
  9770. TG3_NVRAM_SIZE_256KB);
  9771. else
  9772. tp->nvram_size = (protect ?
  9773. TG3_NVRAM_SIZE_128KB :
  9774. TG3_NVRAM_SIZE_512KB);
  9775. break;
  9776. }
  9777. }
  9778. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9779. {
  9780. u32 nvcfg1;
  9781. nvcfg1 = tr32(NVRAM_CFG1);
  9782. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9783. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9784. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9785. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9786. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9787. tp->nvram_jedecnum = JEDEC_ATMEL;
  9788. tg3_flag_set(tp, NVRAM_BUFFERED);
  9789. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9790. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9791. tw32(NVRAM_CFG1, nvcfg1);
  9792. break;
  9793. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9794. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9795. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9796. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9797. tp->nvram_jedecnum = JEDEC_ATMEL;
  9798. tg3_flag_set(tp, NVRAM_BUFFERED);
  9799. tg3_flag_set(tp, FLASH);
  9800. tp->nvram_pagesize = 264;
  9801. break;
  9802. case FLASH_5752VENDOR_ST_M45PE10:
  9803. case FLASH_5752VENDOR_ST_M45PE20:
  9804. case FLASH_5752VENDOR_ST_M45PE40:
  9805. tp->nvram_jedecnum = JEDEC_ST;
  9806. tg3_flag_set(tp, NVRAM_BUFFERED);
  9807. tg3_flag_set(tp, FLASH);
  9808. tp->nvram_pagesize = 256;
  9809. break;
  9810. }
  9811. }
  9812. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9813. {
  9814. u32 nvcfg1, protect = 0;
  9815. nvcfg1 = tr32(NVRAM_CFG1);
  9816. /* NVRAM protection for TPM */
  9817. if (nvcfg1 & (1 << 27)) {
  9818. tg3_flag_set(tp, PROTECTED_NVRAM);
  9819. protect = 1;
  9820. }
  9821. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9822. switch (nvcfg1) {
  9823. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9824. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9825. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9826. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9827. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9828. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9829. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9830. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9831. tp->nvram_jedecnum = JEDEC_ATMEL;
  9832. tg3_flag_set(tp, NVRAM_BUFFERED);
  9833. tg3_flag_set(tp, FLASH);
  9834. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  9835. tp->nvram_pagesize = 256;
  9836. break;
  9837. case FLASH_5761VENDOR_ST_A_M45PE20:
  9838. case FLASH_5761VENDOR_ST_A_M45PE40:
  9839. case FLASH_5761VENDOR_ST_A_M45PE80:
  9840. case FLASH_5761VENDOR_ST_A_M45PE16:
  9841. case FLASH_5761VENDOR_ST_M_M45PE20:
  9842. case FLASH_5761VENDOR_ST_M_M45PE40:
  9843. case FLASH_5761VENDOR_ST_M_M45PE80:
  9844. case FLASH_5761VENDOR_ST_M_M45PE16:
  9845. tp->nvram_jedecnum = JEDEC_ST;
  9846. tg3_flag_set(tp, NVRAM_BUFFERED);
  9847. tg3_flag_set(tp, FLASH);
  9848. tp->nvram_pagesize = 256;
  9849. break;
  9850. }
  9851. if (protect) {
  9852. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9853. } else {
  9854. switch (nvcfg1) {
  9855. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9856. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9857. case FLASH_5761VENDOR_ST_A_M45PE16:
  9858. case FLASH_5761VENDOR_ST_M_M45PE16:
  9859. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9860. break;
  9861. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9862. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9863. case FLASH_5761VENDOR_ST_A_M45PE80:
  9864. case FLASH_5761VENDOR_ST_M_M45PE80:
  9865. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9866. break;
  9867. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9868. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9869. case FLASH_5761VENDOR_ST_A_M45PE40:
  9870. case FLASH_5761VENDOR_ST_M_M45PE40:
  9871. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9872. break;
  9873. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9874. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9875. case FLASH_5761VENDOR_ST_A_M45PE20:
  9876. case FLASH_5761VENDOR_ST_M_M45PE20:
  9877. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9878. break;
  9879. }
  9880. }
  9881. }
  9882. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9883. {
  9884. tp->nvram_jedecnum = JEDEC_ATMEL;
  9885. tg3_flag_set(tp, NVRAM_BUFFERED);
  9886. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9887. }
  9888. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9889. {
  9890. u32 nvcfg1;
  9891. nvcfg1 = tr32(NVRAM_CFG1);
  9892. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9893. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9894. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9895. tp->nvram_jedecnum = JEDEC_ATMEL;
  9896. tg3_flag_set(tp, NVRAM_BUFFERED);
  9897. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9898. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9899. tw32(NVRAM_CFG1, nvcfg1);
  9900. return;
  9901. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9902. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9903. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9904. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9905. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9906. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9907. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9908. tp->nvram_jedecnum = JEDEC_ATMEL;
  9909. tg3_flag_set(tp, NVRAM_BUFFERED);
  9910. tg3_flag_set(tp, FLASH);
  9911. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9912. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9913. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9914. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9915. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9916. break;
  9917. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9918. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9919. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9920. break;
  9921. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9922. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9923. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9924. break;
  9925. }
  9926. break;
  9927. case FLASH_5752VENDOR_ST_M45PE10:
  9928. case FLASH_5752VENDOR_ST_M45PE20:
  9929. case FLASH_5752VENDOR_ST_M45PE40:
  9930. tp->nvram_jedecnum = JEDEC_ST;
  9931. tg3_flag_set(tp, NVRAM_BUFFERED);
  9932. tg3_flag_set(tp, FLASH);
  9933. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9934. case FLASH_5752VENDOR_ST_M45PE10:
  9935. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9936. break;
  9937. case FLASH_5752VENDOR_ST_M45PE20:
  9938. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9939. break;
  9940. case FLASH_5752VENDOR_ST_M45PE40:
  9941. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9942. break;
  9943. }
  9944. break;
  9945. default:
  9946. tg3_flag_set(tp, NO_NVRAM);
  9947. return;
  9948. }
  9949. tg3_nvram_get_pagesize(tp, nvcfg1);
  9950. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9951. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  9952. }
  9953. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9954. {
  9955. u32 nvcfg1;
  9956. nvcfg1 = tr32(NVRAM_CFG1);
  9957. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9958. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9959. case FLASH_5717VENDOR_MICRO_EEPROM:
  9960. tp->nvram_jedecnum = JEDEC_ATMEL;
  9961. tg3_flag_set(tp, NVRAM_BUFFERED);
  9962. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9963. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9964. tw32(NVRAM_CFG1, nvcfg1);
  9965. return;
  9966. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9967. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9968. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9969. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9970. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9971. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9972. case FLASH_5717VENDOR_ATMEL_45USPT:
  9973. tp->nvram_jedecnum = JEDEC_ATMEL;
  9974. tg3_flag_set(tp, NVRAM_BUFFERED);
  9975. tg3_flag_set(tp, FLASH);
  9976. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9977. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9978. /* Detect size with tg3_nvram_get_size() */
  9979. break;
  9980. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9981. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9982. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9983. break;
  9984. default:
  9985. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9986. break;
  9987. }
  9988. break;
  9989. case FLASH_5717VENDOR_ST_M_M25PE10:
  9990. case FLASH_5717VENDOR_ST_A_M25PE10:
  9991. case FLASH_5717VENDOR_ST_M_M45PE10:
  9992. case FLASH_5717VENDOR_ST_A_M45PE10:
  9993. case FLASH_5717VENDOR_ST_M_M25PE20:
  9994. case FLASH_5717VENDOR_ST_A_M25PE20:
  9995. case FLASH_5717VENDOR_ST_M_M45PE20:
  9996. case FLASH_5717VENDOR_ST_A_M45PE20:
  9997. case FLASH_5717VENDOR_ST_25USPT:
  9998. case FLASH_5717VENDOR_ST_45USPT:
  9999. tp->nvram_jedecnum = JEDEC_ST;
  10000. tg3_flag_set(tp, NVRAM_BUFFERED);
  10001. tg3_flag_set(tp, FLASH);
  10002. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10003. case FLASH_5717VENDOR_ST_M_M25PE20:
  10004. case FLASH_5717VENDOR_ST_M_M45PE20:
  10005. /* Detect size with tg3_nvram_get_size() */
  10006. break;
  10007. case FLASH_5717VENDOR_ST_A_M25PE20:
  10008. case FLASH_5717VENDOR_ST_A_M45PE20:
  10009. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10010. break;
  10011. default:
  10012. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10013. break;
  10014. }
  10015. break;
  10016. default:
  10017. tg3_flag_set(tp, NO_NVRAM);
  10018. return;
  10019. }
  10020. tg3_nvram_get_pagesize(tp, nvcfg1);
  10021. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10022. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10023. }
  10024. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10025. {
  10026. u32 nvcfg1, nvmpinstrp;
  10027. nvcfg1 = tr32(NVRAM_CFG1);
  10028. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10029. switch (nvmpinstrp) {
  10030. case FLASH_5720_EEPROM_HD:
  10031. case FLASH_5720_EEPROM_LD:
  10032. tp->nvram_jedecnum = JEDEC_ATMEL;
  10033. tg3_flag_set(tp, NVRAM_BUFFERED);
  10034. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10035. tw32(NVRAM_CFG1, nvcfg1);
  10036. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10037. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10038. else
  10039. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10040. return;
  10041. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10042. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10043. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10044. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10045. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10046. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10047. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10048. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10049. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10050. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10051. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10052. case FLASH_5720VENDOR_ATMEL_45USPT:
  10053. tp->nvram_jedecnum = JEDEC_ATMEL;
  10054. tg3_flag_set(tp, NVRAM_BUFFERED);
  10055. tg3_flag_set(tp, FLASH);
  10056. switch (nvmpinstrp) {
  10057. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10058. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10059. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10060. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10061. break;
  10062. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10063. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10064. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10065. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10066. break;
  10067. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10068. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10069. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10070. break;
  10071. default:
  10072. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10073. break;
  10074. }
  10075. break;
  10076. case FLASH_5720VENDOR_M_ST_M25PE10:
  10077. case FLASH_5720VENDOR_M_ST_M45PE10:
  10078. case FLASH_5720VENDOR_A_ST_M25PE10:
  10079. case FLASH_5720VENDOR_A_ST_M45PE10:
  10080. case FLASH_5720VENDOR_M_ST_M25PE20:
  10081. case FLASH_5720VENDOR_M_ST_M45PE20:
  10082. case FLASH_5720VENDOR_A_ST_M25PE20:
  10083. case FLASH_5720VENDOR_A_ST_M45PE20:
  10084. case FLASH_5720VENDOR_M_ST_M25PE40:
  10085. case FLASH_5720VENDOR_M_ST_M45PE40:
  10086. case FLASH_5720VENDOR_A_ST_M25PE40:
  10087. case FLASH_5720VENDOR_A_ST_M45PE40:
  10088. case FLASH_5720VENDOR_M_ST_M25PE80:
  10089. case FLASH_5720VENDOR_M_ST_M45PE80:
  10090. case FLASH_5720VENDOR_A_ST_M25PE80:
  10091. case FLASH_5720VENDOR_A_ST_M45PE80:
  10092. case FLASH_5720VENDOR_ST_25USPT:
  10093. case FLASH_5720VENDOR_ST_45USPT:
  10094. tp->nvram_jedecnum = JEDEC_ST;
  10095. tg3_flag_set(tp, NVRAM_BUFFERED);
  10096. tg3_flag_set(tp, FLASH);
  10097. switch (nvmpinstrp) {
  10098. case FLASH_5720VENDOR_M_ST_M25PE20:
  10099. case FLASH_5720VENDOR_M_ST_M45PE20:
  10100. case FLASH_5720VENDOR_A_ST_M25PE20:
  10101. case FLASH_5720VENDOR_A_ST_M45PE20:
  10102. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10103. break;
  10104. case FLASH_5720VENDOR_M_ST_M25PE40:
  10105. case FLASH_5720VENDOR_M_ST_M45PE40:
  10106. case FLASH_5720VENDOR_A_ST_M25PE40:
  10107. case FLASH_5720VENDOR_A_ST_M45PE40:
  10108. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10109. break;
  10110. case FLASH_5720VENDOR_M_ST_M25PE80:
  10111. case FLASH_5720VENDOR_M_ST_M45PE80:
  10112. case FLASH_5720VENDOR_A_ST_M25PE80:
  10113. case FLASH_5720VENDOR_A_ST_M45PE80:
  10114. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10115. break;
  10116. default:
  10117. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10118. break;
  10119. }
  10120. break;
  10121. default:
  10122. tg3_flag_set(tp, NO_NVRAM);
  10123. return;
  10124. }
  10125. tg3_nvram_get_pagesize(tp, nvcfg1);
  10126. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10127. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10128. }
  10129. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10130. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10131. {
  10132. tw32_f(GRC_EEPROM_ADDR,
  10133. (EEPROM_ADDR_FSM_RESET |
  10134. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10135. EEPROM_ADDR_CLKPERD_SHIFT)));
  10136. msleep(1);
  10137. /* Enable seeprom accesses. */
  10138. tw32_f(GRC_LOCAL_CTRL,
  10139. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10140. udelay(100);
  10141. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10142. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10143. tg3_flag_set(tp, NVRAM);
  10144. if (tg3_nvram_lock(tp)) {
  10145. netdev_warn(tp->dev,
  10146. "Cannot get nvram lock, %s failed\n",
  10147. __func__);
  10148. return;
  10149. }
  10150. tg3_enable_nvram_access(tp);
  10151. tp->nvram_size = 0;
  10152. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10153. tg3_get_5752_nvram_info(tp);
  10154. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10155. tg3_get_5755_nvram_info(tp);
  10156. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10159. tg3_get_5787_nvram_info(tp);
  10160. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10161. tg3_get_5761_nvram_info(tp);
  10162. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10163. tg3_get_5906_nvram_info(tp);
  10164. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10166. tg3_get_57780_nvram_info(tp);
  10167. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10168. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10169. tg3_get_5717_nvram_info(tp);
  10170. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10171. tg3_get_5720_nvram_info(tp);
  10172. else
  10173. tg3_get_nvram_info(tp);
  10174. if (tp->nvram_size == 0)
  10175. tg3_get_nvram_size(tp);
  10176. tg3_disable_nvram_access(tp);
  10177. tg3_nvram_unlock(tp);
  10178. } else {
  10179. tg3_flag_clear(tp, NVRAM);
  10180. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10181. tg3_get_eeprom_size(tp);
  10182. }
  10183. }
  10184. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10185. u32 offset, u32 len, u8 *buf)
  10186. {
  10187. int i, j, rc = 0;
  10188. u32 val;
  10189. for (i = 0; i < len; i += 4) {
  10190. u32 addr;
  10191. __be32 data;
  10192. addr = offset + i;
  10193. memcpy(&data, buf + i, 4);
  10194. /*
  10195. * The SEEPROM interface expects the data to always be opposite
  10196. * the native endian format. We accomplish this by reversing
  10197. * all the operations that would have been performed on the
  10198. * data from a call to tg3_nvram_read_be32().
  10199. */
  10200. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10201. val = tr32(GRC_EEPROM_ADDR);
  10202. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10203. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10204. EEPROM_ADDR_READ);
  10205. tw32(GRC_EEPROM_ADDR, val |
  10206. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10207. (addr & EEPROM_ADDR_ADDR_MASK) |
  10208. EEPROM_ADDR_START |
  10209. EEPROM_ADDR_WRITE);
  10210. for (j = 0; j < 1000; j++) {
  10211. val = tr32(GRC_EEPROM_ADDR);
  10212. if (val & EEPROM_ADDR_COMPLETE)
  10213. break;
  10214. msleep(1);
  10215. }
  10216. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10217. rc = -EBUSY;
  10218. break;
  10219. }
  10220. }
  10221. return rc;
  10222. }
  10223. /* offset and length are dword aligned */
  10224. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10225. u8 *buf)
  10226. {
  10227. int ret = 0;
  10228. u32 pagesize = tp->nvram_pagesize;
  10229. u32 pagemask = pagesize - 1;
  10230. u32 nvram_cmd;
  10231. u8 *tmp;
  10232. tmp = kmalloc(pagesize, GFP_KERNEL);
  10233. if (tmp == NULL)
  10234. return -ENOMEM;
  10235. while (len) {
  10236. int j;
  10237. u32 phy_addr, page_off, size;
  10238. phy_addr = offset & ~pagemask;
  10239. for (j = 0; j < pagesize; j += 4) {
  10240. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10241. (__be32 *) (tmp + j));
  10242. if (ret)
  10243. break;
  10244. }
  10245. if (ret)
  10246. break;
  10247. page_off = offset & pagemask;
  10248. size = pagesize;
  10249. if (len < size)
  10250. size = len;
  10251. len -= size;
  10252. memcpy(tmp + page_off, buf, size);
  10253. offset = offset + (pagesize - page_off);
  10254. tg3_enable_nvram_access(tp);
  10255. /*
  10256. * Before we can erase the flash page, we need
  10257. * to issue a special "write enable" command.
  10258. */
  10259. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10260. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10261. break;
  10262. /* Erase the target page */
  10263. tw32(NVRAM_ADDR, phy_addr);
  10264. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10265. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10266. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10267. break;
  10268. /* Issue another write enable to start the write. */
  10269. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10270. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10271. break;
  10272. for (j = 0; j < pagesize; j += 4) {
  10273. __be32 data;
  10274. data = *((__be32 *) (tmp + j));
  10275. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10276. tw32(NVRAM_ADDR, phy_addr + j);
  10277. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10278. NVRAM_CMD_WR;
  10279. if (j == 0)
  10280. nvram_cmd |= NVRAM_CMD_FIRST;
  10281. else if (j == (pagesize - 4))
  10282. nvram_cmd |= NVRAM_CMD_LAST;
  10283. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10284. break;
  10285. }
  10286. if (ret)
  10287. break;
  10288. }
  10289. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10290. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10291. kfree(tmp);
  10292. return ret;
  10293. }
  10294. /* offset and length are dword aligned */
  10295. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10296. u8 *buf)
  10297. {
  10298. int i, ret = 0;
  10299. for (i = 0; i < len; i += 4, offset += 4) {
  10300. u32 page_off, phy_addr, nvram_cmd;
  10301. __be32 data;
  10302. memcpy(&data, buf + i, 4);
  10303. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10304. page_off = offset % tp->nvram_pagesize;
  10305. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10306. tw32(NVRAM_ADDR, phy_addr);
  10307. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10308. if (page_off == 0 || i == 0)
  10309. nvram_cmd |= NVRAM_CMD_FIRST;
  10310. if (page_off == (tp->nvram_pagesize - 4))
  10311. nvram_cmd |= NVRAM_CMD_LAST;
  10312. if (i == (len - 4))
  10313. nvram_cmd |= NVRAM_CMD_LAST;
  10314. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10315. !tg3_flag(tp, 5755_PLUS) &&
  10316. (tp->nvram_jedecnum == JEDEC_ST) &&
  10317. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10318. if ((ret = tg3_nvram_exec_cmd(tp,
  10319. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10320. NVRAM_CMD_DONE)))
  10321. break;
  10322. }
  10323. if (!tg3_flag(tp, FLASH)) {
  10324. /* We always do complete word writes to eeprom. */
  10325. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10326. }
  10327. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10328. break;
  10329. }
  10330. return ret;
  10331. }
  10332. /* offset and length are dword aligned */
  10333. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10334. {
  10335. int ret;
  10336. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10337. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10338. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10339. udelay(40);
  10340. }
  10341. if (!tg3_flag(tp, NVRAM)) {
  10342. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10343. } else {
  10344. u32 grc_mode;
  10345. ret = tg3_nvram_lock(tp);
  10346. if (ret)
  10347. return ret;
  10348. tg3_enable_nvram_access(tp);
  10349. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10350. tw32(NVRAM_WRITE1, 0x406);
  10351. grc_mode = tr32(GRC_MODE);
  10352. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10353. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10354. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10355. buf);
  10356. } else {
  10357. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10358. buf);
  10359. }
  10360. grc_mode = tr32(GRC_MODE);
  10361. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10362. tg3_disable_nvram_access(tp);
  10363. tg3_nvram_unlock(tp);
  10364. }
  10365. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10366. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10367. udelay(40);
  10368. }
  10369. return ret;
  10370. }
  10371. struct subsys_tbl_ent {
  10372. u16 subsys_vendor, subsys_devid;
  10373. u32 phy_id;
  10374. };
  10375. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10376. /* Broadcom boards. */
  10377. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10378. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10379. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10380. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10381. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10382. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10383. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10384. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10385. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10386. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10387. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10388. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10389. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10390. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10391. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10392. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10393. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10394. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10395. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10396. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10397. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10398. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10399. /* 3com boards. */
  10400. { TG3PCI_SUBVENDOR_ID_3COM,
  10401. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10402. { TG3PCI_SUBVENDOR_ID_3COM,
  10403. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10404. { TG3PCI_SUBVENDOR_ID_3COM,
  10405. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10406. { TG3PCI_SUBVENDOR_ID_3COM,
  10407. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10408. { TG3PCI_SUBVENDOR_ID_3COM,
  10409. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10410. /* DELL boards. */
  10411. { TG3PCI_SUBVENDOR_ID_DELL,
  10412. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10413. { TG3PCI_SUBVENDOR_ID_DELL,
  10414. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10415. { TG3PCI_SUBVENDOR_ID_DELL,
  10416. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10417. { TG3PCI_SUBVENDOR_ID_DELL,
  10418. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10419. /* Compaq boards. */
  10420. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10421. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10422. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10423. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10424. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10425. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10426. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10427. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10428. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10429. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10430. /* IBM boards. */
  10431. { TG3PCI_SUBVENDOR_ID_IBM,
  10432. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10433. };
  10434. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10435. {
  10436. int i;
  10437. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10438. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10439. tp->pdev->subsystem_vendor) &&
  10440. (subsys_id_to_phy_id[i].subsys_devid ==
  10441. tp->pdev->subsystem_device))
  10442. return &subsys_id_to_phy_id[i];
  10443. }
  10444. return NULL;
  10445. }
  10446. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10447. {
  10448. u32 val;
  10449. u16 pmcsr;
  10450. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10451. * so need make sure we're in D0.
  10452. */
  10453. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10454. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10455. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10456. msleep(1);
  10457. /* Make sure register accesses (indirect or otherwise)
  10458. * will function correctly.
  10459. */
  10460. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10461. tp->misc_host_ctrl);
  10462. /* The memory arbiter has to be enabled in order for SRAM accesses
  10463. * to succeed. Normally on powerup the tg3 chip firmware will make
  10464. * sure it is enabled, but other entities such as system netboot
  10465. * code might disable it.
  10466. */
  10467. val = tr32(MEMARB_MODE);
  10468. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10469. tp->phy_id = TG3_PHY_ID_INVALID;
  10470. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10471. /* Assume an onboard device and WOL capable by default. */
  10472. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10473. tg3_flag_set(tp, WOL_CAP);
  10474. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10475. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10476. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10477. tg3_flag_set(tp, IS_NIC);
  10478. }
  10479. val = tr32(VCPU_CFGSHDW);
  10480. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10481. tg3_flag_set(tp, ASPM_WORKAROUND);
  10482. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10483. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10484. tg3_flag_set(tp, WOL_ENABLE);
  10485. device_set_wakeup_enable(&tp->pdev->dev, true);
  10486. }
  10487. goto done;
  10488. }
  10489. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10490. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10491. u32 nic_cfg, led_cfg;
  10492. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10493. int eeprom_phy_serdes = 0;
  10494. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10495. tp->nic_sram_data_cfg = nic_cfg;
  10496. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10497. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10498. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10499. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10500. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10501. (ver > 0) && (ver < 0x100))
  10502. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10503. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10504. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10505. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10506. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10507. eeprom_phy_serdes = 1;
  10508. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10509. if (nic_phy_id != 0) {
  10510. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10511. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10512. eeprom_phy_id = (id1 >> 16) << 10;
  10513. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10514. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10515. } else
  10516. eeprom_phy_id = 0;
  10517. tp->phy_id = eeprom_phy_id;
  10518. if (eeprom_phy_serdes) {
  10519. if (!tg3_flag(tp, 5705_PLUS))
  10520. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10521. else
  10522. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10523. }
  10524. if (tg3_flag(tp, 5750_PLUS))
  10525. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10526. SHASTA_EXT_LED_MODE_MASK);
  10527. else
  10528. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10529. switch (led_cfg) {
  10530. default:
  10531. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10532. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10533. break;
  10534. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10535. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10536. break;
  10537. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10538. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10539. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10540. * read on some older 5700/5701 bootcode.
  10541. */
  10542. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10543. ASIC_REV_5700 ||
  10544. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10545. ASIC_REV_5701)
  10546. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10547. break;
  10548. case SHASTA_EXT_LED_SHARED:
  10549. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10550. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10551. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10552. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10553. LED_CTRL_MODE_PHY_2);
  10554. break;
  10555. case SHASTA_EXT_LED_MAC:
  10556. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10557. break;
  10558. case SHASTA_EXT_LED_COMBO:
  10559. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10560. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10561. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10562. LED_CTRL_MODE_PHY_2);
  10563. break;
  10564. }
  10565. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10567. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10568. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10569. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10570. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10571. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10572. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10573. if ((tp->pdev->subsystem_vendor ==
  10574. PCI_VENDOR_ID_ARIMA) &&
  10575. (tp->pdev->subsystem_device == 0x205a ||
  10576. tp->pdev->subsystem_device == 0x2063))
  10577. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10578. } else {
  10579. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10580. tg3_flag_set(tp, IS_NIC);
  10581. }
  10582. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10583. tg3_flag_set(tp, ENABLE_ASF);
  10584. if (tg3_flag(tp, 5750_PLUS))
  10585. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10586. }
  10587. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10588. tg3_flag(tp, 5750_PLUS))
  10589. tg3_flag_set(tp, ENABLE_APE);
  10590. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10591. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10592. tg3_flag_clear(tp, WOL_CAP);
  10593. if (tg3_flag(tp, WOL_CAP) &&
  10594. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10595. tg3_flag_set(tp, WOL_ENABLE);
  10596. device_set_wakeup_enable(&tp->pdev->dev, true);
  10597. }
  10598. if (cfg2 & (1 << 17))
  10599. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10600. /* serdes signal pre-emphasis in register 0x590 set by */
  10601. /* bootcode if bit 18 is set */
  10602. if (cfg2 & (1 << 18))
  10603. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10604. if ((tg3_flag(tp, 57765_PLUS) ||
  10605. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10606. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10607. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10608. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10609. if (tg3_flag(tp, PCI_EXPRESS) &&
  10610. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10611. !tg3_flag(tp, 57765_PLUS)) {
  10612. u32 cfg3;
  10613. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10614. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10615. tg3_flag_set(tp, ASPM_WORKAROUND);
  10616. }
  10617. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10618. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10619. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10620. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10621. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10622. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10623. }
  10624. done:
  10625. if (tg3_flag(tp, WOL_CAP))
  10626. device_set_wakeup_enable(&tp->pdev->dev,
  10627. tg3_flag(tp, WOL_ENABLE));
  10628. else
  10629. device_set_wakeup_capable(&tp->pdev->dev, false);
  10630. }
  10631. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10632. {
  10633. int i;
  10634. u32 val;
  10635. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10636. tw32(OTP_CTRL, cmd);
  10637. /* Wait for up to 1 ms for command to execute. */
  10638. for (i = 0; i < 100; i++) {
  10639. val = tr32(OTP_STATUS);
  10640. if (val & OTP_STATUS_CMD_DONE)
  10641. break;
  10642. udelay(10);
  10643. }
  10644. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10645. }
  10646. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10647. * configuration is a 32-bit value that straddles the alignment boundary.
  10648. * We do two 32-bit reads and then shift and merge the results.
  10649. */
  10650. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10651. {
  10652. u32 bhalf_otp, thalf_otp;
  10653. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10654. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10655. return 0;
  10656. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10657. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10658. return 0;
  10659. thalf_otp = tr32(OTP_READ_DATA);
  10660. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10661. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10662. return 0;
  10663. bhalf_otp = tr32(OTP_READ_DATA);
  10664. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10665. }
  10666. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10667. {
  10668. u32 adv = ADVERTISED_Autoneg |
  10669. ADVERTISED_Pause;
  10670. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10671. adv |= ADVERTISED_1000baseT_Half |
  10672. ADVERTISED_1000baseT_Full;
  10673. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10674. adv |= ADVERTISED_100baseT_Half |
  10675. ADVERTISED_100baseT_Full |
  10676. ADVERTISED_10baseT_Half |
  10677. ADVERTISED_10baseT_Full |
  10678. ADVERTISED_TP;
  10679. else
  10680. adv |= ADVERTISED_FIBRE;
  10681. tp->link_config.advertising = adv;
  10682. tp->link_config.speed = SPEED_INVALID;
  10683. tp->link_config.duplex = DUPLEX_INVALID;
  10684. tp->link_config.autoneg = AUTONEG_ENABLE;
  10685. tp->link_config.active_speed = SPEED_INVALID;
  10686. tp->link_config.active_duplex = DUPLEX_INVALID;
  10687. tp->link_config.orig_speed = SPEED_INVALID;
  10688. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10689. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10690. }
  10691. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10692. {
  10693. u32 hw_phy_id_1, hw_phy_id_2;
  10694. u32 hw_phy_id, hw_phy_id_masked;
  10695. int err;
  10696. /* flow control autonegotiation is default behavior */
  10697. tg3_flag_set(tp, PAUSE_AUTONEG);
  10698. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10699. if (tg3_flag(tp, USE_PHYLIB))
  10700. return tg3_phy_init(tp);
  10701. /* Reading the PHY ID register can conflict with ASF
  10702. * firmware access to the PHY hardware.
  10703. */
  10704. err = 0;
  10705. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10706. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10707. } else {
  10708. /* Now read the physical PHY_ID from the chip and verify
  10709. * that it is sane. If it doesn't look good, we fall back
  10710. * to either the hard-coded table based PHY_ID and failing
  10711. * that the value found in the eeprom area.
  10712. */
  10713. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10714. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10715. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10716. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10717. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10718. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10719. }
  10720. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10721. tp->phy_id = hw_phy_id;
  10722. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10723. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10724. else
  10725. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10726. } else {
  10727. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10728. /* Do nothing, phy ID already set up in
  10729. * tg3_get_eeprom_hw_cfg().
  10730. */
  10731. } else {
  10732. struct subsys_tbl_ent *p;
  10733. /* No eeprom signature? Try the hardcoded
  10734. * subsys device table.
  10735. */
  10736. p = tg3_lookup_by_subsys(tp);
  10737. if (!p)
  10738. return -ENODEV;
  10739. tp->phy_id = p->phy_id;
  10740. if (!tp->phy_id ||
  10741. tp->phy_id == TG3_PHY_ID_BCM8002)
  10742. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10743. }
  10744. }
  10745. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10746. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10747. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10748. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10749. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10750. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10751. tg3_phy_init_link_config(tp);
  10752. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10753. !tg3_flag(tp, ENABLE_APE) &&
  10754. !tg3_flag(tp, ENABLE_ASF)) {
  10755. u32 bmsr, mask;
  10756. tg3_readphy(tp, MII_BMSR, &bmsr);
  10757. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10758. (bmsr & BMSR_LSTATUS))
  10759. goto skip_phy_reset;
  10760. err = tg3_phy_reset(tp);
  10761. if (err)
  10762. return err;
  10763. tg3_phy_set_wirespeed(tp);
  10764. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10765. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10766. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10767. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10768. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  10769. tp->link_config.flowctrl);
  10770. tg3_writephy(tp, MII_BMCR,
  10771. BMCR_ANENABLE | BMCR_ANRESTART);
  10772. }
  10773. }
  10774. skip_phy_reset:
  10775. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10776. err = tg3_init_5401phy_dsp(tp);
  10777. if (err)
  10778. return err;
  10779. err = tg3_init_5401phy_dsp(tp);
  10780. }
  10781. return err;
  10782. }
  10783. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10784. {
  10785. u8 *vpd_data;
  10786. unsigned int block_end, rosize, len;
  10787. int j, i = 0;
  10788. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10789. if (!vpd_data)
  10790. goto out_no_vpd;
  10791. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10792. PCI_VPD_LRDT_RO_DATA);
  10793. if (i < 0)
  10794. goto out_not_found;
  10795. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10796. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10797. i += PCI_VPD_LRDT_TAG_SIZE;
  10798. if (block_end > TG3_NVM_VPD_LEN)
  10799. goto out_not_found;
  10800. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10801. PCI_VPD_RO_KEYWORD_MFR_ID);
  10802. if (j > 0) {
  10803. len = pci_vpd_info_field_size(&vpd_data[j]);
  10804. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10805. if (j + len > block_end || len != 4 ||
  10806. memcmp(&vpd_data[j], "1028", 4))
  10807. goto partno;
  10808. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10809. PCI_VPD_RO_KEYWORD_VENDOR0);
  10810. if (j < 0)
  10811. goto partno;
  10812. len = pci_vpd_info_field_size(&vpd_data[j]);
  10813. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10814. if (j + len > block_end)
  10815. goto partno;
  10816. memcpy(tp->fw_ver, &vpd_data[j], len);
  10817. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10818. }
  10819. partno:
  10820. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10821. PCI_VPD_RO_KEYWORD_PARTNO);
  10822. if (i < 0)
  10823. goto out_not_found;
  10824. len = pci_vpd_info_field_size(&vpd_data[i]);
  10825. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10826. if (len > TG3_BPN_SIZE ||
  10827. (len + i) > TG3_NVM_VPD_LEN)
  10828. goto out_not_found;
  10829. memcpy(tp->board_part_number, &vpd_data[i], len);
  10830. out_not_found:
  10831. kfree(vpd_data);
  10832. if (tp->board_part_number[0])
  10833. return;
  10834. out_no_vpd:
  10835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10836. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10837. strcpy(tp->board_part_number, "BCM5717");
  10838. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10839. strcpy(tp->board_part_number, "BCM5718");
  10840. else
  10841. goto nomatch;
  10842. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10843. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10844. strcpy(tp->board_part_number, "BCM57780");
  10845. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10846. strcpy(tp->board_part_number, "BCM57760");
  10847. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10848. strcpy(tp->board_part_number, "BCM57790");
  10849. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10850. strcpy(tp->board_part_number, "BCM57788");
  10851. else
  10852. goto nomatch;
  10853. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10854. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10855. strcpy(tp->board_part_number, "BCM57761");
  10856. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10857. strcpy(tp->board_part_number, "BCM57765");
  10858. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10859. strcpy(tp->board_part_number, "BCM57781");
  10860. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10861. strcpy(tp->board_part_number, "BCM57785");
  10862. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10863. strcpy(tp->board_part_number, "BCM57791");
  10864. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10865. strcpy(tp->board_part_number, "BCM57795");
  10866. else
  10867. goto nomatch;
  10868. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10869. strcpy(tp->board_part_number, "BCM95906");
  10870. } else {
  10871. nomatch:
  10872. strcpy(tp->board_part_number, "none");
  10873. }
  10874. }
  10875. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10876. {
  10877. u32 val;
  10878. if (tg3_nvram_read(tp, offset, &val) ||
  10879. (val & 0xfc000000) != 0x0c000000 ||
  10880. tg3_nvram_read(tp, offset + 4, &val) ||
  10881. val != 0)
  10882. return 0;
  10883. return 1;
  10884. }
  10885. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10886. {
  10887. u32 val, offset, start, ver_offset;
  10888. int i, dst_off;
  10889. bool newver = false;
  10890. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10891. tg3_nvram_read(tp, 0x4, &start))
  10892. return;
  10893. offset = tg3_nvram_logical_addr(tp, offset);
  10894. if (tg3_nvram_read(tp, offset, &val))
  10895. return;
  10896. if ((val & 0xfc000000) == 0x0c000000) {
  10897. if (tg3_nvram_read(tp, offset + 4, &val))
  10898. return;
  10899. if (val == 0)
  10900. newver = true;
  10901. }
  10902. dst_off = strlen(tp->fw_ver);
  10903. if (newver) {
  10904. if (TG3_VER_SIZE - dst_off < 16 ||
  10905. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10906. return;
  10907. offset = offset + ver_offset - start;
  10908. for (i = 0; i < 16; i += 4) {
  10909. __be32 v;
  10910. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10911. return;
  10912. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10913. }
  10914. } else {
  10915. u32 major, minor;
  10916. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10917. return;
  10918. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10919. TG3_NVM_BCVER_MAJSFT;
  10920. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10921. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10922. "v%d.%02d", major, minor);
  10923. }
  10924. }
  10925. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10926. {
  10927. u32 val, major, minor;
  10928. /* Use native endian representation */
  10929. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10930. return;
  10931. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10932. TG3_NVM_HWSB_CFG1_MAJSFT;
  10933. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10934. TG3_NVM_HWSB_CFG1_MINSFT;
  10935. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10936. }
  10937. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10938. {
  10939. u32 offset, major, minor, build;
  10940. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10941. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10942. return;
  10943. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10944. case TG3_EEPROM_SB_REVISION_0:
  10945. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10946. break;
  10947. case TG3_EEPROM_SB_REVISION_2:
  10948. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10949. break;
  10950. case TG3_EEPROM_SB_REVISION_3:
  10951. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10952. break;
  10953. case TG3_EEPROM_SB_REVISION_4:
  10954. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10955. break;
  10956. case TG3_EEPROM_SB_REVISION_5:
  10957. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10958. break;
  10959. case TG3_EEPROM_SB_REVISION_6:
  10960. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10961. break;
  10962. default:
  10963. return;
  10964. }
  10965. if (tg3_nvram_read(tp, offset, &val))
  10966. return;
  10967. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10968. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10969. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10970. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10971. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10972. if (minor > 99 || build > 26)
  10973. return;
  10974. offset = strlen(tp->fw_ver);
  10975. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10976. " v%d.%02d", major, minor);
  10977. if (build > 0) {
  10978. offset = strlen(tp->fw_ver);
  10979. if (offset < TG3_VER_SIZE - 1)
  10980. tp->fw_ver[offset] = 'a' + build - 1;
  10981. }
  10982. }
  10983. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10984. {
  10985. u32 val, offset, start;
  10986. int i, vlen;
  10987. for (offset = TG3_NVM_DIR_START;
  10988. offset < TG3_NVM_DIR_END;
  10989. offset += TG3_NVM_DIRENT_SIZE) {
  10990. if (tg3_nvram_read(tp, offset, &val))
  10991. return;
  10992. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10993. break;
  10994. }
  10995. if (offset == TG3_NVM_DIR_END)
  10996. return;
  10997. if (!tg3_flag(tp, 5705_PLUS))
  10998. start = 0x08000000;
  10999. else if (tg3_nvram_read(tp, offset - 4, &start))
  11000. return;
  11001. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11002. !tg3_fw_img_is_valid(tp, offset) ||
  11003. tg3_nvram_read(tp, offset + 8, &val))
  11004. return;
  11005. offset += val - start;
  11006. vlen = strlen(tp->fw_ver);
  11007. tp->fw_ver[vlen++] = ',';
  11008. tp->fw_ver[vlen++] = ' ';
  11009. for (i = 0; i < 4; i++) {
  11010. __be32 v;
  11011. if (tg3_nvram_read_be32(tp, offset, &v))
  11012. return;
  11013. offset += sizeof(v);
  11014. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11015. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11016. break;
  11017. }
  11018. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11019. vlen += sizeof(v);
  11020. }
  11021. }
  11022. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11023. {
  11024. int vlen;
  11025. u32 apedata;
  11026. char *fwtype;
  11027. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11028. return;
  11029. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11030. if (apedata != APE_SEG_SIG_MAGIC)
  11031. return;
  11032. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11033. if (!(apedata & APE_FW_STATUS_READY))
  11034. return;
  11035. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11036. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11037. tg3_flag_set(tp, APE_HAS_NCSI);
  11038. fwtype = "NCSI";
  11039. } else {
  11040. fwtype = "DASH";
  11041. }
  11042. vlen = strlen(tp->fw_ver);
  11043. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11044. fwtype,
  11045. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11046. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11047. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11048. (apedata & APE_FW_VERSION_BLDMSK));
  11049. }
  11050. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11051. {
  11052. u32 val;
  11053. bool vpd_vers = false;
  11054. if (tp->fw_ver[0] != 0)
  11055. vpd_vers = true;
  11056. if (tg3_flag(tp, NO_NVRAM)) {
  11057. strcat(tp->fw_ver, "sb");
  11058. return;
  11059. }
  11060. if (tg3_nvram_read(tp, 0, &val))
  11061. return;
  11062. if (val == TG3_EEPROM_MAGIC)
  11063. tg3_read_bc_ver(tp);
  11064. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11065. tg3_read_sb_ver(tp, val);
  11066. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11067. tg3_read_hwsb_ver(tp);
  11068. else
  11069. return;
  11070. if (!tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || vpd_vers)
  11071. goto done;
  11072. tg3_read_mgmtfw_ver(tp);
  11073. done:
  11074. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11075. }
  11076. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11077. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11078. {
  11079. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11080. return TG3_RX_RET_MAX_SIZE_5717;
  11081. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11082. return TG3_RX_RET_MAX_SIZE_5700;
  11083. else
  11084. return TG3_RX_RET_MAX_SIZE_5705;
  11085. }
  11086. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11087. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11088. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11089. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11090. { },
  11091. };
  11092. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11093. {
  11094. u32 misc_ctrl_reg;
  11095. u32 pci_state_reg, grc_misc_cfg;
  11096. u32 val;
  11097. u16 pci_cmd;
  11098. int err;
  11099. /* Force memory write invalidate off. If we leave it on,
  11100. * then on 5700_BX chips we have to enable a workaround.
  11101. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11102. * to match the cacheline size. The Broadcom driver have this
  11103. * workaround but turns MWI off all the times so never uses
  11104. * it. This seems to suggest that the workaround is insufficient.
  11105. */
  11106. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11107. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11108. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11109. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  11110. * has the register indirect write enable bit set before
  11111. * we try to access any of the MMIO registers. It is also
  11112. * critical that the PCI-X hw workaround situation is decided
  11113. * before that as well.
  11114. */
  11115. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11116. &misc_ctrl_reg);
  11117. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11118. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11119. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11120. u32 prod_id_asic_rev;
  11121. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11122. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11123. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11124. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11125. pci_read_config_dword(tp->pdev,
  11126. TG3PCI_GEN2_PRODID_ASICREV,
  11127. &prod_id_asic_rev);
  11128. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11129. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11130. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11131. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11132. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11133. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11134. pci_read_config_dword(tp->pdev,
  11135. TG3PCI_GEN15_PRODID_ASICREV,
  11136. &prod_id_asic_rev);
  11137. else
  11138. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11139. &prod_id_asic_rev);
  11140. tp->pci_chip_rev_id = prod_id_asic_rev;
  11141. }
  11142. /* Wrong chip ID in 5752 A0. This code can be removed later
  11143. * as A0 is not in production.
  11144. */
  11145. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11146. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11147. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11148. * we need to disable memory and use config. cycles
  11149. * only to access all registers. The 5702/03 chips
  11150. * can mistakenly decode the special cycles from the
  11151. * ICH chipsets as memory write cycles, causing corruption
  11152. * of register and memory space. Only certain ICH bridges
  11153. * will drive special cycles with non-zero data during the
  11154. * address phase which can fall within the 5703's address
  11155. * range. This is not an ICH bug as the PCI spec allows
  11156. * non-zero address during special cycles. However, only
  11157. * these ICH bridges are known to drive non-zero addresses
  11158. * during special cycles.
  11159. *
  11160. * Since special cycles do not cross PCI bridges, we only
  11161. * enable this workaround if the 5703 is on the secondary
  11162. * bus of these ICH bridges.
  11163. */
  11164. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11165. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11166. static struct tg3_dev_id {
  11167. u32 vendor;
  11168. u32 device;
  11169. u32 rev;
  11170. } ich_chipsets[] = {
  11171. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11172. PCI_ANY_ID },
  11173. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11174. PCI_ANY_ID },
  11175. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11176. 0xa },
  11177. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11178. PCI_ANY_ID },
  11179. { },
  11180. };
  11181. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11182. struct pci_dev *bridge = NULL;
  11183. while (pci_id->vendor != 0) {
  11184. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11185. bridge);
  11186. if (!bridge) {
  11187. pci_id++;
  11188. continue;
  11189. }
  11190. if (pci_id->rev != PCI_ANY_ID) {
  11191. if (bridge->revision > pci_id->rev)
  11192. continue;
  11193. }
  11194. if (bridge->subordinate &&
  11195. (bridge->subordinate->number ==
  11196. tp->pdev->bus->number)) {
  11197. tg3_flag_set(tp, ICH_WORKAROUND);
  11198. pci_dev_put(bridge);
  11199. break;
  11200. }
  11201. }
  11202. }
  11203. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11204. static struct tg3_dev_id {
  11205. u32 vendor;
  11206. u32 device;
  11207. } bridge_chipsets[] = {
  11208. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11209. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11210. { },
  11211. };
  11212. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11213. struct pci_dev *bridge = NULL;
  11214. while (pci_id->vendor != 0) {
  11215. bridge = pci_get_device(pci_id->vendor,
  11216. pci_id->device,
  11217. bridge);
  11218. if (!bridge) {
  11219. pci_id++;
  11220. continue;
  11221. }
  11222. if (bridge->subordinate &&
  11223. (bridge->subordinate->number <=
  11224. tp->pdev->bus->number) &&
  11225. (bridge->subordinate->subordinate >=
  11226. tp->pdev->bus->number)) {
  11227. tg3_flag_set(tp, 5701_DMA_BUG);
  11228. pci_dev_put(bridge);
  11229. break;
  11230. }
  11231. }
  11232. }
  11233. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11234. * DMA addresses > 40-bit. This bridge may have other additional
  11235. * 57xx devices behind it in some 4-port NIC designs for example.
  11236. * Any tg3 device found behind the bridge will also need the 40-bit
  11237. * DMA workaround.
  11238. */
  11239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11240. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11241. tg3_flag_set(tp, 5780_CLASS);
  11242. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11243. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11244. } else {
  11245. struct pci_dev *bridge = NULL;
  11246. do {
  11247. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11248. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11249. bridge);
  11250. if (bridge && bridge->subordinate &&
  11251. (bridge->subordinate->number <=
  11252. tp->pdev->bus->number) &&
  11253. (bridge->subordinate->subordinate >=
  11254. tp->pdev->bus->number)) {
  11255. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11256. pci_dev_put(bridge);
  11257. break;
  11258. }
  11259. } while (bridge);
  11260. }
  11261. /* Initialize misc host control in PCI block. */
  11262. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11263. MISC_HOST_CTRL_CHIPREV);
  11264. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11265. tp->misc_host_ctrl);
  11266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11267. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11268. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11269. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11270. tp->pdev_peer = tg3_find_peer(tp);
  11271. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11272. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11273. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11274. tg3_flag_set(tp, 5717_PLUS);
  11275. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11276. tg3_flag(tp, 5717_PLUS))
  11277. tg3_flag_set(tp, 57765_PLUS);
  11278. /* Intentionally exclude ASIC_REV_5906 */
  11279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11282. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11284. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11285. tg3_flag(tp, 57765_PLUS))
  11286. tg3_flag_set(tp, 5755_PLUS);
  11287. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11290. tg3_flag(tp, 5755_PLUS) ||
  11291. tg3_flag(tp, 5780_CLASS))
  11292. tg3_flag_set(tp, 5750_PLUS);
  11293. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11294. tg3_flag(tp, 5750_PLUS))
  11295. tg3_flag_set(tp, 5705_PLUS);
  11296. /* Determine TSO capabilities */
  11297. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11298. ; /* Do nothing. HW bug. */
  11299. else if (tg3_flag(tp, 57765_PLUS))
  11300. tg3_flag_set(tp, HW_TSO_3);
  11301. else if (tg3_flag(tp, 5755_PLUS) ||
  11302. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11303. tg3_flag_set(tp, HW_TSO_2);
  11304. else if (tg3_flag(tp, 5750_PLUS)) {
  11305. tg3_flag_set(tp, HW_TSO_1);
  11306. tg3_flag_set(tp, TSO_BUG);
  11307. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11308. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11309. tg3_flag_clear(tp, TSO_BUG);
  11310. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11311. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11312. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11313. tg3_flag_set(tp, TSO_BUG);
  11314. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11315. tp->fw_needed = FIRMWARE_TG3TSO5;
  11316. else
  11317. tp->fw_needed = FIRMWARE_TG3TSO;
  11318. }
  11319. /* Selectively allow TSO based on operating conditions */
  11320. if (tg3_flag(tp, HW_TSO_1) ||
  11321. tg3_flag(tp, HW_TSO_2) ||
  11322. tg3_flag(tp, HW_TSO_3) ||
  11323. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11324. tg3_flag_set(tp, TSO_CAPABLE);
  11325. else {
  11326. tg3_flag_clear(tp, TSO_CAPABLE);
  11327. tg3_flag_clear(tp, TSO_BUG);
  11328. tp->fw_needed = NULL;
  11329. }
  11330. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11331. tp->fw_needed = FIRMWARE_TG3;
  11332. tp->irq_max = 1;
  11333. if (tg3_flag(tp, 5750_PLUS)) {
  11334. tg3_flag_set(tp, SUPPORT_MSI);
  11335. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11336. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11337. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11338. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11339. tp->pdev_peer == tp->pdev))
  11340. tg3_flag_clear(tp, SUPPORT_MSI);
  11341. if (tg3_flag(tp, 5755_PLUS) ||
  11342. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11343. tg3_flag_set(tp, 1SHOT_MSI);
  11344. }
  11345. if (tg3_flag(tp, 57765_PLUS)) {
  11346. tg3_flag_set(tp, SUPPORT_MSIX);
  11347. tp->irq_max = TG3_IRQ_MAX_VECS;
  11348. }
  11349. }
  11350. /* All chips can get confused if TX buffers
  11351. * straddle the 4GB address boundary.
  11352. */
  11353. tg3_flag_set(tp, 4G_DMA_BNDRY_BUG);
  11354. if (tg3_flag(tp, 5755_PLUS))
  11355. tg3_flag_set(tp, SHORT_DMA_BUG);
  11356. else
  11357. tg3_flag_set(tp, 40BIT_DMA_LIMIT_BUG);
  11358. if (tg3_flag(tp, 5717_PLUS))
  11359. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11360. if (tg3_flag(tp, 57765_PLUS) &&
  11361. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11362. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11363. if (!tg3_flag(tp, 5705_PLUS) ||
  11364. tg3_flag(tp, 5780_CLASS) ||
  11365. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11366. tg3_flag_set(tp, JUMBO_CAPABLE);
  11367. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11368. &pci_state_reg);
  11369. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11370. if (tp->pcie_cap != 0) {
  11371. u16 lnkctl;
  11372. tg3_flag_set(tp, PCI_EXPRESS);
  11373. tp->pcie_readrq = 4096;
  11374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11376. tp->pcie_readrq = 2048;
  11377. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11378. pci_read_config_word(tp->pdev,
  11379. tp->pcie_cap + PCI_EXP_LNKCTL,
  11380. &lnkctl);
  11381. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11382. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11383. ASIC_REV_5906) {
  11384. tg3_flag_clear(tp, HW_TSO_2);
  11385. tg3_flag_clear(tp, TSO_CAPABLE);
  11386. }
  11387. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11388. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11389. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11390. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11391. tg3_flag_set(tp, CLKREQ_BUG);
  11392. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11393. tg3_flag_set(tp, L1PLLPD_EN);
  11394. }
  11395. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11396. tg3_flag_set(tp, PCI_EXPRESS);
  11397. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11398. tg3_flag(tp, 5780_CLASS)) {
  11399. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11400. if (!tp->pcix_cap) {
  11401. dev_err(&tp->pdev->dev,
  11402. "Cannot find PCI-X capability, aborting\n");
  11403. return -EIO;
  11404. }
  11405. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11406. tg3_flag_set(tp, PCIX_MODE);
  11407. }
  11408. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11409. * reordering to the mailbox registers done by the host
  11410. * controller can cause major troubles. We read back from
  11411. * every mailbox register write to force the writes to be
  11412. * posted to the chip in order.
  11413. */
  11414. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11415. !tg3_flag(tp, PCI_EXPRESS))
  11416. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11417. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11418. &tp->pci_cacheline_sz);
  11419. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11420. &tp->pci_lat_timer);
  11421. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11422. tp->pci_lat_timer < 64) {
  11423. tp->pci_lat_timer = 64;
  11424. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11425. tp->pci_lat_timer);
  11426. }
  11427. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11428. /* 5700 BX chips need to have their TX producer index
  11429. * mailboxes written twice to workaround a bug.
  11430. */
  11431. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11432. /* If we are in PCI-X mode, enable register write workaround.
  11433. *
  11434. * The workaround is to use indirect register accesses
  11435. * for all chip writes not to mailbox registers.
  11436. */
  11437. if (tg3_flag(tp, PCIX_MODE)) {
  11438. u32 pm_reg;
  11439. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11440. /* The chip can have it's power management PCI config
  11441. * space registers clobbered due to this bug.
  11442. * So explicitly force the chip into D0 here.
  11443. */
  11444. pci_read_config_dword(tp->pdev,
  11445. tp->pm_cap + PCI_PM_CTRL,
  11446. &pm_reg);
  11447. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11448. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11449. pci_write_config_dword(tp->pdev,
  11450. tp->pm_cap + PCI_PM_CTRL,
  11451. pm_reg);
  11452. /* Also, force SERR#/PERR# in PCI command. */
  11453. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11454. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11455. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11456. }
  11457. }
  11458. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11459. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11460. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11461. tg3_flag_set(tp, PCI_32BIT);
  11462. /* Chip-specific fixup from Broadcom driver */
  11463. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11464. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11465. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11466. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11467. }
  11468. /* Default fast path register access methods */
  11469. tp->read32 = tg3_read32;
  11470. tp->write32 = tg3_write32;
  11471. tp->read32_mbox = tg3_read32;
  11472. tp->write32_mbox = tg3_write32;
  11473. tp->write32_tx_mbox = tg3_write32;
  11474. tp->write32_rx_mbox = tg3_write32;
  11475. /* Various workaround register access methods */
  11476. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11477. tp->write32 = tg3_write_indirect_reg32;
  11478. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11479. (tg3_flag(tp, PCI_EXPRESS) &&
  11480. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11481. /*
  11482. * Back to back register writes can cause problems on these
  11483. * chips, the workaround is to read back all reg writes
  11484. * except those to mailbox regs.
  11485. *
  11486. * See tg3_write_indirect_reg32().
  11487. */
  11488. tp->write32 = tg3_write_flush_reg32;
  11489. }
  11490. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11491. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11492. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11493. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11494. }
  11495. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11496. tp->read32 = tg3_read_indirect_reg32;
  11497. tp->write32 = tg3_write_indirect_reg32;
  11498. tp->read32_mbox = tg3_read_indirect_mbox;
  11499. tp->write32_mbox = tg3_write_indirect_mbox;
  11500. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11501. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11502. iounmap(tp->regs);
  11503. tp->regs = NULL;
  11504. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11505. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11506. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11507. }
  11508. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11509. tp->read32_mbox = tg3_read32_mbox_5906;
  11510. tp->write32_mbox = tg3_write32_mbox_5906;
  11511. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11512. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11513. }
  11514. if (tp->write32 == tg3_write_indirect_reg32 ||
  11515. (tg3_flag(tp, PCIX_MODE) &&
  11516. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11517. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11518. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11519. /* Get eeprom hw config before calling tg3_set_power_state().
  11520. * In particular, the TG3_FLAG_IS_NIC flag must be
  11521. * determined before calling tg3_set_power_state() so that
  11522. * we know whether or not to switch out of Vaux power.
  11523. * When the flag is set, it means that GPIO1 is used for eeprom
  11524. * write protect and also implies that it is a LOM where GPIOs
  11525. * are not used to switch power.
  11526. */
  11527. tg3_get_eeprom_hw_cfg(tp);
  11528. if (tg3_flag(tp, ENABLE_APE)) {
  11529. /* Allow reads and writes to the
  11530. * APE register and memory space.
  11531. */
  11532. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11533. PCISTATE_ALLOW_APE_SHMEM_WR |
  11534. PCISTATE_ALLOW_APE_PSPACE_WR;
  11535. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11536. pci_state_reg);
  11537. }
  11538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11539. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11540. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11542. tg3_flag(tp, 57765_PLUS))
  11543. tg3_flag_set(tp, CPMU_PRESENT);
  11544. /* Set up tp->grc_local_ctrl before calling tg3_power_up().
  11545. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11546. * It is also used as eeprom write protect on LOMs.
  11547. */
  11548. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11550. tg3_flag(tp, EEPROM_WRITE_PROT))
  11551. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11552. GRC_LCLCTRL_GPIO_OUTPUT1);
  11553. /* Unused GPIO3 must be driven as output on 5752 because there
  11554. * are no pull-up resistors on unused GPIO pins.
  11555. */
  11556. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11557. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11558. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11559. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11560. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11561. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11562. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11563. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11564. /* Turn off the debug UART. */
  11565. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11566. if (tg3_flag(tp, IS_NIC))
  11567. /* Keep VMain power. */
  11568. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11569. GRC_LCLCTRL_GPIO_OUTPUT0;
  11570. }
  11571. /* Force the chip into D0. */
  11572. err = tg3_power_up(tp);
  11573. if (err) {
  11574. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11575. return err;
  11576. }
  11577. /* Derive initial jumbo mode from MTU assigned in
  11578. * ether_setup() via the alloc_etherdev() call
  11579. */
  11580. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11581. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11582. /* Determine WakeOnLan speed to use. */
  11583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11584. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11585. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11586. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11587. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11588. } else {
  11589. tg3_flag_set(tp, WOL_SPEED_100MB);
  11590. }
  11591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11592. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11593. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11595. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11596. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11597. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11598. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11599. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11600. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11601. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11602. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11603. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11604. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11605. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11606. if (tg3_flag(tp, 5705_PLUS) &&
  11607. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11608. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11609. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11610. !tg3_flag(tp, 57765_PLUS)) {
  11611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11613. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11615. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11616. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11617. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11618. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11619. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11620. } else
  11621. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11622. }
  11623. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11624. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11625. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11626. if (tp->phy_otp == 0)
  11627. tp->phy_otp = TG3_OTP_DEFAULT;
  11628. }
  11629. if (tg3_flag(tp, CPMU_PRESENT))
  11630. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11631. else
  11632. tp->mi_mode = MAC_MI_MODE_BASE;
  11633. tp->coalesce_mode = 0;
  11634. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11635. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11636. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11637. /* Set these bits to enable statistics workaround. */
  11638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11639. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11640. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11641. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11642. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11643. }
  11644. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11645. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11646. tg3_flag_set(tp, USE_PHYLIB);
  11647. err = tg3_mdio_init(tp);
  11648. if (err)
  11649. return err;
  11650. /* Initialize data/descriptor byte/word swapping. */
  11651. val = tr32(GRC_MODE);
  11652. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11653. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11654. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11655. GRC_MODE_B2HRX_ENABLE |
  11656. GRC_MODE_HTX2B_ENABLE |
  11657. GRC_MODE_HOST_STACKUP);
  11658. else
  11659. val &= GRC_MODE_HOST_STACKUP;
  11660. tw32(GRC_MODE, val | tp->grc_mode);
  11661. tg3_switch_clocks(tp);
  11662. /* Clear this out for sanity. */
  11663. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11664. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11665. &pci_state_reg);
  11666. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11667. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11668. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11669. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11670. chiprevid == CHIPREV_ID_5701_B0 ||
  11671. chiprevid == CHIPREV_ID_5701_B2 ||
  11672. chiprevid == CHIPREV_ID_5701_B5) {
  11673. void __iomem *sram_base;
  11674. /* Write some dummy words into the SRAM status block
  11675. * area, see if it reads back correctly. If the return
  11676. * value is bad, force enable the PCIX workaround.
  11677. */
  11678. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11679. writel(0x00000000, sram_base);
  11680. writel(0x00000000, sram_base + 4);
  11681. writel(0xffffffff, sram_base + 4);
  11682. if (readl(sram_base) != 0x00000000)
  11683. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11684. }
  11685. }
  11686. udelay(50);
  11687. tg3_nvram_init(tp);
  11688. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11689. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11690. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11691. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11692. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11693. tg3_flag_set(tp, IS_5788);
  11694. if (!tg3_flag(tp, IS_5788) &&
  11695. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  11696. tg3_flag_set(tp, TAGGED_STATUS);
  11697. if (tg3_flag(tp, TAGGED_STATUS)) {
  11698. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11699. HOSTCC_MODE_CLRTICK_TXBD);
  11700. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11701. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11702. tp->misc_host_ctrl);
  11703. }
  11704. /* Preserve the APE MAC_MODE bits */
  11705. if (tg3_flag(tp, ENABLE_APE))
  11706. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11707. else
  11708. tp->mac_mode = TG3_DEF_MAC_MODE;
  11709. /* these are limited to 10/100 only */
  11710. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11711. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11712. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11713. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11714. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11715. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11716. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11717. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11718. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11719. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11720. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11721. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11722. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11723. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11724. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11725. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11726. err = tg3_phy_probe(tp);
  11727. if (err) {
  11728. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11729. /* ... but do not return immediately ... */
  11730. tg3_mdio_fini(tp);
  11731. }
  11732. tg3_read_vpd(tp);
  11733. tg3_read_fw_ver(tp);
  11734. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11735. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11736. } else {
  11737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11738. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11739. else
  11740. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11741. }
  11742. /* 5700 {AX,BX} chips have a broken status block link
  11743. * change bit implementation, so we must use the
  11744. * status register in those cases.
  11745. */
  11746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11747. tg3_flag_set(tp, USE_LINKCHG_REG);
  11748. else
  11749. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11750. /* The led_ctrl is set during tg3_phy_probe, here we might
  11751. * have to force the link status polling mechanism based
  11752. * upon subsystem IDs.
  11753. */
  11754. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11755. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11756. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11757. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11758. tg3_flag_set(tp, USE_LINKCHG_REG);
  11759. }
  11760. /* For all SERDES we poll the MAC status register. */
  11761. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11762. tg3_flag_set(tp, POLL_SERDES);
  11763. else
  11764. tg3_flag_clear(tp, POLL_SERDES);
  11765. tp->rx_offset = NET_IP_ALIGN;
  11766. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11768. tg3_flag(tp, PCIX_MODE)) {
  11769. tp->rx_offset = 0;
  11770. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11771. tp->rx_copy_thresh = ~(u16)0;
  11772. #endif
  11773. }
  11774. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11775. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11776. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11777. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11778. /* Increment the rx prod index on the rx std ring by at most
  11779. * 8 for these chips to workaround hw errata.
  11780. */
  11781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11784. tp->rx_std_max_post = 8;
  11785. if (tg3_flag(tp, ASPM_WORKAROUND))
  11786. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11787. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11788. return err;
  11789. }
  11790. #ifdef CONFIG_SPARC
  11791. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11792. {
  11793. struct net_device *dev = tp->dev;
  11794. struct pci_dev *pdev = tp->pdev;
  11795. struct device_node *dp = pci_device_to_OF_node(pdev);
  11796. const unsigned char *addr;
  11797. int len;
  11798. addr = of_get_property(dp, "local-mac-address", &len);
  11799. if (addr && len == 6) {
  11800. memcpy(dev->dev_addr, addr, 6);
  11801. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11802. return 0;
  11803. }
  11804. return -ENODEV;
  11805. }
  11806. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11807. {
  11808. struct net_device *dev = tp->dev;
  11809. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11810. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11811. return 0;
  11812. }
  11813. #endif
  11814. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11815. {
  11816. struct net_device *dev = tp->dev;
  11817. u32 hi, lo, mac_offset;
  11818. int addr_ok = 0;
  11819. #ifdef CONFIG_SPARC
  11820. if (!tg3_get_macaddr_sparc(tp))
  11821. return 0;
  11822. #endif
  11823. mac_offset = 0x7c;
  11824. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11825. tg3_flag(tp, 5780_CLASS)) {
  11826. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11827. mac_offset = 0xcc;
  11828. if (tg3_nvram_lock(tp))
  11829. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11830. else
  11831. tg3_nvram_unlock(tp);
  11832. } else if (tg3_flag(tp, 5717_PLUS)) {
  11833. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11834. mac_offset = 0xcc;
  11835. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11836. mac_offset += 0x18c;
  11837. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11838. mac_offset = 0x10;
  11839. /* First try to get it from MAC address mailbox. */
  11840. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11841. if ((hi >> 16) == 0x484b) {
  11842. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11843. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11844. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11845. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11846. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11847. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11848. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11849. /* Some old bootcode may report a 0 MAC address in SRAM */
  11850. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11851. }
  11852. if (!addr_ok) {
  11853. /* Next, try NVRAM. */
  11854. if (!tg3_flag(tp, NO_NVRAM) &&
  11855. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11856. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11857. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11858. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11859. }
  11860. /* Finally just fetch it out of the MAC control regs. */
  11861. else {
  11862. hi = tr32(MAC_ADDR_0_HIGH);
  11863. lo = tr32(MAC_ADDR_0_LOW);
  11864. dev->dev_addr[5] = lo & 0xff;
  11865. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11866. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11867. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11868. dev->dev_addr[1] = hi & 0xff;
  11869. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11870. }
  11871. }
  11872. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11873. #ifdef CONFIG_SPARC
  11874. if (!tg3_get_default_macaddr_sparc(tp))
  11875. return 0;
  11876. #endif
  11877. return -EINVAL;
  11878. }
  11879. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11880. return 0;
  11881. }
  11882. #define BOUNDARY_SINGLE_CACHELINE 1
  11883. #define BOUNDARY_MULTI_CACHELINE 2
  11884. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11885. {
  11886. int cacheline_size;
  11887. u8 byte;
  11888. int goal;
  11889. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11890. if (byte == 0)
  11891. cacheline_size = 1024;
  11892. else
  11893. cacheline_size = (int) byte * 4;
  11894. /* On 5703 and later chips, the boundary bits have no
  11895. * effect.
  11896. */
  11897. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11898. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11899. !tg3_flag(tp, PCI_EXPRESS))
  11900. goto out;
  11901. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11902. goal = BOUNDARY_MULTI_CACHELINE;
  11903. #else
  11904. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11905. goal = BOUNDARY_SINGLE_CACHELINE;
  11906. #else
  11907. goal = 0;
  11908. #endif
  11909. #endif
  11910. if (tg3_flag(tp, 57765_PLUS)) {
  11911. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11912. goto out;
  11913. }
  11914. if (!goal)
  11915. goto out;
  11916. /* PCI controllers on most RISC systems tend to disconnect
  11917. * when a device tries to burst across a cache-line boundary.
  11918. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11919. *
  11920. * Unfortunately, for PCI-E there are only limited
  11921. * write-side controls for this, and thus for reads
  11922. * we will still get the disconnects. We'll also waste
  11923. * these PCI cycles for both read and write for chips
  11924. * other than 5700 and 5701 which do not implement the
  11925. * boundary bits.
  11926. */
  11927. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  11928. switch (cacheline_size) {
  11929. case 16:
  11930. case 32:
  11931. case 64:
  11932. case 128:
  11933. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11934. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11935. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11936. } else {
  11937. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11938. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11939. }
  11940. break;
  11941. case 256:
  11942. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11943. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11944. break;
  11945. default:
  11946. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11947. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11948. break;
  11949. }
  11950. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  11951. switch (cacheline_size) {
  11952. case 16:
  11953. case 32:
  11954. case 64:
  11955. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11956. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11957. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11958. break;
  11959. }
  11960. /* fallthrough */
  11961. case 128:
  11962. default:
  11963. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11964. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11965. break;
  11966. }
  11967. } else {
  11968. switch (cacheline_size) {
  11969. case 16:
  11970. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11971. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11972. DMA_RWCTRL_WRITE_BNDRY_16);
  11973. break;
  11974. }
  11975. /* fallthrough */
  11976. case 32:
  11977. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11978. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11979. DMA_RWCTRL_WRITE_BNDRY_32);
  11980. break;
  11981. }
  11982. /* fallthrough */
  11983. case 64:
  11984. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11985. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11986. DMA_RWCTRL_WRITE_BNDRY_64);
  11987. break;
  11988. }
  11989. /* fallthrough */
  11990. case 128:
  11991. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11992. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11993. DMA_RWCTRL_WRITE_BNDRY_128);
  11994. break;
  11995. }
  11996. /* fallthrough */
  11997. case 256:
  11998. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11999. DMA_RWCTRL_WRITE_BNDRY_256);
  12000. break;
  12001. case 512:
  12002. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12003. DMA_RWCTRL_WRITE_BNDRY_512);
  12004. break;
  12005. case 1024:
  12006. default:
  12007. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12008. DMA_RWCTRL_WRITE_BNDRY_1024);
  12009. break;
  12010. }
  12011. }
  12012. out:
  12013. return val;
  12014. }
  12015. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12016. {
  12017. struct tg3_internal_buffer_desc test_desc;
  12018. u32 sram_dma_descs;
  12019. int i, ret;
  12020. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12021. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12022. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12023. tw32(RDMAC_STATUS, 0);
  12024. tw32(WDMAC_STATUS, 0);
  12025. tw32(BUFMGR_MODE, 0);
  12026. tw32(FTQ_RESET, 0);
  12027. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12028. test_desc.addr_lo = buf_dma & 0xffffffff;
  12029. test_desc.nic_mbuf = 0x00002100;
  12030. test_desc.len = size;
  12031. /*
  12032. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12033. * the *second* time the tg3 driver was getting loaded after an
  12034. * initial scan.
  12035. *
  12036. * Broadcom tells me:
  12037. * ...the DMA engine is connected to the GRC block and a DMA
  12038. * reset may affect the GRC block in some unpredictable way...
  12039. * The behavior of resets to individual blocks has not been tested.
  12040. *
  12041. * Broadcom noted the GRC reset will also reset all sub-components.
  12042. */
  12043. if (to_device) {
  12044. test_desc.cqid_sqid = (13 << 8) | 2;
  12045. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12046. udelay(40);
  12047. } else {
  12048. test_desc.cqid_sqid = (16 << 8) | 7;
  12049. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12050. udelay(40);
  12051. }
  12052. test_desc.flags = 0x00000005;
  12053. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12054. u32 val;
  12055. val = *(((u32 *)&test_desc) + i);
  12056. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12057. sram_dma_descs + (i * sizeof(u32)));
  12058. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12059. }
  12060. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12061. if (to_device)
  12062. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12063. else
  12064. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12065. ret = -ENODEV;
  12066. for (i = 0; i < 40; i++) {
  12067. u32 val;
  12068. if (to_device)
  12069. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12070. else
  12071. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12072. if ((val & 0xffff) == sram_dma_descs) {
  12073. ret = 0;
  12074. break;
  12075. }
  12076. udelay(100);
  12077. }
  12078. return ret;
  12079. }
  12080. #define TEST_BUFFER_SIZE 0x2000
  12081. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12082. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12083. { },
  12084. };
  12085. static int __devinit tg3_test_dma(struct tg3 *tp)
  12086. {
  12087. dma_addr_t buf_dma;
  12088. u32 *buf, saved_dma_rwctrl;
  12089. int ret = 0;
  12090. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12091. &buf_dma, GFP_KERNEL);
  12092. if (!buf) {
  12093. ret = -ENOMEM;
  12094. goto out_nofree;
  12095. }
  12096. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12097. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12098. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12099. if (tg3_flag(tp, 57765_PLUS))
  12100. goto out;
  12101. if (tg3_flag(tp, PCI_EXPRESS)) {
  12102. /* DMA read watermark not used on PCIE */
  12103. tp->dma_rwctrl |= 0x00180000;
  12104. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12105. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12106. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12107. tp->dma_rwctrl |= 0x003f0000;
  12108. else
  12109. tp->dma_rwctrl |= 0x003f000f;
  12110. } else {
  12111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12113. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12114. u32 read_water = 0x7;
  12115. /* If the 5704 is behind the EPB bridge, we can
  12116. * do the less restrictive ONE_DMA workaround for
  12117. * better performance.
  12118. */
  12119. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12120. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12121. tp->dma_rwctrl |= 0x8000;
  12122. else if (ccval == 0x6 || ccval == 0x7)
  12123. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12125. read_water = 4;
  12126. /* Set bit 23 to enable PCIX hw bug fix */
  12127. tp->dma_rwctrl |=
  12128. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12129. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12130. (1 << 23);
  12131. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12132. /* 5780 always in PCIX mode */
  12133. tp->dma_rwctrl |= 0x00144000;
  12134. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12135. /* 5714 always in PCIX mode */
  12136. tp->dma_rwctrl |= 0x00148000;
  12137. } else {
  12138. tp->dma_rwctrl |= 0x001b000f;
  12139. }
  12140. }
  12141. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12142. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12143. tp->dma_rwctrl &= 0xfffffff0;
  12144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12146. /* Remove this if it causes problems for some boards. */
  12147. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12148. /* On 5700/5701 chips, we need to set this bit.
  12149. * Otherwise the chip will issue cacheline transactions
  12150. * to streamable DMA memory with not all the byte
  12151. * enables turned on. This is an error on several
  12152. * RISC PCI controllers, in particular sparc64.
  12153. *
  12154. * On 5703/5704 chips, this bit has been reassigned
  12155. * a different meaning. In particular, it is used
  12156. * on those chips to enable a PCI-X workaround.
  12157. */
  12158. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12159. }
  12160. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12161. #if 0
  12162. /* Unneeded, already done by tg3_get_invariants. */
  12163. tg3_switch_clocks(tp);
  12164. #endif
  12165. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12166. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12167. goto out;
  12168. /* It is best to perform DMA test with maximum write burst size
  12169. * to expose the 5700/5701 write DMA bug.
  12170. */
  12171. saved_dma_rwctrl = tp->dma_rwctrl;
  12172. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12173. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12174. while (1) {
  12175. u32 *p = buf, i;
  12176. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12177. p[i] = i;
  12178. /* Send the buffer to the chip. */
  12179. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12180. if (ret) {
  12181. dev_err(&tp->pdev->dev,
  12182. "%s: Buffer write failed. err = %d\n",
  12183. __func__, ret);
  12184. break;
  12185. }
  12186. #if 0
  12187. /* validate data reached card RAM correctly. */
  12188. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12189. u32 val;
  12190. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12191. if (le32_to_cpu(val) != p[i]) {
  12192. dev_err(&tp->pdev->dev,
  12193. "%s: Buffer corrupted on device! "
  12194. "(%d != %d)\n", __func__, val, i);
  12195. /* ret = -ENODEV here? */
  12196. }
  12197. p[i] = 0;
  12198. }
  12199. #endif
  12200. /* Now read it back. */
  12201. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12202. if (ret) {
  12203. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12204. "err = %d\n", __func__, ret);
  12205. break;
  12206. }
  12207. /* Verify it. */
  12208. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12209. if (p[i] == i)
  12210. continue;
  12211. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12212. DMA_RWCTRL_WRITE_BNDRY_16) {
  12213. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12214. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12215. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12216. break;
  12217. } else {
  12218. dev_err(&tp->pdev->dev,
  12219. "%s: Buffer corrupted on read back! "
  12220. "(%d != %d)\n", __func__, p[i], i);
  12221. ret = -ENODEV;
  12222. goto out;
  12223. }
  12224. }
  12225. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12226. /* Success. */
  12227. ret = 0;
  12228. break;
  12229. }
  12230. }
  12231. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12232. DMA_RWCTRL_WRITE_BNDRY_16) {
  12233. /* DMA test passed without adjusting DMA boundary,
  12234. * now look for chipsets that are known to expose the
  12235. * DMA bug without failing the test.
  12236. */
  12237. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12238. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12239. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12240. } else {
  12241. /* Safe to use the calculated DMA boundary. */
  12242. tp->dma_rwctrl = saved_dma_rwctrl;
  12243. }
  12244. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12245. }
  12246. out:
  12247. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12248. out_nofree:
  12249. return ret;
  12250. }
  12251. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12252. {
  12253. if (tg3_flag(tp, 57765_PLUS)) {
  12254. tp->bufmgr_config.mbuf_read_dma_low_water =
  12255. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12256. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12257. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12258. tp->bufmgr_config.mbuf_high_water =
  12259. DEFAULT_MB_HIGH_WATER_57765;
  12260. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12261. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12262. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12263. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12264. tp->bufmgr_config.mbuf_high_water_jumbo =
  12265. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12266. } else if (tg3_flag(tp, 5705_PLUS)) {
  12267. tp->bufmgr_config.mbuf_read_dma_low_water =
  12268. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12269. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12270. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12271. tp->bufmgr_config.mbuf_high_water =
  12272. DEFAULT_MB_HIGH_WATER_5705;
  12273. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12274. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12275. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12276. tp->bufmgr_config.mbuf_high_water =
  12277. DEFAULT_MB_HIGH_WATER_5906;
  12278. }
  12279. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12280. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12281. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12282. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12283. tp->bufmgr_config.mbuf_high_water_jumbo =
  12284. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12285. } else {
  12286. tp->bufmgr_config.mbuf_read_dma_low_water =
  12287. DEFAULT_MB_RDMA_LOW_WATER;
  12288. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12289. DEFAULT_MB_MACRX_LOW_WATER;
  12290. tp->bufmgr_config.mbuf_high_water =
  12291. DEFAULT_MB_HIGH_WATER;
  12292. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12293. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12294. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12295. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12296. tp->bufmgr_config.mbuf_high_water_jumbo =
  12297. DEFAULT_MB_HIGH_WATER_JUMBO;
  12298. }
  12299. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12300. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12301. }
  12302. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12303. {
  12304. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12305. case TG3_PHY_ID_BCM5400: return "5400";
  12306. case TG3_PHY_ID_BCM5401: return "5401";
  12307. case TG3_PHY_ID_BCM5411: return "5411";
  12308. case TG3_PHY_ID_BCM5701: return "5701";
  12309. case TG3_PHY_ID_BCM5703: return "5703";
  12310. case TG3_PHY_ID_BCM5704: return "5704";
  12311. case TG3_PHY_ID_BCM5705: return "5705";
  12312. case TG3_PHY_ID_BCM5750: return "5750";
  12313. case TG3_PHY_ID_BCM5752: return "5752";
  12314. case TG3_PHY_ID_BCM5714: return "5714";
  12315. case TG3_PHY_ID_BCM5780: return "5780";
  12316. case TG3_PHY_ID_BCM5755: return "5755";
  12317. case TG3_PHY_ID_BCM5787: return "5787";
  12318. case TG3_PHY_ID_BCM5784: return "5784";
  12319. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12320. case TG3_PHY_ID_BCM5906: return "5906";
  12321. case TG3_PHY_ID_BCM5761: return "5761";
  12322. case TG3_PHY_ID_BCM5718C: return "5718C";
  12323. case TG3_PHY_ID_BCM5718S: return "5718S";
  12324. case TG3_PHY_ID_BCM57765: return "57765";
  12325. case TG3_PHY_ID_BCM5719C: return "5719C";
  12326. case TG3_PHY_ID_BCM5720C: return "5720C";
  12327. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12328. case 0: return "serdes";
  12329. default: return "unknown";
  12330. }
  12331. }
  12332. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12333. {
  12334. if (tg3_flag(tp, PCI_EXPRESS)) {
  12335. strcpy(str, "PCI Express");
  12336. return str;
  12337. } else if (tg3_flag(tp, PCIX_MODE)) {
  12338. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12339. strcpy(str, "PCIX:");
  12340. if ((clock_ctrl == 7) ||
  12341. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12342. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12343. strcat(str, "133MHz");
  12344. else if (clock_ctrl == 0)
  12345. strcat(str, "33MHz");
  12346. else if (clock_ctrl == 2)
  12347. strcat(str, "50MHz");
  12348. else if (clock_ctrl == 4)
  12349. strcat(str, "66MHz");
  12350. else if (clock_ctrl == 6)
  12351. strcat(str, "100MHz");
  12352. } else {
  12353. strcpy(str, "PCI:");
  12354. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12355. strcat(str, "66MHz");
  12356. else
  12357. strcat(str, "33MHz");
  12358. }
  12359. if (tg3_flag(tp, PCI_32BIT))
  12360. strcat(str, ":32-bit");
  12361. else
  12362. strcat(str, ":64-bit");
  12363. return str;
  12364. }
  12365. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12366. {
  12367. struct pci_dev *peer;
  12368. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12369. for (func = 0; func < 8; func++) {
  12370. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12371. if (peer && peer != tp->pdev)
  12372. break;
  12373. pci_dev_put(peer);
  12374. }
  12375. /* 5704 can be configured in single-port mode, set peer to
  12376. * tp->pdev in that case.
  12377. */
  12378. if (!peer) {
  12379. peer = tp->pdev;
  12380. return peer;
  12381. }
  12382. /*
  12383. * We don't need to keep the refcount elevated; there's no way
  12384. * to remove one half of this device without removing the other
  12385. */
  12386. pci_dev_put(peer);
  12387. return peer;
  12388. }
  12389. static void __devinit tg3_init_coal(struct tg3 *tp)
  12390. {
  12391. struct ethtool_coalesce *ec = &tp->coal;
  12392. memset(ec, 0, sizeof(*ec));
  12393. ec->cmd = ETHTOOL_GCOALESCE;
  12394. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12395. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12396. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12397. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12398. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12399. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12400. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12401. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12402. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12403. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12404. HOSTCC_MODE_CLRTICK_TXBD)) {
  12405. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12406. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12407. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12408. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12409. }
  12410. if (tg3_flag(tp, 5705_PLUS)) {
  12411. ec->rx_coalesce_usecs_irq = 0;
  12412. ec->tx_coalesce_usecs_irq = 0;
  12413. ec->stats_block_coalesce_usecs = 0;
  12414. }
  12415. }
  12416. static const struct net_device_ops tg3_netdev_ops = {
  12417. .ndo_open = tg3_open,
  12418. .ndo_stop = tg3_close,
  12419. .ndo_start_xmit = tg3_start_xmit,
  12420. .ndo_get_stats64 = tg3_get_stats64,
  12421. .ndo_validate_addr = eth_validate_addr,
  12422. .ndo_set_multicast_list = tg3_set_rx_mode,
  12423. .ndo_set_mac_address = tg3_set_mac_addr,
  12424. .ndo_do_ioctl = tg3_ioctl,
  12425. .ndo_tx_timeout = tg3_tx_timeout,
  12426. .ndo_change_mtu = tg3_change_mtu,
  12427. .ndo_fix_features = tg3_fix_features,
  12428. .ndo_set_features = tg3_set_features,
  12429. #ifdef CONFIG_NET_POLL_CONTROLLER
  12430. .ndo_poll_controller = tg3_poll_controller,
  12431. #endif
  12432. };
  12433. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12434. const struct pci_device_id *ent)
  12435. {
  12436. struct net_device *dev;
  12437. struct tg3 *tp;
  12438. int i, err, pm_cap;
  12439. u32 sndmbx, rcvmbx, intmbx;
  12440. char str[40];
  12441. u64 dma_mask, persist_dma_mask;
  12442. u32 features = 0;
  12443. printk_once(KERN_INFO "%s\n", version);
  12444. err = pci_enable_device(pdev);
  12445. if (err) {
  12446. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12447. return err;
  12448. }
  12449. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12450. if (err) {
  12451. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12452. goto err_out_disable_pdev;
  12453. }
  12454. pci_set_master(pdev);
  12455. /* Find power-management capability. */
  12456. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12457. if (pm_cap == 0) {
  12458. dev_err(&pdev->dev,
  12459. "Cannot find Power Management capability, aborting\n");
  12460. err = -EIO;
  12461. goto err_out_free_res;
  12462. }
  12463. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12464. if (!dev) {
  12465. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12466. err = -ENOMEM;
  12467. goto err_out_free_res;
  12468. }
  12469. SET_NETDEV_DEV(dev, &pdev->dev);
  12470. tp = netdev_priv(dev);
  12471. tp->pdev = pdev;
  12472. tp->dev = dev;
  12473. tp->pm_cap = pm_cap;
  12474. tp->rx_mode = TG3_DEF_RX_MODE;
  12475. tp->tx_mode = TG3_DEF_TX_MODE;
  12476. if (tg3_debug > 0)
  12477. tp->msg_enable = tg3_debug;
  12478. else
  12479. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12480. /* The word/byte swap controls here control register access byte
  12481. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12482. * setting below.
  12483. */
  12484. tp->misc_host_ctrl =
  12485. MISC_HOST_CTRL_MASK_PCI_INT |
  12486. MISC_HOST_CTRL_WORD_SWAP |
  12487. MISC_HOST_CTRL_INDIR_ACCESS |
  12488. MISC_HOST_CTRL_PCISTATE_RW;
  12489. /* The NONFRM (non-frame) byte/word swap controls take effect
  12490. * on descriptor entries, anything which isn't packet data.
  12491. *
  12492. * The StrongARM chips on the board (one for tx, one for rx)
  12493. * are running in big-endian mode.
  12494. */
  12495. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12496. GRC_MODE_WSWAP_NONFRM_DATA);
  12497. #ifdef __BIG_ENDIAN
  12498. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12499. #endif
  12500. spin_lock_init(&tp->lock);
  12501. spin_lock_init(&tp->indirect_lock);
  12502. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12503. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12504. if (!tp->regs) {
  12505. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12506. err = -ENOMEM;
  12507. goto err_out_free_dev;
  12508. }
  12509. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12510. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12511. dev->ethtool_ops = &tg3_ethtool_ops;
  12512. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12513. dev->netdev_ops = &tg3_netdev_ops;
  12514. dev->irq = pdev->irq;
  12515. err = tg3_get_invariants(tp);
  12516. if (err) {
  12517. dev_err(&pdev->dev,
  12518. "Problem fetching invariants of chip, aborting\n");
  12519. goto err_out_iounmap;
  12520. }
  12521. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12522. * device behind the EPB cannot support DMA addresses > 40-bit.
  12523. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12524. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12525. * do DMA address check in tg3_start_xmit().
  12526. */
  12527. if (tg3_flag(tp, IS_5788))
  12528. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12529. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12530. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12531. #ifdef CONFIG_HIGHMEM
  12532. dma_mask = DMA_BIT_MASK(64);
  12533. #endif
  12534. } else
  12535. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12536. /* Configure DMA attributes. */
  12537. if (dma_mask > DMA_BIT_MASK(32)) {
  12538. err = pci_set_dma_mask(pdev, dma_mask);
  12539. if (!err) {
  12540. features |= NETIF_F_HIGHDMA;
  12541. err = pci_set_consistent_dma_mask(pdev,
  12542. persist_dma_mask);
  12543. if (err < 0) {
  12544. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12545. "DMA for consistent allocations\n");
  12546. goto err_out_iounmap;
  12547. }
  12548. }
  12549. }
  12550. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12551. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12552. if (err) {
  12553. dev_err(&pdev->dev,
  12554. "No usable DMA configuration, aborting\n");
  12555. goto err_out_iounmap;
  12556. }
  12557. }
  12558. tg3_init_bufmgr_config(tp);
  12559. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12560. /* 5700 B0 chips do not support checksumming correctly due
  12561. * to hardware bugs.
  12562. */
  12563. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12564. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12565. if (tg3_flag(tp, 5755_PLUS))
  12566. features |= NETIF_F_IPV6_CSUM;
  12567. }
  12568. /* TSO is on by default on chips that support hardware TSO.
  12569. * Firmware TSO on older chips gives lower performance, so it
  12570. * is off by default, but can be enabled using ethtool.
  12571. */
  12572. if ((tg3_flag(tp, HW_TSO_1) ||
  12573. tg3_flag(tp, HW_TSO_2) ||
  12574. tg3_flag(tp, HW_TSO_3)) &&
  12575. (features & NETIF_F_IP_CSUM))
  12576. features |= NETIF_F_TSO;
  12577. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12578. if (features & NETIF_F_IPV6_CSUM)
  12579. features |= NETIF_F_TSO6;
  12580. if (tg3_flag(tp, HW_TSO_3) ||
  12581. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12582. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12583. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12585. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12586. features |= NETIF_F_TSO_ECN;
  12587. }
  12588. dev->features |= features;
  12589. dev->vlan_features |= features;
  12590. /*
  12591. * Add loopback capability only for a subset of devices that support
  12592. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12593. * loopback for the remaining devices.
  12594. */
  12595. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12596. !tg3_flag(tp, CPMU_PRESENT))
  12597. /* Add the loopback capability */
  12598. features |= NETIF_F_LOOPBACK;
  12599. dev->hw_features |= features;
  12600. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12601. !tg3_flag(tp, TSO_CAPABLE) &&
  12602. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12603. tg3_flag_set(tp, MAX_RXPEND_64);
  12604. tp->rx_pending = 63;
  12605. }
  12606. err = tg3_get_device_address(tp);
  12607. if (err) {
  12608. dev_err(&pdev->dev,
  12609. "Could not obtain valid ethernet address, aborting\n");
  12610. goto err_out_iounmap;
  12611. }
  12612. if (tg3_flag(tp, ENABLE_APE)) {
  12613. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12614. if (!tp->aperegs) {
  12615. dev_err(&pdev->dev,
  12616. "Cannot map APE registers, aborting\n");
  12617. err = -ENOMEM;
  12618. goto err_out_iounmap;
  12619. }
  12620. tg3_ape_lock_init(tp);
  12621. if (tg3_flag(tp, ENABLE_ASF))
  12622. tg3_read_dash_ver(tp);
  12623. }
  12624. /*
  12625. * Reset chip in case UNDI or EFI driver did not shutdown
  12626. * DMA self test will enable WDMAC and we'll see (spurious)
  12627. * pending DMA on the PCI bus at that point.
  12628. */
  12629. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12630. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12631. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12632. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12633. }
  12634. err = tg3_test_dma(tp);
  12635. if (err) {
  12636. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12637. goto err_out_apeunmap;
  12638. }
  12639. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12640. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12641. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12642. for (i = 0; i < tp->irq_max; i++) {
  12643. struct tg3_napi *tnapi = &tp->napi[i];
  12644. tnapi->tp = tp;
  12645. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12646. tnapi->int_mbox = intmbx;
  12647. if (i < 4)
  12648. intmbx += 0x8;
  12649. else
  12650. intmbx += 0x4;
  12651. tnapi->consmbox = rcvmbx;
  12652. tnapi->prodmbox = sndmbx;
  12653. if (i)
  12654. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12655. else
  12656. tnapi->coal_now = HOSTCC_MODE_NOW;
  12657. if (!tg3_flag(tp, SUPPORT_MSIX))
  12658. break;
  12659. /*
  12660. * If we support MSIX, we'll be using RSS. If we're using
  12661. * RSS, the first vector only handles link interrupts and the
  12662. * remaining vectors handle rx and tx interrupts. Reuse the
  12663. * mailbox values for the next iteration. The values we setup
  12664. * above are still useful for the single vectored mode.
  12665. */
  12666. if (!i)
  12667. continue;
  12668. rcvmbx += 0x8;
  12669. if (sndmbx & 0x4)
  12670. sndmbx -= 0x4;
  12671. else
  12672. sndmbx += 0xc;
  12673. }
  12674. tg3_init_coal(tp);
  12675. pci_set_drvdata(pdev, dev);
  12676. err = register_netdev(dev);
  12677. if (err) {
  12678. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12679. goto err_out_apeunmap;
  12680. }
  12681. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12682. tp->board_part_number,
  12683. tp->pci_chip_rev_id,
  12684. tg3_bus_string(tp, str),
  12685. dev->dev_addr);
  12686. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12687. struct phy_device *phydev;
  12688. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12689. netdev_info(dev,
  12690. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12691. phydev->drv->name, dev_name(&phydev->dev));
  12692. } else {
  12693. char *ethtype;
  12694. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12695. ethtype = "10/100Base-TX";
  12696. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12697. ethtype = "1000Base-SX";
  12698. else
  12699. ethtype = "10/100/1000Base-T";
  12700. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12701. "(WireSpeed[%d], EEE[%d])\n",
  12702. tg3_phy_string(tp), ethtype,
  12703. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12704. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12705. }
  12706. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12707. (dev->features & NETIF_F_RXCSUM) != 0,
  12708. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12709. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12710. tg3_flag(tp, ENABLE_ASF) != 0,
  12711. tg3_flag(tp, TSO_CAPABLE) != 0);
  12712. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12713. tp->dma_rwctrl,
  12714. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12715. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12716. pci_save_state(pdev);
  12717. return 0;
  12718. err_out_apeunmap:
  12719. if (tp->aperegs) {
  12720. iounmap(tp->aperegs);
  12721. tp->aperegs = NULL;
  12722. }
  12723. err_out_iounmap:
  12724. if (tp->regs) {
  12725. iounmap(tp->regs);
  12726. tp->regs = NULL;
  12727. }
  12728. err_out_free_dev:
  12729. free_netdev(dev);
  12730. err_out_free_res:
  12731. pci_release_regions(pdev);
  12732. err_out_disable_pdev:
  12733. pci_disable_device(pdev);
  12734. pci_set_drvdata(pdev, NULL);
  12735. return err;
  12736. }
  12737. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12738. {
  12739. struct net_device *dev = pci_get_drvdata(pdev);
  12740. if (dev) {
  12741. struct tg3 *tp = netdev_priv(dev);
  12742. if (tp->fw)
  12743. release_firmware(tp->fw);
  12744. cancel_work_sync(&tp->reset_task);
  12745. if (!tg3_flag(tp, USE_PHYLIB)) {
  12746. tg3_phy_fini(tp);
  12747. tg3_mdio_fini(tp);
  12748. }
  12749. unregister_netdev(dev);
  12750. if (tp->aperegs) {
  12751. iounmap(tp->aperegs);
  12752. tp->aperegs = NULL;
  12753. }
  12754. if (tp->regs) {
  12755. iounmap(tp->regs);
  12756. tp->regs = NULL;
  12757. }
  12758. free_netdev(dev);
  12759. pci_release_regions(pdev);
  12760. pci_disable_device(pdev);
  12761. pci_set_drvdata(pdev, NULL);
  12762. }
  12763. }
  12764. #ifdef CONFIG_PM_SLEEP
  12765. static int tg3_suspend(struct device *device)
  12766. {
  12767. struct pci_dev *pdev = to_pci_dev(device);
  12768. struct net_device *dev = pci_get_drvdata(pdev);
  12769. struct tg3 *tp = netdev_priv(dev);
  12770. int err;
  12771. if (!netif_running(dev))
  12772. return 0;
  12773. flush_work_sync(&tp->reset_task);
  12774. tg3_phy_stop(tp);
  12775. tg3_netif_stop(tp);
  12776. del_timer_sync(&tp->timer);
  12777. tg3_full_lock(tp, 1);
  12778. tg3_disable_ints(tp);
  12779. tg3_full_unlock(tp);
  12780. netif_device_detach(dev);
  12781. tg3_full_lock(tp, 0);
  12782. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12783. tg3_flag_clear(tp, INIT_COMPLETE);
  12784. tg3_full_unlock(tp);
  12785. err = tg3_power_down_prepare(tp);
  12786. if (err) {
  12787. int err2;
  12788. tg3_full_lock(tp, 0);
  12789. tg3_flag_set(tp, INIT_COMPLETE);
  12790. err2 = tg3_restart_hw(tp, 1);
  12791. if (err2)
  12792. goto out;
  12793. tp->timer.expires = jiffies + tp->timer_offset;
  12794. add_timer(&tp->timer);
  12795. netif_device_attach(dev);
  12796. tg3_netif_start(tp);
  12797. out:
  12798. tg3_full_unlock(tp);
  12799. if (!err2)
  12800. tg3_phy_start(tp);
  12801. }
  12802. return err;
  12803. }
  12804. static int tg3_resume(struct device *device)
  12805. {
  12806. struct pci_dev *pdev = to_pci_dev(device);
  12807. struct net_device *dev = pci_get_drvdata(pdev);
  12808. struct tg3 *tp = netdev_priv(dev);
  12809. int err;
  12810. if (!netif_running(dev))
  12811. return 0;
  12812. netif_device_attach(dev);
  12813. tg3_full_lock(tp, 0);
  12814. tg3_flag_set(tp, INIT_COMPLETE);
  12815. err = tg3_restart_hw(tp, 1);
  12816. if (err)
  12817. goto out;
  12818. tp->timer.expires = jiffies + tp->timer_offset;
  12819. add_timer(&tp->timer);
  12820. tg3_netif_start(tp);
  12821. out:
  12822. tg3_full_unlock(tp);
  12823. if (!err)
  12824. tg3_phy_start(tp);
  12825. return err;
  12826. }
  12827. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12828. #define TG3_PM_OPS (&tg3_pm_ops)
  12829. #else
  12830. #define TG3_PM_OPS NULL
  12831. #endif /* CONFIG_PM_SLEEP */
  12832. /**
  12833. * tg3_io_error_detected - called when PCI error is detected
  12834. * @pdev: Pointer to PCI device
  12835. * @state: The current pci connection state
  12836. *
  12837. * This function is called after a PCI bus error affecting
  12838. * this device has been detected.
  12839. */
  12840. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  12841. pci_channel_state_t state)
  12842. {
  12843. struct net_device *netdev = pci_get_drvdata(pdev);
  12844. struct tg3 *tp = netdev_priv(netdev);
  12845. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  12846. netdev_info(netdev, "PCI I/O error detected\n");
  12847. rtnl_lock();
  12848. if (!netif_running(netdev))
  12849. goto done;
  12850. tg3_phy_stop(tp);
  12851. tg3_netif_stop(tp);
  12852. del_timer_sync(&tp->timer);
  12853. tg3_flag_clear(tp, RESTART_TIMER);
  12854. /* Want to make sure that the reset task doesn't run */
  12855. cancel_work_sync(&tp->reset_task);
  12856. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  12857. tg3_flag_clear(tp, RESTART_TIMER);
  12858. netif_device_detach(netdev);
  12859. /* Clean up software state, even if MMIO is blocked */
  12860. tg3_full_lock(tp, 0);
  12861. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  12862. tg3_full_unlock(tp);
  12863. done:
  12864. if (state == pci_channel_io_perm_failure)
  12865. err = PCI_ERS_RESULT_DISCONNECT;
  12866. else
  12867. pci_disable_device(pdev);
  12868. rtnl_unlock();
  12869. return err;
  12870. }
  12871. /**
  12872. * tg3_io_slot_reset - called after the pci bus has been reset.
  12873. * @pdev: Pointer to PCI device
  12874. *
  12875. * Restart the card from scratch, as if from a cold-boot.
  12876. * At this point, the card has exprienced a hard reset,
  12877. * followed by fixups by BIOS, and has its config space
  12878. * set up identically to what it was at cold boot.
  12879. */
  12880. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  12881. {
  12882. struct net_device *netdev = pci_get_drvdata(pdev);
  12883. struct tg3 *tp = netdev_priv(netdev);
  12884. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  12885. int err;
  12886. rtnl_lock();
  12887. if (pci_enable_device(pdev)) {
  12888. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  12889. goto done;
  12890. }
  12891. pci_set_master(pdev);
  12892. pci_restore_state(pdev);
  12893. pci_save_state(pdev);
  12894. if (!netif_running(netdev)) {
  12895. rc = PCI_ERS_RESULT_RECOVERED;
  12896. goto done;
  12897. }
  12898. err = tg3_power_up(tp);
  12899. if (err) {
  12900. netdev_err(netdev, "Failed to restore register access.\n");
  12901. goto done;
  12902. }
  12903. rc = PCI_ERS_RESULT_RECOVERED;
  12904. done:
  12905. rtnl_unlock();
  12906. return rc;
  12907. }
  12908. /**
  12909. * tg3_io_resume - called when traffic can start flowing again.
  12910. * @pdev: Pointer to PCI device
  12911. *
  12912. * This callback is called when the error recovery driver tells
  12913. * us that its OK to resume normal operation.
  12914. */
  12915. static void tg3_io_resume(struct pci_dev *pdev)
  12916. {
  12917. struct net_device *netdev = pci_get_drvdata(pdev);
  12918. struct tg3 *tp = netdev_priv(netdev);
  12919. int err;
  12920. rtnl_lock();
  12921. if (!netif_running(netdev))
  12922. goto done;
  12923. tg3_full_lock(tp, 0);
  12924. tg3_flag_set(tp, INIT_COMPLETE);
  12925. err = tg3_restart_hw(tp, 1);
  12926. tg3_full_unlock(tp);
  12927. if (err) {
  12928. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  12929. goto done;
  12930. }
  12931. netif_device_attach(netdev);
  12932. tp->timer.expires = jiffies + tp->timer_offset;
  12933. add_timer(&tp->timer);
  12934. tg3_netif_start(tp);
  12935. tg3_phy_start(tp);
  12936. done:
  12937. rtnl_unlock();
  12938. }
  12939. static struct pci_error_handlers tg3_err_handler = {
  12940. .error_detected = tg3_io_error_detected,
  12941. .slot_reset = tg3_io_slot_reset,
  12942. .resume = tg3_io_resume
  12943. };
  12944. static struct pci_driver tg3_driver = {
  12945. .name = DRV_MODULE_NAME,
  12946. .id_table = tg3_pci_tbl,
  12947. .probe = tg3_init_one,
  12948. .remove = __devexit_p(tg3_remove_one),
  12949. .err_handler = &tg3_err_handler,
  12950. .driver.pm = TG3_PM_OPS,
  12951. };
  12952. static int __init tg3_init(void)
  12953. {
  12954. return pci_register_driver(&tg3_driver);
  12955. }
  12956. static void __exit tg3_cleanup(void)
  12957. {
  12958. pci_unregister_driver(&tg3_driver);
  12959. }
  12960. module_init(tg3_init);
  12961. module_exit(tg3_cleanup);