sky2.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <linux/slab.h>
  35. #include <net/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/debugfs.h>
  43. #include <linux/mii.h>
  44. #include <asm/irq.h>
  45. #include "sky2.h"
  46. #define DRV_NAME "sky2"
  47. #define DRV_VERSION "1.28"
  48. /*
  49. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  50. * that are organized into three (receive, transmit, status) different rings
  51. * similar to Tigon3.
  52. */
  53. #define RX_LE_SIZE 1024
  54. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  55. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  56. #define RX_DEF_PENDING RX_MAX_PENDING
  57. /* This is the worst case number of transmit list elements for a single skb:
  58. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  59. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  60. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  61. #define TX_MAX_PENDING 1024
  62. #define TX_DEF_PENDING 127
  63. #define TX_WATCHDOG (5 * HZ)
  64. #define NAPI_WEIGHT 64
  65. #define PHY_RETRIES 1000
  66. #define SKY2_EEPROM_MAGIC 0x9955aabb
  67. #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
  68. static const u32 default_msg =
  69. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  70. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  71. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  72. static int debug = -1; /* defaults above */
  73. module_param(debug, int, 0);
  74. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  75. static int copybreak __read_mostly = 128;
  76. module_param(copybreak, int, 0);
  77. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  78. static int disable_msi = 0;
  79. module_param(disable_msi, int, 0);
  80. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  81. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  82. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  83. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  85. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  123. { 0 }
  124. };
  125. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  126. /* Avoid conditionals by using array */
  127. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  128. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  129. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  130. static void sky2_set_multicast(struct net_device *dev);
  131. /* Access to PHY via serial interconnect */
  132. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  133. {
  134. int i;
  135. gma_write16(hw, port, GM_SMI_DATA, val);
  136. gma_write16(hw, port, GM_SMI_CTRL,
  137. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  138. for (i = 0; i < PHY_RETRIES; i++) {
  139. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  140. if (ctrl == 0xffff)
  141. goto io_error;
  142. if (!(ctrl & GM_SMI_CT_BUSY))
  143. return 0;
  144. udelay(10);
  145. }
  146. dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
  147. return -ETIMEDOUT;
  148. io_error:
  149. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  150. return -EIO;
  151. }
  152. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  153. {
  154. int i;
  155. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  156. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  157. for (i = 0; i < PHY_RETRIES; i++) {
  158. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  159. if (ctrl == 0xffff)
  160. goto io_error;
  161. if (ctrl & GM_SMI_CT_RD_VAL) {
  162. *val = gma_read16(hw, port, GM_SMI_DATA);
  163. return 0;
  164. }
  165. udelay(10);
  166. }
  167. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  168. return -ETIMEDOUT;
  169. io_error:
  170. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  171. return -EIO;
  172. }
  173. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  174. {
  175. u16 v;
  176. __gm_phy_read(hw, port, reg, &v);
  177. return v;
  178. }
  179. static void sky2_power_on(struct sky2_hw *hw)
  180. {
  181. /* switch power to VCC (WA for VAUX problem) */
  182. sky2_write8(hw, B0_POWER_CTRL,
  183. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  184. /* disable Core Clock Division, */
  185. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  186. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  187. /* enable bits are inverted */
  188. sky2_write8(hw, B2_Y2_CLK_GATE,
  189. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  190. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  191. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  192. else
  193. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  194. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  195. u32 reg;
  196. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  197. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  198. /* set all bits to 0 except bits 15..12 and 8 */
  199. reg &= P_ASPM_CONTROL_MSK;
  200. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  201. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  202. /* set all bits to 0 except bits 28 & 27 */
  203. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  204. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  205. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  206. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  207. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  208. reg = sky2_read32(hw, B2_GP_IO);
  209. reg |= GLB_GPIO_STAT_RACE_DIS;
  210. sky2_write32(hw, B2_GP_IO, reg);
  211. sky2_read32(hw, B2_GP_IO);
  212. }
  213. /* Turn on "driver loaded" LED */
  214. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  215. }
  216. static void sky2_power_aux(struct sky2_hw *hw)
  217. {
  218. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  219. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  220. else
  221. /* enable bits are inverted */
  222. sky2_write8(hw, B2_Y2_CLK_GATE,
  223. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  224. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  225. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  226. /* switch power to VAUX if supported and PME from D3cold */
  227. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  228. pci_pme_capable(hw->pdev, PCI_D3cold))
  229. sky2_write8(hw, B0_POWER_CTRL,
  230. (PC_VAUX_ENA | PC_VCC_ENA |
  231. PC_VAUX_ON | PC_VCC_OFF));
  232. /* turn off "driver loaded LED" */
  233. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  234. }
  235. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  236. {
  237. u16 reg;
  238. /* disable all GMAC IRQ's */
  239. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  240. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  241. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  242. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  244. reg = gma_read16(hw, port, GM_RX_CTRL);
  245. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  246. gma_write16(hw, port, GM_RX_CTRL, reg);
  247. }
  248. /* flow control to advertise bits */
  249. static const u16 copper_fc_adv[] = {
  250. [FC_NONE] = 0,
  251. [FC_TX] = PHY_M_AN_ASP,
  252. [FC_RX] = PHY_M_AN_PC,
  253. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  254. };
  255. /* flow control to advertise bits when using 1000BaseX */
  256. static const u16 fiber_fc_adv[] = {
  257. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  258. [FC_TX] = PHY_M_P_ASYM_MD_X,
  259. [FC_RX] = PHY_M_P_SYM_MD_X,
  260. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  261. };
  262. /* flow control to GMA disable bits */
  263. static const u16 gm_fc_disable[] = {
  264. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  265. [FC_TX] = GM_GPCR_FC_RX_DIS,
  266. [FC_RX] = GM_GPCR_FC_TX_DIS,
  267. [FC_BOTH] = 0,
  268. };
  269. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  270. {
  271. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  272. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  273. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  274. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  275. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  276. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  277. PHY_M_EC_MAC_S_MSK);
  278. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  279. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  280. if (hw->chip_id == CHIP_ID_YUKON_EC)
  281. /* set downshift counter to 3x and enable downshift */
  282. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  283. else
  284. /* set master & slave downshift counter to 1x */
  285. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  286. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  287. }
  288. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  289. if (sky2_is_copper(hw)) {
  290. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  291. /* enable automatic crossover */
  292. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  293. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  294. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  295. u16 spec;
  296. /* Enable Class A driver for FE+ A0 */
  297. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  298. spec |= PHY_M_FESC_SEL_CL_A;
  299. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  300. }
  301. } else {
  302. /* disable energy detect */
  303. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  304. /* enable automatic crossover */
  305. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  306. /* downshift on PHY 88E1112 and 88E1149 is changed */
  307. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  308. (hw->flags & SKY2_HW_NEWER_PHY)) {
  309. /* set downshift counter to 3x and enable downshift */
  310. ctrl &= ~PHY_M_PC_DSC_MSK;
  311. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  312. }
  313. }
  314. } else {
  315. /* workaround for deviation #4.88 (CRC errors) */
  316. /* disable Automatic Crossover */
  317. ctrl &= ~PHY_M_PC_MDIX_MSK;
  318. }
  319. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  320. /* special setup for PHY 88E1112 Fiber */
  321. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  322. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  323. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  324. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  325. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  326. ctrl &= ~PHY_M_MAC_MD_MSK;
  327. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  328. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  329. if (hw->pmd_type == 'P') {
  330. /* select page 1 to access Fiber registers */
  331. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  332. /* for SFP-module set SIGDET polarity to low */
  333. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  334. ctrl |= PHY_M_FIB_SIGD_POL;
  335. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  336. }
  337. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  338. }
  339. ctrl = PHY_CT_RESET;
  340. ct1000 = 0;
  341. adv = PHY_AN_CSMA;
  342. reg = 0;
  343. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  344. if (sky2_is_copper(hw)) {
  345. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  346. ct1000 |= PHY_M_1000C_AFD;
  347. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  348. ct1000 |= PHY_M_1000C_AHD;
  349. if (sky2->advertising & ADVERTISED_100baseT_Full)
  350. adv |= PHY_M_AN_100_FD;
  351. if (sky2->advertising & ADVERTISED_100baseT_Half)
  352. adv |= PHY_M_AN_100_HD;
  353. if (sky2->advertising & ADVERTISED_10baseT_Full)
  354. adv |= PHY_M_AN_10_FD;
  355. if (sky2->advertising & ADVERTISED_10baseT_Half)
  356. adv |= PHY_M_AN_10_HD;
  357. } else { /* special defines for FIBER (88E1040S only) */
  358. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  359. adv |= PHY_M_AN_1000X_AFD;
  360. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  361. adv |= PHY_M_AN_1000X_AHD;
  362. }
  363. /* Restart Auto-negotiation */
  364. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  365. } else {
  366. /* forced speed/duplex settings */
  367. ct1000 = PHY_M_1000C_MSE;
  368. /* Disable auto update for duplex flow control and duplex */
  369. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  370. switch (sky2->speed) {
  371. case SPEED_1000:
  372. ctrl |= PHY_CT_SP1000;
  373. reg |= GM_GPCR_SPEED_1000;
  374. break;
  375. case SPEED_100:
  376. ctrl |= PHY_CT_SP100;
  377. reg |= GM_GPCR_SPEED_100;
  378. break;
  379. }
  380. if (sky2->duplex == DUPLEX_FULL) {
  381. reg |= GM_GPCR_DUP_FULL;
  382. ctrl |= PHY_CT_DUP_MD;
  383. } else if (sky2->speed < SPEED_1000)
  384. sky2->flow_mode = FC_NONE;
  385. }
  386. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  387. if (sky2_is_copper(hw))
  388. adv |= copper_fc_adv[sky2->flow_mode];
  389. else
  390. adv |= fiber_fc_adv[sky2->flow_mode];
  391. } else {
  392. reg |= GM_GPCR_AU_FCT_DIS;
  393. reg |= gm_fc_disable[sky2->flow_mode];
  394. /* Forward pause packets to GMAC? */
  395. if (sky2->flow_mode & FC_RX)
  396. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  397. else
  398. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  399. }
  400. gma_write16(hw, port, GM_GP_CTRL, reg);
  401. if (hw->flags & SKY2_HW_GIGABIT)
  402. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  403. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  404. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  405. /* Setup Phy LED's */
  406. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  407. ledover = 0;
  408. switch (hw->chip_id) {
  409. case CHIP_ID_YUKON_FE:
  410. /* on 88E3082 these bits are at 11..9 (shifted left) */
  411. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  412. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  413. /* delete ACT LED control bits */
  414. ctrl &= ~PHY_M_FELP_LED1_MSK;
  415. /* change ACT LED control to blink mode */
  416. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  417. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  418. break;
  419. case CHIP_ID_YUKON_FE_P:
  420. /* Enable Link Partner Next Page */
  421. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  422. ctrl |= PHY_M_PC_ENA_LIP_NP;
  423. /* disable Energy Detect and enable scrambler */
  424. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  425. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  426. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  427. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  428. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  429. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  430. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  431. break;
  432. case CHIP_ID_YUKON_XL:
  433. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  434. /* select page 3 to access LED control register */
  435. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  436. /* set LED Function Control register */
  437. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  438. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  439. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  440. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  441. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  442. /* set Polarity Control register */
  443. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  444. (PHY_M_POLC_LS1_P_MIX(4) |
  445. PHY_M_POLC_IS0_P_MIX(4) |
  446. PHY_M_POLC_LOS_CTRL(2) |
  447. PHY_M_POLC_INIT_CTRL(2) |
  448. PHY_M_POLC_STA1_CTRL(2) |
  449. PHY_M_POLC_STA0_CTRL(2)));
  450. /* restore page register */
  451. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  452. break;
  453. case CHIP_ID_YUKON_EC_U:
  454. case CHIP_ID_YUKON_EX:
  455. case CHIP_ID_YUKON_SUPR:
  456. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  457. /* select page 3 to access LED control register */
  458. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  459. /* set LED Function Control register */
  460. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  461. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  462. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  463. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  464. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  465. /* set Blink Rate in LED Timer Control Register */
  466. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  467. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  468. /* restore page register */
  469. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  470. break;
  471. default:
  472. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  473. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  474. /* turn off the Rx LED (LED_RX) */
  475. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  476. }
  477. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  478. /* apply fixes in PHY AFE */
  479. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  480. /* increase differential signal amplitude in 10BASE-T */
  481. gm_phy_write(hw, port, 0x18, 0xaa99);
  482. gm_phy_write(hw, port, 0x17, 0x2011);
  483. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  484. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  485. gm_phy_write(hw, port, 0x18, 0xa204);
  486. gm_phy_write(hw, port, 0x17, 0x2002);
  487. }
  488. /* set page register to 0 */
  489. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  490. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  491. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  492. /* apply workaround for integrated resistors calibration */
  493. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  494. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  495. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  496. /* apply fixes in PHY AFE */
  497. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  498. /* apply RDAC termination workaround */
  499. gm_phy_write(hw, port, 24, 0x2800);
  500. gm_phy_write(hw, port, 23, 0x2001);
  501. /* set page register back to 0 */
  502. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  503. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  504. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  505. /* no effect on Yukon-XL */
  506. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  507. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  508. sky2->speed == SPEED_100) {
  509. /* turn on 100 Mbps LED (LED_LINK100) */
  510. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  511. }
  512. if (ledover)
  513. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  514. }
  515. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  516. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  517. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  518. else
  519. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  520. }
  521. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  522. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  523. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  524. {
  525. u32 reg1;
  526. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  527. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  528. reg1 &= ~phy_power[port];
  529. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  530. reg1 |= coma_mode[port];
  531. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  532. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  533. sky2_pci_read32(hw, PCI_DEV_REG1);
  534. if (hw->chip_id == CHIP_ID_YUKON_FE)
  535. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  536. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  537. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  538. }
  539. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  540. {
  541. u32 reg1;
  542. u16 ctrl;
  543. /* release GPHY Control reset */
  544. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  545. /* release GMAC reset */
  546. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  547. if (hw->flags & SKY2_HW_NEWER_PHY) {
  548. /* select page 2 to access MAC control register */
  549. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  550. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  551. /* allow GMII Power Down */
  552. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  553. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  554. /* set page register back to 0 */
  555. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  556. }
  557. /* setup General Purpose Control Register */
  558. gma_write16(hw, port, GM_GP_CTRL,
  559. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  560. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  561. GM_GPCR_AU_SPD_DIS);
  562. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  563. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  564. /* select page 2 to access MAC control register */
  565. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  566. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  567. /* enable Power Down */
  568. ctrl |= PHY_M_PC_POW_D_ENA;
  569. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  570. /* set page register back to 0 */
  571. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  572. }
  573. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  574. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  575. }
  576. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  577. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  578. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  579. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  580. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  581. }
  582. /* Enable Rx/Tx */
  583. static void sky2_enable_rx_tx(struct sky2_port *sky2)
  584. {
  585. struct sky2_hw *hw = sky2->hw;
  586. unsigned port = sky2->port;
  587. u16 reg;
  588. reg = gma_read16(hw, port, GM_GP_CTRL);
  589. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  590. gma_write16(hw, port, GM_GP_CTRL, reg);
  591. }
  592. /* Force a renegotiation */
  593. static void sky2_phy_reinit(struct sky2_port *sky2)
  594. {
  595. spin_lock_bh(&sky2->phy_lock);
  596. sky2_phy_init(sky2->hw, sky2->port);
  597. sky2_enable_rx_tx(sky2);
  598. spin_unlock_bh(&sky2->phy_lock);
  599. }
  600. /* Put device in state to listen for Wake On Lan */
  601. static void sky2_wol_init(struct sky2_port *sky2)
  602. {
  603. struct sky2_hw *hw = sky2->hw;
  604. unsigned port = sky2->port;
  605. enum flow_control save_mode;
  606. u16 ctrl;
  607. /* Bring hardware out of reset */
  608. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  609. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  610. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  611. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  612. /* Force to 10/100
  613. * sky2_reset will re-enable on resume
  614. */
  615. save_mode = sky2->flow_mode;
  616. ctrl = sky2->advertising;
  617. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  618. sky2->flow_mode = FC_NONE;
  619. spin_lock_bh(&sky2->phy_lock);
  620. sky2_phy_power_up(hw, port);
  621. sky2_phy_init(hw, port);
  622. spin_unlock_bh(&sky2->phy_lock);
  623. sky2->flow_mode = save_mode;
  624. sky2->advertising = ctrl;
  625. /* Set GMAC to no flow control and auto update for speed/duplex */
  626. gma_write16(hw, port, GM_GP_CTRL,
  627. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  628. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  629. /* Set WOL address */
  630. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  631. sky2->netdev->dev_addr, ETH_ALEN);
  632. /* Turn on appropriate WOL control bits */
  633. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  634. ctrl = 0;
  635. if (sky2->wol & WAKE_PHY)
  636. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  637. else
  638. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  639. if (sky2->wol & WAKE_MAGIC)
  640. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  641. else
  642. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  643. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  644. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  645. /* Disable PiG firmware */
  646. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  647. /* block receiver */
  648. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  649. }
  650. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  651. {
  652. struct net_device *dev = hw->dev[port];
  653. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  654. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  655. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  656. /* Yukon-Extreme B0 and further Extreme devices */
  657. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  658. } else if (dev->mtu > ETH_DATA_LEN) {
  659. /* set Tx GMAC FIFO Almost Empty Threshold */
  660. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  661. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  662. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  663. } else
  664. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  665. }
  666. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  667. {
  668. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  669. u16 reg;
  670. u32 rx_reg;
  671. int i;
  672. const u8 *addr = hw->dev[port]->dev_addr;
  673. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  674. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  675. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  676. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  677. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  678. port == 1) {
  679. /* WA DEV_472 -- looks like crossed wires on port 2 */
  680. /* clear GMAC 1 Control reset */
  681. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  682. do {
  683. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  684. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  685. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  686. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  687. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  688. }
  689. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  690. /* Enable Transmit FIFO Underrun */
  691. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  692. spin_lock_bh(&sky2->phy_lock);
  693. sky2_phy_power_up(hw, port);
  694. sky2_phy_init(hw, port);
  695. spin_unlock_bh(&sky2->phy_lock);
  696. /* MIB clear */
  697. reg = gma_read16(hw, port, GM_PHY_ADDR);
  698. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  699. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  700. gma_read16(hw, port, i);
  701. gma_write16(hw, port, GM_PHY_ADDR, reg);
  702. /* transmit control */
  703. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  704. /* receive control reg: unicast + multicast + no FCS */
  705. gma_write16(hw, port, GM_RX_CTRL,
  706. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  707. /* transmit flow control */
  708. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  709. /* transmit parameter */
  710. gma_write16(hw, port, GM_TX_PARAM,
  711. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  712. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  713. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  714. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  715. /* serial mode register */
  716. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  717. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  718. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  719. reg |= GM_SMOD_JUMBO_ENA;
  720. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  721. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  722. reg |= GM_NEW_FLOW_CTRL;
  723. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  724. /* virtual address for data */
  725. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  726. /* physical address: used for pause frames */
  727. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  728. /* ignore counter overflows */
  729. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  730. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  731. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  732. /* Configure Rx MAC FIFO */
  733. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  734. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  735. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  736. hw->chip_id == CHIP_ID_YUKON_FE_P)
  737. rx_reg |= GMF_RX_OVER_ON;
  738. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  739. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  740. /* Hardware errata - clear flush mask */
  741. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  742. } else {
  743. /* Flush Rx MAC FIFO on any flow control or error */
  744. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  745. }
  746. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  747. reg = RX_GMF_FL_THR_DEF + 1;
  748. /* Another magic mystery workaround from sk98lin */
  749. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  750. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  751. reg = 0x178;
  752. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  753. /* Configure Tx MAC FIFO */
  754. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  755. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  756. /* On chips without ram buffer, pause is controlled by MAC level */
  757. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  758. /* Pause threshold is scaled by 8 in bytes */
  759. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  760. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  761. reg = 1568 / 8;
  762. else
  763. reg = 1024 / 8;
  764. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  765. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  766. sky2_set_tx_stfwd(hw, port);
  767. }
  768. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  769. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  770. /* disable dynamic watermark */
  771. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  772. reg &= ~TX_DYN_WM_ENA;
  773. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  774. }
  775. }
  776. /* Assign Ram Buffer allocation to queue */
  777. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  778. {
  779. u32 end;
  780. /* convert from K bytes to qwords used for hw register */
  781. start *= 1024/8;
  782. space *= 1024/8;
  783. end = start + space - 1;
  784. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  785. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  786. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  787. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  788. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  789. if (q == Q_R1 || q == Q_R2) {
  790. u32 tp = space - space/4;
  791. /* On receive queue's set the thresholds
  792. * give receiver priority when > 3/4 full
  793. * send pause when down to 2K
  794. */
  795. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  796. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  797. tp = space - 2048/8;
  798. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  799. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  800. } else {
  801. /* Enable store & forward on Tx queue's because
  802. * Tx FIFO is only 1K on Yukon
  803. */
  804. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  805. }
  806. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  807. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  808. }
  809. /* Setup Bus Memory Interface */
  810. static void sky2_qset(struct sky2_hw *hw, u16 q)
  811. {
  812. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  813. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  814. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  815. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  816. }
  817. /* Setup prefetch unit registers. This is the interface between
  818. * hardware and driver list elements
  819. */
  820. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  821. dma_addr_t addr, u32 last)
  822. {
  823. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  824. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  825. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  826. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  827. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  828. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  829. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  830. }
  831. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  832. {
  833. struct sky2_tx_le *le = sky2->tx_le + *slot;
  834. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  835. le->ctrl = 0;
  836. return le;
  837. }
  838. static void tx_init(struct sky2_port *sky2)
  839. {
  840. struct sky2_tx_le *le;
  841. sky2->tx_prod = sky2->tx_cons = 0;
  842. sky2->tx_tcpsum = 0;
  843. sky2->tx_last_mss = 0;
  844. le = get_tx_le(sky2, &sky2->tx_prod);
  845. le->addr = 0;
  846. le->opcode = OP_ADDR64 | HW_OWNER;
  847. sky2->tx_last_upper = 0;
  848. }
  849. /* Update chip's next pointer */
  850. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  851. {
  852. /* Make sure write' to descriptors are complete before we tell hardware */
  853. wmb();
  854. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  855. /* Synchronize I/O on since next processor may write to tail */
  856. mmiowb();
  857. }
  858. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  859. {
  860. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  861. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  862. le->ctrl = 0;
  863. return le;
  864. }
  865. static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
  866. {
  867. unsigned size;
  868. /* Space needed for frame data + headers rounded up */
  869. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  870. /* Stopping point for hardware truncation */
  871. return (size - 8) / sizeof(u32);
  872. }
  873. static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
  874. {
  875. struct rx_ring_info *re;
  876. unsigned size;
  877. /* Space needed for frame data + headers rounded up */
  878. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  879. sky2->rx_nfrags = size >> PAGE_SHIFT;
  880. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  881. /* Compute residue after pages */
  882. size -= sky2->rx_nfrags << PAGE_SHIFT;
  883. /* Optimize to handle small packets and headers */
  884. if (size < copybreak)
  885. size = copybreak;
  886. if (size < ETH_HLEN)
  887. size = ETH_HLEN;
  888. return size;
  889. }
  890. /* Build description to hardware for one receive segment */
  891. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  892. dma_addr_t map, unsigned len)
  893. {
  894. struct sky2_rx_le *le;
  895. if (sizeof(dma_addr_t) > sizeof(u32)) {
  896. le = sky2_next_rx(sky2);
  897. le->addr = cpu_to_le32(upper_32_bits(map));
  898. le->opcode = OP_ADDR64 | HW_OWNER;
  899. }
  900. le = sky2_next_rx(sky2);
  901. le->addr = cpu_to_le32(lower_32_bits(map));
  902. le->length = cpu_to_le16(len);
  903. le->opcode = op | HW_OWNER;
  904. }
  905. /* Build description to hardware for one possibly fragmented skb */
  906. static void sky2_rx_submit(struct sky2_port *sky2,
  907. const struct rx_ring_info *re)
  908. {
  909. int i;
  910. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  911. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  912. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  913. }
  914. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  915. unsigned size)
  916. {
  917. struct sk_buff *skb = re->skb;
  918. int i;
  919. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  920. if (pci_dma_mapping_error(pdev, re->data_addr))
  921. goto mapping_error;
  922. dma_unmap_len_set(re, data_size, size);
  923. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  924. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  925. re->frag_addr[i] = pci_map_page(pdev, frag->page,
  926. frag->page_offset,
  927. frag->size,
  928. PCI_DMA_FROMDEVICE);
  929. if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
  930. goto map_page_error;
  931. }
  932. return 0;
  933. map_page_error:
  934. while (--i >= 0) {
  935. pci_unmap_page(pdev, re->frag_addr[i],
  936. skb_shinfo(skb)->frags[i].size,
  937. PCI_DMA_FROMDEVICE);
  938. }
  939. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  940. PCI_DMA_FROMDEVICE);
  941. mapping_error:
  942. if (net_ratelimit())
  943. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  944. skb->dev->name);
  945. return -EIO;
  946. }
  947. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  948. {
  949. struct sk_buff *skb = re->skb;
  950. int i;
  951. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  952. PCI_DMA_FROMDEVICE);
  953. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  954. pci_unmap_page(pdev, re->frag_addr[i],
  955. skb_shinfo(skb)->frags[i].size,
  956. PCI_DMA_FROMDEVICE);
  957. }
  958. /* Tell chip where to start receive checksum.
  959. * Actually has two checksums, but set both same to avoid possible byte
  960. * order problems.
  961. */
  962. static void rx_set_checksum(struct sky2_port *sky2)
  963. {
  964. struct sky2_rx_le *le = sky2_next_rx(sky2);
  965. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  966. le->ctrl = 0;
  967. le->opcode = OP_TCPSTART | HW_OWNER;
  968. sky2_write32(sky2->hw,
  969. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  970. (sky2->netdev->features & NETIF_F_RXCSUM)
  971. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  972. }
  973. /* Enable/disable receive hash calculation (RSS) */
  974. static void rx_set_rss(struct net_device *dev, u32 features)
  975. {
  976. struct sky2_port *sky2 = netdev_priv(dev);
  977. struct sky2_hw *hw = sky2->hw;
  978. int i, nkeys = 4;
  979. /* Supports IPv6 and other modes */
  980. if (hw->flags & SKY2_HW_NEW_LE) {
  981. nkeys = 10;
  982. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  983. }
  984. /* Program RSS initial values */
  985. if (features & NETIF_F_RXHASH) {
  986. u32 key[nkeys];
  987. get_random_bytes(key, nkeys * sizeof(u32));
  988. for (i = 0; i < nkeys; i++)
  989. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  990. key[i]);
  991. /* Need to turn on (undocumented) flag to make hashing work */
  992. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  993. RX_STFW_ENA);
  994. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  995. BMU_ENA_RX_RSS_HASH);
  996. } else
  997. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  998. BMU_DIS_RX_RSS_HASH);
  999. }
  1000. /*
  1001. * The RX Stop command will not work for Yukon-2 if the BMU does not
  1002. * reach the end of packet and since we can't make sure that we have
  1003. * incoming data, we must reset the BMU while it is not doing a DMA
  1004. * transfer. Since it is possible that the RX path is still active,
  1005. * the RX RAM buffer will be stopped first, so any possible incoming
  1006. * data will not trigger a DMA. After the RAM buffer is stopped, the
  1007. * BMU is polled until any DMA in progress is ended and only then it
  1008. * will be reset.
  1009. */
  1010. static void sky2_rx_stop(struct sky2_port *sky2)
  1011. {
  1012. struct sky2_hw *hw = sky2->hw;
  1013. unsigned rxq = rxqaddr[sky2->port];
  1014. int i;
  1015. /* disable the RAM Buffer receive queue */
  1016. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1017. for (i = 0; i < 0xffff; i++)
  1018. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1019. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1020. goto stopped;
  1021. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1022. stopped:
  1023. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1024. /* reset the Rx prefetch unit */
  1025. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1026. mmiowb();
  1027. }
  1028. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1029. static void sky2_rx_clean(struct sky2_port *sky2)
  1030. {
  1031. unsigned i;
  1032. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1033. for (i = 0; i < sky2->rx_pending; i++) {
  1034. struct rx_ring_info *re = sky2->rx_ring + i;
  1035. if (re->skb) {
  1036. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1037. kfree_skb(re->skb);
  1038. re->skb = NULL;
  1039. }
  1040. }
  1041. }
  1042. /* Basic MII support */
  1043. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1044. {
  1045. struct mii_ioctl_data *data = if_mii(ifr);
  1046. struct sky2_port *sky2 = netdev_priv(dev);
  1047. struct sky2_hw *hw = sky2->hw;
  1048. int err = -EOPNOTSUPP;
  1049. if (!netif_running(dev))
  1050. return -ENODEV; /* Phy still in reset */
  1051. switch (cmd) {
  1052. case SIOCGMIIPHY:
  1053. data->phy_id = PHY_ADDR_MARV;
  1054. /* fallthru */
  1055. case SIOCGMIIREG: {
  1056. u16 val = 0;
  1057. spin_lock_bh(&sky2->phy_lock);
  1058. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1059. spin_unlock_bh(&sky2->phy_lock);
  1060. data->val_out = val;
  1061. break;
  1062. }
  1063. case SIOCSMIIREG:
  1064. spin_lock_bh(&sky2->phy_lock);
  1065. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1066. data->val_in);
  1067. spin_unlock_bh(&sky2->phy_lock);
  1068. break;
  1069. }
  1070. return err;
  1071. }
  1072. #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
  1073. static void sky2_vlan_mode(struct net_device *dev, u32 features)
  1074. {
  1075. struct sky2_port *sky2 = netdev_priv(dev);
  1076. struct sky2_hw *hw = sky2->hw;
  1077. u16 port = sky2->port;
  1078. if (features & NETIF_F_HW_VLAN_RX)
  1079. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1080. RX_VLAN_STRIP_ON);
  1081. else
  1082. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1083. RX_VLAN_STRIP_OFF);
  1084. if (features & NETIF_F_HW_VLAN_TX) {
  1085. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1086. TX_VLAN_TAG_ON);
  1087. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  1088. } else {
  1089. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1090. TX_VLAN_TAG_OFF);
  1091. /* Can't do transmit offload of vlan without hw vlan */
  1092. dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
  1093. }
  1094. }
  1095. /* Amount of required worst case padding in rx buffer */
  1096. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1097. {
  1098. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1099. }
  1100. /*
  1101. * Allocate an skb for receiving. If the MTU is large enough
  1102. * make the skb non-linear with a fragment list of pages.
  1103. */
  1104. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1105. {
  1106. struct sk_buff *skb;
  1107. int i;
  1108. skb = netdev_alloc_skb(sky2->netdev,
  1109. sky2->rx_data_size + sky2_rx_pad(sky2->hw));
  1110. if (!skb)
  1111. goto nomem;
  1112. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1113. unsigned char *start;
  1114. /*
  1115. * Workaround for a bug in FIFO that cause hang
  1116. * if the FIFO if the receive buffer is not 64 byte aligned.
  1117. * The buffer returned from netdev_alloc_skb is
  1118. * aligned except if slab debugging is enabled.
  1119. */
  1120. start = PTR_ALIGN(skb->data, 8);
  1121. skb_reserve(skb, start - skb->data);
  1122. } else
  1123. skb_reserve(skb, NET_IP_ALIGN);
  1124. for (i = 0; i < sky2->rx_nfrags; i++) {
  1125. struct page *page = alloc_page(GFP_ATOMIC);
  1126. if (!page)
  1127. goto free_partial;
  1128. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1129. }
  1130. return skb;
  1131. free_partial:
  1132. kfree_skb(skb);
  1133. nomem:
  1134. return NULL;
  1135. }
  1136. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1137. {
  1138. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1139. }
  1140. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1141. {
  1142. struct sky2_hw *hw = sky2->hw;
  1143. unsigned i;
  1144. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1145. /* Fill Rx ring */
  1146. for (i = 0; i < sky2->rx_pending; i++) {
  1147. struct rx_ring_info *re = sky2->rx_ring + i;
  1148. re->skb = sky2_rx_alloc(sky2);
  1149. if (!re->skb)
  1150. return -ENOMEM;
  1151. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1152. dev_kfree_skb(re->skb);
  1153. re->skb = NULL;
  1154. return -ENOMEM;
  1155. }
  1156. }
  1157. return 0;
  1158. }
  1159. /*
  1160. * Setup receiver buffer pool.
  1161. * Normal case this ends up creating one list element for skb
  1162. * in the receive ring. Worst case if using large MTU and each
  1163. * allocation falls on a different 64 bit region, that results
  1164. * in 6 list elements per ring entry.
  1165. * One element is used for checksum enable/disable, and one
  1166. * extra to avoid wrap.
  1167. */
  1168. static void sky2_rx_start(struct sky2_port *sky2)
  1169. {
  1170. struct sky2_hw *hw = sky2->hw;
  1171. struct rx_ring_info *re;
  1172. unsigned rxq = rxqaddr[sky2->port];
  1173. unsigned i, thresh;
  1174. sky2->rx_put = sky2->rx_next = 0;
  1175. sky2_qset(hw, rxq);
  1176. /* On PCI express lowering the watermark gives better performance */
  1177. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1178. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1179. /* These chips have no ram buffer?
  1180. * MAC Rx RAM Read is controlled by hardware */
  1181. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1182. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1183. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1184. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1185. if (!(hw->flags & SKY2_HW_NEW_LE))
  1186. rx_set_checksum(sky2);
  1187. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1188. rx_set_rss(sky2->netdev, sky2->netdev->features);
  1189. /* submit Rx ring */
  1190. for (i = 0; i < sky2->rx_pending; i++) {
  1191. re = sky2->rx_ring + i;
  1192. sky2_rx_submit(sky2, re);
  1193. }
  1194. /*
  1195. * The receiver hangs if it receives frames larger than the
  1196. * packet buffer. As a workaround, truncate oversize frames, but
  1197. * the register is limited to 9 bits, so if you do frames > 2052
  1198. * you better get the MTU right!
  1199. */
  1200. thresh = sky2_get_rx_threshold(sky2);
  1201. if (thresh > 0x1ff)
  1202. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1203. else {
  1204. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1205. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1206. }
  1207. /* Tell chip about available buffers */
  1208. sky2_rx_update(sky2, rxq);
  1209. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1210. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1211. /*
  1212. * Disable flushing of non ASF packets;
  1213. * must be done after initializing the BMUs;
  1214. * drivers without ASF support should do this too, otherwise
  1215. * it may happen that they cannot run on ASF devices;
  1216. * remember that the MAC FIFO isn't reset during initialization.
  1217. */
  1218. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1219. }
  1220. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1221. /* Enable RX Home Address & Routing Header checksum fix */
  1222. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1223. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1224. /* Enable TX Home Address & Routing Header checksum fix */
  1225. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1226. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1227. }
  1228. }
  1229. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1230. {
  1231. struct sky2_hw *hw = sky2->hw;
  1232. /* must be power of 2 */
  1233. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1234. sky2->tx_ring_size *
  1235. sizeof(struct sky2_tx_le),
  1236. &sky2->tx_le_map);
  1237. if (!sky2->tx_le)
  1238. goto nomem;
  1239. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1240. GFP_KERNEL);
  1241. if (!sky2->tx_ring)
  1242. goto nomem;
  1243. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1244. &sky2->rx_le_map);
  1245. if (!sky2->rx_le)
  1246. goto nomem;
  1247. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1248. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1249. GFP_KERNEL);
  1250. if (!sky2->rx_ring)
  1251. goto nomem;
  1252. return sky2_alloc_rx_skbs(sky2);
  1253. nomem:
  1254. return -ENOMEM;
  1255. }
  1256. static void sky2_free_buffers(struct sky2_port *sky2)
  1257. {
  1258. struct sky2_hw *hw = sky2->hw;
  1259. sky2_rx_clean(sky2);
  1260. if (sky2->rx_le) {
  1261. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1262. sky2->rx_le, sky2->rx_le_map);
  1263. sky2->rx_le = NULL;
  1264. }
  1265. if (sky2->tx_le) {
  1266. pci_free_consistent(hw->pdev,
  1267. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1268. sky2->tx_le, sky2->tx_le_map);
  1269. sky2->tx_le = NULL;
  1270. }
  1271. kfree(sky2->tx_ring);
  1272. kfree(sky2->rx_ring);
  1273. sky2->tx_ring = NULL;
  1274. sky2->rx_ring = NULL;
  1275. }
  1276. static void sky2_hw_up(struct sky2_port *sky2)
  1277. {
  1278. struct sky2_hw *hw = sky2->hw;
  1279. unsigned port = sky2->port;
  1280. u32 ramsize;
  1281. int cap;
  1282. struct net_device *otherdev = hw->dev[sky2->port^1];
  1283. tx_init(sky2);
  1284. /*
  1285. * On dual port PCI-X card, there is an problem where status
  1286. * can be received out of order due to split transactions
  1287. */
  1288. if (otherdev && netif_running(otherdev) &&
  1289. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1290. u16 cmd;
  1291. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1292. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1293. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1294. }
  1295. sky2_mac_init(hw, port);
  1296. /* Register is number of 4K blocks on internal RAM buffer. */
  1297. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1298. if (ramsize > 0) {
  1299. u32 rxspace;
  1300. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1301. if (ramsize < 16)
  1302. rxspace = ramsize / 2;
  1303. else
  1304. rxspace = 8 + (2*(ramsize - 16))/3;
  1305. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1306. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1307. /* Make sure SyncQ is disabled */
  1308. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1309. RB_RST_SET);
  1310. }
  1311. sky2_qset(hw, txqaddr[port]);
  1312. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1313. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1314. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1315. /* Set almost empty threshold */
  1316. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1317. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1318. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1319. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1320. sky2->tx_ring_size - 1);
  1321. sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
  1322. netdev_update_features(sky2->netdev);
  1323. sky2_rx_start(sky2);
  1324. }
  1325. /* Bring up network interface. */
  1326. static int sky2_up(struct net_device *dev)
  1327. {
  1328. struct sky2_port *sky2 = netdev_priv(dev);
  1329. struct sky2_hw *hw = sky2->hw;
  1330. unsigned port = sky2->port;
  1331. u32 imask;
  1332. int err;
  1333. netif_carrier_off(dev);
  1334. err = sky2_alloc_buffers(sky2);
  1335. if (err)
  1336. goto err_out;
  1337. sky2_hw_up(sky2);
  1338. /* Enable interrupts from phy/mac for port */
  1339. imask = sky2_read32(hw, B0_IMSK);
  1340. imask |= portirq_msk[port];
  1341. sky2_write32(hw, B0_IMSK, imask);
  1342. sky2_read32(hw, B0_IMSK);
  1343. netif_info(sky2, ifup, dev, "enabling interface\n");
  1344. return 0;
  1345. err_out:
  1346. sky2_free_buffers(sky2);
  1347. return err;
  1348. }
  1349. /* Modular subtraction in ring */
  1350. static inline int tx_inuse(const struct sky2_port *sky2)
  1351. {
  1352. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1353. }
  1354. /* Number of list elements available for next tx */
  1355. static inline int tx_avail(const struct sky2_port *sky2)
  1356. {
  1357. return sky2->tx_pending - tx_inuse(sky2);
  1358. }
  1359. /* Estimate of number of transmit list elements required */
  1360. static unsigned tx_le_req(const struct sk_buff *skb)
  1361. {
  1362. unsigned count;
  1363. count = (skb_shinfo(skb)->nr_frags + 1)
  1364. * (sizeof(dma_addr_t) / sizeof(u32));
  1365. if (skb_is_gso(skb))
  1366. ++count;
  1367. else if (sizeof(dma_addr_t) == sizeof(u32))
  1368. ++count; /* possible vlan */
  1369. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1370. ++count;
  1371. return count;
  1372. }
  1373. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1374. {
  1375. if (re->flags & TX_MAP_SINGLE)
  1376. pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
  1377. dma_unmap_len(re, maplen),
  1378. PCI_DMA_TODEVICE);
  1379. else if (re->flags & TX_MAP_PAGE)
  1380. pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
  1381. dma_unmap_len(re, maplen),
  1382. PCI_DMA_TODEVICE);
  1383. re->flags = 0;
  1384. }
  1385. /*
  1386. * Put one packet in ring for transmit.
  1387. * A single packet can generate multiple list elements, and
  1388. * the number of ring elements will probably be less than the number
  1389. * of list elements used.
  1390. */
  1391. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1392. struct net_device *dev)
  1393. {
  1394. struct sky2_port *sky2 = netdev_priv(dev);
  1395. struct sky2_hw *hw = sky2->hw;
  1396. struct sky2_tx_le *le = NULL;
  1397. struct tx_ring_info *re;
  1398. unsigned i, len;
  1399. dma_addr_t mapping;
  1400. u32 upper;
  1401. u16 slot;
  1402. u16 mss;
  1403. u8 ctrl;
  1404. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1405. return NETDEV_TX_BUSY;
  1406. len = skb_headlen(skb);
  1407. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1408. if (pci_dma_mapping_error(hw->pdev, mapping))
  1409. goto mapping_error;
  1410. slot = sky2->tx_prod;
  1411. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1412. "tx queued, slot %u, len %d\n", slot, skb->len);
  1413. /* Send high bits if needed */
  1414. upper = upper_32_bits(mapping);
  1415. if (upper != sky2->tx_last_upper) {
  1416. le = get_tx_le(sky2, &slot);
  1417. le->addr = cpu_to_le32(upper);
  1418. sky2->tx_last_upper = upper;
  1419. le->opcode = OP_ADDR64 | HW_OWNER;
  1420. }
  1421. /* Check for TCP Segmentation Offload */
  1422. mss = skb_shinfo(skb)->gso_size;
  1423. if (mss != 0) {
  1424. if (!(hw->flags & SKY2_HW_NEW_LE))
  1425. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1426. if (mss != sky2->tx_last_mss) {
  1427. le = get_tx_le(sky2, &slot);
  1428. le->addr = cpu_to_le32(mss);
  1429. if (hw->flags & SKY2_HW_NEW_LE)
  1430. le->opcode = OP_MSS | HW_OWNER;
  1431. else
  1432. le->opcode = OP_LRGLEN | HW_OWNER;
  1433. sky2->tx_last_mss = mss;
  1434. }
  1435. }
  1436. ctrl = 0;
  1437. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1438. if (vlan_tx_tag_present(skb)) {
  1439. if (!le) {
  1440. le = get_tx_le(sky2, &slot);
  1441. le->addr = 0;
  1442. le->opcode = OP_VLAN|HW_OWNER;
  1443. } else
  1444. le->opcode |= OP_VLAN;
  1445. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1446. ctrl |= INS_VLAN;
  1447. }
  1448. /* Handle TCP checksum offload */
  1449. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1450. /* On Yukon EX (some versions) encoding change. */
  1451. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1452. ctrl |= CALSUM; /* auto checksum */
  1453. else {
  1454. const unsigned offset = skb_transport_offset(skb);
  1455. u32 tcpsum;
  1456. tcpsum = offset << 16; /* sum start */
  1457. tcpsum |= offset + skb->csum_offset; /* sum write */
  1458. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1459. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1460. ctrl |= UDPTCP;
  1461. if (tcpsum != sky2->tx_tcpsum) {
  1462. sky2->tx_tcpsum = tcpsum;
  1463. le = get_tx_le(sky2, &slot);
  1464. le->addr = cpu_to_le32(tcpsum);
  1465. le->length = 0; /* initial checksum value */
  1466. le->ctrl = 1; /* one packet */
  1467. le->opcode = OP_TCPLISW | HW_OWNER;
  1468. }
  1469. }
  1470. }
  1471. re = sky2->tx_ring + slot;
  1472. re->flags = TX_MAP_SINGLE;
  1473. dma_unmap_addr_set(re, mapaddr, mapping);
  1474. dma_unmap_len_set(re, maplen, len);
  1475. le = get_tx_le(sky2, &slot);
  1476. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1477. le->length = cpu_to_le16(len);
  1478. le->ctrl = ctrl;
  1479. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1480. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1481. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1482. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1483. frag->size, PCI_DMA_TODEVICE);
  1484. if (pci_dma_mapping_error(hw->pdev, mapping))
  1485. goto mapping_unwind;
  1486. upper = upper_32_bits(mapping);
  1487. if (upper != sky2->tx_last_upper) {
  1488. le = get_tx_le(sky2, &slot);
  1489. le->addr = cpu_to_le32(upper);
  1490. sky2->tx_last_upper = upper;
  1491. le->opcode = OP_ADDR64 | HW_OWNER;
  1492. }
  1493. re = sky2->tx_ring + slot;
  1494. re->flags = TX_MAP_PAGE;
  1495. dma_unmap_addr_set(re, mapaddr, mapping);
  1496. dma_unmap_len_set(re, maplen, frag->size);
  1497. le = get_tx_le(sky2, &slot);
  1498. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1499. le->length = cpu_to_le16(frag->size);
  1500. le->ctrl = ctrl;
  1501. le->opcode = OP_BUFFER | HW_OWNER;
  1502. }
  1503. re->skb = skb;
  1504. le->ctrl |= EOP;
  1505. sky2->tx_prod = slot;
  1506. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1507. netif_stop_queue(dev);
  1508. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1509. return NETDEV_TX_OK;
  1510. mapping_unwind:
  1511. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1512. re = sky2->tx_ring + i;
  1513. sky2_tx_unmap(hw->pdev, re);
  1514. }
  1515. mapping_error:
  1516. if (net_ratelimit())
  1517. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1518. dev_kfree_skb(skb);
  1519. return NETDEV_TX_OK;
  1520. }
  1521. /*
  1522. * Free ring elements from starting at tx_cons until "done"
  1523. *
  1524. * NB:
  1525. * 1. The hardware will tell us about partial completion of multi-part
  1526. * buffers so make sure not to free skb to early.
  1527. * 2. This may run in parallel start_xmit because the it only
  1528. * looks at the tail of the queue of FIFO (tx_cons), not
  1529. * the head (tx_prod)
  1530. */
  1531. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1532. {
  1533. struct net_device *dev = sky2->netdev;
  1534. unsigned idx;
  1535. BUG_ON(done >= sky2->tx_ring_size);
  1536. for (idx = sky2->tx_cons; idx != done;
  1537. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1538. struct tx_ring_info *re = sky2->tx_ring + idx;
  1539. struct sk_buff *skb = re->skb;
  1540. sky2_tx_unmap(sky2->hw->pdev, re);
  1541. if (skb) {
  1542. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1543. "tx done %u\n", idx);
  1544. u64_stats_update_begin(&sky2->tx_stats.syncp);
  1545. ++sky2->tx_stats.packets;
  1546. sky2->tx_stats.bytes += skb->len;
  1547. u64_stats_update_end(&sky2->tx_stats.syncp);
  1548. re->skb = NULL;
  1549. dev_kfree_skb_any(skb);
  1550. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1551. }
  1552. }
  1553. sky2->tx_cons = idx;
  1554. smp_mb();
  1555. }
  1556. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1557. {
  1558. /* Disable Force Sync bit and Enable Alloc bit */
  1559. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1560. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1561. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1562. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1563. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1564. /* Reset the PCI FIFO of the async Tx queue */
  1565. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1566. BMU_RST_SET | BMU_FIFO_RST);
  1567. /* Reset the Tx prefetch units */
  1568. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1569. PREF_UNIT_RST_SET);
  1570. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1571. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1572. }
  1573. static void sky2_hw_down(struct sky2_port *sky2)
  1574. {
  1575. struct sky2_hw *hw = sky2->hw;
  1576. unsigned port = sky2->port;
  1577. u16 ctrl;
  1578. /* Force flow control off */
  1579. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1580. /* Stop transmitter */
  1581. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1582. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1583. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1584. RB_RST_SET | RB_DIS_OP_MD);
  1585. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1586. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1587. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1588. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1589. /* Workaround shared GMAC reset */
  1590. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1591. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1592. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1593. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1594. /* Force any delayed status interrrupt and NAPI */
  1595. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1596. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1597. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1598. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1599. sky2_rx_stop(sky2);
  1600. spin_lock_bh(&sky2->phy_lock);
  1601. sky2_phy_power_down(hw, port);
  1602. spin_unlock_bh(&sky2->phy_lock);
  1603. sky2_tx_reset(hw, port);
  1604. /* Free any pending frames stuck in HW queue */
  1605. sky2_tx_complete(sky2, sky2->tx_prod);
  1606. }
  1607. /* Network shutdown */
  1608. static int sky2_down(struct net_device *dev)
  1609. {
  1610. struct sky2_port *sky2 = netdev_priv(dev);
  1611. struct sky2_hw *hw = sky2->hw;
  1612. /* Never really got started! */
  1613. if (!sky2->tx_le)
  1614. return 0;
  1615. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1616. /* Disable port IRQ */
  1617. sky2_write32(hw, B0_IMSK,
  1618. sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
  1619. sky2_read32(hw, B0_IMSK);
  1620. synchronize_irq(hw->pdev->irq);
  1621. napi_synchronize(&hw->napi);
  1622. sky2_hw_down(sky2);
  1623. sky2_free_buffers(sky2);
  1624. return 0;
  1625. }
  1626. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1627. {
  1628. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1629. return SPEED_1000;
  1630. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1631. if (aux & PHY_M_PS_SPEED_100)
  1632. return SPEED_100;
  1633. else
  1634. return SPEED_10;
  1635. }
  1636. switch (aux & PHY_M_PS_SPEED_MSK) {
  1637. case PHY_M_PS_SPEED_1000:
  1638. return SPEED_1000;
  1639. case PHY_M_PS_SPEED_100:
  1640. return SPEED_100;
  1641. default:
  1642. return SPEED_10;
  1643. }
  1644. }
  1645. static void sky2_link_up(struct sky2_port *sky2)
  1646. {
  1647. struct sky2_hw *hw = sky2->hw;
  1648. unsigned port = sky2->port;
  1649. static const char *fc_name[] = {
  1650. [FC_NONE] = "none",
  1651. [FC_TX] = "tx",
  1652. [FC_RX] = "rx",
  1653. [FC_BOTH] = "both",
  1654. };
  1655. sky2_enable_rx_tx(sky2);
  1656. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1657. netif_carrier_on(sky2->netdev);
  1658. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1659. /* Turn on link LED */
  1660. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1661. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1662. netif_info(sky2, link, sky2->netdev,
  1663. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1664. sky2->speed,
  1665. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1666. fc_name[sky2->flow_status]);
  1667. }
  1668. static void sky2_link_down(struct sky2_port *sky2)
  1669. {
  1670. struct sky2_hw *hw = sky2->hw;
  1671. unsigned port = sky2->port;
  1672. u16 reg;
  1673. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1674. reg = gma_read16(hw, port, GM_GP_CTRL);
  1675. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1676. gma_write16(hw, port, GM_GP_CTRL, reg);
  1677. netif_carrier_off(sky2->netdev);
  1678. /* Turn off link LED */
  1679. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1680. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1681. sky2_phy_init(hw, port);
  1682. }
  1683. static enum flow_control sky2_flow(int rx, int tx)
  1684. {
  1685. if (rx)
  1686. return tx ? FC_BOTH : FC_RX;
  1687. else
  1688. return tx ? FC_TX : FC_NONE;
  1689. }
  1690. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1691. {
  1692. struct sky2_hw *hw = sky2->hw;
  1693. unsigned port = sky2->port;
  1694. u16 advert, lpa;
  1695. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1696. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1697. if (lpa & PHY_M_AN_RF) {
  1698. netdev_err(sky2->netdev, "remote fault\n");
  1699. return -1;
  1700. }
  1701. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1702. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1703. return -1;
  1704. }
  1705. sky2->speed = sky2_phy_speed(hw, aux);
  1706. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1707. /* Since the pause result bits seem to in different positions on
  1708. * different chips. look at registers.
  1709. */
  1710. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1711. /* Shift for bits in fiber PHY */
  1712. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1713. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1714. if (advert & ADVERTISE_1000XPAUSE)
  1715. advert |= ADVERTISE_PAUSE_CAP;
  1716. if (advert & ADVERTISE_1000XPSE_ASYM)
  1717. advert |= ADVERTISE_PAUSE_ASYM;
  1718. if (lpa & LPA_1000XPAUSE)
  1719. lpa |= LPA_PAUSE_CAP;
  1720. if (lpa & LPA_1000XPAUSE_ASYM)
  1721. lpa |= LPA_PAUSE_ASYM;
  1722. }
  1723. sky2->flow_status = FC_NONE;
  1724. if (advert & ADVERTISE_PAUSE_CAP) {
  1725. if (lpa & LPA_PAUSE_CAP)
  1726. sky2->flow_status = FC_BOTH;
  1727. else if (advert & ADVERTISE_PAUSE_ASYM)
  1728. sky2->flow_status = FC_RX;
  1729. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1730. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1731. sky2->flow_status = FC_TX;
  1732. }
  1733. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1734. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1735. sky2->flow_status = FC_NONE;
  1736. if (sky2->flow_status & FC_TX)
  1737. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1738. else
  1739. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1740. return 0;
  1741. }
  1742. /* Interrupt from PHY */
  1743. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1744. {
  1745. struct net_device *dev = hw->dev[port];
  1746. struct sky2_port *sky2 = netdev_priv(dev);
  1747. u16 istatus, phystat;
  1748. if (!netif_running(dev))
  1749. return;
  1750. spin_lock(&sky2->phy_lock);
  1751. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1752. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1753. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1754. istatus, phystat);
  1755. if (istatus & PHY_M_IS_AN_COMPL) {
  1756. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1757. !netif_carrier_ok(dev))
  1758. sky2_link_up(sky2);
  1759. goto out;
  1760. }
  1761. if (istatus & PHY_M_IS_LSP_CHANGE)
  1762. sky2->speed = sky2_phy_speed(hw, phystat);
  1763. if (istatus & PHY_M_IS_DUP_CHANGE)
  1764. sky2->duplex =
  1765. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1766. if (istatus & PHY_M_IS_LST_CHANGE) {
  1767. if (phystat & PHY_M_PS_LINK_UP)
  1768. sky2_link_up(sky2);
  1769. else
  1770. sky2_link_down(sky2);
  1771. }
  1772. out:
  1773. spin_unlock(&sky2->phy_lock);
  1774. }
  1775. /* Special quick link interrupt (Yukon-2 Optima only) */
  1776. static void sky2_qlink_intr(struct sky2_hw *hw)
  1777. {
  1778. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1779. u32 imask;
  1780. u16 phy;
  1781. /* disable irq */
  1782. imask = sky2_read32(hw, B0_IMSK);
  1783. imask &= ~Y2_IS_PHY_QLNK;
  1784. sky2_write32(hw, B0_IMSK, imask);
  1785. /* reset PHY Link Detect */
  1786. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1787. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1788. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1789. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1790. sky2_link_up(sky2);
  1791. }
  1792. /* Transmit timeout is only called if we are running, carrier is up
  1793. * and tx queue is full (stopped).
  1794. */
  1795. static void sky2_tx_timeout(struct net_device *dev)
  1796. {
  1797. struct sky2_port *sky2 = netdev_priv(dev);
  1798. struct sky2_hw *hw = sky2->hw;
  1799. netif_err(sky2, timer, dev, "tx timeout\n");
  1800. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1801. sky2->tx_cons, sky2->tx_prod,
  1802. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1803. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1804. /* can't restart safely under softirq */
  1805. schedule_work(&hw->restart_work);
  1806. }
  1807. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1808. {
  1809. struct sky2_port *sky2 = netdev_priv(dev);
  1810. struct sky2_hw *hw = sky2->hw;
  1811. unsigned port = sky2->port;
  1812. int err;
  1813. u16 ctl, mode;
  1814. u32 imask;
  1815. /* MTU size outside the spec */
  1816. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1817. return -EINVAL;
  1818. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1819. if (new_mtu > ETH_DATA_LEN &&
  1820. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1821. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1822. return -EINVAL;
  1823. if (!netif_running(dev)) {
  1824. dev->mtu = new_mtu;
  1825. netdev_update_features(dev);
  1826. return 0;
  1827. }
  1828. imask = sky2_read32(hw, B0_IMSK);
  1829. sky2_write32(hw, B0_IMSK, 0);
  1830. dev->trans_start = jiffies; /* prevent tx timeout */
  1831. napi_disable(&hw->napi);
  1832. netif_tx_disable(dev);
  1833. synchronize_irq(hw->pdev->irq);
  1834. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1835. sky2_set_tx_stfwd(hw, port);
  1836. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1837. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1838. sky2_rx_stop(sky2);
  1839. sky2_rx_clean(sky2);
  1840. dev->mtu = new_mtu;
  1841. netdev_update_features(dev);
  1842. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1843. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1844. if (dev->mtu > ETH_DATA_LEN)
  1845. mode |= GM_SMOD_JUMBO_ENA;
  1846. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1847. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1848. err = sky2_alloc_rx_skbs(sky2);
  1849. if (!err)
  1850. sky2_rx_start(sky2);
  1851. else
  1852. sky2_rx_clean(sky2);
  1853. sky2_write32(hw, B0_IMSK, imask);
  1854. sky2_read32(hw, B0_Y2_SP_LISR);
  1855. napi_enable(&hw->napi);
  1856. if (err)
  1857. dev_close(dev);
  1858. else {
  1859. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1860. netif_wake_queue(dev);
  1861. }
  1862. return err;
  1863. }
  1864. /* For small just reuse existing skb for next receive */
  1865. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1866. const struct rx_ring_info *re,
  1867. unsigned length)
  1868. {
  1869. struct sk_buff *skb;
  1870. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1871. if (likely(skb)) {
  1872. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1873. length, PCI_DMA_FROMDEVICE);
  1874. skb_copy_from_linear_data(re->skb, skb->data, length);
  1875. skb->ip_summed = re->skb->ip_summed;
  1876. skb->csum = re->skb->csum;
  1877. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1878. length, PCI_DMA_FROMDEVICE);
  1879. re->skb->ip_summed = CHECKSUM_NONE;
  1880. skb_put(skb, length);
  1881. }
  1882. return skb;
  1883. }
  1884. /* Adjust length of skb with fragments to match received data */
  1885. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1886. unsigned int length)
  1887. {
  1888. int i, num_frags;
  1889. unsigned int size;
  1890. /* put header into skb */
  1891. size = min(length, hdr_space);
  1892. skb->tail += size;
  1893. skb->len += size;
  1894. length -= size;
  1895. num_frags = skb_shinfo(skb)->nr_frags;
  1896. for (i = 0; i < num_frags; i++) {
  1897. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1898. if (length == 0) {
  1899. /* don't need this page */
  1900. __free_page(frag->page);
  1901. --skb_shinfo(skb)->nr_frags;
  1902. } else {
  1903. size = min(length, (unsigned) PAGE_SIZE);
  1904. frag->size = size;
  1905. skb->data_len += size;
  1906. skb->truesize += size;
  1907. skb->len += size;
  1908. length -= size;
  1909. }
  1910. }
  1911. }
  1912. /* Normal packet - take skb from ring element and put in a new one */
  1913. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1914. struct rx_ring_info *re,
  1915. unsigned int length)
  1916. {
  1917. struct sk_buff *skb;
  1918. struct rx_ring_info nre;
  1919. unsigned hdr_space = sky2->rx_data_size;
  1920. nre.skb = sky2_rx_alloc(sky2);
  1921. if (unlikely(!nre.skb))
  1922. goto nobuf;
  1923. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  1924. goto nomap;
  1925. skb = re->skb;
  1926. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1927. prefetch(skb->data);
  1928. *re = nre;
  1929. if (skb_shinfo(skb)->nr_frags)
  1930. skb_put_frags(skb, hdr_space, length);
  1931. else
  1932. skb_put(skb, length);
  1933. return skb;
  1934. nomap:
  1935. dev_kfree_skb(nre.skb);
  1936. nobuf:
  1937. return NULL;
  1938. }
  1939. /*
  1940. * Receive one packet.
  1941. * For larger packets, get new buffer.
  1942. */
  1943. static struct sk_buff *sky2_receive(struct net_device *dev,
  1944. u16 length, u32 status)
  1945. {
  1946. struct sky2_port *sky2 = netdev_priv(dev);
  1947. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1948. struct sk_buff *skb = NULL;
  1949. u16 count = (status & GMR_FS_LEN) >> 16;
  1950. if (status & GMR_FS_VLAN)
  1951. count -= VLAN_HLEN; /* Account for vlan tag */
  1952. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  1953. "rx slot %u status 0x%x len %d\n",
  1954. sky2->rx_next, status, length);
  1955. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1956. prefetch(sky2->rx_ring + sky2->rx_next);
  1957. /* This chip has hardware problems that generates bogus status.
  1958. * So do only marginal checking and expect higher level protocols
  1959. * to handle crap frames.
  1960. */
  1961. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1962. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1963. length != count)
  1964. goto okay;
  1965. if (status & GMR_FS_ANY_ERR)
  1966. goto error;
  1967. if (!(status & GMR_FS_RX_OK))
  1968. goto resubmit;
  1969. /* if length reported by DMA does not match PHY, packet was truncated */
  1970. if (length != count)
  1971. goto error;
  1972. okay:
  1973. if (length < copybreak)
  1974. skb = receive_copy(sky2, re, length);
  1975. else
  1976. skb = receive_new(sky2, re, length);
  1977. dev->stats.rx_dropped += (skb == NULL);
  1978. resubmit:
  1979. sky2_rx_submit(sky2, re);
  1980. return skb;
  1981. error:
  1982. ++dev->stats.rx_errors;
  1983. if (net_ratelimit())
  1984. netif_info(sky2, rx_err, dev,
  1985. "rx error, status 0x%x length %d\n", status, length);
  1986. goto resubmit;
  1987. }
  1988. /* Transmit complete */
  1989. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1990. {
  1991. struct sky2_port *sky2 = netdev_priv(dev);
  1992. if (netif_running(dev)) {
  1993. sky2_tx_complete(sky2, last);
  1994. /* Wake unless it's detached, and called e.g. from sky2_down() */
  1995. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1996. netif_wake_queue(dev);
  1997. }
  1998. }
  1999. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2000. u32 status, struct sk_buff *skb)
  2001. {
  2002. if (status & GMR_FS_VLAN)
  2003. __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
  2004. if (skb->ip_summed == CHECKSUM_NONE)
  2005. netif_receive_skb(skb);
  2006. else
  2007. napi_gro_receive(&sky2->hw->napi, skb);
  2008. }
  2009. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2010. unsigned packets, unsigned bytes)
  2011. {
  2012. struct net_device *dev = hw->dev[port];
  2013. struct sky2_port *sky2 = netdev_priv(dev);
  2014. if (packets == 0)
  2015. return;
  2016. u64_stats_update_begin(&sky2->rx_stats.syncp);
  2017. sky2->rx_stats.packets += packets;
  2018. sky2->rx_stats.bytes += bytes;
  2019. u64_stats_update_end(&sky2->rx_stats.syncp);
  2020. dev->last_rx = jiffies;
  2021. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2022. }
  2023. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2024. {
  2025. /* If this happens then driver assuming wrong format for chip type */
  2026. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2027. /* Both checksum counters are programmed to start at
  2028. * the same offset, so unless there is a problem they
  2029. * should match. This failure is an early indication that
  2030. * hardware receive checksumming won't work.
  2031. */
  2032. if (likely((u16)(status >> 16) == (u16)status)) {
  2033. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2034. skb->ip_summed = CHECKSUM_COMPLETE;
  2035. skb->csum = le16_to_cpu(status);
  2036. } else {
  2037. dev_notice(&sky2->hw->pdev->dev,
  2038. "%s: receive checksum problem (status = %#x)\n",
  2039. sky2->netdev->name, status);
  2040. /* Disable checksum offload
  2041. * It will be reenabled on next ndo_set_features, but if it's
  2042. * really broken, will get disabled again
  2043. */
  2044. sky2->netdev->features &= ~NETIF_F_RXCSUM;
  2045. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2046. BMU_DIS_RX_CHKSUM);
  2047. }
  2048. }
  2049. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2050. {
  2051. struct sk_buff *skb;
  2052. skb = sky2->rx_ring[sky2->rx_next].skb;
  2053. skb->rxhash = le32_to_cpu(status);
  2054. }
  2055. /* Process status response ring */
  2056. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2057. {
  2058. int work_done = 0;
  2059. unsigned int total_bytes[2] = { 0 };
  2060. unsigned int total_packets[2] = { 0 };
  2061. rmb();
  2062. do {
  2063. struct sky2_port *sky2;
  2064. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2065. unsigned port;
  2066. struct net_device *dev;
  2067. struct sk_buff *skb;
  2068. u32 status;
  2069. u16 length;
  2070. u8 opcode = le->opcode;
  2071. if (!(opcode & HW_OWNER))
  2072. break;
  2073. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2074. port = le->css & CSS_LINK_BIT;
  2075. dev = hw->dev[port];
  2076. sky2 = netdev_priv(dev);
  2077. length = le16_to_cpu(le->length);
  2078. status = le32_to_cpu(le->status);
  2079. le->opcode = 0;
  2080. switch (opcode & ~HW_OWNER) {
  2081. case OP_RXSTAT:
  2082. total_packets[port]++;
  2083. total_bytes[port] += length;
  2084. skb = sky2_receive(dev, length, status);
  2085. if (!skb)
  2086. break;
  2087. /* This chip reports checksum status differently */
  2088. if (hw->flags & SKY2_HW_NEW_LE) {
  2089. if ((dev->features & NETIF_F_RXCSUM) &&
  2090. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2091. (le->css & CSS_TCPUDPCSOK))
  2092. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2093. else
  2094. skb->ip_summed = CHECKSUM_NONE;
  2095. }
  2096. skb->protocol = eth_type_trans(skb, dev);
  2097. sky2_skb_rx(sky2, status, skb);
  2098. /* Stop after net poll weight */
  2099. if (++work_done >= to_do)
  2100. goto exit_loop;
  2101. break;
  2102. case OP_RXVLAN:
  2103. sky2->rx_tag = length;
  2104. break;
  2105. case OP_RXCHKSVLAN:
  2106. sky2->rx_tag = length;
  2107. /* fall through */
  2108. case OP_RXCHKS:
  2109. if (likely(dev->features & NETIF_F_RXCSUM))
  2110. sky2_rx_checksum(sky2, status);
  2111. break;
  2112. case OP_RSS_HASH:
  2113. sky2_rx_hash(sky2, status);
  2114. break;
  2115. case OP_TXINDEXLE:
  2116. /* TX index reports status for both ports */
  2117. sky2_tx_done(hw->dev[0], status & 0xfff);
  2118. if (hw->dev[1])
  2119. sky2_tx_done(hw->dev[1],
  2120. ((status >> 24) & 0xff)
  2121. | (u16)(length & 0xf) << 8);
  2122. break;
  2123. default:
  2124. if (net_ratelimit())
  2125. pr_warning("unknown status opcode 0x%x\n", opcode);
  2126. }
  2127. } while (hw->st_idx != idx);
  2128. /* Fully processed status ring so clear irq */
  2129. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2130. exit_loop:
  2131. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2132. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2133. return work_done;
  2134. }
  2135. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2136. {
  2137. struct net_device *dev = hw->dev[port];
  2138. if (net_ratelimit())
  2139. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2140. if (status & Y2_IS_PAR_RD1) {
  2141. if (net_ratelimit())
  2142. netdev_err(dev, "ram data read parity error\n");
  2143. /* Clear IRQ */
  2144. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2145. }
  2146. if (status & Y2_IS_PAR_WR1) {
  2147. if (net_ratelimit())
  2148. netdev_err(dev, "ram data write parity error\n");
  2149. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2150. }
  2151. if (status & Y2_IS_PAR_MAC1) {
  2152. if (net_ratelimit())
  2153. netdev_err(dev, "MAC parity error\n");
  2154. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2155. }
  2156. if (status & Y2_IS_PAR_RX1) {
  2157. if (net_ratelimit())
  2158. netdev_err(dev, "RX parity error\n");
  2159. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2160. }
  2161. if (status & Y2_IS_TCP_TXA1) {
  2162. if (net_ratelimit())
  2163. netdev_err(dev, "TCP segmentation error\n");
  2164. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2165. }
  2166. }
  2167. static void sky2_hw_intr(struct sky2_hw *hw)
  2168. {
  2169. struct pci_dev *pdev = hw->pdev;
  2170. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2171. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2172. status &= hwmsk;
  2173. if (status & Y2_IS_TIST_OV)
  2174. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2175. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2176. u16 pci_err;
  2177. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2178. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2179. if (net_ratelimit())
  2180. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2181. pci_err);
  2182. sky2_pci_write16(hw, PCI_STATUS,
  2183. pci_err | PCI_STATUS_ERROR_BITS);
  2184. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2185. }
  2186. if (status & Y2_IS_PCI_EXP) {
  2187. /* PCI-Express uncorrectable Error occurred */
  2188. u32 err;
  2189. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2190. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2191. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2192. 0xfffffffful);
  2193. if (net_ratelimit())
  2194. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2195. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2196. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2197. }
  2198. if (status & Y2_HWE_L1_MASK)
  2199. sky2_hw_error(hw, 0, status);
  2200. status >>= 8;
  2201. if (status & Y2_HWE_L1_MASK)
  2202. sky2_hw_error(hw, 1, status);
  2203. }
  2204. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2205. {
  2206. struct net_device *dev = hw->dev[port];
  2207. struct sky2_port *sky2 = netdev_priv(dev);
  2208. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2209. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2210. if (status & GM_IS_RX_CO_OV)
  2211. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2212. if (status & GM_IS_TX_CO_OV)
  2213. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2214. if (status & GM_IS_RX_FF_OR) {
  2215. ++dev->stats.rx_fifo_errors;
  2216. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2217. }
  2218. if (status & GM_IS_TX_FF_UR) {
  2219. ++dev->stats.tx_fifo_errors;
  2220. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2221. }
  2222. }
  2223. /* This should never happen it is a bug. */
  2224. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2225. {
  2226. struct net_device *dev = hw->dev[port];
  2227. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2228. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2229. dev->name, (unsigned) q, (unsigned) idx,
  2230. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2231. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2232. }
  2233. static int sky2_rx_hung(struct net_device *dev)
  2234. {
  2235. struct sky2_port *sky2 = netdev_priv(dev);
  2236. struct sky2_hw *hw = sky2->hw;
  2237. unsigned port = sky2->port;
  2238. unsigned rxq = rxqaddr[port];
  2239. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2240. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2241. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2242. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2243. /* If idle and MAC or PCI is stuck */
  2244. if (sky2->check.last == dev->last_rx &&
  2245. ((mac_rp == sky2->check.mac_rp &&
  2246. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2247. /* Check if the PCI RX hang */
  2248. (fifo_rp == sky2->check.fifo_rp &&
  2249. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2250. netdev_printk(KERN_DEBUG, dev,
  2251. "hung mac %d:%d fifo %d (%d:%d)\n",
  2252. mac_lev, mac_rp, fifo_lev,
  2253. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2254. return 1;
  2255. } else {
  2256. sky2->check.last = dev->last_rx;
  2257. sky2->check.mac_rp = mac_rp;
  2258. sky2->check.mac_lev = mac_lev;
  2259. sky2->check.fifo_rp = fifo_rp;
  2260. sky2->check.fifo_lev = fifo_lev;
  2261. return 0;
  2262. }
  2263. }
  2264. static void sky2_watchdog(unsigned long arg)
  2265. {
  2266. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2267. /* Check for lost IRQ once a second */
  2268. if (sky2_read32(hw, B0_ISRC)) {
  2269. napi_schedule(&hw->napi);
  2270. } else {
  2271. int i, active = 0;
  2272. for (i = 0; i < hw->ports; i++) {
  2273. struct net_device *dev = hw->dev[i];
  2274. if (!netif_running(dev))
  2275. continue;
  2276. ++active;
  2277. /* For chips with Rx FIFO, check if stuck */
  2278. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2279. sky2_rx_hung(dev)) {
  2280. netdev_info(dev, "receiver hang detected\n");
  2281. schedule_work(&hw->restart_work);
  2282. return;
  2283. }
  2284. }
  2285. if (active == 0)
  2286. return;
  2287. }
  2288. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2289. }
  2290. /* Hardware/software error handling */
  2291. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2292. {
  2293. if (net_ratelimit())
  2294. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2295. if (status & Y2_IS_HW_ERR)
  2296. sky2_hw_intr(hw);
  2297. if (status & Y2_IS_IRQ_MAC1)
  2298. sky2_mac_intr(hw, 0);
  2299. if (status & Y2_IS_IRQ_MAC2)
  2300. sky2_mac_intr(hw, 1);
  2301. if (status & Y2_IS_CHK_RX1)
  2302. sky2_le_error(hw, 0, Q_R1);
  2303. if (status & Y2_IS_CHK_RX2)
  2304. sky2_le_error(hw, 1, Q_R2);
  2305. if (status & Y2_IS_CHK_TXA1)
  2306. sky2_le_error(hw, 0, Q_XA1);
  2307. if (status & Y2_IS_CHK_TXA2)
  2308. sky2_le_error(hw, 1, Q_XA2);
  2309. }
  2310. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2311. {
  2312. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2313. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2314. int work_done = 0;
  2315. u16 idx;
  2316. if (unlikely(status & Y2_IS_ERROR))
  2317. sky2_err_intr(hw, status);
  2318. if (status & Y2_IS_IRQ_PHY1)
  2319. sky2_phy_intr(hw, 0);
  2320. if (status & Y2_IS_IRQ_PHY2)
  2321. sky2_phy_intr(hw, 1);
  2322. if (status & Y2_IS_PHY_QLNK)
  2323. sky2_qlink_intr(hw);
  2324. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2325. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2326. if (work_done >= work_limit)
  2327. goto done;
  2328. }
  2329. napi_complete(napi);
  2330. sky2_read32(hw, B0_Y2_SP_LISR);
  2331. done:
  2332. return work_done;
  2333. }
  2334. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2335. {
  2336. struct sky2_hw *hw = dev_id;
  2337. u32 status;
  2338. /* Reading this mask interrupts as side effect */
  2339. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2340. if (status == 0 || status == ~0)
  2341. return IRQ_NONE;
  2342. prefetch(&hw->st_le[hw->st_idx]);
  2343. napi_schedule(&hw->napi);
  2344. return IRQ_HANDLED;
  2345. }
  2346. #ifdef CONFIG_NET_POLL_CONTROLLER
  2347. static void sky2_netpoll(struct net_device *dev)
  2348. {
  2349. struct sky2_port *sky2 = netdev_priv(dev);
  2350. napi_schedule(&sky2->hw->napi);
  2351. }
  2352. #endif
  2353. /* Chip internal frequency for clock calculations */
  2354. static u32 sky2_mhz(const struct sky2_hw *hw)
  2355. {
  2356. switch (hw->chip_id) {
  2357. case CHIP_ID_YUKON_EC:
  2358. case CHIP_ID_YUKON_EC_U:
  2359. case CHIP_ID_YUKON_EX:
  2360. case CHIP_ID_YUKON_SUPR:
  2361. case CHIP_ID_YUKON_UL_2:
  2362. case CHIP_ID_YUKON_OPT:
  2363. return 125;
  2364. case CHIP_ID_YUKON_FE:
  2365. return 100;
  2366. case CHIP_ID_YUKON_FE_P:
  2367. return 50;
  2368. case CHIP_ID_YUKON_XL:
  2369. return 156;
  2370. default:
  2371. BUG();
  2372. }
  2373. }
  2374. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2375. {
  2376. return sky2_mhz(hw) * us;
  2377. }
  2378. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2379. {
  2380. return clk / sky2_mhz(hw);
  2381. }
  2382. static int __devinit sky2_init(struct sky2_hw *hw)
  2383. {
  2384. u8 t8;
  2385. /* Enable all clocks and check for bad PCI access */
  2386. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2387. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2388. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2389. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2390. switch (hw->chip_id) {
  2391. case CHIP_ID_YUKON_XL:
  2392. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2393. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2394. hw->flags |= SKY2_HW_RSS_BROKEN;
  2395. break;
  2396. case CHIP_ID_YUKON_EC_U:
  2397. hw->flags = SKY2_HW_GIGABIT
  2398. | SKY2_HW_NEWER_PHY
  2399. | SKY2_HW_ADV_POWER_CTL;
  2400. break;
  2401. case CHIP_ID_YUKON_EX:
  2402. hw->flags = SKY2_HW_GIGABIT
  2403. | SKY2_HW_NEWER_PHY
  2404. | SKY2_HW_NEW_LE
  2405. | SKY2_HW_ADV_POWER_CTL;
  2406. /* New transmit checksum */
  2407. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2408. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2409. break;
  2410. case CHIP_ID_YUKON_EC:
  2411. /* This rev is really old, and requires untested workarounds */
  2412. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2413. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2414. return -EOPNOTSUPP;
  2415. }
  2416. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2417. break;
  2418. case CHIP_ID_YUKON_FE:
  2419. hw->flags = SKY2_HW_RSS_BROKEN;
  2420. break;
  2421. case CHIP_ID_YUKON_FE_P:
  2422. hw->flags = SKY2_HW_NEWER_PHY
  2423. | SKY2_HW_NEW_LE
  2424. | SKY2_HW_AUTO_TX_SUM
  2425. | SKY2_HW_ADV_POWER_CTL;
  2426. /* The workaround for status conflicts VLAN tag detection. */
  2427. if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
  2428. hw->flags |= SKY2_HW_VLAN_BROKEN;
  2429. break;
  2430. case CHIP_ID_YUKON_SUPR:
  2431. hw->flags = SKY2_HW_GIGABIT
  2432. | SKY2_HW_NEWER_PHY
  2433. | SKY2_HW_NEW_LE
  2434. | SKY2_HW_AUTO_TX_SUM
  2435. | SKY2_HW_ADV_POWER_CTL;
  2436. break;
  2437. case CHIP_ID_YUKON_UL_2:
  2438. hw->flags = SKY2_HW_GIGABIT
  2439. | SKY2_HW_ADV_POWER_CTL;
  2440. break;
  2441. case CHIP_ID_YUKON_OPT:
  2442. hw->flags = SKY2_HW_GIGABIT
  2443. | SKY2_HW_NEW_LE
  2444. | SKY2_HW_ADV_POWER_CTL;
  2445. break;
  2446. default:
  2447. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2448. hw->chip_id);
  2449. return -EOPNOTSUPP;
  2450. }
  2451. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2452. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2453. hw->flags |= SKY2_HW_FIBRE_PHY;
  2454. hw->ports = 1;
  2455. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2456. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2457. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2458. ++hw->ports;
  2459. }
  2460. if (sky2_read8(hw, B2_E_0))
  2461. hw->flags |= SKY2_HW_RAM_BUFFER;
  2462. return 0;
  2463. }
  2464. static void sky2_reset(struct sky2_hw *hw)
  2465. {
  2466. struct pci_dev *pdev = hw->pdev;
  2467. u16 status;
  2468. int i, cap;
  2469. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2470. /* disable ASF */
  2471. if (hw->chip_id == CHIP_ID_YUKON_EX
  2472. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2473. sky2_write32(hw, CPU_WDOG, 0);
  2474. status = sky2_read16(hw, HCU_CCSR);
  2475. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2476. HCU_CCSR_UC_STATE_MSK);
  2477. /*
  2478. * CPU clock divider shouldn't be used because
  2479. * - ASF firmware may malfunction
  2480. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2481. */
  2482. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2483. sky2_write16(hw, HCU_CCSR, status);
  2484. sky2_write32(hw, CPU_WDOG, 0);
  2485. } else
  2486. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2487. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2488. /* do a SW reset */
  2489. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2490. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2491. /* allow writes to PCI config */
  2492. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2493. /* clear PCI errors, if any */
  2494. status = sky2_pci_read16(hw, PCI_STATUS);
  2495. status |= PCI_STATUS_ERROR_BITS;
  2496. sky2_pci_write16(hw, PCI_STATUS, status);
  2497. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2498. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2499. if (cap) {
  2500. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2501. 0xfffffffful);
  2502. /* If error bit is stuck on ignore it */
  2503. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2504. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2505. else
  2506. hwe_mask |= Y2_IS_PCI_EXP;
  2507. }
  2508. sky2_power_on(hw);
  2509. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2510. for (i = 0; i < hw->ports; i++) {
  2511. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2512. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2513. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2514. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2515. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2516. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2517. | GMC_BYP_RETR_ON);
  2518. }
  2519. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2520. /* enable MACSec clock gating */
  2521. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2522. }
  2523. if (hw->chip_id == CHIP_ID_YUKON_OPT) {
  2524. u16 reg;
  2525. u32 msk;
  2526. if (hw->chip_rev == 0) {
  2527. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2528. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2529. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2530. reg = 10;
  2531. } else {
  2532. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2533. reg = 3;
  2534. }
  2535. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2536. /* reset PHY Link Detect */
  2537. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2538. sky2_pci_write16(hw, PSM_CONFIG_REG4,
  2539. reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
  2540. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2541. /* enable PHY Quick Link */
  2542. msk = sky2_read32(hw, B0_IMSK);
  2543. msk |= Y2_IS_PHY_QLNK;
  2544. sky2_write32(hw, B0_IMSK, msk);
  2545. /* check if PSMv2 was running before */
  2546. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2547. if (reg & PCI_EXP_LNKCTL_ASPMC) {
  2548. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2549. /* restore the PCIe Link Control register */
  2550. sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
  2551. }
  2552. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2553. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2554. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2555. }
  2556. /* Clear I2C IRQ noise */
  2557. sky2_write32(hw, B2_I2C_IRQ, 1);
  2558. /* turn off hardware timer (unused) */
  2559. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2560. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2561. /* Turn off descriptor polling */
  2562. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2563. /* Turn off receive timestamp */
  2564. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2565. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2566. /* enable the Tx Arbiters */
  2567. for (i = 0; i < hw->ports; i++)
  2568. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2569. /* Initialize ram interface */
  2570. for (i = 0; i < hw->ports; i++) {
  2571. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2572. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2573. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2574. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2575. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2576. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2577. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2578. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2579. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2580. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2581. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2582. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2583. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2584. }
  2585. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2586. for (i = 0; i < hw->ports; i++)
  2587. sky2_gmac_reset(hw, i);
  2588. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2589. hw->st_idx = 0;
  2590. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2591. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2592. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2593. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2594. /* Set the list last index */
  2595. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2596. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2597. sky2_write8(hw, STAT_FIFO_WM, 16);
  2598. /* set Status-FIFO ISR watermark */
  2599. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2600. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2601. else
  2602. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2603. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2604. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2605. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2606. /* enable status unit */
  2607. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2608. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2609. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2610. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2611. }
  2612. /* Take device down (offline).
  2613. * Equivalent to doing dev_stop() but this does not
  2614. * inform upper layers of the transition.
  2615. */
  2616. static void sky2_detach(struct net_device *dev)
  2617. {
  2618. if (netif_running(dev)) {
  2619. netif_tx_lock(dev);
  2620. netif_device_detach(dev); /* stop txq */
  2621. netif_tx_unlock(dev);
  2622. sky2_down(dev);
  2623. }
  2624. }
  2625. /* Bring device back after doing sky2_detach */
  2626. static int sky2_reattach(struct net_device *dev)
  2627. {
  2628. int err = 0;
  2629. if (netif_running(dev)) {
  2630. err = sky2_up(dev);
  2631. if (err) {
  2632. netdev_info(dev, "could not restart %d\n", err);
  2633. dev_close(dev);
  2634. } else {
  2635. netif_device_attach(dev);
  2636. sky2_set_multicast(dev);
  2637. }
  2638. }
  2639. return err;
  2640. }
  2641. static void sky2_all_down(struct sky2_hw *hw)
  2642. {
  2643. int i;
  2644. sky2_read32(hw, B0_IMSK);
  2645. sky2_write32(hw, B0_IMSK, 0);
  2646. synchronize_irq(hw->pdev->irq);
  2647. napi_disable(&hw->napi);
  2648. for (i = 0; i < hw->ports; i++) {
  2649. struct net_device *dev = hw->dev[i];
  2650. struct sky2_port *sky2 = netdev_priv(dev);
  2651. if (!netif_running(dev))
  2652. continue;
  2653. netif_carrier_off(dev);
  2654. netif_tx_disable(dev);
  2655. sky2_hw_down(sky2);
  2656. }
  2657. }
  2658. static void sky2_all_up(struct sky2_hw *hw)
  2659. {
  2660. u32 imask = Y2_IS_BASE;
  2661. int i;
  2662. for (i = 0; i < hw->ports; i++) {
  2663. struct net_device *dev = hw->dev[i];
  2664. struct sky2_port *sky2 = netdev_priv(dev);
  2665. if (!netif_running(dev))
  2666. continue;
  2667. sky2_hw_up(sky2);
  2668. sky2_set_multicast(dev);
  2669. imask |= portirq_msk[i];
  2670. netif_wake_queue(dev);
  2671. }
  2672. sky2_write32(hw, B0_IMSK, imask);
  2673. sky2_read32(hw, B0_IMSK);
  2674. sky2_read32(hw, B0_Y2_SP_LISR);
  2675. napi_enable(&hw->napi);
  2676. }
  2677. static void sky2_restart(struct work_struct *work)
  2678. {
  2679. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2680. rtnl_lock();
  2681. sky2_all_down(hw);
  2682. sky2_reset(hw);
  2683. sky2_all_up(hw);
  2684. rtnl_unlock();
  2685. }
  2686. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2687. {
  2688. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2689. }
  2690. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2691. {
  2692. const struct sky2_port *sky2 = netdev_priv(dev);
  2693. wol->supported = sky2_wol_supported(sky2->hw);
  2694. wol->wolopts = sky2->wol;
  2695. }
  2696. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2697. {
  2698. struct sky2_port *sky2 = netdev_priv(dev);
  2699. struct sky2_hw *hw = sky2->hw;
  2700. bool enable_wakeup = false;
  2701. int i;
  2702. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2703. !device_can_wakeup(&hw->pdev->dev))
  2704. return -EOPNOTSUPP;
  2705. sky2->wol = wol->wolopts;
  2706. for (i = 0; i < hw->ports; i++) {
  2707. struct net_device *dev = hw->dev[i];
  2708. struct sky2_port *sky2 = netdev_priv(dev);
  2709. if (sky2->wol)
  2710. enable_wakeup = true;
  2711. }
  2712. device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
  2713. return 0;
  2714. }
  2715. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2716. {
  2717. if (sky2_is_copper(hw)) {
  2718. u32 modes = SUPPORTED_10baseT_Half
  2719. | SUPPORTED_10baseT_Full
  2720. | SUPPORTED_100baseT_Half
  2721. | SUPPORTED_100baseT_Full;
  2722. if (hw->flags & SKY2_HW_GIGABIT)
  2723. modes |= SUPPORTED_1000baseT_Half
  2724. | SUPPORTED_1000baseT_Full;
  2725. return modes;
  2726. } else
  2727. return SUPPORTED_1000baseT_Half
  2728. | SUPPORTED_1000baseT_Full;
  2729. }
  2730. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2731. {
  2732. struct sky2_port *sky2 = netdev_priv(dev);
  2733. struct sky2_hw *hw = sky2->hw;
  2734. ecmd->transceiver = XCVR_INTERNAL;
  2735. ecmd->supported = sky2_supported_modes(hw);
  2736. ecmd->phy_address = PHY_ADDR_MARV;
  2737. if (sky2_is_copper(hw)) {
  2738. ecmd->port = PORT_TP;
  2739. ethtool_cmd_speed_set(ecmd, sky2->speed);
  2740. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
  2741. } else {
  2742. ethtool_cmd_speed_set(ecmd, SPEED_1000);
  2743. ecmd->port = PORT_FIBRE;
  2744. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  2745. }
  2746. ecmd->advertising = sky2->advertising;
  2747. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2748. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2749. ecmd->duplex = sky2->duplex;
  2750. return 0;
  2751. }
  2752. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2753. {
  2754. struct sky2_port *sky2 = netdev_priv(dev);
  2755. const struct sky2_hw *hw = sky2->hw;
  2756. u32 supported = sky2_supported_modes(hw);
  2757. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2758. if (ecmd->advertising & ~supported)
  2759. return -EINVAL;
  2760. if (sky2_is_copper(hw))
  2761. sky2->advertising = ecmd->advertising |
  2762. ADVERTISED_TP |
  2763. ADVERTISED_Autoneg;
  2764. else
  2765. sky2->advertising = ecmd->advertising |
  2766. ADVERTISED_FIBRE |
  2767. ADVERTISED_Autoneg;
  2768. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2769. sky2->duplex = -1;
  2770. sky2->speed = -1;
  2771. } else {
  2772. u32 setting;
  2773. u32 speed = ethtool_cmd_speed(ecmd);
  2774. switch (speed) {
  2775. case SPEED_1000:
  2776. if (ecmd->duplex == DUPLEX_FULL)
  2777. setting = SUPPORTED_1000baseT_Full;
  2778. else if (ecmd->duplex == DUPLEX_HALF)
  2779. setting = SUPPORTED_1000baseT_Half;
  2780. else
  2781. return -EINVAL;
  2782. break;
  2783. case SPEED_100:
  2784. if (ecmd->duplex == DUPLEX_FULL)
  2785. setting = SUPPORTED_100baseT_Full;
  2786. else if (ecmd->duplex == DUPLEX_HALF)
  2787. setting = SUPPORTED_100baseT_Half;
  2788. else
  2789. return -EINVAL;
  2790. break;
  2791. case SPEED_10:
  2792. if (ecmd->duplex == DUPLEX_FULL)
  2793. setting = SUPPORTED_10baseT_Full;
  2794. else if (ecmd->duplex == DUPLEX_HALF)
  2795. setting = SUPPORTED_10baseT_Half;
  2796. else
  2797. return -EINVAL;
  2798. break;
  2799. default:
  2800. return -EINVAL;
  2801. }
  2802. if ((setting & supported) == 0)
  2803. return -EINVAL;
  2804. sky2->speed = speed;
  2805. sky2->duplex = ecmd->duplex;
  2806. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2807. }
  2808. if (netif_running(dev)) {
  2809. sky2_phy_reinit(sky2);
  2810. sky2_set_multicast(dev);
  2811. }
  2812. return 0;
  2813. }
  2814. static void sky2_get_drvinfo(struct net_device *dev,
  2815. struct ethtool_drvinfo *info)
  2816. {
  2817. struct sky2_port *sky2 = netdev_priv(dev);
  2818. strcpy(info->driver, DRV_NAME);
  2819. strcpy(info->version, DRV_VERSION);
  2820. strcpy(info->fw_version, "N/A");
  2821. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2822. }
  2823. static const struct sky2_stat {
  2824. char name[ETH_GSTRING_LEN];
  2825. u16 offset;
  2826. } sky2_stats[] = {
  2827. { "tx_bytes", GM_TXO_OK_HI },
  2828. { "rx_bytes", GM_RXO_OK_HI },
  2829. { "tx_broadcast", GM_TXF_BC_OK },
  2830. { "rx_broadcast", GM_RXF_BC_OK },
  2831. { "tx_multicast", GM_TXF_MC_OK },
  2832. { "rx_multicast", GM_RXF_MC_OK },
  2833. { "tx_unicast", GM_TXF_UC_OK },
  2834. { "rx_unicast", GM_RXF_UC_OK },
  2835. { "tx_mac_pause", GM_TXF_MPAUSE },
  2836. { "rx_mac_pause", GM_RXF_MPAUSE },
  2837. { "collisions", GM_TXF_COL },
  2838. { "late_collision",GM_TXF_LAT_COL },
  2839. { "aborted", GM_TXF_ABO_COL },
  2840. { "single_collisions", GM_TXF_SNG_COL },
  2841. { "multi_collisions", GM_TXF_MUL_COL },
  2842. { "rx_short", GM_RXF_SHT },
  2843. { "rx_runt", GM_RXE_FRAG },
  2844. { "rx_64_byte_packets", GM_RXF_64B },
  2845. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2846. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2847. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2848. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2849. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2850. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2851. { "rx_too_long", GM_RXF_LNG_ERR },
  2852. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2853. { "rx_jabber", GM_RXF_JAB_PKT },
  2854. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2855. { "tx_64_byte_packets", GM_TXF_64B },
  2856. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2857. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2858. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2859. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2860. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2861. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2862. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2863. };
  2864. static u32 sky2_get_msglevel(struct net_device *netdev)
  2865. {
  2866. struct sky2_port *sky2 = netdev_priv(netdev);
  2867. return sky2->msg_enable;
  2868. }
  2869. static int sky2_nway_reset(struct net_device *dev)
  2870. {
  2871. struct sky2_port *sky2 = netdev_priv(dev);
  2872. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2873. return -EINVAL;
  2874. sky2_phy_reinit(sky2);
  2875. sky2_set_multicast(dev);
  2876. return 0;
  2877. }
  2878. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2879. {
  2880. struct sky2_hw *hw = sky2->hw;
  2881. unsigned port = sky2->port;
  2882. int i;
  2883. data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
  2884. data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
  2885. for (i = 2; i < count; i++)
  2886. data[i] = get_stats32(hw, port, sky2_stats[i].offset);
  2887. }
  2888. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2889. {
  2890. struct sky2_port *sky2 = netdev_priv(netdev);
  2891. sky2->msg_enable = value;
  2892. }
  2893. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2894. {
  2895. switch (sset) {
  2896. case ETH_SS_STATS:
  2897. return ARRAY_SIZE(sky2_stats);
  2898. default:
  2899. return -EOPNOTSUPP;
  2900. }
  2901. }
  2902. static void sky2_get_ethtool_stats(struct net_device *dev,
  2903. struct ethtool_stats *stats, u64 * data)
  2904. {
  2905. struct sky2_port *sky2 = netdev_priv(dev);
  2906. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2907. }
  2908. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2909. {
  2910. int i;
  2911. switch (stringset) {
  2912. case ETH_SS_STATS:
  2913. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2914. memcpy(data + i * ETH_GSTRING_LEN,
  2915. sky2_stats[i].name, ETH_GSTRING_LEN);
  2916. break;
  2917. }
  2918. }
  2919. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2920. {
  2921. struct sky2_port *sky2 = netdev_priv(dev);
  2922. struct sky2_hw *hw = sky2->hw;
  2923. unsigned port = sky2->port;
  2924. const struct sockaddr *addr = p;
  2925. if (!is_valid_ether_addr(addr->sa_data))
  2926. return -EADDRNOTAVAIL;
  2927. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2928. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2929. dev->dev_addr, ETH_ALEN);
  2930. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2931. dev->dev_addr, ETH_ALEN);
  2932. /* virtual address for data */
  2933. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2934. /* physical address: used for pause frames */
  2935. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2936. return 0;
  2937. }
  2938. static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
  2939. {
  2940. u32 bit;
  2941. bit = ether_crc(ETH_ALEN, addr) & 63;
  2942. filter[bit >> 3] |= 1 << (bit & 7);
  2943. }
  2944. static void sky2_set_multicast(struct net_device *dev)
  2945. {
  2946. struct sky2_port *sky2 = netdev_priv(dev);
  2947. struct sky2_hw *hw = sky2->hw;
  2948. unsigned port = sky2->port;
  2949. struct netdev_hw_addr *ha;
  2950. u16 reg;
  2951. u8 filter[8];
  2952. int rx_pause;
  2953. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2954. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2955. memset(filter, 0, sizeof(filter));
  2956. reg = gma_read16(hw, port, GM_RX_CTRL);
  2957. reg |= GM_RXCR_UCF_ENA;
  2958. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2959. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2960. else if (dev->flags & IFF_ALLMULTI)
  2961. memset(filter, 0xff, sizeof(filter));
  2962. else if (netdev_mc_empty(dev) && !rx_pause)
  2963. reg &= ~GM_RXCR_MCF_ENA;
  2964. else {
  2965. reg |= GM_RXCR_MCF_ENA;
  2966. if (rx_pause)
  2967. sky2_add_filter(filter, pause_mc_addr);
  2968. netdev_for_each_mc_addr(ha, dev)
  2969. sky2_add_filter(filter, ha->addr);
  2970. }
  2971. gma_write16(hw, port, GM_MC_ADDR_H1,
  2972. (u16) filter[0] | ((u16) filter[1] << 8));
  2973. gma_write16(hw, port, GM_MC_ADDR_H2,
  2974. (u16) filter[2] | ((u16) filter[3] << 8));
  2975. gma_write16(hw, port, GM_MC_ADDR_H3,
  2976. (u16) filter[4] | ((u16) filter[5] << 8));
  2977. gma_write16(hw, port, GM_MC_ADDR_H4,
  2978. (u16) filter[6] | ((u16) filter[7] << 8));
  2979. gma_write16(hw, port, GM_RX_CTRL, reg);
  2980. }
  2981. static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
  2982. struct rtnl_link_stats64 *stats)
  2983. {
  2984. struct sky2_port *sky2 = netdev_priv(dev);
  2985. struct sky2_hw *hw = sky2->hw;
  2986. unsigned port = sky2->port;
  2987. unsigned int start;
  2988. u64 _bytes, _packets;
  2989. do {
  2990. start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
  2991. _bytes = sky2->rx_stats.bytes;
  2992. _packets = sky2->rx_stats.packets;
  2993. } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
  2994. stats->rx_packets = _packets;
  2995. stats->rx_bytes = _bytes;
  2996. do {
  2997. start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
  2998. _bytes = sky2->tx_stats.bytes;
  2999. _packets = sky2->tx_stats.packets;
  3000. } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
  3001. stats->tx_packets = _packets;
  3002. stats->tx_bytes = _bytes;
  3003. stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
  3004. + get_stats32(hw, port, GM_RXF_BC_OK);
  3005. stats->collisions = get_stats32(hw, port, GM_TXF_COL);
  3006. stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
  3007. stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
  3008. stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
  3009. + get_stats32(hw, port, GM_RXE_FRAG);
  3010. stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
  3011. stats->rx_dropped = dev->stats.rx_dropped;
  3012. stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
  3013. stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
  3014. return stats;
  3015. }
  3016. /* Can have one global because blinking is controlled by
  3017. * ethtool and that is always under RTNL mutex
  3018. */
  3019. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3020. {
  3021. struct sky2_hw *hw = sky2->hw;
  3022. unsigned port = sky2->port;
  3023. spin_lock_bh(&sky2->phy_lock);
  3024. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3025. hw->chip_id == CHIP_ID_YUKON_EX ||
  3026. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3027. u16 pg;
  3028. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3029. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3030. switch (mode) {
  3031. case MO_LED_OFF:
  3032. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3033. PHY_M_LEDC_LOS_CTRL(8) |
  3034. PHY_M_LEDC_INIT_CTRL(8) |
  3035. PHY_M_LEDC_STA1_CTRL(8) |
  3036. PHY_M_LEDC_STA0_CTRL(8));
  3037. break;
  3038. case MO_LED_ON:
  3039. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3040. PHY_M_LEDC_LOS_CTRL(9) |
  3041. PHY_M_LEDC_INIT_CTRL(9) |
  3042. PHY_M_LEDC_STA1_CTRL(9) |
  3043. PHY_M_LEDC_STA0_CTRL(9));
  3044. break;
  3045. case MO_LED_BLINK:
  3046. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3047. PHY_M_LEDC_LOS_CTRL(0xa) |
  3048. PHY_M_LEDC_INIT_CTRL(0xa) |
  3049. PHY_M_LEDC_STA1_CTRL(0xa) |
  3050. PHY_M_LEDC_STA0_CTRL(0xa));
  3051. break;
  3052. case MO_LED_NORM:
  3053. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3054. PHY_M_LEDC_LOS_CTRL(1) |
  3055. PHY_M_LEDC_INIT_CTRL(8) |
  3056. PHY_M_LEDC_STA1_CTRL(7) |
  3057. PHY_M_LEDC_STA0_CTRL(7));
  3058. }
  3059. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3060. } else
  3061. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3062. PHY_M_LED_MO_DUP(mode) |
  3063. PHY_M_LED_MO_10(mode) |
  3064. PHY_M_LED_MO_100(mode) |
  3065. PHY_M_LED_MO_1000(mode) |
  3066. PHY_M_LED_MO_RX(mode) |
  3067. PHY_M_LED_MO_TX(mode));
  3068. spin_unlock_bh(&sky2->phy_lock);
  3069. }
  3070. /* blink LED's for finding board */
  3071. static int sky2_set_phys_id(struct net_device *dev,
  3072. enum ethtool_phys_id_state state)
  3073. {
  3074. struct sky2_port *sky2 = netdev_priv(dev);
  3075. switch (state) {
  3076. case ETHTOOL_ID_ACTIVE:
  3077. return 1; /* cycle on/off once per second */
  3078. case ETHTOOL_ID_INACTIVE:
  3079. sky2_led(sky2, MO_LED_NORM);
  3080. break;
  3081. case ETHTOOL_ID_ON:
  3082. sky2_led(sky2, MO_LED_ON);
  3083. break;
  3084. case ETHTOOL_ID_OFF:
  3085. sky2_led(sky2, MO_LED_OFF);
  3086. break;
  3087. }
  3088. return 0;
  3089. }
  3090. static void sky2_get_pauseparam(struct net_device *dev,
  3091. struct ethtool_pauseparam *ecmd)
  3092. {
  3093. struct sky2_port *sky2 = netdev_priv(dev);
  3094. switch (sky2->flow_mode) {
  3095. case FC_NONE:
  3096. ecmd->tx_pause = ecmd->rx_pause = 0;
  3097. break;
  3098. case FC_TX:
  3099. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3100. break;
  3101. case FC_RX:
  3102. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3103. break;
  3104. case FC_BOTH:
  3105. ecmd->tx_pause = ecmd->rx_pause = 1;
  3106. }
  3107. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3108. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3109. }
  3110. static int sky2_set_pauseparam(struct net_device *dev,
  3111. struct ethtool_pauseparam *ecmd)
  3112. {
  3113. struct sky2_port *sky2 = netdev_priv(dev);
  3114. if (ecmd->autoneg == AUTONEG_ENABLE)
  3115. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3116. else
  3117. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3118. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3119. if (netif_running(dev))
  3120. sky2_phy_reinit(sky2);
  3121. return 0;
  3122. }
  3123. static int sky2_get_coalesce(struct net_device *dev,
  3124. struct ethtool_coalesce *ecmd)
  3125. {
  3126. struct sky2_port *sky2 = netdev_priv(dev);
  3127. struct sky2_hw *hw = sky2->hw;
  3128. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3129. ecmd->tx_coalesce_usecs = 0;
  3130. else {
  3131. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3132. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3133. }
  3134. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3135. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3136. ecmd->rx_coalesce_usecs = 0;
  3137. else {
  3138. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3139. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3140. }
  3141. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3142. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3143. ecmd->rx_coalesce_usecs_irq = 0;
  3144. else {
  3145. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3146. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3147. }
  3148. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3149. return 0;
  3150. }
  3151. /* Note: this affect both ports */
  3152. static int sky2_set_coalesce(struct net_device *dev,
  3153. struct ethtool_coalesce *ecmd)
  3154. {
  3155. struct sky2_port *sky2 = netdev_priv(dev);
  3156. struct sky2_hw *hw = sky2->hw;
  3157. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3158. if (ecmd->tx_coalesce_usecs > tmax ||
  3159. ecmd->rx_coalesce_usecs > tmax ||
  3160. ecmd->rx_coalesce_usecs_irq > tmax)
  3161. return -EINVAL;
  3162. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3163. return -EINVAL;
  3164. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3165. return -EINVAL;
  3166. if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
  3167. return -EINVAL;
  3168. if (ecmd->tx_coalesce_usecs == 0)
  3169. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3170. else {
  3171. sky2_write32(hw, STAT_TX_TIMER_INI,
  3172. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3173. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3174. }
  3175. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3176. if (ecmd->rx_coalesce_usecs == 0)
  3177. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3178. else {
  3179. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3180. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3181. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3182. }
  3183. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3184. if (ecmd->rx_coalesce_usecs_irq == 0)
  3185. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3186. else {
  3187. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3188. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3189. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3190. }
  3191. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3192. return 0;
  3193. }
  3194. static void sky2_get_ringparam(struct net_device *dev,
  3195. struct ethtool_ringparam *ering)
  3196. {
  3197. struct sky2_port *sky2 = netdev_priv(dev);
  3198. ering->rx_max_pending = RX_MAX_PENDING;
  3199. ering->rx_mini_max_pending = 0;
  3200. ering->rx_jumbo_max_pending = 0;
  3201. ering->tx_max_pending = TX_MAX_PENDING;
  3202. ering->rx_pending = sky2->rx_pending;
  3203. ering->rx_mini_pending = 0;
  3204. ering->rx_jumbo_pending = 0;
  3205. ering->tx_pending = sky2->tx_pending;
  3206. }
  3207. static int sky2_set_ringparam(struct net_device *dev,
  3208. struct ethtool_ringparam *ering)
  3209. {
  3210. struct sky2_port *sky2 = netdev_priv(dev);
  3211. if (ering->rx_pending > RX_MAX_PENDING ||
  3212. ering->rx_pending < 8 ||
  3213. ering->tx_pending < TX_MIN_PENDING ||
  3214. ering->tx_pending > TX_MAX_PENDING)
  3215. return -EINVAL;
  3216. sky2_detach(dev);
  3217. sky2->rx_pending = ering->rx_pending;
  3218. sky2->tx_pending = ering->tx_pending;
  3219. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3220. return sky2_reattach(dev);
  3221. }
  3222. static int sky2_get_regs_len(struct net_device *dev)
  3223. {
  3224. return 0x4000;
  3225. }
  3226. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3227. {
  3228. /* This complicated switch statement is to make sure and
  3229. * only access regions that are unreserved.
  3230. * Some blocks are only valid on dual port cards.
  3231. */
  3232. switch (b) {
  3233. /* second port */
  3234. case 5: /* Tx Arbiter 2 */
  3235. case 9: /* RX2 */
  3236. case 14 ... 15: /* TX2 */
  3237. case 17: case 19: /* Ram Buffer 2 */
  3238. case 22 ... 23: /* Tx Ram Buffer 2 */
  3239. case 25: /* Rx MAC Fifo 1 */
  3240. case 27: /* Tx MAC Fifo 2 */
  3241. case 31: /* GPHY 2 */
  3242. case 40 ... 47: /* Pattern Ram 2 */
  3243. case 52: case 54: /* TCP Segmentation 2 */
  3244. case 112 ... 116: /* GMAC 2 */
  3245. return hw->ports > 1;
  3246. case 0: /* Control */
  3247. case 2: /* Mac address */
  3248. case 4: /* Tx Arbiter 1 */
  3249. case 7: /* PCI express reg */
  3250. case 8: /* RX1 */
  3251. case 12 ... 13: /* TX1 */
  3252. case 16: case 18:/* Rx Ram Buffer 1 */
  3253. case 20 ... 21: /* Tx Ram Buffer 1 */
  3254. case 24: /* Rx MAC Fifo 1 */
  3255. case 26: /* Tx MAC Fifo 1 */
  3256. case 28 ... 29: /* Descriptor and status unit */
  3257. case 30: /* GPHY 1*/
  3258. case 32 ... 39: /* Pattern Ram 1 */
  3259. case 48: case 50: /* TCP Segmentation 1 */
  3260. case 56 ... 60: /* PCI space */
  3261. case 80 ... 84: /* GMAC 1 */
  3262. return 1;
  3263. default:
  3264. return 0;
  3265. }
  3266. }
  3267. /*
  3268. * Returns copy of control register region
  3269. * Note: ethtool_get_regs always provides full size (16k) buffer
  3270. */
  3271. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3272. void *p)
  3273. {
  3274. const struct sky2_port *sky2 = netdev_priv(dev);
  3275. const void __iomem *io = sky2->hw->regs;
  3276. unsigned int b;
  3277. regs->version = 1;
  3278. for (b = 0; b < 128; b++) {
  3279. /* skip poisonous diagnostic ram region in block 3 */
  3280. if (b == 3)
  3281. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3282. else if (sky2_reg_access_ok(sky2->hw, b))
  3283. memcpy_fromio(p, io, 128);
  3284. else
  3285. memset(p, 0, 128);
  3286. p += 128;
  3287. io += 128;
  3288. }
  3289. }
  3290. static int sky2_get_eeprom_len(struct net_device *dev)
  3291. {
  3292. struct sky2_port *sky2 = netdev_priv(dev);
  3293. struct sky2_hw *hw = sky2->hw;
  3294. u16 reg2;
  3295. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3296. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3297. }
  3298. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3299. {
  3300. unsigned long start = jiffies;
  3301. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3302. /* Can take up to 10.6 ms for write */
  3303. if (time_after(jiffies, start + HZ/4)) {
  3304. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3305. return -ETIMEDOUT;
  3306. }
  3307. mdelay(1);
  3308. }
  3309. return 0;
  3310. }
  3311. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3312. u16 offset, size_t length)
  3313. {
  3314. int rc = 0;
  3315. while (length > 0) {
  3316. u32 val;
  3317. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3318. rc = sky2_vpd_wait(hw, cap, 0);
  3319. if (rc)
  3320. break;
  3321. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3322. memcpy(data, &val, min(sizeof(val), length));
  3323. offset += sizeof(u32);
  3324. data += sizeof(u32);
  3325. length -= sizeof(u32);
  3326. }
  3327. return rc;
  3328. }
  3329. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3330. u16 offset, unsigned int length)
  3331. {
  3332. unsigned int i;
  3333. int rc = 0;
  3334. for (i = 0; i < length; i += sizeof(u32)) {
  3335. u32 val = *(u32 *)(data + i);
  3336. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3337. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3338. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3339. if (rc)
  3340. break;
  3341. }
  3342. return rc;
  3343. }
  3344. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3345. u8 *data)
  3346. {
  3347. struct sky2_port *sky2 = netdev_priv(dev);
  3348. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3349. if (!cap)
  3350. return -EINVAL;
  3351. eeprom->magic = SKY2_EEPROM_MAGIC;
  3352. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3353. }
  3354. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3355. u8 *data)
  3356. {
  3357. struct sky2_port *sky2 = netdev_priv(dev);
  3358. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3359. if (!cap)
  3360. return -EINVAL;
  3361. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3362. return -EINVAL;
  3363. /* Partial writes not supported */
  3364. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3365. return -EINVAL;
  3366. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3367. }
  3368. static u32 sky2_fix_features(struct net_device *dev, u32 features)
  3369. {
  3370. const struct sky2_port *sky2 = netdev_priv(dev);
  3371. const struct sky2_hw *hw = sky2->hw;
  3372. /* In order to do Jumbo packets on these chips, need to turn off the
  3373. * transmit store/forward. Therefore checksum offload won't work.
  3374. */
  3375. if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
  3376. features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  3377. return features;
  3378. }
  3379. static int sky2_set_features(struct net_device *dev, u32 features)
  3380. {
  3381. struct sky2_port *sky2 = netdev_priv(dev);
  3382. u32 changed = dev->features ^ features;
  3383. if (changed & NETIF_F_RXCSUM) {
  3384. u32 on = features & NETIF_F_RXCSUM;
  3385. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  3386. on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  3387. }
  3388. if (changed & NETIF_F_RXHASH)
  3389. rx_set_rss(dev, features);
  3390. if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  3391. sky2_vlan_mode(dev, features);
  3392. return 0;
  3393. }
  3394. static const struct ethtool_ops sky2_ethtool_ops = {
  3395. .get_settings = sky2_get_settings,
  3396. .set_settings = sky2_set_settings,
  3397. .get_drvinfo = sky2_get_drvinfo,
  3398. .get_wol = sky2_get_wol,
  3399. .set_wol = sky2_set_wol,
  3400. .get_msglevel = sky2_get_msglevel,
  3401. .set_msglevel = sky2_set_msglevel,
  3402. .nway_reset = sky2_nway_reset,
  3403. .get_regs_len = sky2_get_regs_len,
  3404. .get_regs = sky2_get_regs,
  3405. .get_link = ethtool_op_get_link,
  3406. .get_eeprom_len = sky2_get_eeprom_len,
  3407. .get_eeprom = sky2_get_eeprom,
  3408. .set_eeprom = sky2_set_eeprom,
  3409. .get_strings = sky2_get_strings,
  3410. .get_coalesce = sky2_get_coalesce,
  3411. .set_coalesce = sky2_set_coalesce,
  3412. .get_ringparam = sky2_get_ringparam,
  3413. .set_ringparam = sky2_set_ringparam,
  3414. .get_pauseparam = sky2_get_pauseparam,
  3415. .set_pauseparam = sky2_set_pauseparam,
  3416. .set_phys_id = sky2_set_phys_id,
  3417. .get_sset_count = sky2_get_sset_count,
  3418. .get_ethtool_stats = sky2_get_ethtool_stats,
  3419. };
  3420. #ifdef CONFIG_SKY2_DEBUG
  3421. static struct dentry *sky2_debug;
  3422. /*
  3423. * Read and parse the first part of Vital Product Data
  3424. */
  3425. #define VPD_SIZE 128
  3426. #define VPD_MAGIC 0x82
  3427. static const struct vpd_tag {
  3428. char tag[2];
  3429. char *label;
  3430. } vpd_tags[] = {
  3431. { "PN", "Part Number" },
  3432. { "EC", "Engineering Level" },
  3433. { "MN", "Manufacturer" },
  3434. { "SN", "Serial Number" },
  3435. { "YA", "Asset Tag" },
  3436. { "VL", "First Error Log Message" },
  3437. { "VF", "Second Error Log Message" },
  3438. { "VB", "Boot Agent ROM Configuration" },
  3439. { "VE", "EFI UNDI Configuration" },
  3440. };
  3441. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3442. {
  3443. size_t vpd_size;
  3444. loff_t offs;
  3445. u8 len;
  3446. unsigned char *buf;
  3447. u16 reg2;
  3448. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3449. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3450. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3451. buf = kmalloc(vpd_size, GFP_KERNEL);
  3452. if (!buf) {
  3453. seq_puts(seq, "no memory!\n");
  3454. return;
  3455. }
  3456. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3457. seq_puts(seq, "VPD read failed\n");
  3458. goto out;
  3459. }
  3460. if (buf[0] != VPD_MAGIC) {
  3461. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3462. goto out;
  3463. }
  3464. len = buf[1];
  3465. if (len == 0 || len > vpd_size - 4) {
  3466. seq_printf(seq, "Invalid id length: %d\n", len);
  3467. goto out;
  3468. }
  3469. seq_printf(seq, "%.*s\n", len, buf + 3);
  3470. offs = len + 3;
  3471. while (offs < vpd_size - 4) {
  3472. int i;
  3473. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3474. break;
  3475. len = buf[offs + 2];
  3476. if (offs + len + 3 >= vpd_size)
  3477. break;
  3478. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3479. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3480. seq_printf(seq, " %s: %.*s\n",
  3481. vpd_tags[i].label, len, buf + offs + 3);
  3482. break;
  3483. }
  3484. }
  3485. offs += len + 3;
  3486. }
  3487. out:
  3488. kfree(buf);
  3489. }
  3490. static int sky2_debug_show(struct seq_file *seq, void *v)
  3491. {
  3492. struct net_device *dev = seq->private;
  3493. const struct sky2_port *sky2 = netdev_priv(dev);
  3494. struct sky2_hw *hw = sky2->hw;
  3495. unsigned port = sky2->port;
  3496. unsigned idx, last;
  3497. int sop;
  3498. sky2_show_vpd(seq, hw);
  3499. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3500. sky2_read32(hw, B0_ISRC),
  3501. sky2_read32(hw, B0_IMSK),
  3502. sky2_read32(hw, B0_Y2_SP_ICR));
  3503. if (!netif_running(dev)) {
  3504. seq_printf(seq, "network not running\n");
  3505. return 0;
  3506. }
  3507. napi_disable(&hw->napi);
  3508. last = sky2_read16(hw, STAT_PUT_IDX);
  3509. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3510. if (hw->st_idx == last)
  3511. seq_puts(seq, "Status ring (empty)\n");
  3512. else {
  3513. seq_puts(seq, "Status ring\n");
  3514. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3515. idx = RING_NEXT(idx, hw->st_size)) {
  3516. const struct sky2_status_le *le = hw->st_le + idx;
  3517. seq_printf(seq, "[%d] %#x %d %#x\n",
  3518. idx, le->opcode, le->length, le->status);
  3519. }
  3520. seq_puts(seq, "\n");
  3521. }
  3522. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3523. sky2->tx_cons, sky2->tx_prod,
  3524. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3525. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3526. /* Dump contents of tx ring */
  3527. sop = 1;
  3528. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3529. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3530. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3531. u32 a = le32_to_cpu(le->addr);
  3532. if (sop)
  3533. seq_printf(seq, "%u:", idx);
  3534. sop = 0;
  3535. switch (le->opcode & ~HW_OWNER) {
  3536. case OP_ADDR64:
  3537. seq_printf(seq, " %#x:", a);
  3538. break;
  3539. case OP_LRGLEN:
  3540. seq_printf(seq, " mtu=%d", a);
  3541. break;
  3542. case OP_VLAN:
  3543. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3544. break;
  3545. case OP_TCPLISW:
  3546. seq_printf(seq, " csum=%#x", a);
  3547. break;
  3548. case OP_LARGESEND:
  3549. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3550. break;
  3551. case OP_PACKET:
  3552. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3553. break;
  3554. case OP_BUFFER:
  3555. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3556. break;
  3557. default:
  3558. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3559. a, le16_to_cpu(le->length));
  3560. }
  3561. if (le->ctrl & EOP) {
  3562. seq_putc(seq, '\n');
  3563. sop = 1;
  3564. }
  3565. }
  3566. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3567. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3568. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3569. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3570. sky2_read32(hw, B0_Y2_SP_LISR);
  3571. napi_enable(&hw->napi);
  3572. return 0;
  3573. }
  3574. static int sky2_debug_open(struct inode *inode, struct file *file)
  3575. {
  3576. return single_open(file, sky2_debug_show, inode->i_private);
  3577. }
  3578. static const struct file_operations sky2_debug_fops = {
  3579. .owner = THIS_MODULE,
  3580. .open = sky2_debug_open,
  3581. .read = seq_read,
  3582. .llseek = seq_lseek,
  3583. .release = single_release,
  3584. };
  3585. /*
  3586. * Use network device events to create/remove/rename
  3587. * debugfs file entries
  3588. */
  3589. static int sky2_device_event(struct notifier_block *unused,
  3590. unsigned long event, void *ptr)
  3591. {
  3592. struct net_device *dev = ptr;
  3593. struct sky2_port *sky2 = netdev_priv(dev);
  3594. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3595. return NOTIFY_DONE;
  3596. switch (event) {
  3597. case NETDEV_CHANGENAME:
  3598. if (sky2->debugfs) {
  3599. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3600. sky2_debug, dev->name);
  3601. }
  3602. break;
  3603. case NETDEV_GOING_DOWN:
  3604. if (sky2->debugfs) {
  3605. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3606. debugfs_remove(sky2->debugfs);
  3607. sky2->debugfs = NULL;
  3608. }
  3609. break;
  3610. case NETDEV_UP:
  3611. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3612. sky2_debug, dev,
  3613. &sky2_debug_fops);
  3614. if (IS_ERR(sky2->debugfs))
  3615. sky2->debugfs = NULL;
  3616. }
  3617. return NOTIFY_DONE;
  3618. }
  3619. static struct notifier_block sky2_notifier = {
  3620. .notifier_call = sky2_device_event,
  3621. };
  3622. static __init void sky2_debug_init(void)
  3623. {
  3624. struct dentry *ent;
  3625. ent = debugfs_create_dir("sky2", NULL);
  3626. if (!ent || IS_ERR(ent))
  3627. return;
  3628. sky2_debug = ent;
  3629. register_netdevice_notifier(&sky2_notifier);
  3630. }
  3631. static __exit void sky2_debug_cleanup(void)
  3632. {
  3633. if (sky2_debug) {
  3634. unregister_netdevice_notifier(&sky2_notifier);
  3635. debugfs_remove(sky2_debug);
  3636. sky2_debug = NULL;
  3637. }
  3638. }
  3639. #else
  3640. #define sky2_debug_init()
  3641. #define sky2_debug_cleanup()
  3642. #endif
  3643. /* Two copies of network device operations to handle special case of
  3644. not allowing netpoll on second port */
  3645. static const struct net_device_ops sky2_netdev_ops[2] = {
  3646. {
  3647. .ndo_open = sky2_up,
  3648. .ndo_stop = sky2_down,
  3649. .ndo_start_xmit = sky2_xmit_frame,
  3650. .ndo_do_ioctl = sky2_ioctl,
  3651. .ndo_validate_addr = eth_validate_addr,
  3652. .ndo_set_mac_address = sky2_set_mac_address,
  3653. .ndo_set_multicast_list = sky2_set_multicast,
  3654. .ndo_change_mtu = sky2_change_mtu,
  3655. .ndo_fix_features = sky2_fix_features,
  3656. .ndo_set_features = sky2_set_features,
  3657. .ndo_tx_timeout = sky2_tx_timeout,
  3658. .ndo_get_stats64 = sky2_get_stats,
  3659. #ifdef CONFIG_NET_POLL_CONTROLLER
  3660. .ndo_poll_controller = sky2_netpoll,
  3661. #endif
  3662. },
  3663. {
  3664. .ndo_open = sky2_up,
  3665. .ndo_stop = sky2_down,
  3666. .ndo_start_xmit = sky2_xmit_frame,
  3667. .ndo_do_ioctl = sky2_ioctl,
  3668. .ndo_validate_addr = eth_validate_addr,
  3669. .ndo_set_mac_address = sky2_set_mac_address,
  3670. .ndo_set_multicast_list = sky2_set_multicast,
  3671. .ndo_change_mtu = sky2_change_mtu,
  3672. .ndo_fix_features = sky2_fix_features,
  3673. .ndo_set_features = sky2_set_features,
  3674. .ndo_tx_timeout = sky2_tx_timeout,
  3675. .ndo_get_stats64 = sky2_get_stats,
  3676. },
  3677. };
  3678. /* Initialize network device */
  3679. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3680. unsigned port,
  3681. int highmem, int wol)
  3682. {
  3683. struct sky2_port *sky2;
  3684. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3685. if (!dev) {
  3686. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3687. return NULL;
  3688. }
  3689. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3690. dev->irq = hw->pdev->irq;
  3691. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3692. dev->watchdog_timeo = TX_WATCHDOG;
  3693. dev->netdev_ops = &sky2_netdev_ops[port];
  3694. sky2 = netdev_priv(dev);
  3695. sky2->netdev = dev;
  3696. sky2->hw = hw;
  3697. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3698. /* Auto speed and flow control */
  3699. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3700. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3701. dev->hw_features |= NETIF_F_RXCSUM;
  3702. sky2->flow_mode = FC_BOTH;
  3703. sky2->duplex = -1;
  3704. sky2->speed = -1;
  3705. sky2->advertising = sky2_supported_modes(hw);
  3706. sky2->wol = wol;
  3707. spin_lock_init(&sky2->phy_lock);
  3708. sky2->tx_pending = TX_DEF_PENDING;
  3709. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3710. sky2->rx_pending = RX_DEF_PENDING;
  3711. hw->dev[port] = dev;
  3712. sky2->port = port;
  3713. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
  3714. if (highmem)
  3715. dev->features |= NETIF_F_HIGHDMA;
  3716. /* Enable receive hashing unless hardware is known broken */
  3717. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3718. dev->hw_features |= NETIF_F_RXHASH;
  3719. if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
  3720. dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3721. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  3722. }
  3723. dev->features |= dev->hw_features;
  3724. /* read the mac address */
  3725. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3726. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3727. return dev;
  3728. }
  3729. static void __devinit sky2_show_addr(struct net_device *dev)
  3730. {
  3731. const struct sky2_port *sky2 = netdev_priv(dev);
  3732. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3733. }
  3734. /* Handle software interrupt used during MSI test */
  3735. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3736. {
  3737. struct sky2_hw *hw = dev_id;
  3738. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3739. if (status == 0)
  3740. return IRQ_NONE;
  3741. if (status & Y2_IS_IRQ_SW) {
  3742. hw->flags |= SKY2_HW_USE_MSI;
  3743. wake_up(&hw->msi_wait);
  3744. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3745. }
  3746. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3747. return IRQ_HANDLED;
  3748. }
  3749. /* Test interrupt path by forcing a a software IRQ */
  3750. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3751. {
  3752. struct pci_dev *pdev = hw->pdev;
  3753. int err;
  3754. init_waitqueue_head(&hw->msi_wait);
  3755. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3756. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3757. if (err) {
  3758. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3759. return err;
  3760. }
  3761. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3762. sky2_read8(hw, B0_CTST);
  3763. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3764. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3765. /* MSI test failed, go back to INTx mode */
  3766. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3767. "switching to INTx mode.\n");
  3768. err = -EOPNOTSUPP;
  3769. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3770. }
  3771. sky2_write32(hw, B0_IMSK, 0);
  3772. sky2_read32(hw, B0_IMSK);
  3773. free_irq(pdev->irq, hw);
  3774. return err;
  3775. }
  3776. /* This driver supports yukon2 chipset only */
  3777. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3778. {
  3779. const char *name[] = {
  3780. "XL", /* 0xb3 */
  3781. "EC Ultra", /* 0xb4 */
  3782. "Extreme", /* 0xb5 */
  3783. "EC", /* 0xb6 */
  3784. "FE", /* 0xb7 */
  3785. "FE+", /* 0xb8 */
  3786. "Supreme", /* 0xb9 */
  3787. "UL 2", /* 0xba */
  3788. "Unknown", /* 0xbb */
  3789. "Optima", /* 0xbc */
  3790. };
  3791. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
  3792. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3793. else
  3794. snprintf(buf, sz, "(chip %#x)", chipid);
  3795. return buf;
  3796. }
  3797. static int __devinit sky2_probe(struct pci_dev *pdev,
  3798. const struct pci_device_id *ent)
  3799. {
  3800. struct net_device *dev;
  3801. struct sky2_hw *hw;
  3802. int err, using_dac = 0, wol_default;
  3803. u32 reg;
  3804. char buf1[16];
  3805. err = pci_enable_device(pdev);
  3806. if (err) {
  3807. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3808. goto err_out;
  3809. }
  3810. /* Get configuration information
  3811. * Note: only regular PCI config access once to test for HW issues
  3812. * other PCI access through shared memory for speed and to
  3813. * avoid MMCONFIG problems.
  3814. */
  3815. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3816. if (err) {
  3817. dev_err(&pdev->dev, "PCI read config failed\n");
  3818. goto err_out;
  3819. }
  3820. if (~reg == 0) {
  3821. dev_err(&pdev->dev, "PCI configuration read error\n");
  3822. goto err_out;
  3823. }
  3824. err = pci_request_regions(pdev, DRV_NAME);
  3825. if (err) {
  3826. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3827. goto err_out_disable;
  3828. }
  3829. pci_set_master(pdev);
  3830. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3831. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3832. using_dac = 1;
  3833. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3834. if (err < 0) {
  3835. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3836. "for consistent allocations\n");
  3837. goto err_out_free_regions;
  3838. }
  3839. } else {
  3840. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3841. if (err) {
  3842. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3843. goto err_out_free_regions;
  3844. }
  3845. }
  3846. #ifdef __BIG_ENDIAN
  3847. /* The sk98lin vendor driver uses hardware byte swapping but
  3848. * this driver uses software swapping.
  3849. */
  3850. reg &= ~PCI_REV_DESC;
  3851. err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3852. if (err) {
  3853. dev_err(&pdev->dev, "PCI write config failed\n");
  3854. goto err_out_free_regions;
  3855. }
  3856. #endif
  3857. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3858. err = -ENOMEM;
  3859. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3860. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3861. if (!hw) {
  3862. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3863. goto err_out_free_regions;
  3864. }
  3865. hw->pdev = pdev;
  3866. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3867. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3868. if (!hw->regs) {
  3869. dev_err(&pdev->dev, "cannot map device registers\n");
  3870. goto err_out_free_hw;
  3871. }
  3872. err = sky2_init(hw);
  3873. if (err)
  3874. goto err_out_iounmap;
  3875. /* ring for status responses */
  3876. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  3877. hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3878. &hw->st_dma);
  3879. if (!hw->st_le)
  3880. goto err_out_reset;
  3881. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3882. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3883. sky2_reset(hw);
  3884. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3885. if (!dev) {
  3886. err = -ENOMEM;
  3887. goto err_out_free_pci;
  3888. }
  3889. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3890. err = sky2_test_msi(hw);
  3891. if (err == -EOPNOTSUPP)
  3892. pci_disable_msi(pdev);
  3893. else if (err)
  3894. goto err_out_free_netdev;
  3895. }
  3896. err = register_netdev(dev);
  3897. if (err) {
  3898. dev_err(&pdev->dev, "cannot register net device\n");
  3899. goto err_out_free_netdev;
  3900. }
  3901. netif_carrier_off(dev);
  3902. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3903. err = request_irq(pdev->irq, sky2_intr,
  3904. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3905. hw->irq_name, hw);
  3906. if (err) {
  3907. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3908. goto err_out_unregister;
  3909. }
  3910. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3911. napi_enable(&hw->napi);
  3912. sky2_show_addr(dev);
  3913. if (hw->ports > 1) {
  3914. struct net_device *dev1;
  3915. err = -ENOMEM;
  3916. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3917. if (dev1 && (err = register_netdev(dev1)) == 0)
  3918. sky2_show_addr(dev1);
  3919. else {
  3920. dev_warn(&pdev->dev,
  3921. "register of second port failed (%d)\n", err);
  3922. hw->dev[1] = NULL;
  3923. hw->ports = 1;
  3924. if (dev1)
  3925. free_netdev(dev1);
  3926. }
  3927. }
  3928. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3929. INIT_WORK(&hw->restart_work, sky2_restart);
  3930. pci_set_drvdata(pdev, hw);
  3931. pdev->d3_delay = 150;
  3932. return 0;
  3933. err_out_unregister:
  3934. if (hw->flags & SKY2_HW_USE_MSI)
  3935. pci_disable_msi(pdev);
  3936. unregister_netdev(dev);
  3937. err_out_free_netdev:
  3938. free_netdev(dev);
  3939. err_out_free_pci:
  3940. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3941. hw->st_le, hw->st_dma);
  3942. err_out_reset:
  3943. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3944. err_out_iounmap:
  3945. iounmap(hw->regs);
  3946. err_out_free_hw:
  3947. kfree(hw);
  3948. err_out_free_regions:
  3949. pci_release_regions(pdev);
  3950. err_out_disable:
  3951. pci_disable_device(pdev);
  3952. err_out:
  3953. pci_set_drvdata(pdev, NULL);
  3954. return err;
  3955. }
  3956. static void __devexit sky2_remove(struct pci_dev *pdev)
  3957. {
  3958. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3959. int i;
  3960. if (!hw)
  3961. return;
  3962. del_timer_sync(&hw->watchdog_timer);
  3963. cancel_work_sync(&hw->restart_work);
  3964. for (i = hw->ports-1; i >= 0; --i)
  3965. unregister_netdev(hw->dev[i]);
  3966. sky2_write32(hw, B0_IMSK, 0);
  3967. sky2_power_aux(hw);
  3968. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3969. sky2_read8(hw, B0_CTST);
  3970. free_irq(pdev->irq, hw);
  3971. if (hw->flags & SKY2_HW_USE_MSI)
  3972. pci_disable_msi(pdev);
  3973. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3974. hw->st_le, hw->st_dma);
  3975. pci_release_regions(pdev);
  3976. pci_disable_device(pdev);
  3977. for (i = hw->ports-1; i >= 0; --i)
  3978. free_netdev(hw->dev[i]);
  3979. iounmap(hw->regs);
  3980. kfree(hw);
  3981. pci_set_drvdata(pdev, NULL);
  3982. }
  3983. static int sky2_suspend(struct device *dev)
  3984. {
  3985. struct pci_dev *pdev = to_pci_dev(dev);
  3986. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3987. int i;
  3988. if (!hw)
  3989. return 0;
  3990. del_timer_sync(&hw->watchdog_timer);
  3991. cancel_work_sync(&hw->restart_work);
  3992. rtnl_lock();
  3993. sky2_all_down(hw);
  3994. for (i = 0; i < hw->ports; i++) {
  3995. struct net_device *dev = hw->dev[i];
  3996. struct sky2_port *sky2 = netdev_priv(dev);
  3997. if (sky2->wol)
  3998. sky2_wol_init(sky2);
  3999. }
  4000. sky2_power_aux(hw);
  4001. rtnl_unlock();
  4002. return 0;
  4003. }
  4004. #ifdef CONFIG_PM_SLEEP
  4005. static int sky2_resume(struct device *dev)
  4006. {
  4007. struct pci_dev *pdev = to_pci_dev(dev);
  4008. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4009. int err;
  4010. if (!hw)
  4011. return 0;
  4012. /* Re-enable all clocks */
  4013. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4014. if (err) {
  4015. dev_err(&pdev->dev, "PCI write config failed\n");
  4016. goto out;
  4017. }
  4018. rtnl_lock();
  4019. sky2_reset(hw);
  4020. sky2_all_up(hw);
  4021. rtnl_unlock();
  4022. return 0;
  4023. out:
  4024. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4025. pci_disable_device(pdev);
  4026. return err;
  4027. }
  4028. static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
  4029. #define SKY2_PM_OPS (&sky2_pm_ops)
  4030. #else
  4031. #define SKY2_PM_OPS NULL
  4032. #endif
  4033. static void sky2_shutdown(struct pci_dev *pdev)
  4034. {
  4035. sky2_suspend(&pdev->dev);
  4036. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  4037. pci_set_power_state(pdev, PCI_D3hot);
  4038. }
  4039. static struct pci_driver sky2_driver = {
  4040. .name = DRV_NAME,
  4041. .id_table = sky2_id_table,
  4042. .probe = sky2_probe,
  4043. .remove = __devexit_p(sky2_remove),
  4044. .shutdown = sky2_shutdown,
  4045. .driver.pm = SKY2_PM_OPS,
  4046. };
  4047. static int __init sky2_init_module(void)
  4048. {
  4049. pr_info("driver version " DRV_VERSION "\n");
  4050. sky2_debug_init();
  4051. return pci_register_driver(&sky2_driver);
  4052. }
  4053. static void __exit sky2_cleanup_module(void)
  4054. {
  4055. pci_unregister_driver(&sky2_driver);
  4056. sky2_debug_cleanup();
  4057. }
  4058. module_init(sky2_init_module);
  4059. module_exit(sky2_cleanup_module);
  4060. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4061. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4062. MODULE_LICENSE("GPL");
  4063. MODULE_VERSION(DRV_VERSION);