efx.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2011 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/delay.h>
  15. #include <linux/notifier.h>
  16. #include <linux/ip.h>
  17. #include <linux/tcp.h>
  18. #include <linux/in.h>
  19. #include <linux/crc32.h>
  20. #include <linux/ethtool.h>
  21. #include <linux/topology.h>
  22. #include <linux/gfp.h>
  23. #include <linux/cpu_rmap.h>
  24. #include "net_driver.h"
  25. #include "efx.h"
  26. #include "nic.h"
  27. #include "mcdi.h"
  28. #include "workarounds.h"
  29. /**************************************************************************
  30. *
  31. * Type name strings
  32. *
  33. **************************************************************************
  34. */
  35. /* Loopback mode names (see LOOPBACK_MODE()) */
  36. const unsigned int efx_loopback_mode_max = LOOPBACK_MAX;
  37. const char *efx_loopback_mode_names[] = {
  38. [LOOPBACK_NONE] = "NONE",
  39. [LOOPBACK_DATA] = "DATAPATH",
  40. [LOOPBACK_GMAC] = "GMAC",
  41. [LOOPBACK_XGMII] = "XGMII",
  42. [LOOPBACK_XGXS] = "XGXS",
  43. [LOOPBACK_XAUI] = "XAUI",
  44. [LOOPBACK_GMII] = "GMII",
  45. [LOOPBACK_SGMII] = "SGMII",
  46. [LOOPBACK_XGBR] = "XGBR",
  47. [LOOPBACK_XFI] = "XFI",
  48. [LOOPBACK_XAUI_FAR] = "XAUI_FAR",
  49. [LOOPBACK_GMII_FAR] = "GMII_FAR",
  50. [LOOPBACK_SGMII_FAR] = "SGMII_FAR",
  51. [LOOPBACK_XFI_FAR] = "XFI_FAR",
  52. [LOOPBACK_GPHY] = "GPHY",
  53. [LOOPBACK_PHYXS] = "PHYXS",
  54. [LOOPBACK_PCS] = "PCS",
  55. [LOOPBACK_PMAPMD] = "PMA/PMD",
  56. [LOOPBACK_XPORT] = "XPORT",
  57. [LOOPBACK_XGMII_WS] = "XGMII_WS",
  58. [LOOPBACK_XAUI_WS] = "XAUI_WS",
  59. [LOOPBACK_XAUI_WS_FAR] = "XAUI_WS_FAR",
  60. [LOOPBACK_XAUI_WS_NEAR] = "XAUI_WS_NEAR",
  61. [LOOPBACK_GMII_WS] = "GMII_WS",
  62. [LOOPBACK_XFI_WS] = "XFI_WS",
  63. [LOOPBACK_XFI_WS_FAR] = "XFI_WS_FAR",
  64. [LOOPBACK_PHYXS_WS] = "PHYXS_WS",
  65. };
  66. const unsigned int efx_reset_type_max = RESET_TYPE_MAX;
  67. const char *efx_reset_type_names[] = {
  68. [RESET_TYPE_INVISIBLE] = "INVISIBLE",
  69. [RESET_TYPE_ALL] = "ALL",
  70. [RESET_TYPE_WORLD] = "WORLD",
  71. [RESET_TYPE_DISABLE] = "DISABLE",
  72. [RESET_TYPE_TX_WATCHDOG] = "TX_WATCHDOG",
  73. [RESET_TYPE_INT_ERROR] = "INT_ERROR",
  74. [RESET_TYPE_RX_RECOVERY] = "RX_RECOVERY",
  75. [RESET_TYPE_RX_DESC_FETCH] = "RX_DESC_FETCH",
  76. [RESET_TYPE_TX_DESC_FETCH] = "TX_DESC_FETCH",
  77. [RESET_TYPE_TX_SKIP] = "TX_SKIP",
  78. [RESET_TYPE_MC_FAILURE] = "MC_FAILURE",
  79. };
  80. #define EFX_MAX_MTU (9 * 1024)
  81. /* Reset workqueue. If any NIC has a hardware failure then a reset will be
  82. * queued onto this work queue. This is not a per-nic work queue, because
  83. * efx_reset_work() acquires the rtnl lock, so resets are naturally serialised.
  84. */
  85. static struct workqueue_struct *reset_workqueue;
  86. /**************************************************************************
  87. *
  88. * Configurable values
  89. *
  90. *************************************************************************/
  91. /*
  92. * Use separate channels for TX and RX events
  93. *
  94. * Set this to 1 to use separate channels for TX and RX. It allows us
  95. * to control interrupt affinity separately for TX and RX.
  96. *
  97. * This is only used in MSI-X interrupt mode
  98. */
  99. static unsigned int separate_tx_channels;
  100. module_param(separate_tx_channels, uint, 0444);
  101. MODULE_PARM_DESC(separate_tx_channels,
  102. "Use separate channels for TX and RX");
  103. /* This is the weight assigned to each of the (per-channel) virtual
  104. * NAPI devices.
  105. */
  106. static int napi_weight = 64;
  107. /* This is the time (in jiffies) between invocations of the hardware
  108. * monitor. On Falcon-based NICs, this will:
  109. * - Check the on-board hardware monitor;
  110. * - Poll the link state and reconfigure the hardware as necessary.
  111. */
  112. static unsigned int efx_monitor_interval = 1 * HZ;
  113. /* This controls whether or not the driver will initialise devices
  114. * with invalid MAC addresses stored in the EEPROM or flash. If true,
  115. * such devices will be initialised with a random locally-generated
  116. * MAC address. This allows for loading the sfc_mtd driver to
  117. * reprogram the flash, even if the flash contents (including the MAC
  118. * address) have previously been erased.
  119. */
  120. static unsigned int allow_bad_hwaddr;
  121. /* Initial interrupt moderation settings. They can be modified after
  122. * module load with ethtool.
  123. *
  124. * The default for RX should strike a balance between increasing the
  125. * round-trip latency and reducing overhead.
  126. */
  127. static unsigned int rx_irq_mod_usec = 60;
  128. /* Initial interrupt moderation settings. They can be modified after
  129. * module load with ethtool.
  130. *
  131. * This default is chosen to ensure that a 10G link does not go idle
  132. * while a TX queue is stopped after it has become full. A queue is
  133. * restarted when it drops below half full. The time this takes (assuming
  134. * worst case 3 descriptors per packet and 1024 descriptors) is
  135. * 512 / 3 * 1.2 = 205 usec.
  136. */
  137. static unsigned int tx_irq_mod_usec = 150;
  138. /* This is the first interrupt mode to try out of:
  139. * 0 => MSI-X
  140. * 1 => MSI
  141. * 2 => legacy
  142. */
  143. static unsigned int interrupt_mode;
  144. /* This is the requested number of CPUs to use for Receive-Side Scaling (RSS),
  145. * i.e. the number of CPUs among which we may distribute simultaneous
  146. * interrupt handling.
  147. *
  148. * Cards without MSI-X will only target one CPU via legacy or MSI interrupt.
  149. * The default (0) means to assign an interrupt to each package (level II cache)
  150. */
  151. static unsigned int rss_cpus;
  152. module_param(rss_cpus, uint, 0444);
  153. MODULE_PARM_DESC(rss_cpus, "Number of CPUs to use for Receive-Side Scaling");
  154. static int phy_flash_cfg;
  155. module_param(phy_flash_cfg, int, 0644);
  156. MODULE_PARM_DESC(phy_flash_cfg, "Set PHYs into reflash mode initially");
  157. static unsigned irq_adapt_low_thresh = 10000;
  158. module_param(irq_adapt_low_thresh, uint, 0644);
  159. MODULE_PARM_DESC(irq_adapt_low_thresh,
  160. "Threshold score for reducing IRQ moderation");
  161. static unsigned irq_adapt_high_thresh = 20000;
  162. module_param(irq_adapt_high_thresh, uint, 0644);
  163. MODULE_PARM_DESC(irq_adapt_high_thresh,
  164. "Threshold score for increasing IRQ moderation");
  165. static unsigned debug = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
  166. NETIF_MSG_LINK | NETIF_MSG_IFDOWN |
  167. NETIF_MSG_IFUP | NETIF_MSG_RX_ERR |
  168. NETIF_MSG_TX_ERR | NETIF_MSG_HW);
  169. module_param(debug, uint, 0);
  170. MODULE_PARM_DESC(debug, "Bitmapped debugging message enable value");
  171. /**************************************************************************
  172. *
  173. * Utility functions and prototypes
  174. *
  175. *************************************************************************/
  176. static void efx_remove_channels(struct efx_nic *efx);
  177. static void efx_remove_port(struct efx_nic *efx);
  178. static void efx_init_napi(struct efx_nic *efx);
  179. static void efx_fini_napi(struct efx_nic *efx);
  180. static void efx_fini_napi_channel(struct efx_channel *channel);
  181. static void efx_fini_struct(struct efx_nic *efx);
  182. static void efx_start_all(struct efx_nic *efx);
  183. static void efx_stop_all(struct efx_nic *efx);
  184. #define EFX_ASSERT_RESET_SERIALISED(efx) \
  185. do { \
  186. if ((efx->state == STATE_RUNNING) || \
  187. (efx->state == STATE_DISABLED)) \
  188. ASSERT_RTNL(); \
  189. } while (0)
  190. /**************************************************************************
  191. *
  192. * Event queue processing
  193. *
  194. *************************************************************************/
  195. /* Process channel's event queue
  196. *
  197. * This function is responsible for processing the event queue of a
  198. * single channel. The caller must guarantee that this function will
  199. * never be concurrently called more than once on the same channel,
  200. * though different channels may be being processed concurrently.
  201. */
  202. static int efx_process_channel(struct efx_channel *channel, int budget)
  203. {
  204. struct efx_nic *efx = channel->efx;
  205. int spent;
  206. if (unlikely(efx->reset_pending != RESET_TYPE_NONE ||
  207. !channel->enabled))
  208. return 0;
  209. spent = efx_nic_process_eventq(channel, budget);
  210. if (spent == 0)
  211. return 0;
  212. /* Deliver last RX packet. */
  213. if (channel->rx_pkt) {
  214. __efx_rx_packet(channel, channel->rx_pkt,
  215. channel->rx_pkt_csummed);
  216. channel->rx_pkt = NULL;
  217. }
  218. efx_rx_strategy(channel);
  219. efx_fast_push_rx_descriptors(efx_channel_get_rx_queue(channel));
  220. return spent;
  221. }
  222. /* Mark channel as finished processing
  223. *
  224. * Note that since we will not receive further interrupts for this
  225. * channel before we finish processing and call the eventq_read_ack()
  226. * method, there is no need to use the interrupt hold-off timers.
  227. */
  228. static inline void efx_channel_processed(struct efx_channel *channel)
  229. {
  230. /* The interrupt handler for this channel may set work_pending
  231. * as soon as we acknowledge the events we've seen. Make sure
  232. * it's cleared before then. */
  233. channel->work_pending = false;
  234. smp_wmb();
  235. efx_nic_eventq_read_ack(channel);
  236. }
  237. /* NAPI poll handler
  238. *
  239. * NAPI guarantees serialisation of polls of the same device, which
  240. * provides the guarantee required by efx_process_channel().
  241. */
  242. static int efx_poll(struct napi_struct *napi, int budget)
  243. {
  244. struct efx_channel *channel =
  245. container_of(napi, struct efx_channel, napi_str);
  246. struct efx_nic *efx = channel->efx;
  247. int spent;
  248. netif_vdbg(efx, intr, efx->net_dev,
  249. "channel %d NAPI poll executing on CPU %d\n",
  250. channel->channel, raw_smp_processor_id());
  251. spent = efx_process_channel(channel, budget);
  252. if (spent < budget) {
  253. if (channel->channel < efx->n_rx_channels &&
  254. efx->irq_rx_adaptive &&
  255. unlikely(++channel->irq_count == 1000)) {
  256. if (unlikely(channel->irq_mod_score <
  257. irq_adapt_low_thresh)) {
  258. if (channel->irq_moderation > 1) {
  259. channel->irq_moderation -= 1;
  260. efx->type->push_irq_moderation(channel);
  261. }
  262. } else if (unlikely(channel->irq_mod_score >
  263. irq_adapt_high_thresh)) {
  264. if (channel->irq_moderation <
  265. efx->irq_rx_moderation) {
  266. channel->irq_moderation += 1;
  267. efx->type->push_irq_moderation(channel);
  268. }
  269. }
  270. channel->irq_count = 0;
  271. channel->irq_mod_score = 0;
  272. }
  273. efx_filter_rfs_expire(channel);
  274. /* There is no race here; although napi_disable() will
  275. * only wait for napi_complete(), this isn't a problem
  276. * since efx_channel_processed() will have no effect if
  277. * interrupts have already been disabled.
  278. */
  279. napi_complete(napi);
  280. efx_channel_processed(channel);
  281. }
  282. return spent;
  283. }
  284. /* Process the eventq of the specified channel immediately on this CPU
  285. *
  286. * Disable hardware generated interrupts, wait for any existing
  287. * processing to finish, then directly poll (and ack ) the eventq.
  288. * Finally reenable NAPI and interrupts.
  289. *
  290. * This is for use only during a loopback self-test. It must not
  291. * deliver any packets up the stack as this can result in deadlock.
  292. */
  293. void efx_process_channel_now(struct efx_channel *channel)
  294. {
  295. struct efx_nic *efx = channel->efx;
  296. BUG_ON(channel->channel >= efx->n_channels);
  297. BUG_ON(!channel->enabled);
  298. BUG_ON(!efx->loopback_selftest);
  299. /* Disable interrupts and wait for ISRs to complete */
  300. efx_nic_disable_interrupts(efx);
  301. if (efx->legacy_irq) {
  302. synchronize_irq(efx->legacy_irq);
  303. efx->legacy_irq_enabled = false;
  304. }
  305. if (channel->irq)
  306. synchronize_irq(channel->irq);
  307. /* Wait for any NAPI processing to complete */
  308. napi_disable(&channel->napi_str);
  309. /* Poll the channel */
  310. efx_process_channel(channel, channel->eventq_mask + 1);
  311. /* Ack the eventq. This may cause an interrupt to be generated
  312. * when they are reenabled */
  313. efx_channel_processed(channel);
  314. napi_enable(&channel->napi_str);
  315. if (efx->legacy_irq)
  316. efx->legacy_irq_enabled = true;
  317. efx_nic_enable_interrupts(efx);
  318. }
  319. /* Create event queue
  320. * Event queue memory allocations are done only once. If the channel
  321. * is reset, the memory buffer will be reused; this guards against
  322. * errors during channel reset and also simplifies interrupt handling.
  323. */
  324. static int efx_probe_eventq(struct efx_channel *channel)
  325. {
  326. struct efx_nic *efx = channel->efx;
  327. unsigned long entries;
  328. netif_dbg(channel->efx, probe, channel->efx->net_dev,
  329. "chan %d create event queue\n", channel->channel);
  330. /* Build an event queue with room for one event per tx and rx buffer,
  331. * plus some extra for link state events and MCDI completions. */
  332. entries = roundup_pow_of_two(efx->rxq_entries + efx->txq_entries + 128);
  333. EFX_BUG_ON_PARANOID(entries > EFX_MAX_EVQ_SIZE);
  334. channel->eventq_mask = max(entries, EFX_MIN_EVQ_SIZE) - 1;
  335. return efx_nic_probe_eventq(channel);
  336. }
  337. /* Prepare channel's event queue */
  338. static void efx_init_eventq(struct efx_channel *channel)
  339. {
  340. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  341. "chan %d init event queue\n", channel->channel);
  342. channel->eventq_read_ptr = 0;
  343. efx_nic_init_eventq(channel);
  344. }
  345. static void efx_fini_eventq(struct efx_channel *channel)
  346. {
  347. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  348. "chan %d fini event queue\n", channel->channel);
  349. efx_nic_fini_eventq(channel);
  350. }
  351. static void efx_remove_eventq(struct efx_channel *channel)
  352. {
  353. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  354. "chan %d remove event queue\n", channel->channel);
  355. efx_nic_remove_eventq(channel);
  356. }
  357. /**************************************************************************
  358. *
  359. * Channel handling
  360. *
  361. *************************************************************************/
  362. /* Allocate and initialise a channel structure, optionally copying
  363. * parameters (but not resources) from an old channel structure. */
  364. static struct efx_channel *
  365. efx_alloc_channel(struct efx_nic *efx, int i, struct efx_channel *old_channel)
  366. {
  367. struct efx_channel *channel;
  368. struct efx_rx_queue *rx_queue;
  369. struct efx_tx_queue *tx_queue;
  370. int j;
  371. if (old_channel) {
  372. channel = kmalloc(sizeof(*channel), GFP_KERNEL);
  373. if (!channel)
  374. return NULL;
  375. *channel = *old_channel;
  376. channel->napi_dev = NULL;
  377. memset(&channel->eventq, 0, sizeof(channel->eventq));
  378. rx_queue = &channel->rx_queue;
  379. rx_queue->buffer = NULL;
  380. memset(&rx_queue->rxd, 0, sizeof(rx_queue->rxd));
  381. for (j = 0; j < EFX_TXQ_TYPES; j++) {
  382. tx_queue = &channel->tx_queue[j];
  383. if (tx_queue->channel)
  384. tx_queue->channel = channel;
  385. tx_queue->buffer = NULL;
  386. memset(&tx_queue->txd, 0, sizeof(tx_queue->txd));
  387. }
  388. } else {
  389. channel = kzalloc(sizeof(*channel), GFP_KERNEL);
  390. if (!channel)
  391. return NULL;
  392. channel->efx = efx;
  393. channel->channel = i;
  394. for (j = 0; j < EFX_TXQ_TYPES; j++) {
  395. tx_queue = &channel->tx_queue[j];
  396. tx_queue->efx = efx;
  397. tx_queue->queue = i * EFX_TXQ_TYPES + j;
  398. tx_queue->channel = channel;
  399. }
  400. }
  401. rx_queue = &channel->rx_queue;
  402. rx_queue->efx = efx;
  403. setup_timer(&rx_queue->slow_fill, efx_rx_slow_fill,
  404. (unsigned long)rx_queue);
  405. return channel;
  406. }
  407. static int efx_probe_channel(struct efx_channel *channel)
  408. {
  409. struct efx_tx_queue *tx_queue;
  410. struct efx_rx_queue *rx_queue;
  411. int rc;
  412. netif_dbg(channel->efx, probe, channel->efx->net_dev,
  413. "creating channel %d\n", channel->channel);
  414. rc = efx_probe_eventq(channel);
  415. if (rc)
  416. goto fail1;
  417. efx_for_each_channel_tx_queue(tx_queue, channel) {
  418. rc = efx_probe_tx_queue(tx_queue);
  419. if (rc)
  420. goto fail2;
  421. }
  422. efx_for_each_channel_rx_queue(rx_queue, channel) {
  423. rc = efx_probe_rx_queue(rx_queue);
  424. if (rc)
  425. goto fail3;
  426. }
  427. channel->n_rx_frm_trunc = 0;
  428. return 0;
  429. fail3:
  430. efx_for_each_channel_rx_queue(rx_queue, channel)
  431. efx_remove_rx_queue(rx_queue);
  432. fail2:
  433. efx_for_each_channel_tx_queue(tx_queue, channel)
  434. efx_remove_tx_queue(tx_queue);
  435. fail1:
  436. return rc;
  437. }
  438. static void efx_set_channel_names(struct efx_nic *efx)
  439. {
  440. struct efx_channel *channel;
  441. const char *type = "";
  442. int number;
  443. efx_for_each_channel(channel, efx) {
  444. number = channel->channel;
  445. if (efx->n_channels > efx->n_rx_channels) {
  446. if (channel->channel < efx->n_rx_channels) {
  447. type = "-rx";
  448. } else {
  449. type = "-tx";
  450. number -= efx->n_rx_channels;
  451. }
  452. }
  453. snprintf(efx->channel_name[channel->channel],
  454. sizeof(efx->channel_name[0]),
  455. "%s%s-%d", efx->name, type, number);
  456. }
  457. }
  458. static int efx_probe_channels(struct efx_nic *efx)
  459. {
  460. struct efx_channel *channel;
  461. int rc;
  462. /* Restart special buffer allocation */
  463. efx->next_buffer_table = 0;
  464. efx_for_each_channel(channel, efx) {
  465. rc = efx_probe_channel(channel);
  466. if (rc) {
  467. netif_err(efx, probe, efx->net_dev,
  468. "failed to create channel %d\n",
  469. channel->channel);
  470. goto fail;
  471. }
  472. }
  473. efx_set_channel_names(efx);
  474. return 0;
  475. fail:
  476. efx_remove_channels(efx);
  477. return rc;
  478. }
  479. /* Channels are shutdown and reinitialised whilst the NIC is running
  480. * to propagate configuration changes (mtu, checksum offload), or
  481. * to clear hardware error conditions
  482. */
  483. static void efx_init_channels(struct efx_nic *efx)
  484. {
  485. struct efx_tx_queue *tx_queue;
  486. struct efx_rx_queue *rx_queue;
  487. struct efx_channel *channel;
  488. /* Calculate the rx buffer allocation parameters required to
  489. * support the current MTU, including padding for header
  490. * alignment and overruns.
  491. */
  492. efx->rx_buffer_len = (max(EFX_PAGE_IP_ALIGN, NET_IP_ALIGN) +
  493. EFX_MAX_FRAME_LEN(efx->net_dev->mtu) +
  494. efx->type->rx_buffer_hash_size +
  495. efx->type->rx_buffer_padding);
  496. efx->rx_buffer_order = get_order(efx->rx_buffer_len +
  497. sizeof(struct efx_rx_page_state));
  498. /* Initialise the channels */
  499. efx_for_each_channel(channel, efx) {
  500. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  501. "init chan %d\n", channel->channel);
  502. efx_init_eventq(channel);
  503. efx_for_each_channel_tx_queue(tx_queue, channel)
  504. efx_init_tx_queue(tx_queue);
  505. /* The rx buffer allocation strategy is MTU dependent */
  506. efx_rx_strategy(channel);
  507. efx_for_each_channel_rx_queue(rx_queue, channel)
  508. efx_init_rx_queue(rx_queue);
  509. WARN_ON(channel->rx_pkt != NULL);
  510. efx_rx_strategy(channel);
  511. }
  512. }
  513. /* This enables event queue processing and packet transmission.
  514. *
  515. * Note that this function is not allowed to fail, since that would
  516. * introduce too much complexity into the suspend/resume path.
  517. */
  518. static void efx_start_channel(struct efx_channel *channel)
  519. {
  520. struct efx_rx_queue *rx_queue;
  521. netif_dbg(channel->efx, ifup, channel->efx->net_dev,
  522. "starting chan %d\n", channel->channel);
  523. /* The interrupt handler for this channel may set work_pending
  524. * as soon as we enable it. Make sure it's cleared before
  525. * then. Similarly, make sure it sees the enabled flag set. */
  526. channel->work_pending = false;
  527. channel->enabled = true;
  528. smp_wmb();
  529. /* Fill the queues before enabling NAPI */
  530. efx_for_each_channel_rx_queue(rx_queue, channel)
  531. efx_fast_push_rx_descriptors(rx_queue);
  532. napi_enable(&channel->napi_str);
  533. }
  534. /* This disables event queue processing and packet transmission.
  535. * This function does not guarantee that all queue processing
  536. * (e.g. RX refill) is complete.
  537. */
  538. static void efx_stop_channel(struct efx_channel *channel)
  539. {
  540. if (!channel->enabled)
  541. return;
  542. netif_dbg(channel->efx, ifdown, channel->efx->net_dev,
  543. "stop chan %d\n", channel->channel);
  544. channel->enabled = false;
  545. napi_disable(&channel->napi_str);
  546. }
  547. static void efx_fini_channels(struct efx_nic *efx)
  548. {
  549. struct efx_channel *channel;
  550. struct efx_tx_queue *tx_queue;
  551. struct efx_rx_queue *rx_queue;
  552. int rc;
  553. EFX_ASSERT_RESET_SERIALISED(efx);
  554. BUG_ON(efx->port_enabled);
  555. rc = efx_nic_flush_queues(efx);
  556. if (rc && EFX_WORKAROUND_7803(efx)) {
  557. /* Schedule a reset to recover from the flush failure. The
  558. * descriptor caches reference memory we're about to free,
  559. * but falcon_reconfigure_mac_wrapper() won't reconnect
  560. * the MACs because of the pending reset. */
  561. netif_err(efx, drv, efx->net_dev,
  562. "Resetting to recover from flush failure\n");
  563. efx_schedule_reset(efx, RESET_TYPE_ALL);
  564. } else if (rc) {
  565. netif_err(efx, drv, efx->net_dev, "failed to flush queues\n");
  566. } else {
  567. netif_dbg(efx, drv, efx->net_dev,
  568. "successfully flushed all queues\n");
  569. }
  570. efx_for_each_channel(channel, efx) {
  571. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  572. "shut down chan %d\n", channel->channel);
  573. efx_for_each_channel_rx_queue(rx_queue, channel)
  574. efx_fini_rx_queue(rx_queue);
  575. efx_for_each_possible_channel_tx_queue(tx_queue, channel)
  576. efx_fini_tx_queue(tx_queue);
  577. efx_fini_eventq(channel);
  578. }
  579. }
  580. static void efx_remove_channel(struct efx_channel *channel)
  581. {
  582. struct efx_tx_queue *tx_queue;
  583. struct efx_rx_queue *rx_queue;
  584. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  585. "destroy chan %d\n", channel->channel);
  586. efx_for_each_channel_rx_queue(rx_queue, channel)
  587. efx_remove_rx_queue(rx_queue);
  588. efx_for_each_possible_channel_tx_queue(tx_queue, channel)
  589. efx_remove_tx_queue(tx_queue);
  590. efx_remove_eventq(channel);
  591. }
  592. static void efx_remove_channels(struct efx_nic *efx)
  593. {
  594. struct efx_channel *channel;
  595. efx_for_each_channel(channel, efx)
  596. efx_remove_channel(channel);
  597. }
  598. int
  599. efx_realloc_channels(struct efx_nic *efx, u32 rxq_entries, u32 txq_entries)
  600. {
  601. struct efx_channel *other_channel[EFX_MAX_CHANNELS], *channel;
  602. u32 old_rxq_entries, old_txq_entries;
  603. unsigned i;
  604. int rc;
  605. efx_stop_all(efx);
  606. efx_fini_channels(efx);
  607. /* Clone channels */
  608. memset(other_channel, 0, sizeof(other_channel));
  609. for (i = 0; i < efx->n_channels; i++) {
  610. channel = efx_alloc_channel(efx, i, efx->channel[i]);
  611. if (!channel) {
  612. rc = -ENOMEM;
  613. goto out;
  614. }
  615. other_channel[i] = channel;
  616. }
  617. /* Swap entry counts and channel pointers */
  618. old_rxq_entries = efx->rxq_entries;
  619. old_txq_entries = efx->txq_entries;
  620. efx->rxq_entries = rxq_entries;
  621. efx->txq_entries = txq_entries;
  622. for (i = 0; i < efx->n_channels; i++) {
  623. channel = efx->channel[i];
  624. efx->channel[i] = other_channel[i];
  625. other_channel[i] = channel;
  626. }
  627. rc = efx_probe_channels(efx);
  628. if (rc)
  629. goto rollback;
  630. efx_init_napi(efx);
  631. /* Destroy old channels */
  632. for (i = 0; i < efx->n_channels; i++) {
  633. efx_fini_napi_channel(other_channel[i]);
  634. efx_remove_channel(other_channel[i]);
  635. }
  636. out:
  637. /* Free unused channel structures */
  638. for (i = 0; i < efx->n_channels; i++)
  639. kfree(other_channel[i]);
  640. efx_init_channels(efx);
  641. efx_start_all(efx);
  642. return rc;
  643. rollback:
  644. /* Swap back */
  645. efx->rxq_entries = old_rxq_entries;
  646. efx->txq_entries = old_txq_entries;
  647. for (i = 0; i < efx->n_channels; i++) {
  648. channel = efx->channel[i];
  649. efx->channel[i] = other_channel[i];
  650. other_channel[i] = channel;
  651. }
  652. goto out;
  653. }
  654. void efx_schedule_slow_fill(struct efx_rx_queue *rx_queue)
  655. {
  656. mod_timer(&rx_queue->slow_fill, jiffies + msecs_to_jiffies(100));
  657. }
  658. /**************************************************************************
  659. *
  660. * Port handling
  661. *
  662. **************************************************************************/
  663. /* This ensures that the kernel is kept informed (via
  664. * netif_carrier_on/off) of the link status, and also maintains the
  665. * link status's stop on the port's TX queue.
  666. */
  667. void efx_link_status_changed(struct efx_nic *efx)
  668. {
  669. struct efx_link_state *link_state = &efx->link_state;
  670. /* SFC Bug 5356: A net_dev notifier is registered, so we must ensure
  671. * that no events are triggered between unregister_netdev() and the
  672. * driver unloading. A more general condition is that NETDEV_CHANGE
  673. * can only be generated between NETDEV_UP and NETDEV_DOWN */
  674. if (!netif_running(efx->net_dev))
  675. return;
  676. if (link_state->up != netif_carrier_ok(efx->net_dev)) {
  677. efx->n_link_state_changes++;
  678. if (link_state->up)
  679. netif_carrier_on(efx->net_dev);
  680. else
  681. netif_carrier_off(efx->net_dev);
  682. }
  683. /* Status message for kernel log */
  684. if (link_state->up) {
  685. netif_info(efx, link, efx->net_dev,
  686. "link up at %uMbps %s-duplex (MTU %d)%s\n",
  687. link_state->speed, link_state->fd ? "full" : "half",
  688. efx->net_dev->mtu,
  689. (efx->promiscuous ? " [PROMISC]" : ""));
  690. } else {
  691. netif_info(efx, link, efx->net_dev, "link down\n");
  692. }
  693. }
  694. void efx_link_set_advertising(struct efx_nic *efx, u32 advertising)
  695. {
  696. efx->link_advertising = advertising;
  697. if (advertising) {
  698. if (advertising & ADVERTISED_Pause)
  699. efx->wanted_fc |= (EFX_FC_TX | EFX_FC_RX);
  700. else
  701. efx->wanted_fc &= ~(EFX_FC_TX | EFX_FC_RX);
  702. if (advertising & ADVERTISED_Asym_Pause)
  703. efx->wanted_fc ^= EFX_FC_TX;
  704. }
  705. }
  706. void efx_link_set_wanted_fc(struct efx_nic *efx, u8 wanted_fc)
  707. {
  708. efx->wanted_fc = wanted_fc;
  709. if (efx->link_advertising) {
  710. if (wanted_fc & EFX_FC_RX)
  711. efx->link_advertising |= (ADVERTISED_Pause |
  712. ADVERTISED_Asym_Pause);
  713. else
  714. efx->link_advertising &= ~(ADVERTISED_Pause |
  715. ADVERTISED_Asym_Pause);
  716. if (wanted_fc & EFX_FC_TX)
  717. efx->link_advertising ^= ADVERTISED_Asym_Pause;
  718. }
  719. }
  720. static void efx_fini_port(struct efx_nic *efx);
  721. /* Push loopback/power/transmit disable settings to the PHY, and reconfigure
  722. * the MAC appropriately. All other PHY configuration changes are pushed
  723. * through phy_op->set_settings(), and pushed asynchronously to the MAC
  724. * through efx_monitor().
  725. *
  726. * Callers must hold the mac_lock
  727. */
  728. int __efx_reconfigure_port(struct efx_nic *efx)
  729. {
  730. enum efx_phy_mode phy_mode;
  731. int rc;
  732. WARN_ON(!mutex_is_locked(&efx->mac_lock));
  733. /* Serialise the promiscuous flag with efx_set_multicast_list. */
  734. if (efx_dev_registered(efx)) {
  735. netif_addr_lock_bh(efx->net_dev);
  736. netif_addr_unlock_bh(efx->net_dev);
  737. }
  738. /* Disable PHY transmit in mac level loopbacks */
  739. phy_mode = efx->phy_mode;
  740. if (LOOPBACK_INTERNAL(efx))
  741. efx->phy_mode |= PHY_MODE_TX_DISABLED;
  742. else
  743. efx->phy_mode &= ~PHY_MODE_TX_DISABLED;
  744. rc = efx->type->reconfigure_port(efx);
  745. if (rc)
  746. efx->phy_mode = phy_mode;
  747. return rc;
  748. }
  749. /* Reinitialise the MAC to pick up new PHY settings, even if the port is
  750. * disabled. */
  751. int efx_reconfigure_port(struct efx_nic *efx)
  752. {
  753. int rc;
  754. EFX_ASSERT_RESET_SERIALISED(efx);
  755. mutex_lock(&efx->mac_lock);
  756. rc = __efx_reconfigure_port(efx);
  757. mutex_unlock(&efx->mac_lock);
  758. return rc;
  759. }
  760. /* Asynchronous work item for changing MAC promiscuity and multicast
  761. * hash. Avoid a drain/rx_ingress enable by reconfiguring the current
  762. * MAC directly. */
  763. static void efx_mac_work(struct work_struct *data)
  764. {
  765. struct efx_nic *efx = container_of(data, struct efx_nic, mac_work);
  766. mutex_lock(&efx->mac_lock);
  767. if (efx->port_enabled) {
  768. efx->type->push_multicast_hash(efx);
  769. efx->mac_op->reconfigure(efx);
  770. }
  771. mutex_unlock(&efx->mac_lock);
  772. }
  773. static int efx_probe_port(struct efx_nic *efx)
  774. {
  775. unsigned char *perm_addr;
  776. int rc;
  777. netif_dbg(efx, probe, efx->net_dev, "create port\n");
  778. if (phy_flash_cfg)
  779. efx->phy_mode = PHY_MODE_SPECIAL;
  780. /* Connect up MAC/PHY operations table */
  781. rc = efx->type->probe_port(efx);
  782. if (rc)
  783. return rc;
  784. /* Sanity check MAC address */
  785. perm_addr = efx->net_dev->perm_addr;
  786. if (is_valid_ether_addr(perm_addr)) {
  787. memcpy(efx->net_dev->dev_addr, perm_addr, ETH_ALEN);
  788. } else {
  789. netif_err(efx, probe, efx->net_dev, "invalid MAC address %pM\n",
  790. perm_addr);
  791. if (!allow_bad_hwaddr) {
  792. rc = -EINVAL;
  793. goto err;
  794. }
  795. random_ether_addr(efx->net_dev->dev_addr);
  796. netif_info(efx, probe, efx->net_dev,
  797. "using locally-generated MAC %pM\n",
  798. efx->net_dev->dev_addr);
  799. }
  800. return 0;
  801. err:
  802. efx->type->remove_port(efx);
  803. return rc;
  804. }
  805. static int efx_init_port(struct efx_nic *efx)
  806. {
  807. int rc;
  808. netif_dbg(efx, drv, efx->net_dev, "init port\n");
  809. mutex_lock(&efx->mac_lock);
  810. rc = efx->phy_op->init(efx);
  811. if (rc)
  812. goto fail1;
  813. efx->port_initialized = true;
  814. /* Reconfigure the MAC before creating dma queues (required for
  815. * Falcon/A1 where RX_INGR_EN/TX_DRAIN_EN isn't supported) */
  816. efx->mac_op->reconfigure(efx);
  817. /* Ensure the PHY advertises the correct flow control settings */
  818. rc = efx->phy_op->reconfigure(efx);
  819. if (rc)
  820. goto fail2;
  821. mutex_unlock(&efx->mac_lock);
  822. return 0;
  823. fail2:
  824. efx->phy_op->fini(efx);
  825. fail1:
  826. mutex_unlock(&efx->mac_lock);
  827. return rc;
  828. }
  829. static void efx_start_port(struct efx_nic *efx)
  830. {
  831. netif_dbg(efx, ifup, efx->net_dev, "start port\n");
  832. BUG_ON(efx->port_enabled);
  833. mutex_lock(&efx->mac_lock);
  834. efx->port_enabled = true;
  835. /* efx_mac_work() might have been scheduled after efx_stop_port(),
  836. * and then cancelled by efx_flush_all() */
  837. efx->type->push_multicast_hash(efx);
  838. efx->mac_op->reconfigure(efx);
  839. mutex_unlock(&efx->mac_lock);
  840. }
  841. /* Prevent efx_mac_work() and efx_monitor() from working */
  842. static void efx_stop_port(struct efx_nic *efx)
  843. {
  844. netif_dbg(efx, ifdown, efx->net_dev, "stop port\n");
  845. mutex_lock(&efx->mac_lock);
  846. efx->port_enabled = false;
  847. mutex_unlock(&efx->mac_lock);
  848. /* Serialise against efx_set_multicast_list() */
  849. if (efx_dev_registered(efx)) {
  850. netif_addr_lock_bh(efx->net_dev);
  851. netif_addr_unlock_bh(efx->net_dev);
  852. }
  853. }
  854. static void efx_fini_port(struct efx_nic *efx)
  855. {
  856. netif_dbg(efx, drv, efx->net_dev, "shut down port\n");
  857. if (!efx->port_initialized)
  858. return;
  859. efx->phy_op->fini(efx);
  860. efx->port_initialized = false;
  861. efx->link_state.up = false;
  862. efx_link_status_changed(efx);
  863. }
  864. static void efx_remove_port(struct efx_nic *efx)
  865. {
  866. netif_dbg(efx, drv, efx->net_dev, "destroying port\n");
  867. efx->type->remove_port(efx);
  868. }
  869. /**************************************************************************
  870. *
  871. * NIC handling
  872. *
  873. **************************************************************************/
  874. /* This configures the PCI device to enable I/O and DMA. */
  875. static int efx_init_io(struct efx_nic *efx)
  876. {
  877. struct pci_dev *pci_dev = efx->pci_dev;
  878. dma_addr_t dma_mask = efx->type->max_dma_mask;
  879. bool use_wc;
  880. int rc;
  881. netif_dbg(efx, probe, efx->net_dev, "initialising I/O\n");
  882. rc = pci_enable_device(pci_dev);
  883. if (rc) {
  884. netif_err(efx, probe, efx->net_dev,
  885. "failed to enable PCI device\n");
  886. goto fail1;
  887. }
  888. pci_set_master(pci_dev);
  889. /* Set the PCI DMA mask. Try all possibilities from our
  890. * genuine mask down to 32 bits, because some architectures
  891. * (e.g. x86_64 with iommu_sac_force set) will allow 40 bit
  892. * masks event though they reject 46 bit masks.
  893. */
  894. while (dma_mask > 0x7fffffffUL) {
  895. if (pci_dma_supported(pci_dev, dma_mask) &&
  896. ((rc = pci_set_dma_mask(pci_dev, dma_mask)) == 0))
  897. break;
  898. dma_mask >>= 1;
  899. }
  900. if (rc) {
  901. netif_err(efx, probe, efx->net_dev,
  902. "could not find a suitable DMA mask\n");
  903. goto fail2;
  904. }
  905. netif_dbg(efx, probe, efx->net_dev,
  906. "using DMA mask %llx\n", (unsigned long long) dma_mask);
  907. rc = pci_set_consistent_dma_mask(pci_dev, dma_mask);
  908. if (rc) {
  909. /* pci_set_consistent_dma_mask() is not *allowed* to
  910. * fail with a mask that pci_set_dma_mask() accepted,
  911. * but just in case...
  912. */
  913. netif_err(efx, probe, efx->net_dev,
  914. "failed to set consistent DMA mask\n");
  915. goto fail2;
  916. }
  917. efx->membase_phys = pci_resource_start(efx->pci_dev, EFX_MEM_BAR);
  918. rc = pci_request_region(pci_dev, EFX_MEM_BAR, "sfc");
  919. if (rc) {
  920. netif_err(efx, probe, efx->net_dev,
  921. "request for memory BAR failed\n");
  922. rc = -EIO;
  923. goto fail3;
  924. }
  925. /* bug22643: If SR-IOV is enabled then tx push over a write combined
  926. * mapping is unsafe. We need to disable write combining in this case.
  927. * MSI is unsupported when SR-IOV is enabled, and the firmware will
  928. * have removed the MSI capability. So write combining is safe if
  929. * there is an MSI capability.
  930. */
  931. use_wc = (!EFX_WORKAROUND_22643(efx) ||
  932. pci_find_capability(pci_dev, PCI_CAP_ID_MSI));
  933. if (use_wc)
  934. efx->membase = ioremap_wc(efx->membase_phys,
  935. efx->type->mem_map_size);
  936. else
  937. efx->membase = ioremap_nocache(efx->membase_phys,
  938. efx->type->mem_map_size);
  939. if (!efx->membase) {
  940. netif_err(efx, probe, efx->net_dev,
  941. "could not map memory BAR at %llx+%x\n",
  942. (unsigned long long)efx->membase_phys,
  943. efx->type->mem_map_size);
  944. rc = -ENOMEM;
  945. goto fail4;
  946. }
  947. netif_dbg(efx, probe, efx->net_dev,
  948. "memory BAR at %llx+%x (virtual %p)\n",
  949. (unsigned long long)efx->membase_phys,
  950. efx->type->mem_map_size, efx->membase);
  951. return 0;
  952. fail4:
  953. pci_release_region(efx->pci_dev, EFX_MEM_BAR);
  954. fail3:
  955. efx->membase_phys = 0;
  956. fail2:
  957. pci_disable_device(efx->pci_dev);
  958. fail1:
  959. return rc;
  960. }
  961. static void efx_fini_io(struct efx_nic *efx)
  962. {
  963. netif_dbg(efx, drv, efx->net_dev, "shutting down I/O\n");
  964. if (efx->membase) {
  965. iounmap(efx->membase);
  966. efx->membase = NULL;
  967. }
  968. if (efx->membase_phys) {
  969. pci_release_region(efx->pci_dev, EFX_MEM_BAR);
  970. efx->membase_phys = 0;
  971. }
  972. pci_disable_device(efx->pci_dev);
  973. }
  974. /* Get number of channels wanted. Each channel will have its own IRQ,
  975. * 1 RX queue and/or 2 TX queues. */
  976. static int efx_wanted_channels(void)
  977. {
  978. cpumask_var_t core_mask;
  979. int count;
  980. int cpu;
  981. if (rss_cpus)
  982. return rss_cpus;
  983. if (unlikely(!zalloc_cpumask_var(&core_mask, GFP_KERNEL))) {
  984. printk(KERN_WARNING
  985. "sfc: RSS disabled due to allocation failure\n");
  986. return 1;
  987. }
  988. count = 0;
  989. for_each_online_cpu(cpu) {
  990. if (!cpumask_test_cpu(cpu, core_mask)) {
  991. ++count;
  992. cpumask_or(core_mask, core_mask,
  993. topology_core_cpumask(cpu));
  994. }
  995. }
  996. free_cpumask_var(core_mask);
  997. return count;
  998. }
  999. static int
  1000. efx_init_rx_cpu_rmap(struct efx_nic *efx, struct msix_entry *xentries)
  1001. {
  1002. #ifdef CONFIG_RFS_ACCEL
  1003. int i, rc;
  1004. efx->net_dev->rx_cpu_rmap = alloc_irq_cpu_rmap(efx->n_rx_channels);
  1005. if (!efx->net_dev->rx_cpu_rmap)
  1006. return -ENOMEM;
  1007. for (i = 0; i < efx->n_rx_channels; i++) {
  1008. rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
  1009. xentries[i].vector);
  1010. if (rc) {
  1011. free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
  1012. efx->net_dev->rx_cpu_rmap = NULL;
  1013. return rc;
  1014. }
  1015. }
  1016. #endif
  1017. return 0;
  1018. }
  1019. /* Probe the number and type of interrupts we are able to obtain, and
  1020. * the resulting numbers of channels and RX queues.
  1021. */
  1022. static int efx_probe_interrupts(struct efx_nic *efx)
  1023. {
  1024. int max_channels =
  1025. min_t(int, efx->type->phys_addr_channels, EFX_MAX_CHANNELS);
  1026. int rc, i;
  1027. if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
  1028. struct msix_entry xentries[EFX_MAX_CHANNELS];
  1029. int n_channels;
  1030. n_channels = efx_wanted_channels();
  1031. if (separate_tx_channels)
  1032. n_channels *= 2;
  1033. n_channels = min(n_channels, max_channels);
  1034. for (i = 0; i < n_channels; i++)
  1035. xentries[i].entry = i;
  1036. rc = pci_enable_msix(efx->pci_dev, xentries, n_channels);
  1037. if (rc > 0) {
  1038. netif_err(efx, drv, efx->net_dev,
  1039. "WARNING: Insufficient MSI-X vectors"
  1040. " available (%d < %d).\n", rc, n_channels);
  1041. netif_err(efx, drv, efx->net_dev,
  1042. "WARNING: Performance may be reduced.\n");
  1043. EFX_BUG_ON_PARANOID(rc >= n_channels);
  1044. n_channels = rc;
  1045. rc = pci_enable_msix(efx->pci_dev, xentries,
  1046. n_channels);
  1047. }
  1048. if (rc == 0) {
  1049. efx->n_channels = n_channels;
  1050. if (separate_tx_channels) {
  1051. efx->n_tx_channels =
  1052. max(efx->n_channels / 2, 1U);
  1053. efx->n_rx_channels =
  1054. max(efx->n_channels -
  1055. efx->n_tx_channels, 1U);
  1056. } else {
  1057. efx->n_tx_channels = efx->n_channels;
  1058. efx->n_rx_channels = efx->n_channels;
  1059. }
  1060. rc = efx_init_rx_cpu_rmap(efx, xentries);
  1061. if (rc) {
  1062. pci_disable_msix(efx->pci_dev);
  1063. return rc;
  1064. }
  1065. for (i = 0; i < n_channels; i++)
  1066. efx_get_channel(efx, i)->irq =
  1067. xentries[i].vector;
  1068. } else {
  1069. /* Fall back to single channel MSI */
  1070. efx->interrupt_mode = EFX_INT_MODE_MSI;
  1071. netif_err(efx, drv, efx->net_dev,
  1072. "could not enable MSI-X\n");
  1073. }
  1074. }
  1075. /* Try single interrupt MSI */
  1076. if (efx->interrupt_mode == EFX_INT_MODE_MSI) {
  1077. efx->n_channels = 1;
  1078. efx->n_rx_channels = 1;
  1079. efx->n_tx_channels = 1;
  1080. rc = pci_enable_msi(efx->pci_dev);
  1081. if (rc == 0) {
  1082. efx_get_channel(efx, 0)->irq = efx->pci_dev->irq;
  1083. } else {
  1084. netif_err(efx, drv, efx->net_dev,
  1085. "could not enable MSI\n");
  1086. efx->interrupt_mode = EFX_INT_MODE_LEGACY;
  1087. }
  1088. }
  1089. /* Assume legacy interrupts */
  1090. if (efx->interrupt_mode == EFX_INT_MODE_LEGACY) {
  1091. efx->n_channels = 1 + (separate_tx_channels ? 1 : 0);
  1092. efx->n_rx_channels = 1;
  1093. efx->n_tx_channels = 1;
  1094. efx->legacy_irq = efx->pci_dev->irq;
  1095. }
  1096. return 0;
  1097. }
  1098. static void efx_remove_interrupts(struct efx_nic *efx)
  1099. {
  1100. struct efx_channel *channel;
  1101. /* Remove MSI/MSI-X interrupts */
  1102. efx_for_each_channel(channel, efx)
  1103. channel->irq = 0;
  1104. pci_disable_msi(efx->pci_dev);
  1105. pci_disable_msix(efx->pci_dev);
  1106. /* Remove legacy interrupt */
  1107. efx->legacy_irq = 0;
  1108. }
  1109. static void efx_set_channels(struct efx_nic *efx)
  1110. {
  1111. struct efx_channel *channel;
  1112. struct efx_tx_queue *tx_queue;
  1113. efx->tx_channel_offset =
  1114. separate_tx_channels ? efx->n_channels - efx->n_tx_channels : 0;
  1115. /* We need to adjust the TX queue numbers if we have separate
  1116. * RX-only and TX-only channels.
  1117. */
  1118. efx_for_each_channel(channel, efx) {
  1119. efx_for_each_channel_tx_queue(tx_queue, channel)
  1120. tx_queue->queue -= (efx->tx_channel_offset *
  1121. EFX_TXQ_TYPES);
  1122. }
  1123. }
  1124. static int efx_probe_nic(struct efx_nic *efx)
  1125. {
  1126. size_t i;
  1127. int rc;
  1128. netif_dbg(efx, probe, efx->net_dev, "creating NIC\n");
  1129. /* Carry out hardware-type specific initialisation */
  1130. rc = efx->type->probe(efx);
  1131. if (rc)
  1132. return rc;
  1133. /* Determine the number of channels and queues by trying to hook
  1134. * in MSI-X interrupts. */
  1135. rc = efx_probe_interrupts(efx);
  1136. if (rc)
  1137. goto fail;
  1138. if (efx->n_channels > 1)
  1139. get_random_bytes(&efx->rx_hash_key, sizeof(efx->rx_hash_key));
  1140. for (i = 0; i < ARRAY_SIZE(efx->rx_indir_table); i++)
  1141. efx->rx_indir_table[i] = i % efx->n_rx_channels;
  1142. efx_set_channels(efx);
  1143. netif_set_real_num_tx_queues(efx->net_dev, efx->n_tx_channels);
  1144. netif_set_real_num_rx_queues(efx->net_dev, efx->n_rx_channels);
  1145. /* Initialise the interrupt moderation settings */
  1146. efx_init_irq_moderation(efx, tx_irq_mod_usec, rx_irq_mod_usec, true);
  1147. return 0;
  1148. fail:
  1149. efx->type->remove(efx);
  1150. return rc;
  1151. }
  1152. static void efx_remove_nic(struct efx_nic *efx)
  1153. {
  1154. netif_dbg(efx, drv, efx->net_dev, "destroying NIC\n");
  1155. efx_remove_interrupts(efx);
  1156. efx->type->remove(efx);
  1157. }
  1158. /**************************************************************************
  1159. *
  1160. * NIC startup/shutdown
  1161. *
  1162. *************************************************************************/
  1163. static int efx_probe_all(struct efx_nic *efx)
  1164. {
  1165. int rc;
  1166. rc = efx_probe_nic(efx);
  1167. if (rc) {
  1168. netif_err(efx, probe, efx->net_dev, "failed to create NIC\n");
  1169. goto fail1;
  1170. }
  1171. rc = efx_probe_port(efx);
  1172. if (rc) {
  1173. netif_err(efx, probe, efx->net_dev, "failed to create port\n");
  1174. goto fail2;
  1175. }
  1176. efx->rxq_entries = efx->txq_entries = EFX_DEFAULT_DMAQ_SIZE;
  1177. rc = efx_probe_channels(efx);
  1178. if (rc)
  1179. goto fail3;
  1180. rc = efx_probe_filters(efx);
  1181. if (rc) {
  1182. netif_err(efx, probe, efx->net_dev,
  1183. "failed to create filter tables\n");
  1184. goto fail4;
  1185. }
  1186. return 0;
  1187. fail4:
  1188. efx_remove_channels(efx);
  1189. fail3:
  1190. efx_remove_port(efx);
  1191. fail2:
  1192. efx_remove_nic(efx);
  1193. fail1:
  1194. return rc;
  1195. }
  1196. /* Called after previous invocation(s) of efx_stop_all, restarts the
  1197. * port, kernel transmit queue, NAPI processing and hardware interrupts,
  1198. * and ensures that the port is scheduled to be reconfigured.
  1199. * This function is safe to call multiple times when the NIC is in any
  1200. * state. */
  1201. static void efx_start_all(struct efx_nic *efx)
  1202. {
  1203. struct efx_channel *channel;
  1204. EFX_ASSERT_RESET_SERIALISED(efx);
  1205. /* Check that it is appropriate to restart the interface. All
  1206. * of these flags are safe to read under just the rtnl lock */
  1207. if (efx->port_enabled)
  1208. return;
  1209. if ((efx->state != STATE_RUNNING) && (efx->state != STATE_INIT))
  1210. return;
  1211. if (efx_dev_registered(efx) && !netif_running(efx->net_dev))
  1212. return;
  1213. /* Mark the port as enabled so port reconfigurations can start, then
  1214. * restart the transmit interface early so the watchdog timer stops */
  1215. efx_start_port(efx);
  1216. if (efx_dev_registered(efx) && netif_device_present(efx->net_dev))
  1217. netif_tx_wake_all_queues(efx->net_dev);
  1218. efx_for_each_channel(channel, efx)
  1219. efx_start_channel(channel);
  1220. if (efx->legacy_irq)
  1221. efx->legacy_irq_enabled = true;
  1222. efx_nic_enable_interrupts(efx);
  1223. /* Switch to event based MCDI completions after enabling interrupts.
  1224. * If a reset has been scheduled, then we need to stay in polled mode.
  1225. * Rather than serialising efx_mcdi_mode_event() [which sleeps] and
  1226. * reset_pending [modified from an atomic context], we instead guarantee
  1227. * that efx_mcdi_mode_poll() isn't reverted erroneously */
  1228. efx_mcdi_mode_event(efx);
  1229. if (efx->reset_pending != RESET_TYPE_NONE)
  1230. efx_mcdi_mode_poll(efx);
  1231. /* Start the hardware monitor if there is one. Otherwise (we're link
  1232. * event driven), we have to poll the PHY because after an event queue
  1233. * flush, we could have a missed a link state change */
  1234. if (efx->type->monitor != NULL) {
  1235. queue_delayed_work(efx->workqueue, &efx->monitor_work,
  1236. efx_monitor_interval);
  1237. } else {
  1238. mutex_lock(&efx->mac_lock);
  1239. if (efx->phy_op->poll(efx))
  1240. efx_link_status_changed(efx);
  1241. mutex_unlock(&efx->mac_lock);
  1242. }
  1243. efx->type->start_stats(efx);
  1244. }
  1245. /* Flush all delayed work. Should only be called when no more delayed work
  1246. * will be scheduled. This doesn't flush pending online resets (efx_reset),
  1247. * since we're holding the rtnl_lock at this point. */
  1248. static void efx_flush_all(struct efx_nic *efx)
  1249. {
  1250. /* Make sure the hardware monitor is stopped */
  1251. cancel_delayed_work_sync(&efx->monitor_work);
  1252. /* Stop scheduled port reconfigurations */
  1253. cancel_work_sync(&efx->mac_work);
  1254. }
  1255. /* Quiesce hardware and software without bringing the link down.
  1256. * Safe to call multiple times, when the nic and interface is in any
  1257. * state. The caller is guaranteed to subsequently be in a position
  1258. * to modify any hardware and software state they see fit without
  1259. * taking locks. */
  1260. static void efx_stop_all(struct efx_nic *efx)
  1261. {
  1262. struct efx_channel *channel;
  1263. EFX_ASSERT_RESET_SERIALISED(efx);
  1264. /* port_enabled can be read safely under the rtnl lock */
  1265. if (!efx->port_enabled)
  1266. return;
  1267. efx->type->stop_stats(efx);
  1268. /* Switch to MCDI polling on Siena before disabling interrupts */
  1269. efx_mcdi_mode_poll(efx);
  1270. /* Disable interrupts and wait for ISR to complete */
  1271. efx_nic_disable_interrupts(efx);
  1272. if (efx->legacy_irq) {
  1273. synchronize_irq(efx->legacy_irq);
  1274. efx->legacy_irq_enabled = false;
  1275. }
  1276. efx_for_each_channel(channel, efx) {
  1277. if (channel->irq)
  1278. synchronize_irq(channel->irq);
  1279. }
  1280. /* Stop all NAPI processing and synchronous rx refills */
  1281. efx_for_each_channel(channel, efx)
  1282. efx_stop_channel(channel);
  1283. /* Stop all asynchronous port reconfigurations. Since all
  1284. * event processing has already been stopped, there is no
  1285. * window to loose phy events */
  1286. efx_stop_port(efx);
  1287. /* Flush efx_mac_work(), refill_workqueue, monitor_work */
  1288. efx_flush_all(efx);
  1289. /* Stop the kernel transmit interface late, so the watchdog
  1290. * timer isn't ticking over the flush */
  1291. if (efx_dev_registered(efx)) {
  1292. netif_tx_stop_all_queues(efx->net_dev);
  1293. netif_tx_lock_bh(efx->net_dev);
  1294. netif_tx_unlock_bh(efx->net_dev);
  1295. }
  1296. }
  1297. static void efx_remove_all(struct efx_nic *efx)
  1298. {
  1299. efx_remove_filters(efx);
  1300. efx_remove_channels(efx);
  1301. efx_remove_port(efx);
  1302. efx_remove_nic(efx);
  1303. }
  1304. /**************************************************************************
  1305. *
  1306. * Interrupt moderation
  1307. *
  1308. **************************************************************************/
  1309. static unsigned irq_mod_ticks(int usecs, int resolution)
  1310. {
  1311. if (usecs <= 0)
  1312. return 0; /* cannot receive interrupts ahead of time :-) */
  1313. if (usecs < resolution)
  1314. return 1; /* never round down to 0 */
  1315. return usecs / resolution;
  1316. }
  1317. /* Set interrupt moderation parameters */
  1318. void efx_init_irq_moderation(struct efx_nic *efx, int tx_usecs, int rx_usecs,
  1319. bool rx_adaptive)
  1320. {
  1321. struct efx_channel *channel;
  1322. unsigned tx_ticks = irq_mod_ticks(tx_usecs, EFX_IRQ_MOD_RESOLUTION);
  1323. unsigned rx_ticks = irq_mod_ticks(rx_usecs, EFX_IRQ_MOD_RESOLUTION);
  1324. EFX_ASSERT_RESET_SERIALISED(efx);
  1325. efx->irq_rx_adaptive = rx_adaptive;
  1326. efx->irq_rx_moderation = rx_ticks;
  1327. efx_for_each_channel(channel, efx) {
  1328. if (efx_channel_has_rx_queue(channel))
  1329. channel->irq_moderation = rx_ticks;
  1330. else if (efx_channel_has_tx_queues(channel))
  1331. channel->irq_moderation = tx_ticks;
  1332. }
  1333. }
  1334. /**************************************************************************
  1335. *
  1336. * Hardware monitor
  1337. *
  1338. **************************************************************************/
  1339. /* Run periodically off the general workqueue */
  1340. static void efx_monitor(struct work_struct *data)
  1341. {
  1342. struct efx_nic *efx = container_of(data, struct efx_nic,
  1343. monitor_work.work);
  1344. netif_vdbg(efx, timer, efx->net_dev,
  1345. "hardware monitor executing on CPU %d\n",
  1346. raw_smp_processor_id());
  1347. BUG_ON(efx->type->monitor == NULL);
  1348. /* If the mac_lock is already held then it is likely a port
  1349. * reconfiguration is already in place, which will likely do
  1350. * most of the work of monitor() anyway. */
  1351. if (mutex_trylock(&efx->mac_lock)) {
  1352. if (efx->port_enabled)
  1353. efx->type->monitor(efx);
  1354. mutex_unlock(&efx->mac_lock);
  1355. }
  1356. queue_delayed_work(efx->workqueue, &efx->monitor_work,
  1357. efx_monitor_interval);
  1358. }
  1359. /**************************************************************************
  1360. *
  1361. * ioctls
  1362. *
  1363. *************************************************************************/
  1364. /* Net device ioctl
  1365. * Context: process, rtnl_lock() held.
  1366. */
  1367. static int efx_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1368. {
  1369. struct efx_nic *efx = netdev_priv(net_dev);
  1370. struct mii_ioctl_data *data = if_mii(ifr);
  1371. EFX_ASSERT_RESET_SERIALISED(efx);
  1372. /* Convert phy_id from older PRTAD/DEVAD format */
  1373. if ((cmd == SIOCGMIIREG || cmd == SIOCSMIIREG) &&
  1374. (data->phy_id & 0xfc00) == 0x0400)
  1375. data->phy_id ^= MDIO_PHY_ID_C45 | 0x0400;
  1376. return mdio_mii_ioctl(&efx->mdio, data, cmd);
  1377. }
  1378. /**************************************************************************
  1379. *
  1380. * NAPI interface
  1381. *
  1382. **************************************************************************/
  1383. static void efx_init_napi(struct efx_nic *efx)
  1384. {
  1385. struct efx_channel *channel;
  1386. efx_for_each_channel(channel, efx) {
  1387. channel->napi_dev = efx->net_dev;
  1388. netif_napi_add(channel->napi_dev, &channel->napi_str,
  1389. efx_poll, napi_weight);
  1390. }
  1391. }
  1392. static void efx_fini_napi_channel(struct efx_channel *channel)
  1393. {
  1394. if (channel->napi_dev)
  1395. netif_napi_del(&channel->napi_str);
  1396. channel->napi_dev = NULL;
  1397. }
  1398. static void efx_fini_napi(struct efx_nic *efx)
  1399. {
  1400. struct efx_channel *channel;
  1401. efx_for_each_channel(channel, efx)
  1402. efx_fini_napi_channel(channel);
  1403. }
  1404. /**************************************************************************
  1405. *
  1406. * Kernel netpoll interface
  1407. *
  1408. *************************************************************************/
  1409. #ifdef CONFIG_NET_POLL_CONTROLLER
  1410. /* Although in the common case interrupts will be disabled, this is not
  1411. * guaranteed. However, all our work happens inside the NAPI callback,
  1412. * so no locking is required.
  1413. */
  1414. static void efx_netpoll(struct net_device *net_dev)
  1415. {
  1416. struct efx_nic *efx = netdev_priv(net_dev);
  1417. struct efx_channel *channel;
  1418. efx_for_each_channel(channel, efx)
  1419. efx_schedule_channel(channel);
  1420. }
  1421. #endif
  1422. /**************************************************************************
  1423. *
  1424. * Kernel net device interface
  1425. *
  1426. *************************************************************************/
  1427. /* Context: process, rtnl_lock() held. */
  1428. static int efx_net_open(struct net_device *net_dev)
  1429. {
  1430. struct efx_nic *efx = netdev_priv(net_dev);
  1431. EFX_ASSERT_RESET_SERIALISED(efx);
  1432. netif_dbg(efx, ifup, efx->net_dev, "opening device on CPU %d\n",
  1433. raw_smp_processor_id());
  1434. if (efx->state == STATE_DISABLED)
  1435. return -EIO;
  1436. if (efx->phy_mode & PHY_MODE_SPECIAL)
  1437. return -EBUSY;
  1438. if (efx_mcdi_poll_reboot(efx) && efx_reset(efx, RESET_TYPE_ALL))
  1439. return -EIO;
  1440. /* Notify the kernel of the link state polled during driver load,
  1441. * before the monitor starts running */
  1442. efx_link_status_changed(efx);
  1443. efx_start_all(efx);
  1444. return 0;
  1445. }
  1446. /* Context: process, rtnl_lock() held.
  1447. * Note that the kernel will ignore our return code; this method
  1448. * should really be a void.
  1449. */
  1450. static int efx_net_stop(struct net_device *net_dev)
  1451. {
  1452. struct efx_nic *efx = netdev_priv(net_dev);
  1453. netif_dbg(efx, ifdown, efx->net_dev, "closing on CPU %d\n",
  1454. raw_smp_processor_id());
  1455. if (efx->state != STATE_DISABLED) {
  1456. /* Stop the device and flush all the channels */
  1457. efx_stop_all(efx);
  1458. efx_fini_channels(efx);
  1459. efx_init_channels(efx);
  1460. }
  1461. return 0;
  1462. }
  1463. /* Context: process, dev_base_lock or RTNL held, non-blocking. */
  1464. static struct rtnl_link_stats64 *efx_net_stats(struct net_device *net_dev, struct rtnl_link_stats64 *stats)
  1465. {
  1466. struct efx_nic *efx = netdev_priv(net_dev);
  1467. struct efx_mac_stats *mac_stats = &efx->mac_stats;
  1468. spin_lock_bh(&efx->stats_lock);
  1469. efx->type->update_stats(efx);
  1470. spin_unlock_bh(&efx->stats_lock);
  1471. stats->rx_packets = mac_stats->rx_packets;
  1472. stats->tx_packets = mac_stats->tx_packets;
  1473. stats->rx_bytes = mac_stats->rx_bytes;
  1474. stats->tx_bytes = mac_stats->tx_bytes;
  1475. stats->rx_dropped = efx->n_rx_nodesc_drop_cnt;
  1476. stats->multicast = mac_stats->rx_multicast;
  1477. stats->collisions = mac_stats->tx_collision;
  1478. stats->rx_length_errors = (mac_stats->rx_gtjumbo +
  1479. mac_stats->rx_length_error);
  1480. stats->rx_crc_errors = mac_stats->rx_bad;
  1481. stats->rx_frame_errors = mac_stats->rx_align_error;
  1482. stats->rx_fifo_errors = mac_stats->rx_overflow;
  1483. stats->rx_missed_errors = mac_stats->rx_missed;
  1484. stats->tx_window_errors = mac_stats->tx_late_collision;
  1485. stats->rx_errors = (stats->rx_length_errors +
  1486. stats->rx_crc_errors +
  1487. stats->rx_frame_errors +
  1488. mac_stats->rx_symbol_error);
  1489. stats->tx_errors = (stats->tx_window_errors +
  1490. mac_stats->tx_bad);
  1491. return stats;
  1492. }
  1493. /* Context: netif_tx_lock held, BHs disabled. */
  1494. static void efx_watchdog(struct net_device *net_dev)
  1495. {
  1496. struct efx_nic *efx = netdev_priv(net_dev);
  1497. netif_err(efx, tx_err, efx->net_dev,
  1498. "TX stuck with port_enabled=%d: resetting channels\n",
  1499. efx->port_enabled);
  1500. efx_schedule_reset(efx, RESET_TYPE_TX_WATCHDOG);
  1501. }
  1502. /* Context: process, rtnl_lock() held. */
  1503. static int efx_change_mtu(struct net_device *net_dev, int new_mtu)
  1504. {
  1505. struct efx_nic *efx = netdev_priv(net_dev);
  1506. int rc = 0;
  1507. EFX_ASSERT_RESET_SERIALISED(efx);
  1508. if (new_mtu > EFX_MAX_MTU)
  1509. return -EINVAL;
  1510. efx_stop_all(efx);
  1511. netif_dbg(efx, drv, efx->net_dev, "changing MTU to %d\n", new_mtu);
  1512. efx_fini_channels(efx);
  1513. mutex_lock(&efx->mac_lock);
  1514. /* Reconfigure the MAC before enabling the dma queues so that
  1515. * the RX buffers don't overflow */
  1516. net_dev->mtu = new_mtu;
  1517. efx->mac_op->reconfigure(efx);
  1518. mutex_unlock(&efx->mac_lock);
  1519. efx_init_channels(efx);
  1520. efx_start_all(efx);
  1521. return rc;
  1522. }
  1523. static int efx_set_mac_address(struct net_device *net_dev, void *data)
  1524. {
  1525. struct efx_nic *efx = netdev_priv(net_dev);
  1526. struct sockaddr *addr = data;
  1527. char *new_addr = addr->sa_data;
  1528. EFX_ASSERT_RESET_SERIALISED(efx);
  1529. if (!is_valid_ether_addr(new_addr)) {
  1530. netif_err(efx, drv, efx->net_dev,
  1531. "invalid ethernet MAC address requested: %pM\n",
  1532. new_addr);
  1533. return -EINVAL;
  1534. }
  1535. memcpy(net_dev->dev_addr, new_addr, net_dev->addr_len);
  1536. /* Reconfigure the MAC */
  1537. mutex_lock(&efx->mac_lock);
  1538. efx->mac_op->reconfigure(efx);
  1539. mutex_unlock(&efx->mac_lock);
  1540. return 0;
  1541. }
  1542. /* Context: netif_addr_lock held, BHs disabled. */
  1543. static void efx_set_multicast_list(struct net_device *net_dev)
  1544. {
  1545. struct efx_nic *efx = netdev_priv(net_dev);
  1546. struct netdev_hw_addr *ha;
  1547. union efx_multicast_hash *mc_hash = &efx->multicast_hash;
  1548. u32 crc;
  1549. int bit;
  1550. efx->promiscuous = !!(net_dev->flags & IFF_PROMISC);
  1551. /* Build multicast hash table */
  1552. if (efx->promiscuous || (net_dev->flags & IFF_ALLMULTI)) {
  1553. memset(mc_hash, 0xff, sizeof(*mc_hash));
  1554. } else {
  1555. memset(mc_hash, 0x00, sizeof(*mc_hash));
  1556. netdev_for_each_mc_addr(ha, net_dev) {
  1557. crc = ether_crc_le(ETH_ALEN, ha->addr);
  1558. bit = crc & (EFX_MCAST_HASH_ENTRIES - 1);
  1559. set_bit_le(bit, mc_hash->byte);
  1560. }
  1561. /* Broadcast packets go through the multicast hash filter.
  1562. * ether_crc_le() of the broadcast address is 0xbe2612ff
  1563. * so we always add bit 0xff to the mask.
  1564. */
  1565. set_bit_le(0xff, mc_hash->byte);
  1566. }
  1567. if (efx->port_enabled)
  1568. queue_work(efx->workqueue, &efx->mac_work);
  1569. /* Otherwise efx_start_port() will do this */
  1570. }
  1571. static int efx_set_features(struct net_device *net_dev, u32 data)
  1572. {
  1573. struct efx_nic *efx = netdev_priv(net_dev);
  1574. /* If disabling RX n-tuple filtering, clear existing filters */
  1575. if (net_dev->features & ~data & NETIF_F_NTUPLE)
  1576. efx_filter_clear_rx(efx, EFX_FILTER_PRI_MANUAL);
  1577. return 0;
  1578. }
  1579. static const struct net_device_ops efx_netdev_ops = {
  1580. .ndo_open = efx_net_open,
  1581. .ndo_stop = efx_net_stop,
  1582. .ndo_get_stats64 = efx_net_stats,
  1583. .ndo_tx_timeout = efx_watchdog,
  1584. .ndo_start_xmit = efx_hard_start_xmit,
  1585. .ndo_validate_addr = eth_validate_addr,
  1586. .ndo_do_ioctl = efx_ioctl,
  1587. .ndo_change_mtu = efx_change_mtu,
  1588. .ndo_set_mac_address = efx_set_mac_address,
  1589. .ndo_set_multicast_list = efx_set_multicast_list,
  1590. .ndo_set_features = efx_set_features,
  1591. #ifdef CONFIG_NET_POLL_CONTROLLER
  1592. .ndo_poll_controller = efx_netpoll,
  1593. #endif
  1594. .ndo_setup_tc = efx_setup_tc,
  1595. #ifdef CONFIG_RFS_ACCEL
  1596. .ndo_rx_flow_steer = efx_filter_rfs,
  1597. #endif
  1598. };
  1599. static void efx_update_name(struct efx_nic *efx)
  1600. {
  1601. strcpy(efx->name, efx->net_dev->name);
  1602. efx_mtd_rename(efx);
  1603. efx_set_channel_names(efx);
  1604. }
  1605. static int efx_netdev_event(struct notifier_block *this,
  1606. unsigned long event, void *ptr)
  1607. {
  1608. struct net_device *net_dev = ptr;
  1609. if (net_dev->netdev_ops == &efx_netdev_ops &&
  1610. event == NETDEV_CHANGENAME)
  1611. efx_update_name(netdev_priv(net_dev));
  1612. return NOTIFY_DONE;
  1613. }
  1614. static struct notifier_block efx_netdev_notifier = {
  1615. .notifier_call = efx_netdev_event,
  1616. };
  1617. static ssize_t
  1618. show_phy_type(struct device *dev, struct device_attribute *attr, char *buf)
  1619. {
  1620. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  1621. return sprintf(buf, "%d\n", efx->phy_type);
  1622. }
  1623. static DEVICE_ATTR(phy_type, 0644, show_phy_type, NULL);
  1624. static int efx_register_netdev(struct efx_nic *efx)
  1625. {
  1626. struct net_device *net_dev = efx->net_dev;
  1627. struct efx_channel *channel;
  1628. int rc;
  1629. net_dev->watchdog_timeo = 5 * HZ;
  1630. net_dev->irq = efx->pci_dev->irq;
  1631. net_dev->netdev_ops = &efx_netdev_ops;
  1632. SET_ETHTOOL_OPS(net_dev, &efx_ethtool_ops);
  1633. /* Clear MAC statistics */
  1634. efx->mac_op->update_stats(efx);
  1635. memset(&efx->mac_stats, 0, sizeof(efx->mac_stats));
  1636. rtnl_lock();
  1637. rc = dev_alloc_name(net_dev, net_dev->name);
  1638. if (rc < 0)
  1639. goto fail_locked;
  1640. efx_update_name(efx);
  1641. rc = register_netdevice(net_dev);
  1642. if (rc)
  1643. goto fail_locked;
  1644. efx_for_each_channel(channel, efx) {
  1645. struct efx_tx_queue *tx_queue;
  1646. efx_for_each_channel_tx_queue(tx_queue, channel)
  1647. efx_init_tx_queue_core_txq(tx_queue);
  1648. }
  1649. /* Always start with carrier off; PHY events will detect the link */
  1650. netif_carrier_off(efx->net_dev);
  1651. rtnl_unlock();
  1652. rc = device_create_file(&efx->pci_dev->dev, &dev_attr_phy_type);
  1653. if (rc) {
  1654. netif_err(efx, drv, efx->net_dev,
  1655. "failed to init net dev attributes\n");
  1656. goto fail_registered;
  1657. }
  1658. return 0;
  1659. fail_locked:
  1660. rtnl_unlock();
  1661. netif_err(efx, drv, efx->net_dev, "could not register net dev\n");
  1662. return rc;
  1663. fail_registered:
  1664. unregister_netdev(net_dev);
  1665. return rc;
  1666. }
  1667. static void efx_unregister_netdev(struct efx_nic *efx)
  1668. {
  1669. struct efx_channel *channel;
  1670. struct efx_tx_queue *tx_queue;
  1671. if (!efx->net_dev)
  1672. return;
  1673. BUG_ON(netdev_priv(efx->net_dev) != efx);
  1674. /* Free up any skbs still remaining. This has to happen before
  1675. * we try to unregister the netdev as running their destructors
  1676. * may be needed to get the device ref. count to 0. */
  1677. efx_for_each_channel(channel, efx) {
  1678. efx_for_each_channel_tx_queue(tx_queue, channel)
  1679. efx_release_tx_buffers(tx_queue);
  1680. }
  1681. if (efx_dev_registered(efx)) {
  1682. strlcpy(efx->name, pci_name(efx->pci_dev), sizeof(efx->name));
  1683. device_remove_file(&efx->pci_dev->dev, &dev_attr_phy_type);
  1684. unregister_netdev(efx->net_dev);
  1685. }
  1686. }
  1687. /**************************************************************************
  1688. *
  1689. * Device reset and suspend
  1690. *
  1691. **************************************************************************/
  1692. /* Tears down the entire software state and most of the hardware state
  1693. * before reset. */
  1694. void efx_reset_down(struct efx_nic *efx, enum reset_type method)
  1695. {
  1696. EFX_ASSERT_RESET_SERIALISED(efx);
  1697. efx_stop_all(efx);
  1698. mutex_lock(&efx->mac_lock);
  1699. efx_fini_channels(efx);
  1700. if (efx->port_initialized && method != RESET_TYPE_INVISIBLE)
  1701. efx->phy_op->fini(efx);
  1702. efx->type->fini(efx);
  1703. }
  1704. /* This function will always ensure that the locks acquired in
  1705. * efx_reset_down() are released. A failure return code indicates
  1706. * that we were unable to reinitialise the hardware, and the
  1707. * driver should be disabled. If ok is false, then the rx and tx
  1708. * engines are not restarted, pending a RESET_DISABLE. */
  1709. int efx_reset_up(struct efx_nic *efx, enum reset_type method, bool ok)
  1710. {
  1711. int rc;
  1712. EFX_ASSERT_RESET_SERIALISED(efx);
  1713. rc = efx->type->init(efx);
  1714. if (rc) {
  1715. netif_err(efx, drv, efx->net_dev, "failed to initialise NIC\n");
  1716. goto fail;
  1717. }
  1718. if (!ok)
  1719. goto fail;
  1720. if (efx->port_initialized && method != RESET_TYPE_INVISIBLE) {
  1721. rc = efx->phy_op->init(efx);
  1722. if (rc)
  1723. goto fail;
  1724. if (efx->phy_op->reconfigure(efx))
  1725. netif_err(efx, drv, efx->net_dev,
  1726. "could not restore PHY settings\n");
  1727. }
  1728. efx->mac_op->reconfigure(efx);
  1729. efx_init_channels(efx);
  1730. efx_restore_filters(efx);
  1731. mutex_unlock(&efx->mac_lock);
  1732. efx_start_all(efx);
  1733. return 0;
  1734. fail:
  1735. efx->port_initialized = false;
  1736. mutex_unlock(&efx->mac_lock);
  1737. return rc;
  1738. }
  1739. /* Reset the NIC using the specified method. Note that the reset may
  1740. * fail, in which case the card will be left in an unusable state.
  1741. *
  1742. * Caller must hold the rtnl_lock.
  1743. */
  1744. int efx_reset(struct efx_nic *efx, enum reset_type method)
  1745. {
  1746. int rc, rc2;
  1747. bool disabled;
  1748. netif_info(efx, drv, efx->net_dev, "resetting (%s)\n",
  1749. RESET_TYPE(method));
  1750. netif_device_detach(efx->net_dev);
  1751. efx_reset_down(efx, method);
  1752. rc = efx->type->reset(efx, method);
  1753. if (rc) {
  1754. netif_err(efx, drv, efx->net_dev, "failed to reset hardware\n");
  1755. goto out;
  1756. }
  1757. /* Allow resets to be rescheduled. */
  1758. efx->reset_pending = RESET_TYPE_NONE;
  1759. /* Reinitialise bus-mastering, which may have been turned off before
  1760. * the reset was scheduled. This is still appropriate, even in the
  1761. * RESET_TYPE_DISABLE since this driver generally assumes the hardware
  1762. * can respond to requests. */
  1763. pci_set_master(efx->pci_dev);
  1764. out:
  1765. /* Leave device stopped if necessary */
  1766. disabled = rc || method == RESET_TYPE_DISABLE;
  1767. rc2 = efx_reset_up(efx, method, !disabled);
  1768. if (rc2) {
  1769. disabled = true;
  1770. if (!rc)
  1771. rc = rc2;
  1772. }
  1773. if (disabled) {
  1774. dev_close(efx->net_dev);
  1775. netif_err(efx, drv, efx->net_dev, "has been disabled\n");
  1776. efx->state = STATE_DISABLED;
  1777. } else {
  1778. netif_dbg(efx, drv, efx->net_dev, "reset complete\n");
  1779. netif_device_attach(efx->net_dev);
  1780. }
  1781. return rc;
  1782. }
  1783. /* The worker thread exists so that code that cannot sleep can
  1784. * schedule a reset for later.
  1785. */
  1786. static void efx_reset_work(struct work_struct *data)
  1787. {
  1788. struct efx_nic *efx = container_of(data, struct efx_nic, reset_work);
  1789. if (efx->reset_pending == RESET_TYPE_NONE)
  1790. return;
  1791. /* If we're not RUNNING then don't reset. Leave the reset_pending
  1792. * flag set so that efx_pci_probe_main will be retried */
  1793. if (efx->state != STATE_RUNNING) {
  1794. netif_info(efx, drv, efx->net_dev,
  1795. "scheduled reset quenched. NIC not RUNNING\n");
  1796. return;
  1797. }
  1798. rtnl_lock();
  1799. (void)efx_reset(efx, efx->reset_pending);
  1800. rtnl_unlock();
  1801. }
  1802. void efx_schedule_reset(struct efx_nic *efx, enum reset_type type)
  1803. {
  1804. enum reset_type method;
  1805. if (efx->reset_pending != RESET_TYPE_NONE) {
  1806. netif_info(efx, drv, efx->net_dev,
  1807. "quenching already scheduled reset\n");
  1808. return;
  1809. }
  1810. switch (type) {
  1811. case RESET_TYPE_INVISIBLE:
  1812. case RESET_TYPE_ALL:
  1813. case RESET_TYPE_WORLD:
  1814. case RESET_TYPE_DISABLE:
  1815. method = type;
  1816. break;
  1817. case RESET_TYPE_RX_RECOVERY:
  1818. case RESET_TYPE_RX_DESC_FETCH:
  1819. case RESET_TYPE_TX_DESC_FETCH:
  1820. case RESET_TYPE_TX_SKIP:
  1821. method = RESET_TYPE_INVISIBLE;
  1822. break;
  1823. case RESET_TYPE_MC_FAILURE:
  1824. default:
  1825. method = RESET_TYPE_ALL;
  1826. break;
  1827. }
  1828. if (method != type)
  1829. netif_dbg(efx, drv, efx->net_dev,
  1830. "scheduling %s reset for %s\n",
  1831. RESET_TYPE(method), RESET_TYPE(type));
  1832. else
  1833. netif_dbg(efx, drv, efx->net_dev, "scheduling %s reset\n",
  1834. RESET_TYPE(method));
  1835. efx->reset_pending = method;
  1836. /* efx_process_channel() will no longer read events once a
  1837. * reset is scheduled. So switch back to poll'd MCDI completions. */
  1838. efx_mcdi_mode_poll(efx);
  1839. queue_work(reset_workqueue, &efx->reset_work);
  1840. }
  1841. /**************************************************************************
  1842. *
  1843. * List of NICs we support
  1844. *
  1845. **************************************************************************/
  1846. /* PCI device ID table */
  1847. static DEFINE_PCI_DEVICE_TABLE(efx_pci_table) = {
  1848. {PCI_DEVICE(EFX_VENDID_SFC, FALCON_A_P_DEVID),
  1849. .driver_data = (unsigned long) &falcon_a1_nic_type},
  1850. {PCI_DEVICE(EFX_VENDID_SFC, FALCON_B_P_DEVID),
  1851. .driver_data = (unsigned long) &falcon_b0_nic_type},
  1852. {PCI_DEVICE(EFX_VENDID_SFC, BETHPAGE_A_P_DEVID),
  1853. .driver_data = (unsigned long) &siena_a0_nic_type},
  1854. {PCI_DEVICE(EFX_VENDID_SFC, SIENA_A_P_DEVID),
  1855. .driver_data = (unsigned long) &siena_a0_nic_type},
  1856. {0} /* end of list */
  1857. };
  1858. /**************************************************************************
  1859. *
  1860. * Dummy PHY/MAC operations
  1861. *
  1862. * Can be used for some unimplemented operations
  1863. * Needed so all function pointers are valid and do not have to be tested
  1864. * before use
  1865. *
  1866. **************************************************************************/
  1867. int efx_port_dummy_op_int(struct efx_nic *efx)
  1868. {
  1869. return 0;
  1870. }
  1871. void efx_port_dummy_op_void(struct efx_nic *efx) {}
  1872. static bool efx_port_dummy_op_poll(struct efx_nic *efx)
  1873. {
  1874. return false;
  1875. }
  1876. static const struct efx_phy_operations efx_dummy_phy_operations = {
  1877. .init = efx_port_dummy_op_int,
  1878. .reconfigure = efx_port_dummy_op_int,
  1879. .poll = efx_port_dummy_op_poll,
  1880. .fini = efx_port_dummy_op_void,
  1881. };
  1882. /**************************************************************************
  1883. *
  1884. * Data housekeeping
  1885. *
  1886. **************************************************************************/
  1887. /* This zeroes out and then fills in the invariants in a struct
  1888. * efx_nic (including all sub-structures).
  1889. */
  1890. static int efx_init_struct(struct efx_nic *efx, const struct efx_nic_type *type,
  1891. struct pci_dev *pci_dev, struct net_device *net_dev)
  1892. {
  1893. int i;
  1894. /* Initialise common structures */
  1895. memset(efx, 0, sizeof(*efx));
  1896. spin_lock_init(&efx->biu_lock);
  1897. #ifdef CONFIG_SFC_MTD
  1898. INIT_LIST_HEAD(&efx->mtd_list);
  1899. #endif
  1900. INIT_WORK(&efx->reset_work, efx_reset_work);
  1901. INIT_DELAYED_WORK(&efx->monitor_work, efx_monitor);
  1902. efx->pci_dev = pci_dev;
  1903. efx->msg_enable = debug;
  1904. efx->state = STATE_INIT;
  1905. efx->reset_pending = RESET_TYPE_NONE;
  1906. strlcpy(efx->name, pci_name(pci_dev), sizeof(efx->name));
  1907. efx->net_dev = net_dev;
  1908. spin_lock_init(&efx->stats_lock);
  1909. mutex_init(&efx->mac_lock);
  1910. efx->mac_op = type->default_mac_ops;
  1911. efx->phy_op = &efx_dummy_phy_operations;
  1912. efx->mdio.dev = net_dev;
  1913. INIT_WORK(&efx->mac_work, efx_mac_work);
  1914. for (i = 0; i < EFX_MAX_CHANNELS; i++) {
  1915. efx->channel[i] = efx_alloc_channel(efx, i, NULL);
  1916. if (!efx->channel[i])
  1917. goto fail;
  1918. }
  1919. efx->type = type;
  1920. EFX_BUG_ON_PARANOID(efx->type->phys_addr_channels > EFX_MAX_CHANNELS);
  1921. /* Higher numbered interrupt modes are less capable! */
  1922. efx->interrupt_mode = max(efx->type->max_interrupt_mode,
  1923. interrupt_mode);
  1924. /* Would be good to use the net_dev name, but we're too early */
  1925. snprintf(efx->workqueue_name, sizeof(efx->workqueue_name), "sfc%s",
  1926. pci_name(pci_dev));
  1927. efx->workqueue = create_singlethread_workqueue(efx->workqueue_name);
  1928. if (!efx->workqueue)
  1929. goto fail;
  1930. return 0;
  1931. fail:
  1932. efx_fini_struct(efx);
  1933. return -ENOMEM;
  1934. }
  1935. static void efx_fini_struct(struct efx_nic *efx)
  1936. {
  1937. int i;
  1938. for (i = 0; i < EFX_MAX_CHANNELS; i++)
  1939. kfree(efx->channel[i]);
  1940. if (efx->workqueue) {
  1941. destroy_workqueue(efx->workqueue);
  1942. efx->workqueue = NULL;
  1943. }
  1944. }
  1945. /**************************************************************************
  1946. *
  1947. * PCI interface
  1948. *
  1949. **************************************************************************/
  1950. /* Main body of final NIC shutdown code
  1951. * This is called only at module unload (or hotplug removal).
  1952. */
  1953. static void efx_pci_remove_main(struct efx_nic *efx)
  1954. {
  1955. #ifdef CONFIG_RFS_ACCEL
  1956. free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
  1957. efx->net_dev->rx_cpu_rmap = NULL;
  1958. #endif
  1959. efx_nic_fini_interrupt(efx);
  1960. efx_fini_channels(efx);
  1961. efx_fini_port(efx);
  1962. efx->type->fini(efx);
  1963. efx_fini_napi(efx);
  1964. efx_remove_all(efx);
  1965. }
  1966. /* Final NIC shutdown
  1967. * This is called only at module unload (or hotplug removal).
  1968. */
  1969. static void efx_pci_remove(struct pci_dev *pci_dev)
  1970. {
  1971. struct efx_nic *efx;
  1972. efx = pci_get_drvdata(pci_dev);
  1973. if (!efx)
  1974. return;
  1975. /* Mark the NIC as fini, then stop the interface */
  1976. rtnl_lock();
  1977. efx->state = STATE_FINI;
  1978. dev_close(efx->net_dev);
  1979. /* Allow any queued efx_resets() to complete */
  1980. rtnl_unlock();
  1981. efx_unregister_netdev(efx);
  1982. efx_mtd_remove(efx);
  1983. /* Wait for any scheduled resets to complete. No more will be
  1984. * scheduled from this point because efx_stop_all() has been
  1985. * called, we are no longer registered with driverlink, and
  1986. * the net_device's have been removed. */
  1987. cancel_work_sync(&efx->reset_work);
  1988. efx_pci_remove_main(efx);
  1989. efx_fini_io(efx);
  1990. netif_dbg(efx, drv, efx->net_dev, "shutdown successful\n");
  1991. pci_set_drvdata(pci_dev, NULL);
  1992. efx_fini_struct(efx);
  1993. free_netdev(efx->net_dev);
  1994. };
  1995. /* Main body of NIC initialisation
  1996. * This is called at module load (or hotplug insertion, theoretically).
  1997. */
  1998. static int efx_pci_probe_main(struct efx_nic *efx)
  1999. {
  2000. int rc;
  2001. /* Do start-of-day initialisation */
  2002. rc = efx_probe_all(efx);
  2003. if (rc)
  2004. goto fail1;
  2005. efx_init_napi(efx);
  2006. rc = efx->type->init(efx);
  2007. if (rc) {
  2008. netif_err(efx, probe, efx->net_dev,
  2009. "failed to initialise NIC\n");
  2010. goto fail3;
  2011. }
  2012. rc = efx_init_port(efx);
  2013. if (rc) {
  2014. netif_err(efx, probe, efx->net_dev,
  2015. "failed to initialise port\n");
  2016. goto fail4;
  2017. }
  2018. efx_init_channels(efx);
  2019. rc = efx_nic_init_interrupt(efx);
  2020. if (rc)
  2021. goto fail5;
  2022. return 0;
  2023. fail5:
  2024. efx_fini_channels(efx);
  2025. efx_fini_port(efx);
  2026. fail4:
  2027. efx->type->fini(efx);
  2028. fail3:
  2029. efx_fini_napi(efx);
  2030. efx_remove_all(efx);
  2031. fail1:
  2032. return rc;
  2033. }
  2034. /* NIC initialisation
  2035. *
  2036. * This is called at module load (or hotplug insertion,
  2037. * theoretically). It sets up PCI mappings, tests and resets the NIC,
  2038. * sets up and registers the network devices with the kernel and hooks
  2039. * the interrupt service routine. It does not prepare the device for
  2040. * transmission; this is left to the first time one of the network
  2041. * interfaces is brought up (i.e. efx_net_open).
  2042. */
  2043. static int __devinit efx_pci_probe(struct pci_dev *pci_dev,
  2044. const struct pci_device_id *entry)
  2045. {
  2046. const struct efx_nic_type *type = (const struct efx_nic_type *) entry->driver_data;
  2047. struct net_device *net_dev;
  2048. struct efx_nic *efx;
  2049. int i, rc;
  2050. /* Allocate and initialise a struct net_device and struct efx_nic */
  2051. net_dev = alloc_etherdev_mqs(sizeof(*efx), EFX_MAX_CORE_TX_QUEUES,
  2052. EFX_MAX_RX_QUEUES);
  2053. if (!net_dev)
  2054. return -ENOMEM;
  2055. net_dev->features |= (type->offload_features | NETIF_F_SG |
  2056. NETIF_F_HIGHDMA | NETIF_F_TSO |
  2057. NETIF_F_RXCSUM);
  2058. if (type->offload_features & NETIF_F_V6_CSUM)
  2059. net_dev->features |= NETIF_F_TSO6;
  2060. /* Mask for features that also apply to VLAN devices */
  2061. net_dev->vlan_features |= (NETIF_F_ALL_CSUM | NETIF_F_SG |
  2062. NETIF_F_HIGHDMA | NETIF_F_ALL_TSO |
  2063. NETIF_F_RXCSUM);
  2064. /* All offloads can be toggled */
  2065. net_dev->hw_features = net_dev->features & ~NETIF_F_HIGHDMA;
  2066. efx = netdev_priv(net_dev);
  2067. pci_set_drvdata(pci_dev, efx);
  2068. SET_NETDEV_DEV(net_dev, &pci_dev->dev);
  2069. rc = efx_init_struct(efx, type, pci_dev, net_dev);
  2070. if (rc)
  2071. goto fail1;
  2072. netif_info(efx, probe, efx->net_dev,
  2073. "Solarflare Communications NIC detected\n");
  2074. /* Set up basic I/O (BAR mappings etc) */
  2075. rc = efx_init_io(efx);
  2076. if (rc)
  2077. goto fail2;
  2078. /* No serialisation is required with the reset path because
  2079. * we're in STATE_INIT. */
  2080. for (i = 0; i < 5; i++) {
  2081. rc = efx_pci_probe_main(efx);
  2082. /* Serialise against efx_reset(). No more resets will be
  2083. * scheduled since efx_stop_all() has been called, and we
  2084. * have not and never have been registered with either
  2085. * the rtnetlink or driverlink layers. */
  2086. cancel_work_sync(&efx->reset_work);
  2087. if (rc == 0) {
  2088. if (efx->reset_pending != RESET_TYPE_NONE) {
  2089. /* If there was a scheduled reset during
  2090. * probe, the NIC is probably hosed anyway */
  2091. efx_pci_remove_main(efx);
  2092. rc = -EIO;
  2093. } else {
  2094. break;
  2095. }
  2096. }
  2097. /* Retry if a recoverably reset event has been scheduled */
  2098. if ((efx->reset_pending != RESET_TYPE_INVISIBLE) &&
  2099. (efx->reset_pending != RESET_TYPE_ALL))
  2100. goto fail3;
  2101. efx->reset_pending = RESET_TYPE_NONE;
  2102. }
  2103. if (rc) {
  2104. netif_err(efx, probe, efx->net_dev, "Could not reset NIC\n");
  2105. goto fail4;
  2106. }
  2107. /* Switch to the running state before we expose the device to the OS,
  2108. * so that dev_open()|efx_start_all() will actually start the device */
  2109. efx->state = STATE_RUNNING;
  2110. rc = efx_register_netdev(efx);
  2111. if (rc)
  2112. goto fail5;
  2113. netif_dbg(efx, probe, efx->net_dev, "initialisation successful\n");
  2114. rtnl_lock();
  2115. efx_mtd_probe(efx); /* allowed to fail */
  2116. rtnl_unlock();
  2117. return 0;
  2118. fail5:
  2119. efx_pci_remove_main(efx);
  2120. fail4:
  2121. fail3:
  2122. efx_fini_io(efx);
  2123. fail2:
  2124. efx_fini_struct(efx);
  2125. fail1:
  2126. WARN_ON(rc > 0);
  2127. netif_dbg(efx, drv, efx->net_dev, "initialisation failed. rc=%d\n", rc);
  2128. free_netdev(net_dev);
  2129. return rc;
  2130. }
  2131. static int efx_pm_freeze(struct device *dev)
  2132. {
  2133. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  2134. efx->state = STATE_FINI;
  2135. netif_device_detach(efx->net_dev);
  2136. efx_stop_all(efx);
  2137. efx_fini_channels(efx);
  2138. return 0;
  2139. }
  2140. static int efx_pm_thaw(struct device *dev)
  2141. {
  2142. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  2143. efx->state = STATE_INIT;
  2144. efx_init_channels(efx);
  2145. mutex_lock(&efx->mac_lock);
  2146. efx->phy_op->reconfigure(efx);
  2147. mutex_unlock(&efx->mac_lock);
  2148. efx_start_all(efx);
  2149. netif_device_attach(efx->net_dev);
  2150. efx->state = STATE_RUNNING;
  2151. efx->type->resume_wol(efx);
  2152. /* Reschedule any quenched resets scheduled during efx_pm_freeze() */
  2153. queue_work(reset_workqueue, &efx->reset_work);
  2154. return 0;
  2155. }
  2156. static int efx_pm_poweroff(struct device *dev)
  2157. {
  2158. struct pci_dev *pci_dev = to_pci_dev(dev);
  2159. struct efx_nic *efx = pci_get_drvdata(pci_dev);
  2160. efx->type->fini(efx);
  2161. efx->reset_pending = RESET_TYPE_NONE;
  2162. pci_save_state(pci_dev);
  2163. return pci_set_power_state(pci_dev, PCI_D3hot);
  2164. }
  2165. /* Used for both resume and restore */
  2166. static int efx_pm_resume(struct device *dev)
  2167. {
  2168. struct pci_dev *pci_dev = to_pci_dev(dev);
  2169. struct efx_nic *efx = pci_get_drvdata(pci_dev);
  2170. int rc;
  2171. rc = pci_set_power_state(pci_dev, PCI_D0);
  2172. if (rc)
  2173. return rc;
  2174. pci_restore_state(pci_dev);
  2175. rc = pci_enable_device(pci_dev);
  2176. if (rc)
  2177. return rc;
  2178. pci_set_master(efx->pci_dev);
  2179. rc = efx->type->reset(efx, RESET_TYPE_ALL);
  2180. if (rc)
  2181. return rc;
  2182. rc = efx->type->init(efx);
  2183. if (rc)
  2184. return rc;
  2185. efx_pm_thaw(dev);
  2186. return 0;
  2187. }
  2188. static int efx_pm_suspend(struct device *dev)
  2189. {
  2190. int rc;
  2191. efx_pm_freeze(dev);
  2192. rc = efx_pm_poweroff(dev);
  2193. if (rc)
  2194. efx_pm_resume(dev);
  2195. return rc;
  2196. }
  2197. static struct dev_pm_ops efx_pm_ops = {
  2198. .suspend = efx_pm_suspend,
  2199. .resume = efx_pm_resume,
  2200. .freeze = efx_pm_freeze,
  2201. .thaw = efx_pm_thaw,
  2202. .poweroff = efx_pm_poweroff,
  2203. .restore = efx_pm_resume,
  2204. };
  2205. static struct pci_driver efx_pci_driver = {
  2206. .name = KBUILD_MODNAME,
  2207. .id_table = efx_pci_table,
  2208. .probe = efx_pci_probe,
  2209. .remove = efx_pci_remove,
  2210. .driver.pm = &efx_pm_ops,
  2211. };
  2212. /**************************************************************************
  2213. *
  2214. * Kernel module interface
  2215. *
  2216. *************************************************************************/
  2217. module_param(interrupt_mode, uint, 0444);
  2218. MODULE_PARM_DESC(interrupt_mode,
  2219. "Interrupt mode (0=>MSIX 1=>MSI 2=>legacy)");
  2220. static int __init efx_init_module(void)
  2221. {
  2222. int rc;
  2223. printk(KERN_INFO "Solarflare NET driver v" EFX_DRIVER_VERSION "\n");
  2224. rc = register_netdevice_notifier(&efx_netdev_notifier);
  2225. if (rc)
  2226. goto err_notifier;
  2227. reset_workqueue = create_singlethread_workqueue("sfc_reset");
  2228. if (!reset_workqueue) {
  2229. rc = -ENOMEM;
  2230. goto err_reset;
  2231. }
  2232. rc = pci_register_driver(&efx_pci_driver);
  2233. if (rc < 0)
  2234. goto err_pci;
  2235. return 0;
  2236. err_pci:
  2237. destroy_workqueue(reset_workqueue);
  2238. err_reset:
  2239. unregister_netdevice_notifier(&efx_netdev_notifier);
  2240. err_notifier:
  2241. return rc;
  2242. }
  2243. static void __exit efx_exit_module(void)
  2244. {
  2245. printk(KERN_INFO "Solarflare NET driver unloading\n");
  2246. pci_unregister_driver(&efx_pci_driver);
  2247. destroy_workqueue(reset_workqueue);
  2248. unregister_netdevice_notifier(&efx_netdev_notifier);
  2249. }
  2250. module_init(efx_init_module);
  2251. module_exit(efx_exit_module);
  2252. MODULE_AUTHOR("Solarflare Communications and "
  2253. "Michael Brown <mbrown@fensystems.co.uk>");
  2254. MODULE_DESCRIPTION("Solarflare Communications network driver");
  2255. MODULE_LICENSE("GPL");
  2256. MODULE_DEVICE_TABLE(pci, efx_pci_table);