qlcnic_ctx.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static u32
  9. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  10. {
  11. u32 rsp;
  12. int timeout = 0;
  13. do {
  14. /* give atleast 1ms for firmware to respond */
  15. msleep(1);
  16. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  17. return QLCNIC_CDRP_RSP_TIMEOUT;
  18. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  19. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  20. return rsp;
  21. }
  22. u32
  23. qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  24. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  25. {
  26. u32 rsp;
  27. u32 signature;
  28. u32 rcode = QLCNIC_RCODE_SUCCESS;
  29. struct pci_dev *pdev = adapter->pdev;
  30. signature = QLCNIC_CDRP_SIGNATURE_MAKE(pci_fn, version);
  31. /* Acquire semaphore before accessing CRB */
  32. if (qlcnic_api_lock(adapter))
  33. return QLCNIC_RCODE_TIMEOUT;
  34. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  35. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, arg1);
  36. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, arg2);
  37. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, arg3);
  38. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET, QLCNIC_CDRP_FORM_CMD(cmd));
  39. rsp = qlcnic_poll_rsp(adapter);
  40. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  41. dev_err(&pdev->dev, "card response timeout.\n");
  42. rcode = QLCNIC_RCODE_TIMEOUT;
  43. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  44. rcode = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  45. dev_err(&pdev->dev, "failed card response code:0x%x\n",
  46. rcode);
  47. }
  48. /* Release semaphore */
  49. qlcnic_api_unlock(adapter);
  50. return rcode;
  51. }
  52. static uint32_t qlcnic_temp_checksum(uint32_t *temp_buffer, u16 temp_size)
  53. {
  54. uint64_t sum = 0;
  55. int count = temp_size / sizeof(uint32_t);
  56. while (count-- > 0)
  57. sum += *temp_buffer++;
  58. while (sum >> 32)
  59. sum = (sum & 0xFFFFFFFF) + (sum >> 32);
  60. return ~sum;
  61. }
  62. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter)
  63. {
  64. int err, i;
  65. u16 temp_size;
  66. void *tmp_addr;
  67. u32 version, csum, *template, *tmp_buf;
  68. struct qlcnic_hardware_context *ahw;
  69. struct qlcnic_dump_template_hdr *tmpl_hdr, *tmp_tmpl;
  70. dma_addr_t tmp_addr_t = 0;
  71. ahw = adapter->ahw;
  72. err = qlcnic_issue_cmd(adapter,
  73. adapter->ahw->pci_func,
  74. adapter->fw_hal_version,
  75. 0,
  76. 0,
  77. 0,
  78. QLCNIC_CDRP_CMD_TEMP_SIZE);
  79. if (err != QLCNIC_RCODE_SUCCESS) {
  80. err = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  81. dev_err(&adapter->pdev->dev,
  82. "Failed to get template size %d\n", err);
  83. err = -EIO;
  84. return err;
  85. }
  86. version = QLCRD32(adapter, QLCNIC_ARG3_CRB_OFFSET);
  87. temp_size = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  88. if (!temp_size)
  89. return -EIO;
  90. tmp_addr = dma_alloc_coherent(&adapter->pdev->dev, temp_size,
  91. &tmp_addr_t, GFP_KERNEL);
  92. if (!tmp_addr) {
  93. dev_err(&adapter->pdev->dev,
  94. "Can't get memory for FW dump template\n");
  95. return -ENOMEM;
  96. }
  97. err = qlcnic_issue_cmd(adapter,
  98. adapter->ahw->pci_func,
  99. adapter->fw_hal_version,
  100. LSD(tmp_addr_t),
  101. MSD(tmp_addr_t),
  102. temp_size,
  103. QLCNIC_CDRP_CMD_GET_TEMP_HDR);
  104. if (err != QLCNIC_RCODE_SUCCESS) {
  105. dev_err(&adapter->pdev->dev,
  106. "Failed to get mini dump template header %d\n", err);
  107. err = -EIO;
  108. goto error;
  109. }
  110. tmp_tmpl = (struct qlcnic_dump_template_hdr *) tmp_addr;
  111. csum = qlcnic_temp_checksum((uint32_t *) tmp_addr, temp_size);
  112. if (csum) {
  113. dev_err(&adapter->pdev->dev,
  114. "Template header checksum validation failed\n");
  115. err = -EIO;
  116. goto error;
  117. }
  118. ahw->fw_dump.tmpl_hdr = vzalloc(temp_size);
  119. if (!ahw->fw_dump.tmpl_hdr) {
  120. err = -EIO;
  121. goto error;
  122. }
  123. tmp_buf = (u32 *) tmp_addr;
  124. template = (u32 *) ahw->fw_dump.tmpl_hdr;
  125. for (i = 0; i < temp_size/sizeof(u32); i++)
  126. *template++ = __le32_to_cpu(*tmp_buf++);
  127. tmpl_hdr = ahw->fw_dump.tmpl_hdr;
  128. if (tmpl_hdr->cap_mask > QLCNIC_DUMP_MASK_DEF &&
  129. tmpl_hdr->cap_mask <= QLCNIC_DUMP_MASK_MAX)
  130. tmpl_hdr->drv_cap_mask = tmpl_hdr->cap_mask;
  131. else
  132. tmpl_hdr->drv_cap_mask = QLCNIC_DUMP_MASK_DEF;
  133. error:
  134. dma_free_coherent(&adapter->pdev->dev, temp_size, tmp_addr, tmp_addr_t);
  135. return err;
  136. }
  137. int
  138. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  139. {
  140. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  141. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  142. if (qlcnic_issue_cmd(adapter,
  143. adapter->ahw->pci_func,
  144. adapter->fw_hal_version,
  145. recv_ctx->context_id,
  146. mtu,
  147. 0,
  148. QLCNIC_CDRP_CMD_SET_MTU)) {
  149. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  150. return -EIO;
  151. }
  152. }
  153. return 0;
  154. }
  155. static int
  156. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  157. {
  158. void *addr;
  159. struct qlcnic_hostrq_rx_ctx *prq;
  160. struct qlcnic_cardrsp_rx_ctx *prsp;
  161. struct qlcnic_hostrq_rds_ring *prq_rds;
  162. struct qlcnic_hostrq_sds_ring *prq_sds;
  163. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  164. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  165. struct qlcnic_host_rds_ring *rds_ring;
  166. struct qlcnic_host_sds_ring *sds_ring;
  167. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  168. u64 phys_addr;
  169. u8 i, nrds_rings, nsds_rings;
  170. size_t rq_size, rsp_size;
  171. u32 cap, reg, val, reg2;
  172. int err;
  173. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  174. nrds_rings = adapter->max_rds_rings;
  175. nsds_rings = adapter->max_sds_rings;
  176. rq_size =
  177. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  178. nsds_rings);
  179. rsp_size =
  180. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  181. nsds_rings);
  182. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  183. &hostrq_phys_addr, GFP_KERNEL);
  184. if (addr == NULL)
  185. return -ENOMEM;
  186. prq = (struct qlcnic_hostrq_rx_ctx *)addr;
  187. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  188. &cardrsp_phys_addr, GFP_KERNEL);
  189. if (addr == NULL) {
  190. err = -ENOMEM;
  191. goto out_free_rq;
  192. }
  193. prsp = (struct qlcnic_cardrsp_rx_ctx *)addr;
  194. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  195. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  196. | QLCNIC_CAP0_VALIDOFF);
  197. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  198. prq->valid_field_offset = offsetof(struct qlcnic_hostrq_rx_ctx,
  199. msix_handler);
  200. prq->txrx_sds_binding = nsds_rings - 1;
  201. prq->capabilities[0] = cpu_to_le32(cap);
  202. prq->host_int_crb_mode =
  203. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  204. prq->host_rds_crb_mode =
  205. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  206. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  207. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  208. prq->rds_ring_offset = 0;
  209. val = le32_to_cpu(prq->rds_ring_offset) +
  210. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  211. prq->sds_ring_offset = cpu_to_le32(val);
  212. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  213. le32_to_cpu(prq->rds_ring_offset));
  214. for (i = 0; i < nrds_rings; i++) {
  215. rds_ring = &recv_ctx->rds_rings[i];
  216. rds_ring->producer = 0;
  217. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  218. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  219. prq_rds[i].ring_kind = cpu_to_le32(i);
  220. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  221. }
  222. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  223. le32_to_cpu(prq->sds_ring_offset));
  224. for (i = 0; i < nsds_rings; i++) {
  225. sds_ring = &recv_ctx->sds_rings[i];
  226. sds_ring->consumer = 0;
  227. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  228. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  229. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  230. prq_sds[i].msi_index = cpu_to_le16(i);
  231. }
  232. phys_addr = hostrq_phys_addr;
  233. err = qlcnic_issue_cmd(adapter,
  234. adapter->ahw->pci_func,
  235. adapter->fw_hal_version,
  236. (u32)(phys_addr >> 32),
  237. (u32)(phys_addr & 0xffffffff),
  238. rq_size,
  239. QLCNIC_CDRP_CMD_CREATE_RX_CTX);
  240. if (err) {
  241. dev_err(&adapter->pdev->dev,
  242. "Failed to create rx ctx in firmware%d\n", err);
  243. goto out_free_rsp;
  244. }
  245. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  246. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  247. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  248. rds_ring = &recv_ctx->rds_rings[i];
  249. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  250. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  251. }
  252. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  253. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  254. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  255. sds_ring = &recv_ctx->sds_rings[i];
  256. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  257. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  258. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  259. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  260. }
  261. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  262. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  263. recv_ctx->virt_port = prsp->virt_port;
  264. out_free_rsp:
  265. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  266. cardrsp_phys_addr);
  267. out_free_rq:
  268. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  269. return err;
  270. }
  271. static void
  272. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  273. {
  274. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  275. if (qlcnic_issue_cmd(adapter,
  276. adapter->ahw->pci_func,
  277. adapter->fw_hal_version,
  278. recv_ctx->context_id,
  279. QLCNIC_DESTROY_CTX_RESET,
  280. 0,
  281. QLCNIC_CDRP_CMD_DESTROY_RX_CTX)) {
  282. dev_err(&adapter->pdev->dev,
  283. "Failed to destroy rx ctx in firmware\n");
  284. }
  285. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  286. }
  287. static int
  288. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  289. {
  290. struct qlcnic_hostrq_tx_ctx *prq;
  291. struct qlcnic_hostrq_cds_ring *prq_cds;
  292. struct qlcnic_cardrsp_tx_ctx *prsp;
  293. void *rq_addr, *rsp_addr;
  294. size_t rq_size, rsp_size;
  295. u32 temp;
  296. int err;
  297. u64 phys_addr;
  298. dma_addr_t rq_phys_addr, rsp_phys_addr;
  299. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  300. /* reset host resources */
  301. tx_ring->producer = 0;
  302. tx_ring->sw_consumer = 0;
  303. *(tx_ring->hw_consumer) = 0;
  304. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  305. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  306. &rq_phys_addr, GFP_KERNEL);
  307. if (!rq_addr)
  308. return -ENOMEM;
  309. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  310. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  311. &rsp_phys_addr, GFP_KERNEL);
  312. if (!rsp_addr) {
  313. err = -ENOMEM;
  314. goto out_free_rq;
  315. }
  316. memset(rq_addr, 0, rq_size);
  317. prq = (struct qlcnic_hostrq_tx_ctx *)rq_addr;
  318. memset(rsp_addr, 0, rsp_size);
  319. prsp = (struct qlcnic_cardrsp_tx_ctx *)rsp_addr;
  320. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  321. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  322. QLCNIC_CAP0_LSO);
  323. prq->capabilities[0] = cpu_to_le32(temp);
  324. prq->host_int_crb_mode =
  325. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  326. prq->interrupt_ctl = 0;
  327. prq->msi_index = 0;
  328. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  329. prq_cds = &prq->cds_ring;
  330. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  331. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  332. phys_addr = rq_phys_addr;
  333. err = qlcnic_issue_cmd(adapter,
  334. adapter->ahw->pci_func,
  335. adapter->fw_hal_version,
  336. (u32)(phys_addr >> 32),
  337. ((u32)phys_addr & 0xffffffff),
  338. rq_size,
  339. QLCNIC_CDRP_CMD_CREATE_TX_CTX);
  340. if (err == QLCNIC_RCODE_SUCCESS) {
  341. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  342. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  343. adapter->tx_context_id =
  344. le16_to_cpu(prsp->context_id);
  345. } else {
  346. dev_err(&adapter->pdev->dev,
  347. "Failed to create tx ctx in firmware%d\n", err);
  348. err = -EIO;
  349. }
  350. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  351. rsp_phys_addr);
  352. out_free_rq:
  353. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  354. return err;
  355. }
  356. static void
  357. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  358. {
  359. if (qlcnic_issue_cmd(adapter,
  360. adapter->ahw->pci_func,
  361. adapter->fw_hal_version,
  362. adapter->tx_context_id,
  363. QLCNIC_DESTROY_CTX_RESET,
  364. 0,
  365. QLCNIC_CDRP_CMD_DESTROY_TX_CTX)) {
  366. dev_err(&adapter->pdev->dev,
  367. "Failed to destroy tx ctx in firmware\n");
  368. }
  369. }
  370. int
  371. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  372. {
  373. return qlcnic_issue_cmd(adapter,
  374. adapter->ahw->pci_func,
  375. adapter->fw_hal_version,
  376. config,
  377. 0,
  378. 0,
  379. QLCNIC_CDRP_CMD_CONFIG_PORT);
  380. }
  381. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  382. {
  383. void *addr;
  384. int err;
  385. int ring;
  386. struct qlcnic_recv_context *recv_ctx;
  387. struct qlcnic_host_rds_ring *rds_ring;
  388. struct qlcnic_host_sds_ring *sds_ring;
  389. struct qlcnic_host_tx_ring *tx_ring;
  390. struct pci_dev *pdev = adapter->pdev;
  391. recv_ctx = adapter->recv_ctx;
  392. tx_ring = adapter->tx_ring;
  393. tx_ring->hw_consumer = (__le32 *) dma_alloc_coherent(&pdev->dev,
  394. sizeof(u32), &tx_ring->hw_cons_phys_addr, GFP_KERNEL);
  395. if (tx_ring->hw_consumer == NULL) {
  396. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  397. return -ENOMEM;
  398. }
  399. /* cmd desc ring */
  400. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  401. &tx_ring->phys_addr, GFP_KERNEL);
  402. if (addr == NULL) {
  403. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  404. err = -ENOMEM;
  405. goto err_out_free;
  406. }
  407. tx_ring->desc_head = (struct cmd_desc_type0 *)addr;
  408. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  409. rds_ring = &recv_ctx->rds_rings[ring];
  410. addr = dma_alloc_coherent(&adapter->pdev->dev,
  411. RCV_DESC_RINGSIZE(rds_ring),
  412. &rds_ring->phys_addr, GFP_KERNEL);
  413. if (addr == NULL) {
  414. dev_err(&pdev->dev,
  415. "failed to allocate rds ring [%d]\n", ring);
  416. err = -ENOMEM;
  417. goto err_out_free;
  418. }
  419. rds_ring->desc_head = (struct rcv_desc *)addr;
  420. }
  421. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  422. sds_ring = &recv_ctx->sds_rings[ring];
  423. addr = dma_alloc_coherent(&adapter->pdev->dev,
  424. STATUS_DESC_RINGSIZE(sds_ring),
  425. &sds_ring->phys_addr, GFP_KERNEL);
  426. if (addr == NULL) {
  427. dev_err(&pdev->dev,
  428. "failed to allocate sds ring [%d]\n", ring);
  429. err = -ENOMEM;
  430. goto err_out_free;
  431. }
  432. sds_ring->desc_head = (struct status_desc *)addr;
  433. }
  434. return 0;
  435. err_out_free:
  436. qlcnic_free_hw_resources(adapter);
  437. return err;
  438. }
  439. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter)
  440. {
  441. int err;
  442. if (adapter->flags & QLCNIC_NEED_FLR) {
  443. pci_reset_function(adapter->pdev);
  444. adapter->flags &= ~QLCNIC_NEED_FLR;
  445. }
  446. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  447. if (err)
  448. return err;
  449. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  450. if (err) {
  451. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  452. return err;
  453. }
  454. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  455. return 0;
  456. }
  457. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  458. {
  459. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  460. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  461. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  462. /* Allow dma queues to drain after context reset */
  463. msleep(20);
  464. }
  465. }
  466. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  467. {
  468. struct qlcnic_recv_context *recv_ctx;
  469. struct qlcnic_host_rds_ring *rds_ring;
  470. struct qlcnic_host_sds_ring *sds_ring;
  471. struct qlcnic_host_tx_ring *tx_ring;
  472. int ring;
  473. recv_ctx = adapter->recv_ctx;
  474. tx_ring = adapter->tx_ring;
  475. if (tx_ring->hw_consumer != NULL) {
  476. dma_free_coherent(&adapter->pdev->dev,
  477. sizeof(u32),
  478. tx_ring->hw_consumer,
  479. tx_ring->hw_cons_phys_addr);
  480. tx_ring->hw_consumer = NULL;
  481. }
  482. if (tx_ring->desc_head != NULL) {
  483. dma_free_coherent(&adapter->pdev->dev,
  484. TX_DESC_RINGSIZE(tx_ring),
  485. tx_ring->desc_head, tx_ring->phys_addr);
  486. tx_ring->desc_head = NULL;
  487. }
  488. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  489. rds_ring = &recv_ctx->rds_rings[ring];
  490. if (rds_ring->desc_head != NULL) {
  491. dma_free_coherent(&adapter->pdev->dev,
  492. RCV_DESC_RINGSIZE(rds_ring),
  493. rds_ring->desc_head,
  494. rds_ring->phys_addr);
  495. rds_ring->desc_head = NULL;
  496. }
  497. }
  498. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  499. sds_ring = &recv_ctx->sds_rings[ring];
  500. if (sds_ring->desc_head != NULL) {
  501. dma_free_coherent(&adapter->pdev->dev,
  502. STATUS_DESC_RINGSIZE(sds_ring),
  503. sds_ring->desc_head,
  504. sds_ring->phys_addr);
  505. sds_ring->desc_head = NULL;
  506. }
  507. }
  508. }
  509. /* Get MAC address of a NIC partition */
  510. int qlcnic_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  511. {
  512. int err;
  513. u32 arg1;
  514. arg1 = adapter->ahw->pci_func | BIT_8;
  515. err = qlcnic_issue_cmd(adapter,
  516. adapter->ahw->pci_func,
  517. adapter->fw_hal_version,
  518. arg1,
  519. 0,
  520. 0,
  521. QLCNIC_CDRP_CMD_MAC_ADDRESS);
  522. if (err == QLCNIC_RCODE_SUCCESS)
  523. qlcnic_fetch_mac(adapter, QLCNIC_ARG1_CRB_OFFSET,
  524. QLCNIC_ARG2_CRB_OFFSET, 0, mac);
  525. else {
  526. dev_err(&adapter->pdev->dev,
  527. "Failed to get mac address%d\n", err);
  528. err = -EIO;
  529. }
  530. return err;
  531. }
  532. /* Get info of a NIC partition */
  533. int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  534. struct qlcnic_info *npar_info, u8 func_id)
  535. {
  536. int err;
  537. dma_addr_t nic_dma_t;
  538. struct qlcnic_info *nic_info;
  539. void *nic_info_addr;
  540. size_t nic_size = sizeof(struct qlcnic_info);
  541. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  542. &nic_dma_t, GFP_KERNEL);
  543. if (!nic_info_addr)
  544. return -ENOMEM;
  545. memset(nic_info_addr, 0, nic_size);
  546. nic_info = (struct qlcnic_info *) nic_info_addr;
  547. err = qlcnic_issue_cmd(adapter,
  548. adapter->ahw->pci_func,
  549. adapter->fw_hal_version,
  550. MSD(nic_dma_t),
  551. LSD(nic_dma_t),
  552. (func_id << 16 | nic_size),
  553. QLCNIC_CDRP_CMD_GET_NIC_INFO);
  554. if (err == QLCNIC_RCODE_SUCCESS) {
  555. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  556. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  557. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  558. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  559. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  560. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  561. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  562. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  563. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  564. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  565. dev_info(&adapter->pdev->dev,
  566. "phy port: %d switch_mode: %d,\n"
  567. "\tmax_tx_q: %d max_rx_q: %d min_tx_bw: 0x%x,\n"
  568. "\tmax_tx_bw: 0x%x max_mtu:0x%x, capabilities: 0x%x\n",
  569. npar_info->phys_port, npar_info->switch_mode,
  570. npar_info->max_tx_ques, npar_info->max_rx_ques,
  571. npar_info->min_tx_bw, npar_info->max_tx_bw,
  572. npar_info->max_mtu, npar_info->capabilities);
  573. } else {
  574. dev_err(&adapter->pdev->dev,
  575. "Failed to get nic info%d\n", err);
  576. err = -EIO;
  577. }
  578. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  579. nic_dma_t);
  580. return err;
  581. }
  582. /* Configure a NIC partition */
  583. int qlcnic_set_nic_info(struct qlcnic_adapter *adapter, struct qlcnic_info *nic)
  584. {
  585. int err = -EIO;
  586. dma_addr_t nic_dma_t;
  587. void *nic_info_addr;
  588. struct qlcnic_info *nic_info;
  589. size_t nic_size = sizeof(struct qlcnic_info);
  590. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  591. return err;
  592. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  593. &nic_dma_t, GFP_KERNEL);
  594. if (!nic_info_addr)
  595. return -ENOMEM;
  596. memset(nic_info_addr, 0, nic_size);
  597. nic_info = (struct qlcnic_info *)nic_info_addr;
  598. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  599. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  600. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  601. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  602. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  603. nic_info->max_mac_filters = nic->max_mac_filters;
  604. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  605. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  606. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  607. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  608. err = qlcnic_issue_cmd(adapter,
  609. adapter->ahw->pci_func,
  610. adapter->fw_hal_version,
  611. MSD(nic_dma_t),
  612. LSD(nic_dma_t),
  613. ((nic->pci_func << 16) | nic_size),
  614. QLCNIC_CDRP_CMD_SET_NIC_INFO);
  615. if (err != QLCNIC_RCODE_SUCCESS) {
  616. dev_err(&adapter->pdev->dev,
  617. "Failed to set nic info%d\n", err);
  618. err = -EIO;
  619. }
  620. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  621. nic_dma_t);
  622. return err;
  623. }
  624. /* Get PCI Info of a partition */
  625. int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  626. struct qlcnic_pci_info *pci_info)
  627. {
  628. int err = 0, i;
  629. dma_addr_t pci_info_dma_t;
  630. struct qlcnic_pci_info *npar;
  631. void *pci_info_addr;
  632. size_t npar_size = sizeof(struct qlcnic_pci_info);
  633. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  634. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  635. &pci_info_dma_t, GFP_KERNEL);
  636. if (!pci_info_addr)
  637. return -ENOMEM;
  638. memset(pci_info_addr, 0, pci_size);
  639. npar = (struct qlcnic_pci_info *) pci_info_addr;
  640. err = qlcnic_issue_cmd(adapter,
  641. adapter->ahw->pci_func,
  642. adapter->fw_hal_version,
  643. MSD(pci_info_dma_t),
  644. LSD(pci_info_dma_t),
  645. pci_size,
  646. QLCNIC_CDRP_CMD_GET_PCI_INFO);
  647. if (err == QLCNIC_RCODE_SUCCESS) {
  648. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  649. pci_info->id = le16_to_cpu(npar->id);
  650. pci_info->active = le16_to_cpu(npar->active);
  651. pci_info->type = le16_to_cpu(npar->type);
  652. pci_info->default_port =
  653. le16_to_cpu(npar->default_port);
  654. pci_info->tx_min_bw =
  655. le16_to_cpu(npar->tx_min_bw);
  656. pci_info->tx_max_bw =
  657. le16_to_cpu(npar->tx_max_bw);
  658. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  659. }
  660. } else {
  661. dev_err(&adapter->pdev->dev,
  662. "Failed to get PCI Info%d\n", err);
  663. err = -EIO;
  664. }
  665. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  666. pci_info_dma_t);
  667. return err;
  668. }
  669. /* Configure eSwitch for port mirroring */
  670. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  671. u8 enable_mirroring, u8 pci_func)
  672. {
  673. int err = -EIO;
  674. u32 arg1;
  675. if (adapter->op_mode != QLCNIC_MGMT_FUNC ||
  676. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  677. return err;
  678. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  679. arg1 |= pci_func << 8;
  680. err = qlcnic_issue_cmd(adapter,
  681. adapter->ahw->pci_func,
  682. adapter->fw_hal_version,
  683. arg1,
  684. 0,
  685. 0,
  686. QLCNIC_CDRP_CMD_SET_PORTMIRRORING);
  687. if (err != QLCNIC_RCODE_SUCCESS) {
  688. dev_err(&adapter->pdev->dev,
  689. "Failed to configure port mirroring%d on eswitch:%d\n",
  690. pci_func, id);
  691. } else {
  692. dev_info(&adapter->pdev->dev,
  693. "Configured eSwitch %d for port mirroring:%d\n",
  694. id, pci_func);
  695. }
  696. return err;
  697. }
  698. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  699. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  700. size_t stats_size = sizeof(struct __qlcnic_esw_statistics);
  701. struct __qlcnic_esw_statistics *stats;
  702. dma_addr_t stats_dma_t;
  703. void *stats_addr;
  704. u32 arg1;
  705. int err;
  706. if (esw_stats == NULL)
  707. return -ENOMEM;
  708. if (adapter->op_mode != QLCNIC_MGMT_FUNC &&
  709. func != adapter->ahw->pci_func) {
  710. dev_err(&adapter->pdev->dev,
  711. "Not privilege to query stats for func=%d", func);
  712. return -EIO;
  713. }
  714. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  715. &stats_dma_t, GFP_KERNEL);
  716. if (!stats_addr) {
  717. dev_err(&adapter->pdev->dev, "Unable to allocate memory\n");
  718. return -ENOMEM;
  719. }
  720. memset(stats_addr, 0, stats_size);
  721. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  722. arg1 |= rx_tx << 15 | stats_size << 16;
  723. err = qlcnic_issue_cmd(adapter,
  724. adapter->ahw->pci_func,
  725. adapter->fw_hal_version,
  726. arg1,
  727. MSD(stats_dma_t),
  728. LSD(stats_dma_t),
  729. QLCNIC_CDRP_CMD_GET_ESWITCH_STATS);
  730. if (!err) {
  731. stats = (struct __qlcnic_esw_statistics *)stats_addr;
  732. esw_stats->context_id = le16_to_cpu(stats->context_id);
  733. esw_stats->version = le16_to_cpu(stats->version);
  734. esw_stats->size = le16_to_cpu(stats->size);
  735. esw_stats->multicast_frames =
  736. le64_to_cpu(stats->multicast_frames);
  737. esw_stats->broadcast_frames =
  738. le64_to_cpu(stats->broadcast_frames);
  739. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  740. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  741. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  742. esw_stats->errors = le64_to_cpu(stats->errors);
  743. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  744. }
  745. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  746. stats_dma_t);
  747. return err;
  748. }
  749. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  750. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  751. struct __qlcnic_esw_statistics port_stats;
  752. u8 i;
  753. int ret = -EIO;
  754. if (esw_stats == NULL)
  755. return -ENOMEM;
  756. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  757. return -EIO;
  758. if (adapter->npars == NULL)
  759. return -EIO;
  760. memset(esw_stats, 0, sizeof(u64));
  761. esw_stats->unicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  762. esw_stats->multicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  763. esw_stats->broadcast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  764. esw_stats->dropped_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  765. esw_stats->errors = QLCNIC_ESW_STATS_NOT_AVAIL;
  766. esw_stats->local_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  767. esw_stats->numbytes = QLCNIC_ESW_STATS_NOT_AVAIL;
  768. esw_stats->context_id = eswitch;
  769. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++) {
  770. if (adapter->npars[i].phy_port != eswitch)
  771. continue;
  772. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  773. if (qlcnic_get_port_stats(adapter, i, rx_tx, &port_stats))
  774. continue;
  775. esw_stats->size = port_stats.size;
  776. esw_stats->version = port_stats.version;
  777. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  778. port_stats.unicast_frames);
  779. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  780. port_stats.multicast_frames);
  781. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  782. port_stats.broadcast_frames);
  783. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  784. port_stats.dropped_frames);
  785. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  786. port_stats.errors);
  787. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  788. port_stats.local_frames);
  789. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  790. port_stats.numbytes);
  791. ret = 0;
  792. }
  793. return ret;
  794. }
  795. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  796. const u8 port, const u8 rx_tx)
  797. {
  798. u32 arg1;
  799. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  800. return -EIO;
  801. if (func_esw == QLCNIC_STATS_PORT) {
  802. if (port >= QLCNIC_MAX_PCI_FUNC)
  803. goto err_ret;
  804. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  805. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  806. goto err_ret;
  807. } else {
  808. goto err_ret;
  809. }
  810. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  811. goto err_ret;
  812. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  813. arg1 |= BIT_14 | rx_tx << 15;
  814. return qlcnic_issue_cmd(adapter,
  815. adapter->ahw->pci_func,
  816. adapter->fw_hal_version,
  817. arg1,
  818. 0,
  819. 0,
  820. QLCNIC_CDRP_CMD_GET_ESWITCH_STATS);
  821. err_ret:
  822. dev_err(&adapter->pdev->dev, "Invalid argument func_esw=%d port=%d"
  823. "rx_ctx=%d\n", func_esw, port, rx_tx);
  824. return -EIO;
  825. }
  826. static int
  827. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  828. u32 *arg1, u32 *arg2)
  829. {
  830. int err = -EIO;
  831. u8 pci_func;
  832. pci_func = (*arg1 >> 8);
  833. err = qlcnic_issue_cmd(adapter,
  834. adapter->ahw->pci_func,
  835. adapter->fw_hal_version,
  836. *arg1,
  837. 0,
  838. 0,
  839. QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG);
  840. if (err == QLCNIC_RCODE_SUCCESS) {
  841. *arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  842. *arg2 = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  843. dev_info(&adapter->pdev->dev,
  844. "eSwitch port config for pci func %d\n", pci_func);
  845. } else {
  846. dev_err(&adapter->pdev->dev,
  847. "Failed to get eswitch port config for pci func %d\n",
  848. pci_func);
  849. }
  850. return err;
  851. }
  852. /* Configure eSwitch port
  853. op_mode = 0 for setting default port behavior
  854. op_mode = 1 for setting vlan id
  855. op_mode = 2 for deleting vlan id
  856. op_type = 0 for vlan_id
  857. op_type = 1 for port vlan_id
  858. */
  859. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  860. struct qlcnic_esw_func_cfg *esw_cfg)
  861. {
  862. int err = -EIO;
  863. u32 arg1, arg2 = 0;
  864. u8 pci_func;
  865. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  866. return err;
  867. pci_func = esw_cfg->pci_func;
  868. arg1 = (adapter->npars[pci_func].phy_port & BIT_0);
  869. arg1 |= (pci_func << 8);
  870. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  871. return err;
  872. arg1 &= ~(0x0ff << 8);
  873. arg1 |= (pci_func << 8);
  874. arg1 &= ~(BIT_2 | BIT_3);
  875. switch (esw_cfg->op_mode) {
  876. case QLCNIC_PORT_DEFAULTS:
  877. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  878. arg2 |= (BIT_0 | BIT_1);
  879. if (adapter->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  880. arg2 |= (BIT_2 | BIT_3);
  881. if (!(esw_cfg->discard_tagged))
  882. arg1 &= ~BIT_4;
  883. if (!(esw_cfg->promisc_mode))
  884. arg1 &= ~BIT_6;
  885. if (!(esw_cfg->mac_override))
  886. arg1 &= ~BIT_7;
  887. if (!(esw_cfg->mac_anti_spoof))
  888. arg2 &= ~BIT_0;
  889. if (!(esw_cfg->offload_flags & BIT_0))
  890. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  891. if (!(esw_cfg->offload_flags & BIT_1))
  892. arg2 &= ~BIT_2;
  893. if (!(esw_cfg->offload_flags & BIT_2))
  894. arg2 &= ~BIT_3;
  895. break;
  896. case QLCNIC_ADD_VLAN:
  897. arg1 |= (BIT_2 | BIT_5);
  898. arg1 |= (esw_cfg->vlan_id << 16);
  899. break;
  900. case QLCNIC_DEL_VLAN:
  901. arg1 |= (BIT_3 | BIT_5);
  902. arg1 &= ~(0x0ffff << 16);
  903. break;
  904. default:
  905. return err;
  906. }
  907. err = qlcnic_issue_cmd(adapter,
  908. adapter->ahw->pci_func,
  909. adapter->fw_hal_version,
  910. arg1,
  911. arg2,
  912. 0,
  913. QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH);
  914. if (err != QLCNIC_RCODE_SUCCESS) {
  915. dev_err(&adapter->pdev->dev,
  916. "Failed to configure eswitch pci func %d\n", pci_func);
  917. } else {
  918. dev_info(&adapter->pdev->dev,
  919. "Configured eSwitch for pci func %d\n", pci_func);
  920. }
  921. return err;
  922. }
  923. int
  924. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  925. struct qlcnic_esw_func_cfg *esw_cfg)
  926. {
  927. u32 arg1, arg2;
  928. u8 phy_port;
  929. if (adapter->op_mode == QLCNIC_MGMT_FUNC)
  930. phy_port = adapter->npars[esw_cfg->pci_func].phy_port;
  931. else
  932. phy_port = adapter->physical_port;
  933. arg1 = phy_port;
  934. arg1 |= (esw_cfg->pci_func << 8);
  935. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  936. return -EIO;
  937. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  938. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  939. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  940. esw_cfg->mac_override = !!(arg1 & BIT_7);
  941. esw_cfg->vlan_id = LSW(arg1 >> 16);
  942. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  943. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  944. return 0;
  945. }