cxgb2.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368
  1. /*****************************************************************************
  2. * *
  3. * File: cxgb2.c *
  4. * $Revision: 1.25 $ *
  5. * $Date: 2005/06/22 00:43:25 $ *
  6. * Description: *
  7. * Chelsio 10Gb Ethernet Driver. *
  8. * *
  9. * This program is free software; you can redistribute it and/or modify *
  10. * it under the terms of the GNU General Public License, version 2, as *
  11. * published by the Free Software Foundation. *
  12. * *
  13. * You should have received a copy of the GNU General Public License along *
  14. * with this program; if not, write to the Free Software Foundation, Inc., *
  15. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  16. * *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR IMPLIED *
  18. * WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF *
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. *
  20. * *
  21. * http://www.chelsio.com *
  22. * *
  23. * Copyright (c) 2003 - 2005 Chelsio Communications, Inc. *
  24. * All rights reserved. *
  25. * *
  26. * Maintainers: maintainers@chelsio.com *
  27. * *
  28. * Authors: Dimitrios Michailidis <dm@chelsio.com> *
  29. * Tina Yang <tainay@chelsio.com> *
  30. * Felix Marti <felix@chelsio.com> *
  31. * Scott Bardone <sbardone@chelsio.com> *
  32. * Kurt Ottaway <kottaway@chelsio.com> *
  33. * Frank DiMambro <frank@chelsio.com> *
  34. * *
  35. * History: *
  36. * *
  37. ****************************************************************************/
  38. #include "common.h"
  39. #include <linux/module.h>
  40. #include <linux/init.h>
  41. #include <linux/pci.h>
  42. #include <linux/netdevice.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_vlan.h>
  45. #include <linux/mii.h>
  46. #include <linux/sockios.h>
  47. #include <linux/dma-mapping.h>
  48. #include <asm/uaccess.h>
  49. #include "cpl5_cmd.h"
  50. #include "regs.h"
  51. #include "gmac.h"
  52. #include "cphy.h"
  53. #include "sge.h"
  54. #include "tp.h"
  55. #include "espi.h"
  56. #include "elmer0.h"
  57. #include <linux/workqueue.h>
  58. static inline void schedule_mac_stats_update(struct adapter *ap, int secs)
  59. {
  60. schedule_delayed_work(&ap->stats_update_task, secs * HZ);
  61. }
  62. static inline void cancel_mac_stats_update(struct adapter *ap)
  63. {
  64. cancel_delayed_work(&ap->stats_update_task);
  65. }
  66. #define MAX_CMDQ_ENTRIES 16384
  67. #define MAX_CMDQ1_ENTRIES 1024
  68. #define MAX_RX_BUFFERS 16384
  69. #define MAX_RX_JUMBO_BUFFERS 16384
  70. #define MAX_TX_BUFFERS_HIGH 16384U
  71. #define MAX_TX_BUFFERS_LOW 1536U
  72. #define MAX_TX_BUFFERS 1460U
  73. #define MIN_FL_ENTRIES 32
  74. #define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
  75. NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
  76. NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
  77. /*
  78. * The EEPROM is actually bigger but only the first few bytes are used so we
  79. * only report those.
  80. */
  81. #define EEPROM_SIZE 32
  82. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  83. MODULE_AUTHOR("Chelsio Communications");
  84. MODULE_LICENSE("GPL");
  85. static int dflt_msg_enable = DFLT_MSG_ENABLE;
  86. module_param(dflt_msg_enable, int, 0);
  87. MODULE_PARM_DESC(dflt_msg_enable, "Chelsio T1 default message enable bitmap");
  88. #define HCLOCK 0x0
  89. #define LCLOCK 0x1
  90. /* T1 cards powersave mode */
  91. static int t1_clock(struct adapter *adapter, int mode);
  92. static int t1powersave = 1; /* HW default is powersave mode. */
  93. module_param(t1powersave, int, 0);
  94. MODULE_PARM_DESC(t1powersave, "Enable/Disable T1 powersaving mode");
  95. static int disable_msi = 0;
  96. module_param(disable_msi, int, 0);
  97. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  98. static const char pci_speed[][4] = {
  99. "33", "66", "100", "133"
  100. };
  101. /*
  102. * Setup MAC to receive the types of packets we want.
  103. */
  104. static void t1_set_rxmode(struct net_device *dev)
  105. {
  106. struct adapter *adapter = dev->ml_priv;
  107. struct cmac *mac = adapter->port[dev->if_port].mac;
  108. struct t1_rx_mode rm;
  109. rm.dev = dev;
  110. mac->ops->set_rx_mode(mac, &rm);
  111. }
  112. static void link_report(struct port_info *p)
  113. {
  114. if (!netif_carrier_ok(p->dev))
  115. printk(KERN_INFO "%s: link down\n", p->dev->name);
  116. else {
  117. const char *s = "10Mbps";
  118. switch (p->link_config.speed) {
  119. case SPEED_10000: s = "10Gbps"; break;
  120. case SPEED_1000: s = "1000Mbps"; break;
  121. case SPEED_100: s = "100Mbps"; break;
  122. }
  123. printk(KERN_INFO "%s: link up, %s, %s-duplex\n",
  124. p->dev->name, s,
  125. p->link_config.duplex == DUPLEX_FULL ? "full" : "half");
  126. }
  127. }
  128. void t1_link_negotiated(struct adapter *adapter, int port_id, int link_stat,
  129. int speed, int duplex, int pause)
  130. {
  131. struct port_info *p = &adapter->port[port_id];
  132. if (link_stat != netif_carrier_ok(p->dev)) {
  133. if (link_stat)
  134. netif_carrier_on(p->dev);
  135. else
  136. netif_carrier_off(p->dev);
  137. link_report(p);
  138. /* multi-ports: inform toe */
  139. if ((speed > 0) && (adapter->params.nports > 1)) {
  140. unsigned int sched_speed = 10;
  141. switch (speed) {
  142. case SPEED_1000:
  143. sched_speed = 1000;
  144. break;
  145. case SPEED_100:
  146. sched_speed = 100;
  147. break;
  148. case SPEED_10:
  149. sched_speed = 10;
  150. break;
  151. }
  152. t1_sched_update_parms(adapter->sge, port_id, 0, sched_speed);
  153. }
  154. }
  155. }
  156. static void link_start(struct port_info *p)
  157. {
  158. struct cmac *mac = p->mac;
  159. mac->ops->reset(mac);
  160. if (mac->ops->macaddress_set)
  161. mac->ops->macaddress_set(mac, p->dev->dev_addr);
  162. t1_set_rxmode(p->dev);
  163. t1_link_start(p->phy, mac, &p->link_config);
  164. mac->ops->enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX);
  165. }
  166. static void enable_hw_csum(struct adapter *adapter)
  167. {
  168. if (adapter->port[0].dev->hw_features & NETIF_F_TSO)
  169. t1_tp_set_ip_checksum_offload(adapter->tp, 1); /* for TSO only */
  170. t1_tp_set_tcp_checksum_offload(adapter->tp, 1);
  171. }
  172. /*
  173. * Things to do upon first use of a card.
  174. * This must run with the rtnl lock held.
  175. */
  176. static int cxgb_up(struct adapter *adapter)
  177. {
  178. int err = 0;
  179. if (!(adapter->flags & FULL_INIT_DONE)) {
  180. err = t1_init_hw_modules(adapter);
  181. if (err)
  182. goto out_err;
  183. enable_hw_csum(adapter);
  184. adapter->flags |= FULL_INIT_DONE;
  185. }
  186. t1_interrupts_clear(adapter);
  187. adapter->params.has_msi = !disable_msi && !pci_enable_msi(adapter->pdev);
  188. err = request_irq(adapter->pdev->irq, t1_interrupt,
  189. adapter->params.has_msi ? 0 : IRQF_SHARED,
  190. adapter->name, adapter);
  191. if (err) {
  192. if (adapter->params.has_msi)
  193. pci_disable_msi(adapter->pdev);
  194. goto out_err;
  195. }
  196. t1_sge_start(adapter->sge);
  197. t1_interrupts_enable(adapter);
  198. out_err:
  199. return err;
  200. }
  201. /*
  202. * Release resources when all the ports have been stopped.
  203. */
  204. static void cxgb_down(struct adapter *adapter)
  205. {
  206. t1_sge_stop(adapter->sge);
  207. t1_interrupts_disable(adapter);
  208. free_irq(adapter->pdev->irq, adapter);
  209. if (adapter->params.has_msi)
  210. pci_disable_msi(adapter->pdev);
  211. }
  212. static int cxgb_open(struct net_device *dev)
  213. {
  214. int err;
  215. struct adapter *adapter = dev->ml_priv;
  216. int other_ports = adapter->open_device_map & PORT_MASK;
  217. napi_enable(&adapter->napi);
  218. if (!adapter->open_device_map && (err = cxgb_up(adapter)) < 0) {
  219. napi_disable(&adapter->napi);
  220. return err;
  221. }
  222. __set_bit(dev->if_port, &adapter->open_device_map);
  223. link_start(&adapter->port[dev->if_port]);
  224. netif_start_queue(dev);
  225. if (!other_ports && adapter->params.stats_update_period)
  226. schedule_mac_stats_update(adapter,
  227. adapter->params.stats_update_period);
  228. return 0;
  229. }
  230. static int cxgb_close(struct net_device *dev)
  231. {
  232. struct adapter *adapter = dev->ml_priv;
  233. struct port_info *p = &adapter->port[dev->if_port];
  234. struct cmac *mac = p->mac;
  235. netif_stop_queue(dev);
  236. napi_disable(&adapter->napi);
  237. mac->ops->disable(mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX);
  238. netif_carrier_off(dev);
  239. clear_bit(dev->if_port, &adapter->open_device_map);
  240. if (adapter->params.stats_update_period &&
  241. !(adapter->open_device_map & PORT_MASK)) {
  242. /* Stop statistics accumulation. */
  243. smp_mb__after_clear_bit();
  244. spin_lock(&adapter->work_lock); /* sync with update task */
  245. spin_unlock(&adapter->work_lock);
  246. cancel_mac_stats_update(adapter);
  247. }
  248. if (!adapter->open_device_map)
  249. cxgb_down(adapter);
  250. return 0;
  251. }
  252. static struct net_device_stats *t1_get_stats(struct net_device *dev)
  253. {
  254. struct adapter *adapter = dev->ml_priv;
  255. struct port_info *p = &adapter->port[dev->if_port];
  256. struct net_device_stats *ns = &p->netstats;
  257. const struct cmac_statistics *pstats;
  258. /* Do a full update of the MAC stats */
  259. pstats = p->mac->ops->statistics_update(p->mac,
  260. MAC_STATS_UPDATE_FULL);
  261. ns->tx_packets = pstats->TxUnicastFramesOK +
  262. pstats->TxMulticastFramesOK + pstats->TxBroadcastFramesOK;
  263. ns->rx_packets = pstats->RxUnicastFramesOK +
  264. pstats->RxMulticastFramesOK + pstats->RxBroadcastFramesOK;
  265. ns->tx_bytes = pstats->TxOctetsOK;
  266. ns->rx_bytes = pstats->RxOctetsOK;
  267. ns->tx_errors = pstats->TxLateCollisions + pstats->TxLengthErrors +
  268. pstats->TxUnderrun + pstats->TxFramesAbortedDueToXSCollisions;
  269. ns->rx_errors = pstats->RxDataErrors + pstats->RxJabberErrors +
  270. pstats->RxFCSErrors + pstats->RxAlignErrors +
  271. pstats->RxSequenceErrors + pstats->RxFrameTooLongErrors +
  272. pstats->RxSymbolErrors + pstats->RxRuntErrors;
  273. ns->multicast = pstats->RxMulticastFramesOK;
  274. ns->collisions = pstats->TxTotalCollisions;
  275. /* detailed rx_errors */
  276. ns->rx_length_errors = pstats->RxFrameTooLongErrors +
  277. pstats->RxJabberErrors;
  278. ns->rx_over_errors = 0;
  279. ns->rx_crc_errors = pstats->RxFCSErrors;
  280. ns->rx_frame_errors = pstats->RxAlignErrors;
  281. ns->rx_fifo_errors = 0;
  282. ns->rx_missed_errors = 0;
  283. /* detailed tx_errors */
  284. ns->tx_aborted_errors = pstats->TxFramesAbortedDueToXSCollisions;
  285. ns->tx_carrier_errors = 0;
  286. ns->tx_fifo_errors = pstats->TxUnderrun;
  287. ns->tx_heartbeat_errors = 0;
  288. ns->tx_window_errors = pstats->TxLateCollisions;
  289. return ns;
  290. }
  291. static u32 get_msglevel(struct net_device *dev)
  292. {
  293. struct adapter *adapter = dev->ml_priv;
  294. return adapter->msg_enable;
  295. }
  296. static void set_msglevel(struct net_device *dev, u32 val)
  297. {
  298. struct adapter *adapter = dev->ml_priv;
  299. adapter->msg_enable = val;
  300. }
  301. static char stats_strings[][ETH_GSTRING_LEN] = {
  302. "TxOctetsOK",
  303. "TxOctetsBad",
  304. "TxUnicastFramesOK",
  305. "TxMulticastFramesOK",
  306. "TxBroadcastFramesOK",
  307. "TxPauseFrames",
  308. "TxFramesWithDeferredXmissions",
  309. "TxLateCollisions",
  310. "TxTotalCollisions",
  311. "TxFramesAbortedDueToXSCollisions",
  312. "TxUnderrun",
  313. "TxLengthErrors",
  314. "TxInternalMACXmitError",
  315. "TxFramesWithExcessiveDeferral",
  316. "TxFCSErrors",
  317. "TxJumboFramesOk",
  318. "TxJumboOctetsOk",
  319. "RxOctetsOK",
  320. "RxOctetsBad",
  321. "RxUnicastFramesOK",
  322. "RxMulticastFramesOK",
  323. "RxBroadcastFramesOK",
  324. "RxPauseFrames",
  325. "RxFCSErrors",
  326. "RxAlignErrors",
  327. "RxSymbolErrors",
  328. "RxDataErrors",
  329. "RxSequenceErrors",
  330. "RxRuntErrors",
  331. "RxJabberErrors",
  332. "RxInternalMACRcvError",
  333. "RxInRangeLengthErrors",
  334. "RxOutOfRangeLengthField",
  335. "RxFrameTooLongErrors",
  336. "RxJumboFramesOk",
  337. "RxJumboOctetsOk",
  338. /* Port stats */
  339. "RxCsumGood",
  340. "TxCsumOffload",
  341. "TxTso",
  342. "RxVlan",
  343. "TxVlan",
  344. "TxNeedHeadroom",
  345. /* Interrupt stats */
  346. "rx drops",
  347. "pure_rsps",
  348. "unhandled irqs",
  349. "respQ_empty",
  350. "respQ_overflow",
  351. "freelistQ_empty",
  352. "pkt_too_big",
  353. "pkt_mismatch",
  354. "cmdQ_full0",
  355. "cmdQ_full1",
  356. "espi_DIP2ParityErr",
  357. "espi_DIP4Err",
  358. "espi_RxDrops",
  359. "espi_TxDrops",
  360. "espi_RxOvfl",
  361. "espi_ParityErr"
  362. };
  363. #define T2_REGMAP_SIZE (3 * 1024)
  364. static int get_regs_len(struct net_device *dev)
  365. {
  366. return T2_REGMAP_SIZE;
  367. }
  368. static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  369. {
  370. struct adapter *adapter = dev->ml_priv;
  371. strcpy(info->driver, DRV_NAME);
  372. strcpy(info->version, DRV_VERSION);
  373. strcpy(info->fw_version, "N/A");
  374. strcpy(info->bus_info, pci_name(adapter->pdev));
  375. }
  376. static int get_sset_count(struct net_device *dev, int sset)
  377. {
  378. switch (sset) {
  379. case ETH_SS_STATS:
  380. return ARRAY_SIZE(stats_strings);
  381. default:
  382. return -EOPNOTSUPP;
  383. }
  384. }
  385. static void get_strings(struct net_device *dev, u32 stringset, u8 *data)
  386. {
  387. if (stringset == ETH_SS_STATS)
  388. memcpy(data, stats_strings, sizeof(stats_strings));
  389. }
  390. static void get_stats(struct net_device *dev, struct ethtool_stats *stats,
  391. u64 *data)
  392. {
  393. struct adapter *adapter = dev->ml_priv;
  394. struct cmac *mac = adapter->port[dev->if_port].mac;
  395. const struct cmac_statistics *s;
  396. const struct sge_intr_counts *t;
  397. struct sge_port_stats ss;
  398. s = mac->ops->statistics_update(mac, MAC_STATS_UPDATE_FULL);
  399. t = t1_sge_get_intr_counts(adapter->sge);
  400. t1_sge_get_port_stats(adapter->sge, dev->if_port, &ss);
  401. *data++ = s->TxOctetsOK;
  402. *data++ = s->TxOctetsBad;
  403. *data++ = s->TxUnicastFramesOK;
  404. *data++ = s->TxMulticastFramesOK;
  405. *data++ = s->TxBroadcastFramesOK;
  406. *data++ = s->TxPauseFrames;
  407. *data++ = s->TxFramesWithDeferredXmissions;
  408. *data++ = s->TxLateCollisions;
  409. *data++ = s->TxTotalCollisions;
  410. *data++ = s->TxFramesAbortedDueToXSCollisions;
  411. *data++ = s->TxUnderrun;
  412. *data++ = s->TxLengthErrors;
  413. *data++ = s->TxInternalMACXmitError;
  414. *data++ = s->TxFramesWithExcessiveDeferral;
  415. *data++ = s->TxFCSErrors;
  416. *data++ = s->TxJumboFramesOK;
  417. *data++ = s->TxJumboOctetsOK;
  418. *data++ = s->RxOctetsOK;
  419. *data++ = s->RxOctetsBad;
  420. *data++ = s->RxUnicastFramesOK;
  421. *data++ = s->RxMulticastFramesOK;
  422. *data++ = s->RxBroadcastFramesOK;
  423. *data++ = s->RxPauseFrames;
  424. *data++ = s->RxFCSErrors;
  425. *data++ = s->RxAlignErrors;
  426. *data++ = s->RxSymbolErrors;
  427. *data++ = s->RxDataErrors;
  428. *data++ = s->RxSequenceErrors;
  429. *data++ = s->RxRuntErrors;
  430. *data++ = s->RxJabberErrors;
  431. *data++ = s->RxInternalMACRcvError;
  432. *data++ = s->RxInRangeLengthErrors;
  433. *data++ = s->RxOutOfRangeLengthField;
  434. *data++ = s->RxFrameTooLongErrors;
  435. *data++ = s->RxJumboFramesOK;
  436. *data++ = s->RxJumboOctetsOK;
  437. *data++ = ss.rx_cso_good;
  438. *data++ = ss.tx_cso;
  439. *data++ = ss.tx_tso;
  440. *data++ = ss.vlan_xtract;
  441. *data++ = ss.vlan_insert;
  442. *data++ = ss.tx_need_hdrroom;
  443. *data++ = t->rx_drops;
  444. *data++ = t->pure_rsps;
  445. *data++ = t->unhandled_irqs;
  446. *data++ = t->respQ_empty;
  447. *data++ = t->respQ_overflow;
  448. *data++ = t->freelistQ_empty;
  449. *data++ = t->pkt_too_big;
  450. *data++ = t->pkt_mismatch;
  451. *data++ = t->cmdQ_full[0];
  452. *data++ = t->cmdQ_full[1];
  453. if (adapter->espi) {
  454. const struct espi_intr_counts *e;
  455. e = t1_espi_get_intr_counts(adapter->espi);
  456. *data++ = e->DIP2_parity_err;
  457. *data++ = e->DIP4_err;
  458. *data++ = e->rx_drops;
  459. *data++ = e->tx_drops;
  460. *data++ = e->rx_ovflw;
  461. *data++ = e->parity_err;
  462. }
  463. }
  464. static inline void reg_block_dump(struct adapter *ap, void *buf,
  465. unsigned int start, unsigned int end)
  466. {
  467. u32 *p = buf + start;
  468. for ( ; start <= end; start += sizeof(u32))
  469. *p++ = readl(ap->regs + start);
  470. }
  471. static void get_regs(struct net_device *dev, struct ethtool_regs *regs,
  472. void *buf)
  473. {
  474. struct adapter *ap = dev->ml_priv;
  475. /*
  476. * Version scheme: bits 0..9: chip version, bits 10..15: chip revision
  477. */
  478. regs->version = 2;
  479. memset(buf, 0, T2_REGMAP_SIZE);
  480. reg_block_dump(ap, buf, 0, A_SG_RESPACCUTIMER);
  481. reg_block_dump(ap, buf, A_MC3_CFG, A_MC4_INT_CAUSE);
  482. reg_block_dump(ap, buf, A_TPI_ADDR, A_TPI_PAR);
  483. reg_block_dump(ap, buf, A_TP_IN_CONFIG, A_TP_TX_DROP_COUNT);
  484. reg_block_dump(ap, buf, A_RAT_ROUTE_CONTROL, A_RAT_INTR_CAUSE);
  485. reg_block_dump(ap, buf, A_CSPI_RX_AE_WM, A_CSPI_INTR_ENABLE);
  486. reg_block_dump(ap, buf, A_ESPI_SCH_TOKEN0, A_ESPI_GOSTAT);
  487. reg_block_dump(ap, buf, A_ULP_ULIMIT, A_ULP_PIO_CTRL);
  488. reg_block_dump(ap, buf, A_PL_ENABLE, A_PL_CAUSE);
  489. reg_block_dump(ap, buf, A_MC5_CONFIG, A_MC5_MASK_WRITE_CMD);
  490. }
  491. static int get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  492. {
  493. struct adapter *adapter = dev->ml_priv;
  494. struct port_info *p = &adapter->port[dev->if_port];
  495. cmd->supported = p->link_config.supported;
  496. cmd->advertising = p->link_config.advertising;
  497. if (netif_carrier_ok(dev)) {
  498. ethtool_cmd_speed_set(cmd, p->link_config.speed);
  499. cmd->duplex = p->link_config.duplex;
  500. } else {
  501. ethtool_cmd_speed_set(cmd, -1);
  502. cmd->duplex = -1;
  503. }
  504. cmd->port = (cmd->supported & SUPPORTED_TP) ? PORT_TP : PORT_FIBRE;
  505. cmd->phy_address = p->phy->mdio.prtad;
  506. cmd->transceiver = XCVR_EXTERNAL;
  507. cmd->autoneg = p->link_config.autoneg;
  508. cmd->maxtxpkt = 0;
  509. cmd->maxrxpkt = 0;
  510. return 0;
  511. }
  512. static int speed_duplex_to_caps(int speed, int duplex)
  513. {
  514. int cap = 0;
  515. switch (speed) {
  516. case SPEED_10:
  517. if (duplex == DUPLEX_FULL)
  518. cap = SUPPORTED_10baseT_Full;
  519. else
  520. cap = SUPPORTED_10baseT_Half;
  521. break;
  522. case SPEED_100:
  523. if (duplex == DUPLEX_FULL)
  524. cap = SUPPORTED_100baseT_Full;
  525. else
  526. cap = SUPPORTED_100baseT_Half;
  527. break;
  528. case SPEED_1000:
  529. if (duplex == DUPLEX_FULL)
  530. cap = SUPPORTED_1000baseT_Full;
  531. else
  532. cap = SUPPORTED_1000baseT_Half;
  533. break;
  534. case SPEED_10000:
  535. if (duplex == DUPLEX_FULL)
  536. cap = SUPPORTED_10000baseT_Full;
  537. }
  538. return cap;
  539. }
  540. #define ADVERTISED_MASK (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  541. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  542. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full | \
  543. ADVERTISED_10000baseT_Full)
  544. static int set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  545. {
  546. struct adapter *adapter = dev->ml_priv;
  547. struct port_info *p = &adapter->port[dev->if_port];
  548. struct link_config *lc = &p->link_config;
  549. if (!(lc->supported & SUPPORTED_Autoneg))
  550. return -EOPNOTSUPP; /* can't change speed/duplex */
  551. if (cmd->autoneg == AUTONEG_DISABLE) {
  552. u32 speed = ethtool_cmd_speed(cmd);
  553. int cap = speed_duplex_to_caps(speed, cmd->duplex);
  554. if (!(lc->supported & cap) || (speed == SPEED_1000))
  555. return -EINVAL;
  556. lc->requested_speed = speed;
  557. lc->requested_duplex = cmd->duplex;
  558. lc->advertising = 0;
  559. } else {
  560. cmd->advertising &= ADVERTISED_MASK;
  561. if (cmd->advertising & (cmd->advertising - 1))
  562. cmd->advertising = lc->supported;
  563. cmd->advertising &= lc->supported;
  564. if (!cmd->advertising)
  565. return -EINVAL;
  566. lc->requested_speed = SPEED_INVALID;
  567. lc->requested_duplex = DUPLEX_INVALID;
  568. lc->advertising = cmd->advertising | ADVERTISED_Autoneg;
  569. }
  570. lc->autoneg = cmd->autoneg;
  571. if (netif_running(dev))
  572. t1_link_start(p->phy, p->mac, lc);
  573. return 0;
  574. }
  575. static void get_pauseparam(struct net_device *dev,
  576. struct ethtool_pauseparam *epause)
  577. {
  578. struct adapter *adapter = dev->ml_priv;
  579. struct port_info *p = &adapter->port[dev->if_port];
  580. epause->autoneg = (p->link_config.requested_fc & PAUSE_AUTONEG) != 0;
  581. epause->rx_pause = (p->link_config.fc & PAUSE_RX) != 0;
  582. epause->tx_pause = (p->link_config.fc & PAUSE_TX) != 0;
  583. }
  584. static int set_pauseparam(struct net_device *dev,
  585. struct ethtool_pauseparam *epause)
  586. {
  587. struct adapter *adapter = dev->ml_priv;
  588. struct port_info *p = &adapter->port[dev->if_port];
  589. struct link_config *lc = &p->link_config;
  590. if (epause->autoneg == AUTONEG_DISABLE)
  591. lc->requested_fc = 0;
  592. else if (lc->supported & SUPPORTED_Autoneg)
  593. lc->requested_fc = PAUSE_AUTONEG;
  594. else
  595. return -EINVAL;
  596. if (epause->rx_pause)
  597. lc->requested_fc |= PAUSE_RX;
  598. if (epause->tx_pause)
  599. lc->requested_fc |= PAUSE_TX;
  600. if (lc->autoneg == AUTONEG_ENABLE) {
  601. if (netif_running(dev))
  602. t1_link_start(p->phy, p->mac, lc);
  603. } else {
  604. lc->fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  605. if (netif_running(dev))
  606. p->mac->ops->set_speed_duplex_fc(p->mac, -1, -1,
  607. lc->fc);
  608. }
  609. return 0;
  610. }
  611. static void get_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
  612. {
  613. struct adapter *adapter = dev->ml_priv;
  614. int jumbo_fl = t1_is_T1B(adapter) ? 1 : 0;
  615. e->rx_max_pending = MAX_RX_BUFFERS;
  616. e->rx_mini_max_pending = 0;
  617. e->rx_jumbo_max_pending = MAX_RX_JUMBO_BUFFERS;
  618. e->tx_max_pending = MAX_CMDQ_ENTRIES;
  619. e->rx_pending = adapter->params.sge.freelQ_size[!jumbo_fl];
  620. e->rx_mini_pending = 0;
  621. e->rx_jumbo_pending = adapter->params.sge.freelQ_size[jumbo_fl];
  622. e->tx_pending = adapter->params.sge.cmdQ_size[0];
  623. }
  624. static int set_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
  625. {
  626. struct adapter *adapter = dev->ml_priv;
  627. int jumbo_fl = t1_is_T1B(adapter) ? 1 : 0;
  628. if (e->rx_pending > MAX_RX_BUFFERS || e->rx_mini_pending ||
  629. e->rx_jumbo_pending > MAX_RX_JUMBO_BUFFERS ||
  630. e->tx_pending > MAX_CMDQ_ENTRIES ||
  631. e->rx_pending < MIN_FL_ENTRIES ||
  632. e->rx_jumbo_pending < MIN_FL_ENTRIES ||
  633. e->tx_pending < (adapter->params.nports + 1) * (MAX_SKB_FRAGS + 1))
  634. return -EINVAL;
  635. if (adapter->flags & FULL_INIT_DONE)
  636. return -EBUSY;
  637. adapter->params.sge.freelQ_size[!jumbo_fl] = e->rx_pending;
  638. adapter->params.sge.freelQ_size[jumbo_fl] = e->rx_jumbo_pending;
  639. adapter->params.sge.cmdQ_size[0] = e->tx_pending;
  640. adapter->params.sge.cmdQ_size[1] = e->tx_pending > MAX_CMDQ1_ENTRIES ?
  641. MAX_CMDQ1_ENTRIES : e->tx_pending;
  642. return 0;
  643. }
  644. static int set_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
  645. {
  646. struct adapter *adapter = dev->ml_priv;
  647. adapter->params.sge.rx_coalesce_usecs = c->rx_coalesce_usecs;
  648. adapter->params.sge.coalesce_enable = c->use_adaptive_rx_coalesce;
  649. adapter->params.sge.sample_interval_usecs = c->rate_sample_interval;
  650. t1_sge_set_coalesce_params(adapter->sge, &adapter->params.sge);
  651. return 0;
  652. }
  653. static int get_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
  654. {
  655. struct adapter *adapter = dev->ml_priv;
  656. c->rx_coalesce_usecs = adapter->params.sge.rx_coalesce_usecs;
  657. c->rate_sample_interval = adapter->params.sge.sample_interval_usecs;
  658. c->use_adaptive_rx_coalesce = adapter->params.sge.coalesce_enable;
  659. return 0;
  660. }
  661. static int get_eeprom_len(struct net_device *dev)
  662. {
  663. struct adapter *adapter = dev->ml_priv;
  664. return t1_is_asic(adapter) ? EEPROM_SIZE : 0;
  665. }
  666. #define EEPROM_MAGIC(ap) \
  667. (PCI_VENDOR_ID_CHELSIO | ((ap)->params.chip_version << 16))
  668. static int get_eeprom(struct net_device *dev, struct ethtool_eeprom *e,
  669. u8 *data)
  670. {
  671. int i;
  672. u8 buf[EEPROM_SIZE] __attribute__((aligned(4)));
  673. struct adapter *adapter = dev->ml_priv;
  674. e->magic = EEPROM_MAGIC(adapter);
  675. for (i = e->offset & ~3; i < e->offset + e->len; i += sizeof(u32))
  676. t1_seeprom_read(adapter, i, (__le32 *)&buf[i]);
  677. memcpy(data, buf + e->offset, e->len);
  678. return 0;
  679. }
  680. static const struct ethtool_ops t1_ethtool_ops = {
  681. .get_settings = get_settings,
  682. .set_settings = set_settings,
  683. .get_drvinfo = get_drvinfo,
  684. .get_msglevel = get_msglevel,
  685. .set_msglevel = set_msglevel,
  686. .get_ringparam = get_sge_param,
  687. .set_ringparam = set_sge_param,
  688. .get_coalesce = get_coalesce,
  689. .set_coalesce = set_coalesce,
  690. .get_eeprom_len = get_eeprom_len,
  691. .get_eeprom = get_eeprom,
  692. .get_pauseparam = get_pauseparam,
  693. .set_pauseparam = set_pauseparam,
  694. .get_link = ethtool_op_get_link,
  695. .get_strings = get_strings,
  696. .get_sset_count = get_sset_count,
  697. .get_ethtool_stats = get_stats,
  698. .get_regs_len = get_regs_len,
  699. .get_regs = get_regs,
  700. };
  701. static int t1_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
  702. {
  703. struct adapter *adapter = dev->ml_priv;
  704. struct mdio_if_info *mdio = &adapter->port[dev->if_port].phy->mdio;
  705. return mdio_mii_ioctl(mdio, if_mii(req), cmd);
  706. }
  707. static int t1_change_mtu(struct net_device *dev, int new_mtu)
  708. {
  709. int ret;
  710. struct adapter *adapter = dev->ml_priv;
  711. struct cmac *mac = adapter->port[dev->if_port].mac;
  712. if (!mac->ops->set_mtu)
  713. return -EOPNOTSUPP;
  714. if (new_mtu < 68)
  715. return -EINVAL;
  716. if ((ret = mac->ops->set_mtu(mac, new_mtu)))
  717. return ret;
  718. dev->mtu = new_mtu;
  719. return 0;
  720. }
  721. static int t1_set_mac_addr(struct net_device *dev, void *p)
  722. {
  723. struct adapter *adapter = dev->ml_priv;
  724. struct cmac *mac = adapter->port[dev->if_port].mac;
  725. struct sockaddr *addr = p;
  726. if (!mac->ops->macaddress_set)
  727. return -EOPNOTSUPP;
  728. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  729. mac->ops->macaddress_set(mac, dev->dev_addr);
  730. return 0;
  731. }
  732. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  733. static void t1_vlan_rx_register(struct net_device *dev,
  734. struct vlan_group *grp)
  735. {
  736. struct adapter *adapter = dev->ml_priv;
  737. spin_lock_irq(&adapter->async_lock);
  738. adapter->vlan_grp = grp;
  739. t1_set_vlan_accel(adapter, grp != NULL);
  740. spin_unlock_irq(&adapter->async_lock);
  741. }
  742. #endif
  743. #ifdef CONFIG_NET_POLL_CONTROLLER
  744. static void t1_netpoll(struct net_device *dev)
  745. {
  746. unsigned long flags;
  747. struct adapter *adapter = dev->ml_priv;
  748. local_irq_save(flags);
  749. t1_interrupt(adapter->pdev->irq, adapter);
  750. local_irq_restore(flags);
  751. }
  752. #endif
  753. /*
  754. * Periodic accumulation of MAC statistics. This is used only if the MAC
  755. * does not have any other way to prevent stats counter overflow.
  756. */
  757. static void mac_stats_task(struct work_struct *work)
  758. {
  759. int i;
  760. struct adapter *adapter =
  761. container_of(work, struct adapter, stats_update_task.work);
  762. for_each_port(adapter, i) {
  763. struct port_info *p = &adapter->port[i];
  764. if (netif_running(p->dev))
  765. p->mac->ops->statistics_update(p->mac,
  766. MAC_STATS_UPDATE_FAST);
  767. }
  768. /* Schedule the next statistics update if any port is active. */
  769. spin_lock(&adapter->work_lock);
  770. if (adapter->open_device_map & PORT_MASK)
  771. schedule_mac_stats_update(adapter,
  772. adapter->params.stats_update_period);
  773. spin_unlock(&adapter->work_lock);
  774. }
  775. /*
  776. * Processes elmer0 external interrupts in process context.
  777. */
  778. static void ext_intr_task(struct work_struct *work)
  779. {
  780. struct adapter *adapter =
  781. container_of(work, struct adapter, ext_intr_handler_task);
  782. t1_elmer0_ext_intr_handler(adapter);
  783. /* Now reenable external interrupts */
  784. spin_lock_irq(&adapter->async_lock);
  785. adapter->slow_intr_mask |= F_PL_INTR_EXT;
  786. writel(F_PL_INTR_EXT, adapter->regs + A_PL_CAUSE);
  787. writel(adapter->slow_intr_mask | F_PL_INTR_SGE_DATA,
  788. adapter->regs + A_PL_ENABLE);
  789. spin_unlock_irq(&adapter->async_lock);
  790. }
  791. /*
  792. * Interrupt-context handler for elmer0 external interrupts.
  793. */
  794. void t1_elmer0_ext_intr(struct adapter *adapter)
  795. {
  796. /*
  797. * Schedule a task to handle external interrupts as we require
  798. * a process context. We disable EXT interrupts in the interim
  799. * and let the task reenable them when it's done.
  800. */
  801. adapter->slow_intr_mask &= ~F_PL_INTR_EXT;
  802. writel(adapter->slow_intr_mask | F_PL_INTR_SGE_DATA,
  803. adapter->regs + A_PL_ENABLE);
  804. schedule_work(&adapter->ext_intr_handler_task);
  805. }
  806. void t1_fatal_err(struct adapter *adapter)
  807. {
  808. if (adapter->flags & FULL_INIT_DONE) {
  809. t1_sge_stop(adapter->sge);
  810. t1_interrupts_disable(adapter);
  811. }
  812. pr_alert("%s: encountered fatal error, operation suspended\n",
  813. adapter->name);
  814. }
  815. static const struct net_device_ops cxgb_netdev_ops = {
  816. .ndo_open = cxgb_open,
  817. .ndo_stop = cxgb_close,
  818. .ndo_start_xmit = t1_start_xmit,
  819. .ndo_get_stats = t1_get_stats,
  820. .ndo_validate_addr = eth_validate_addr,
  821. .ndo_set_multicast_list = t1_set_rxmode,
  822. .ndo_do_ioctl = t1_ioctl,
  823. .ndo_change_mtu = t1_change_mtu,
  824. .ndo_set_mac_address = t1_set_mac_addr,
  825. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  826. .ndo_vlan_rx_register = t1_vlan_rx_register,
  827. #endif
  828. #ifdef CONFIG_NET_POLL_CONTROLLER
  829. .ndo_poll_controller = t1_netpoll,
  830. #endif
  831. };
  832. static int __devinit init_one(struct pci_dev *pdev,
  833. const struct pci_device_id *ent)
  834. {
  835. static int version_printed;
  836. int i, err, pci_using_dac = 0;
  837. unsigned long mmio_start, mmio_len;
  838. const struct board_info *bi;
  839. struct adapter *adapter = NULL;
  840. struct port_info *pi;
  841. if (!version_printed) {
  842. printk(KERN_INFO "%s - version %s\n", DRV_DESCRIPTION,
  843. DRV_VERSION);
  844. ++version_printed;
  845. }
  846. err = pci_enable_device(pdev);
  847. if (err)
  848. return err;
  849. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  850. pr_err("%s: cannot find PCI device memory base address\n",
  851. pci_name(pdev));
  852. err = -ENODEV;
  853. goto out_disable_pdev;
  854. }
  855. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  856. pci_using_dac = 1;
  857. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  858. pr_err("%s: unable to obtain 64-bit DMA for "
  859. "consistent allocations\n", pci_name(pdev));
  860. err = -ENODEV;
  861. goto out_disable_pdev;
  862. }
  863. } else if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  864. pr_err("%s: no usable DMA configuration\n", pci_name(pdev));
  865. goto out_disable_pdev;
  866. }
  867. err = pci_request_regions(pdev, DRV_NAME);
  868. if (err) {
  869. pr_err("%s: cannot obtain PCI resources\n", pci_name(pdev));
  870. goto out_disable_pdev;
  871. }
  872. pci_set_master(pdev);
  873. mmio_start = pci_resource_start(pdev, 0);
  874. mmio_len = pci_resource_len(pdev, 0);
  875. bi = t1_get_board_info(ent->driver_data);
  876. for (i = 0; i < bi->port_number; ++i) {
  877. struct net_device *netdev;
  878. netdev = alloc_etherdev(adapter ? 0 : sizeof(*adapter));
  879. if (!netdev) {
  880. err = -ENOMEM;
  881. goto out_free_dev;
  882. }
  883. SET_NETDEV_DEV(netdev, &pdev->dev);
  884. if (!adapter) {
  885. adapter = netdev_priv(netdev);
  886. adapter->pdev = pdev;
  887. adapter->port[0].dev = netdev; /* so we don't leak it */
  888. adapter->regs = ioremap(mmio_start, mmio_len);
  889. if (!adapter->regs) {
  890. pr_err("%s: cannot map device registers\n",
  891. pci_name(pdev));
  892. err = -ENOMEM;
  893. goto out_free_dev;
  894. }
  895. if (t1_get_board_rev(adapter, bi, &adapter->params)) {
  896. err = -ENODEV; /* Can't handle this chip rev */
  897. goto out_free_dev;
  898. }
  899. adapter->name = pci_name(pdev);
  900. adapter->msg_enable = dflt_msg_enable;
  901. adapter->mmio_len = mmio_len;
  902. spin_lock_init(&adapter->tpi_lock);
  903. spin_lock_init(&adapter->work_lock);
  904. spin_lock_init(&adapter->async_lock);
  905. spin_lock_init(&adapter->mac_lock);
  906. INIT_WORK(&adapter->ext_intr_handler_task,
  907. ext_intr_task);
  908. INIT_DELAYED_WORK(&adapter->stats_update_task,
  909. mac_stats_task);
  910. pci_set_drvdata(pdev, netdev);
  911. }
  912. pi = &adapter->port[i];
  913. pi->dev = netdev;
  914. netif_carrier_off(netdev);
  915. netdev->irq = pdev->irq;
  916. netdev->if_port = i;
  917. netdev->mem_start = mmio_start;
  918. netdev->mem_end = mmio_start + mmio_len - 1;
  919. netdev->ml_priv = adapter;
  920. netdev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  921. NETIF_F_RXCSUM;
  922. netdev->features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  923. NETIF_F_RXCSUM | NETIF_F_LLTX;
  924. if (pci_using_dac)
  925. netdev->features |= NETIF_F_HIGHDMA;
  926. if (vlan_tso_capable(adapter)) {
  927. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  928. netdev->features |=
  929. NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  930. #endif
  931. /* T204: disable TSO */
  932. if (!(is_T2(adapter)) || bi->port_number != 4) {
  933. netdev->hw_features |= NETIF_F_TSO;
  934. netdev->features |= NETIF_F_TSO;
  935. }
  936. }
  937. netdev->netdev_ops = &cxgb_netdev_ops;
  938. netdev->hard_header_len += (netdev->hw_features & NETIF_F_TSO) ?
  939. sizeof(struct cpl_tx_pkt_lso) : sizeof(struct cpl_tx_pkt);
  940. netif_napi_add(netdev, &adapter->napi, t1_poll, 64);
  941. SET_ETHTOOL_OPS(netdev, &t1_ethtool_ops);
  942. }
  943. if (t1_init_sw_modules(adapter, bi) < 0) {
  944. err = -ENODEV;
  945. goto out_free_dev;
  946. }
  947. /*
  948. * The card is now ready to go. If any errors occur during device
  949. * registration we do not fail the whole card but rather proceed only
  950. * with the ports we manage to register successfully. However we must
  951. * register at least one net device.
  952. */
  953. for (i = 0; i < bi->port_number; ++i) {
  954. err = register_netdev(adapter->port[i].dev);
  955. if (err)
  956. pr_warning("%s: cannot register net device %s, skipping\n",
  957. pci_name(pdev), adapter->port[i].dev->name);
  958. else {
  959. /*
  960. * Change the name we use for messages to the name of
  961. * the first successfully registered interface.
  962. */
  963. if (!adapter->registered_device_map)
  964. adapter->name = adapter->port[i].dev->name;
  965. __set_bit(i, &adapter->registered_device_map);
  966. }
  967. }
  968. if (!adapter->registered_device_map) {
  969. pr_err("%s: could not register any net devices\n",
  970. pci_name(pdev));
  971. goto out_release_adapter_res;
  972. }
  973. printk(KERN_INFO "%s: %s (rev %d), %s %dMHz/%d-bit\n", adapter->name,
  974. bi->desc, adapter->params.chip_revision,
  975. adapter->params.pci.is_pcix ? "PCIX" : "PCI",
  976. adapter->params.pci.speed, adapter->params.pci.width);
  977. /*
  978. * Set the T1B ASIC and memory clocks.
  979. */
  980. if (t1powersave)
  981. adapter->t1powersave = LCLOCK; /* HW default is powersave mode. */
  982. else
  983. adapter->t1powersave = HCLOCK;
  984. if (t1_is_T1B(adapter))
  985. t1_clock(adapter, t1powersave);
  986. return 0;
  987. out_release_adapter_res:
  988. t1_free_sw_modules(adapter);
  989. out_free_dev:
  990. if (adapter) {
  991. if (adapter->regs)
  992. iounmap(adapter->regs);
  993. for (i = bi->port_number - 1; i >= 0; --i)
  994. if (adapter->port[i].dev)
  995. free_netdev(adapter->port[i].dev);
  996. }
  997. pci_release_regions(pdev);
  998. out_disable_pdev:
  999. pci_disable_device(pdev);
  1000. pci_set_drvdata(pdev, NULL);
  1001. return err;
  1002. }
  1003. static void bit_bang(struct adapter *adapter, int bitdata, int nbits)
  1004. {
  1005. int data;
  1006. int i;
  1007. u32 val;
  1008. enum {
  1009. S_CLOCK = 1 << 3,
  1010. S_DATA = 1 << 4
  1011. };
  1012. for (i = (nbits - 1); i > -1; i--) {
  1013. udelay(50);
  1014. data = ((bitdata >> i) & 0x1);
  1015. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1016. if (data)
  1017. val |= S_DATA;
  1018. else
  1019. val &= ~S_DATA;
  1020. udelay(50);
  1021. /* Set SCLOCK low */
  1022. val &= ~S_CLOCK;
  1023. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1024. udelay(50);
  1025. /* Write SCLOCK high */
  1026. val |= S_CLOCK;
  1027. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1028. }
  1029. }
  1030. static int t1_clock(struct adapter *adapter, int mode)
  1031. {
  1032. u32 val;
  1033. int M_CORE_VAL;
  1034. int M_MEM_VAL;
  1035. enum {
  1036. M_CORE_BITS = 9,
  1037. T_CORE_VAL = 0,
  1038. T_CORE_BITS = 2,
  1039. N_CORE_VAL = 0,
  1040. N_CORE_BITS = 2,
  1041. M_MEM_BITS = 9,
  1042. T_MEM_VAL = 0,
  1043. T_MEM_BITS = 2,
  1044. N_MEM_VAL = 0,
  1045. N_MEM_BITS = 2,
  1046. NP_LOAD = 1 << 17,
  1047. S_LOAD_MEM = 1 << 5,
  1048. S_LOAD_CORE = 1 << 6,
  1049. S_CLOCK = 1 << 3
  1050. };
  1051. if (!t1_is_T1B(adapter))
  1052. return -ENODEV; /* Can't re-clock this chip. */
  1053. if (mode & 2)
  1054. return 0; /* show current mode. */
  1055. if ((adapter->t1powersave & 1) == (mode & 1))
  1056. return -EALREADY; /* ASIC already running in mode. */
  1057. if ((mode & 1) == HCLOCK) {
  1058. M_CORE_VAL = 0x14;
  1059. M_MEM_VAL = 0x18;
  1060. adapter->t1powersave = HCLOCK; /* overclock */
  1061. } else {
  1062. M_CORE_VAL = 0xe;
  1063. M_MEM_VAL = 0x10;
  1064. adapter->t1powersave = LCLOCK; /* underclock */
  1065. }
  1066. /* Don't interrupt this serial stream! */
  1067. spin_lock(&adapter->tpi_lock);
  1068. /* Initialize for ASIC core */
  1069. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1070. val |= NP_LOAD;
  1071. udelay(50);
  1072. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1073. udelay(50);
  1074. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1075. val &= ~S_LOAD_CORE;
  1076. val &= ~S_CLOCK;
  1077. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1078. udelay(50);
  1079. /* Serial program the ASIC clock synthesizer */
  1080. bit_bang(adapter, T_CORE_VAL, T_CORE_BITS);
  1081. bit_bang(adapter, N_CORE_VAL, N_CORE_BITS);
  1082. bit_bang(adapter, M_CORE_VAL, M_CORE_BITS);
  1083. udelay(50);
  1084. /* Finish ASIC core */
  1085. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1086. val |= S_LOAD_CORE;
  1087. udelay(50);
  1088. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1089. udelay(50);
  1090. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1091. val &= ~S_LOAD_CORE;
  1092. udelay(50);
  1093. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1094. udelay(50);
  1095. /* Initialize for memory */
  1096. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1097. val |= NP_LOAD;
  1098. udelay(50);
  1099. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1100. udelay(50);
  1101. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1102. val &= ~S_LOAD_MEM;
  1103. val &= ~S_CLOCK;
  1104. udelay(50);
  1105. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1106. udelay(50);
  1107. /* Serial program the memory clock synthesizer */
  1108. bit_bang(adapter, T_MEM_VAL, T_MEM_BITS);
  1109. bit_bang(adapter, N_MEM_VAL, N_MEM_BITS);
  1110. bit_bang(adapter, M_MEM_VAL, M_MEM_BITS);
  1111. udelay(50);
  1112. /* Finish memory */
  1113. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1114. val |= S_LOAD_MEM;
  1115. udelay(50);
  1116. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1117. udelay(50);
  1118. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1119. val &= ~S_LOAD_MEM;
  1120. udelay(50);
  1121. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1122. spin_unlock(&adapter->tpi_lock);
  1123. return 0;
  1124. }
  1125. static inline void t1_sw_reset(struct pci_dev *pdev)
  1126. {
  1127. pci_write_config_dword(pdev, A_PCICFG_PM_CSR, 3);
  1128. pci_write_config_dword(pdev, A_PCICFG_PM_CSR, 0);
  1129. }
  1130. static void __devexit remove_one(struct pci_dev *pdev)
  1131. {
  1132. struct net_device *dev = pci_get_drvdata(pdev);
  1133. struct adapter *adapter = dev->ml_priv;
  1134. int i;
  1135. for_each_port(adapter, i) {
  1136. if (test_bit(i, &adapter->registered_device_map))
  1137. unregister_netdev(adapter->port[i].dev);
  1138. }
  1139. t1_free_sw_modules(adapter);
  1140. iounmap(adapter->regs);
  1141. while (--i >= 0) {
  1142. if (adapter->port[i].dev)
  1143. free_netdev(adapter->port[i].dev);
  1144. }
  1145. pci_release_regions(pdev);
  1146. pci_disable_device(pdev);
  1147. pci_set_drvdata(pdev, NULL);
  1148. t1_sw_reset(pdev);
  1149. }
  1150. static struct pci_driver driver = {
  1151. .name = DRV_NAME,
  1152. .id_table = t1_pci_tbl,
  1153. .probe = init_one,
  1154. .remove = __devexit_p(remove_one),
  1155. };
  1156. static int __init t1_init_module(void)
  1157. {
  1158. return pci_register_driver(&driver);
  1159. }
  1160. static void __exit t1_cleanup_module(void)
  1161. {
  1162. pci_unregister_driver(&driver);
  1163. }
  1164. module_init(t1_init_module);
  1165. module_exit(t1_cleanup_module);