atl1e_main.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538
  1. /*
  2. * Copyright(c) 2007 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1e.h"
  22. #define DRV_VERSION "1.0.0.7-NAPI"
  23. char atl1e_driver_name[] = "ATL1E";
  24. char atl1e_driver_version[] = DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L1E 0x1026
  26. /*
  27. * atl1e_pci_tbl - PCI Device ID Table
  28. *
  29. * Wildcard entries (PCI_ANY_ID) should come last
  30. * Last entry must be all 0s
  31. *
  32. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  33. * Class, Class Mask, private data (not used) }
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(atl1e_pci_tbl) = {
  36. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1E)},
  37. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, 0x1066)},
  38. /* required last entry */
  39. { 0 }
  40. };
  41. MODULE_DEVICE_TABLE(pci, atl1e_pci_tbl);
  42. MODULE_AUTHOR("Atheros Corporation, <xiong.huang@atheros.com>, Jie Yang <jie.yang@atheros.com>");
  43. MODULE_DESCRIPTION("Atheros 1000M Ethernet Network Driver");
  44. MODULE_LICENSE("GPL");
  45. MODULE_VERSION(DRV_VERSION);
  46. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter);
  47. static const u16
  48. atl1e_rx_page_vld_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  49. {
  50. {REG_HOST_RXF0_PAGE0_VLD, REG_HOST_RXF0_PAGE1_VLD},
  51. {REG_HOST_RXF1_PAGE0_VLD, REG_HOST_RXF1_PAGE1_VLD},
  52. {REG_HOST_RXF2_PAGE0_VLD, REG_HOST_RXF2_PAGE1_VLD},
  53. {REG_HOST_RXF3_PAGE0_VLD, REG_HOST_RXF3_PAGE1_VLD}
  54. };
  55. static const u16 atl1e_rx_page_hi_addr_regs[AT_MAX_RECEIVE_QUEUE] =
  56. {
  57. REG_RXF0_BASE_ADDR_HI,
  58. REG_RXF1_BASE_ADDR_HI,
  59. REG_RXF2_BASE_ADDR_HI,
  60. REG_RXF3_BASE_ADDR_HI
  61. };
  62. static const u16
  63. atl1e_rx_page_lo_addr_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  64. {
  65. {REG_HOST_RXF0_PAGE0_LO, REG_HOST_RXF0_PAGE1_LO},
  66. {REG_HOST_RXF1_PAGE0_LO, REG_HOST_RXF1_PAGE1_LO},
  67. {REG_HOST_RXF2_PAGE0_LO, REG_HOST_RXF2_PAGE1_LO},
  68. {REG_HOST_RXF3_PAGE0_LO, REG_HOST_RXF3_PAGE1_LO}
  69. };
  70. static const u16
  71. atl1e_rx_page_write_offset_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  72. {
  73. {REG_HOST_RXF0_MB0_LO, REG_HOST_RXF0_MB1_LO},
  74. {REG_HOST_RXF1_MB0_LO, REG_HOST_RXF1_MB1_LO},
  75. {REG_HOST_RXF2_MB0_LO, REG_HOST_RXF2_MB1_LO},
  76. {REG_HOST_RXF3_MB0_LO, REG_HOST_RXF3_MB1_LO}
  77. };
  78. static const u16 atl1e_pay_load_size[] = {
  79. 128, 256, 512, 1024, 2048, 4096,
  80. };
  81. /*
  82. * atl1e_irq_enable - Enable default interrupt generation settings
  83. * @adapter: board private structure
  84. */
  85. static inline void atl1e_irq_enable(struct atl1e_adapter *adapter)
  86. {
  87. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  88. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  89. AT_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  90. AT_WRITE_FLUSH(&adapter->hw);
  91. }
  92. }
  93. /*
  94. * atl1e_irq_disable - Mask off interrupt generation on the NIC
  95. * @adapter: board private structure
  96. */
  97. static inline void atl1e_irq_disable(struct atl1e_adapter *adapter)
  98. {
  99. atomic_inc(&adapter->irq_sem);
  100. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  101. AT_WRITE_FLUSH(&adapter->hw);
  102. synchronize_irq(adapter->pdev->irq);
  103. }
  104. /*
  105. * atl1e_irq_reset - reset interrupt confiure on the NIC
  106. * @adapter: board private structure
  107. */
  108. static inline void atl1e_irq_reset(struct atl1e_adapter *adapter)
  109. {
  110. atomic_set(&adapter->irq_sem, 0);
  111. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  112. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  113. AT_WRITE_FLUSH(&adapter->hw);
  114. }
  115. /*
  116. * atl1e_phy_config - Timer Call-back
  117. * @data: pointer to netdev cast into an unsigned long
  118. */
  119. static void atl1e_phy_config(unsigned long data)
  120. {
  121. struct atl1e_adapter *adapter = (struct atl1e_adapter *) data;
  122. struct atl1e_hw *hw = &adapter->hw;
  123. unsigned long flags;
  124. spin_lock_irqsave(&adapter->mdio_lock, flags);
  125. atl1e_restart_autoneg(hw);
  126. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  127. }
  128. void atl1e_reinit_locked(struct atl1e_adapter *adapter)
  129. {
  130. WARN_ON(in_interrupt());
  131. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  132. msleep(1);
  133. atl1e_down(adapter);
  134. atl1e_up(adapter);
  135. clear_bit(__AT_RESETTING, &adapter->flags);
  136. }
  137. static void atl1e_reset_task(struct work_struct *work)
  138. {
  139. struct atl1e_adapter *adapter;
  140. adapter = container_of(work, struct atl1e_adapter, reset_task);
  141. atl1e_reinit_locked(adapter);
  142. }
  143. static int atl1e_check_link(struct atl1e_adapter *adapter)
  144. {
  145. struct atl1e_hw *hw = &adapter->hw;
  146. struct net_device *netdev = adapter->netdev;
  147. int err = 0;
  148. u16 speed, duplex, phy_data;
  149. /* MII_BMSR must read twice */
  150. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  151. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  152. if ((phy_data & BMSR_LSTATUS) == 0) {
  153. /* link down */
  154. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  155. u32 value;
  156. /* disable rx */
  157. value = AT_READ_REG(hw, REG_MAC_CTRL);
  158. value &= ~MAC_CTRL_RX_EN;
  159. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  160. adapter->link_speed = SPEED_0;
  161. netif_carrier_off(netdev);
  162. netif_stop_queue(netdev);
  163. }
  164. } else {
  165. /* Link Up */
  166. err = atl1e_get_speed_and_duplex(hw, &speed, &duplex);
  167. if (unlikely(err))
  168. return err;
  169. /* link result is our setting */
  170. if (adapter->link_speed != speed ||
  171. adapter->link_duplex != duplex) {
  172. adapter->link_speed = speed;
  173. adapter->link_duplex = duplex;
  174. atl1e_setup_mac_ctrl(adapter);
  175. netdev_info(netdev,
  176. "NIC Link is Up <%d Mbps %s Duplex>\n",
  177. adapter->link_speed,
  178. adapter->link_duplex == FULL_DUPLEX ?
  179. "Full" : "Half");
  180. }
  181. if (!netif_carrier_ok(netdev)) {
  182. /* Link down -> Up */
  183. netif_carrier_on(netdev);
  184. netif_wake_queue(netdev);
  185. }
  186. }
  187. return 0;
  188. }
  189. /*
  190. * atl1e_link_chg_task - deal with link change event Out of interrupt context
  191. * @netdev: network interface device structure
  192. */
  193. static void atl1e_link_chg_task(struct work_struct *work)
  194. {
  195. struct atl1e_adapter *adapter;
  196. unsigned long flags;
  197. adapter = container_of(work, struct atl1e_adapter, link_chg_task);
  198. spin_lock_irqsave(&adapter->mdio_lock, flags);
  199. atl1e_check_link(adapter);
  200. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  201. }
  202. static void atl1e_link_chg_event(struct atl1e_adapter *adapter)
  203. {
  204. struct net_device *netdev = adapter->netdev;
  205. u16 phy_data = 0;
  206. u16 link_up = 0;
  207. spin_lock(&adapter->mdio_lock);
  208. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  209. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  210. spin_unlock(&adapter->mdio_lock);
  211. link_up = phy_data & BMSR_LSTATUS;
  212. /* notify upper layer link down ASAP */
  213. if (!link_up) {
  214. if (netif_carrier_ok(netdev)) {
  215. /* old link state: Up */
  216. netdev_info(netdev, "NIC Link is Down\n");
  217. adapter->link_speed = SPEED_0;
  218. netif_stop_queue(netdev);
  219. }
  220. }
  221. schedule_work(&adapter->link_chg_task);
  222. }
  223. static void atl1e_del_timer(struct atl1e_adapter *adapter)
  224. {
  225. del_timer_sync(&adapter->phy_config_timer);
  226. }
  227. static void atl1e_cancel_work(struct atl1e_adapter *adapter)
  228. {
  229. cancel_work_sync(&adapter->reset_task);
  230. cancel_work_sync(&adapter->link_chg_task);
  231. }
  232. /*
  233. * atl1e_tx_timeout - Respond to a Tx Hang
  234. * @netdev: network interface device structure
  235. */
  236. static void atl1e_tx_timeout(struct net_device *netdev)
  237. {
  238. struct atl1e_adapter *adapter = netdev_priv(netdev);
  239. /* Do the reset outside of interrupt context */
  240. schedule_work(&adapter->reset_task);
  241. }
  242. /*
  243. * atl1e_set_multi - Multicast and Promiscuous mode set
  244. * @netdev: network interface device structure
  245. *
  246. * The set_multi entry point is called whenever the multicast address
  247. * list or the network interface flags are updated. This routine is
  248. * responsible for configuring the hardware for proper multicast,
  249. * promiscuous mode, and all-multi behavior.
  250. */
  251. static void atl1e_set_multi(struct net_device *netdev)
  252. {
  253. struct atl1e_adapter *adapter = netdev_priv(netdev);
  254. struct atl1e_hw *hw = &adapter->hw;
  255. struct netdev_hw_addr *ha;
  256. u32 mac_ctrl_data = 0;
  257. u32 hash_value;
  258. /* Check for Promiscuous and All Multicast modes */
  259. mac_ctrl_data = AT_READ_REG(hw, REG_MAC_CTRL);
  260. if (netdev->flags & IFF_PROMISC) {
  261. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  262. } else if (netdev->flags & IFF_ALLMULTI) {
  263. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  264. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  265. } else {
  266. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  267. }
  268. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  269. /* clear the old settings from the multicast hash table */
  270. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  271. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  272. /* comoute mc addresses' hash value ,and put it into hash table */
  273. netdev_for_each_mc_addr(ha, netdev) {
  274. hash_value = atl1e_hash_mc_addr(hw, ha->addr);
  275. atl1e_hash_set(hw, hash_value);
  276. }
  277. }
  278. static void atl1e_vlan_rx_register(struct net_device *netdev,
  279. struct vlan_group *grp)
  280. {
  281. struct atl1e_adapter *adapter = netdev_priv(netdev);
  282. u32 mac_ctrl_data = 0;
  283. netdev_dbg(adapter->netdev, "%s\n", __func__);
  284. atl1e_irq_disable(adapter);
  285. adapter->vlgrp = grp;
  286. mac_ctrl_data = AT_READ_REG(&adapter->hw, REG_MAC_CTRL);
  287. if (grp) {
  288. /* enable VLAN tag insert/strip */
  289. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  290. } else {
  291. /* disable VLAN tag insert/strip */
  292. mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  293. }
  294. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  295. atl1e_irq_enable(adapter);
  296. }
  297. static void atl1e_restore_vlan(struct atl1e_adapter *adapter)
  298. {
  299. netdev_dbg(adapter->netdev, "%s\n", __func__);
  300. atl1e_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  301. }
  302. /*
  303. * atl1e_set_mac - Change the Ethernet Address of the NIC
  304. * @netdev: network interface device structure
  305. * @p: pointer to an address structure
  306. *
  307. * Returns 0 on success, negative on failure
  308. */
  309. static int atl1e_set_mac_addr(struct net_device *netdev, void *p)
  310. {
  311. struct atl1e_adapter *adapter = netdev_priv(netdev);
  312. struct sockaddr *addr = p;
  313. if (!is_valid_ether_addr(addr->sa_data))
  314. return -EADDRNOTAVAIL;
  315. if (netif_running(netdev))
  316. return -EBUSY;
  317. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  318. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  319. atl1e_hw_set_mac_addr(&adapter->hw);
  320. return 0;
  321. }
  322. /*
  323. * atl1e_change_mtu - Change the Maximum Transfer Unit
  324. * @netdev: network interface device structure
  325. * @new_mtu: new value for maximum frame size
  326. *
  327. * Returns 0 on success, negative on failure
  328. */
  329. static int atl1e_change_mtu(struct net_device *netdev, int new_mtu)
  330. {
  331. struct atl1e_adapter *adapter = netdev_priv(netdev);
  332. int old_mtu = netdev->mtu;
  333. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  334. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  335. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  336. netdev_warn(adapter->netdev, "invalid MTU setting\n");
  337. return -EINVAL;
  338. }
  339. /* set MTU */
  340. if (old_mtu != new_mtu && netif_running(netdev)) {
  341. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  342. msleep(1);
  343. netdev->mtu = new_mtu;
  344. adapter->hw.max_frame_size = new_mtu;
  345. adapter->hw.rx_jumbo_th = (max_frame + 7) >> 3;
  346. atl1e_down(adapter);
  347. atl1e_up(adapter);
  348. clear_bit(__AT_RESETTING, &adapter->flags);
  349. }
  350. return 0;
  351. }
  352. /*
  353. * caller should hold mdio_lock
  354. */
  355. static int atl1e_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  356. {
  357. struct atl1e_adapter *adapter = netdev_priv(netdev);
  358. u16 result;
  359. atl1e_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  360. return result;
  361. }
  362. static void atl1e_mdio_write(struct net_device *netdev, int phy_id,
  363. int reg_num, int val)
  364. {
  365. struct atl1e_adapter *adapter = netdev_priv(netdev);
  366. atl1e_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  367. }
  368. /*
  369. * atl1e_mii_ioctl -
  370. * @netdev:
  371. * @ifreq:
  372. * @cmd:
  373. */
  374. static int atl1e_mii_ioctl(struct net_device *netdev,
  375. struct ifreq *ifr, int cmd)
  376. {
  377. struct atl1e_adapter *adapter = netdev_priv(netdev);
  378. struct mii_ioctl_data *data = if_mii(ifr);
  379. unsigned long flags;
  380. int retval = 0;
  381. if (!netif_running(netdev))
  382. return -EINVAL;
  383. spin_lock_irqsave(&adapter->mdio_lock, flags);
  384. switch (cmd) {
  385. case SIOCGMIIPHY:
  386. data->phy_id = 0;
  387. break;
  388. case SIOCGMIIREG:
  389. if (atl1e_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  390. &data->val_out)) {
  391. retval = -EIO;
  392. goto out;
  393. }
  394. break;
  395. case SIOCSMIIREG:
  396. if (data->reg_num & ~(0x1F)) {
  397. retval = -EFAULT;
  398. goto out;
  399. }
  400. netdev_dbg(adapter->netdev, "<atl1e_mii_ioctl> write %x %x\n",
  401. data->reg_num, data->val_in);
  402. if (atl1e_write_phy_reg(&adapter->hw,
  403. data->reg_num, data->val_in)) {
  404. retval = -EIO;
  405. goto out;
  406. }
  407. break;
  408. default:
  409. retval = -EOPNOTSUPP;
  410. break;
  411. }
  412. out:
  413. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  414. return retval;
  415. }
  416. /*
  417. * atl1e_ioctl -
  418. * @netdev:
  419. * @ifreq:
  420. * @cmd:
  421. */
  422. static int atl1e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  423. {
  424. switch (cmd) {
  425. case SIOCGMIIPHY:
  426. case SIOCGMIIREG:
  427. case SIOCSMIIREG:
  428. return atl1e_mii_ioctl(netdev, ifr, cmd);
  429. default:
  430. return -EOPNOTSUPP;
  431. }
  432. }
  433. static void atl1e_setup_pcicmd(struct pci_dev *pdev)
  434. {
  435. u16 cmd;
  436. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  437. cmd &= ~(PCI_COMMAND_INTX_DISABLE | PCI_COMMAND_IO);
  438. cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  439. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  440. /*
  441. * some motherboards BIOS(PXE/EFI) driver may set PME
  442. * while they transfer control to OS (Windows/Linux)
  443. * so we should clear this bit before NIC work normally
  444. */
  445. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  446. msleep(1);
  447. }
  448. /*
  449. * atl1e_alloc_queues - Allocate memory for all rings
  450. * @adapter: board private structure to initialize
  451. *
  452. */
  453. static int __devinit atl1e_alloc_queues(struct atl1e_adapter *adapter)
  454. {
  455. return 0;
  456. }
  457. /*
  458. * atl1e_sw_init - Initialize general software structures (struct atl1e_adapter)
  459. * @adapter: board private structure to initialize
  460. *
  461. * atl1e_sw_init initializes the Adapter private data structure.
  462. * Fields are initialized based on PCI device information and
  463. * OS network device settings (MTU size).
  464. */
  465. static int __devinit atl1e_sw_init(struct atl1e_adapter *adapter)
  466. {
  467. struct atl1e_hw *hw = &adapter->hw;
  468. struct pci_dev *pdev = adapter->pdev;
  469. u32 phy_status_data = 0;
  470. adapter->wol = 0;
  471. adapter->link_speed = SPEED_0; /* hardware init */
  472. adapter->link_duplex = FULL_DUPLEX;
  473. adapter->num_rx_queues = 1;
  474. /* PCI config space info */
  475. hw->vendor_id = pdev->vendor;
  476. hw->device_id = pdev->device;
  477. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  478. hw->subsystem_id = pdev->subsystem_device;
  479. hw->revision_id = pdev->revision;
  480. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  481. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  482. /* nic type */
  483. if (hw->revision_id >= 0xF0) {
  484. hw->nic_type = athr_l2e_revB;
  485. } else {
  486. if (phy_status_data & PHY_STATUS_100M)
  487. hw->nic_type = athr_l1e;
  488. else
  489. hw->nic_type = athr_l2e_revA;
  490. }
  491. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  492. if (phy_status_data & PHY_STATUS_EMI_CA)
  493. hw->emi_ca = true;
  494. else
  495. hw->emi_ca = false;
  496. hw->phy_configured = false;
  497. hw->preamble_len = 7;
  498. hw->max_frame_size = adapter->netdev->mtu;
  499. hw->rx_jumbo_th = (hw->max_frame_size + ETH_HLEN +
  500. VLAN_HLEN + ETH_FCS_LEN + 7) >> 3;
  501. hw->rrs_type = atl1e_rrs_disable;
  502. hw->indirect_tab = 0;
  503. hw->base_cpu = 0;
  504. /* need confirm */
  505. hw->ict = 50000; /* 100ms */
  506. hw->smb_timer = 200000; /* 200ms */
  507. hw->tpd_burst = 5;
  508. hw->rrd_thresh = 1;
  509. hw->tpd_thresh = adapter->tx_ring.count / 2;
  510. hw->rx_count_down = 4; /* 2us resolution */
  511. hw->tx_count_down = hw->imt * 4 / 3;
  512. hw->dmar_block = atl1e_dma_req_1024;
  513. hw->dmaw_block = atl1e_dma_req_1024;
  514. hw->dmar_dly_cnt = 15;
  515. hw->dmaw_dly_cnt = 4;
  516. if (atl1e_alloc_queues(adapter)) {
  517. netdev_err(adapter->netdev, "Unable to allocate memory for queues\n");
  518. return -ENOMEM;
  519. }
  520. atomic_set(&adapter->irq_sem, 1);
  521. spin_lock_init(&adapter->mdio_lock);
  522. spin_lock_init(&adapter->tx_lock);
  523. set_bit(__AT_DOWN, &adapter->flags);
  524. return 0;
  525. }
  526. /*
  527. * atl1e_clean_tx_ring - Free Tx-skb
  528. * @adapter: board private structure
  529. */
  530. static void atl1e_clean_tx_ring(struct atl1e_adapter *adapter)
  531. {
  532. struct atl1e_tx_ring *tx_ring = (struct atl1e_tx_ring *)
  533. &adapter->tx_ring;
  534. struct atl1e_tx_buffer *tx_buffer = NULL;
  535. struct pci_dev *pdev = adapter->pdev;
  536. u16 index, ring_count;
  537. if (tx_ring->desc == NULL || tx_ring->tx_buffer == NULL)
  538. return;
  539. ring_count = tx_ring->count;
  540. /* first unmmap dma */
  541. for (index = 0; index < ring_count; index++) {
  542. tx_buffer = &tx_ring->tx_buffer[index];
  543. if (tx_buffer->dma) {
  544. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  545. pci_unmap_single(pdev, tx_buffer->dma,
  546. tx_buffer->length, PCI_DMA_TODEVICE);
  547. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  548. pci_unmap_page(pdev, tx_buffer->dma,
  549. tx_buffer->length, PCI_DMA_TODEVICE);
  550. tx_buffer->dma = 0;
  551. }
  552. }
  553. /* second free skb */
  554. for (index = 0; index < ring_count; index++) {
  555. tx_buffer = &tx_ring->tx_buffer[index];
  556. if (tx_buffer->skb) {
  557. dev_kfree_skb_any(tx_buffer->skb);
  558. tx_buffer->skb = NULL;
  559. }
  560. }
  561. /* Zero out Tx-buffers */
  562. memset(tx_ring->desc, 0, sizeof(struct atl1e_tpd_desc) *
  563. ring_count);
  564. memset(tx_ring->tx_buffer, 0, sizeof(struct atl1e_tx_buffer) *
  565. ring_count);
  566. }
  567. /*
  568. * atl1e_clean_rx_ring - Free rx-reservation skbs
  569. * @adapter: board private structure
  570. */
  571. static void atl1e_clean_rx_ring(struct atl1e_adapter *adapter)
  572. {
  573. struct atl1e_rx_ring *rx_ring =
  574. (struct atl1e_rx_ring *)&adapter->rx_ring;
  575. struct atl1e_rx_page_desc *rx_page_desc = rx_ring->rx_page_desc;
  576. u16 i, j;
  577. if (adapter->ring_vir_addr == NULL)
  578. return;
  579. /* Zero out the descriptor ring */
  580. for (i = 0; i < adapter->num_rx_queues; i++) {
  581. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  582. if (rx_page_desc[i].rx_page[j].addr != NULL) {
  583. memset(rx_page_desc[i].rx_page[j].addr, 0,
  584. rx_ring->real_page_size);
  585. }
  586. }
  587. }
  588. }
  589. static void atl1e_cal_ring_size(struct atl1e_adapter *adapter, u32 *ring_size)
  590. {
  591. *ring_size = ((u32)(adapter->tx_ring.count *
  592. sizeof(struct atl1e_tpd_desc) + 7
  593. /* tx ring, qword align */
  594. + adapter->rx_ring.real_page_size * AT_PAGE_NUM_PER_QUEUE *
  595. adapter->num_rx_queues + 31
  596. /* rx ring, 32 bytes align */
  597. + (1 + AT_PAGE_NUM_PER_QUEUE * adapter->num_rx_queues) *
  598. sizeof(u32) + 3));
  599. /* tx, rx cmd, dword align */
  600. }
  601. static void atl1e_init_ring_resources(struct atl1e_adapter *adapter)
  602. {
  603. struct atl1e_rx_ring *rx_ring = NULL;
  604. rx_ring = &adapter->rx_ring;
  605. rx_ring->real_page_size = adapter->rx_ring.page_size
  606. + adapter->hw.max_frame_size
  607. + ETH_HLEN + VLAN_HLEN
  608. + ETH_FCS_LEN;
  609. rx_ring->real_page_size = roundup(rx_ring->real_page_size, 32);
  610. atl1e_cal_ring_size(adapter, &adapter->ring_size);
  611. adapter->ring_vir_addr = NULL;
  612. adapter->rx_ring.desc = NULL;
  613. rwlock_init(&adapter->tx_ring.tx_lock);
  614. }
  615. /*
  616. * Read / Write Ptr Initialize:
  617. */
  618. static void atl1e_init_ring_ptrs(struct atl1e_adapter *adapter)
  619. {
  620. struct atl1e_tx_ring *tx_ring = NULL;
  621. struct atl1e_rx_ring *rx_ring = NULL;
  622. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  623. int i, j;
  624. tx_ring = &adapter->tx_ring;
  625. rx_ring = &adapter->rx_ring;
  626. rx_page_desc = rx_ring->rx_page_desc;
  627. tx_ring->next_to_use = 0;
  628. atomic_set(&tx_ring->next_to_clean, 0);
  629. for (i = 0; i < adapter->num_rx_queues; i++) {
  630. rx_page_desc[i].rx_using = 0;
  631. rx_page_desc[i].rx_nxseq = 0;
  632. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  633. *rx_page_desc[i].rx_page[j].write_offset_addr = 0;
  634. rx_page_desc[i].rx_page[j].read_offset = 0;
  635. }
  636. }
  637. }
  638. /*
  639. * atl1e_free_ring_resources - Free Tx / RX descriptor Resources
  640. * @adapter: board private structure
  641. *
  642. * Free all transmit software resources
  643. */
  644. static void atl1e_free_ring_resources(struct atl1e_adapter *adapter)
  645. {
  646. struct pci_dev *pdev = adapter->pdev;
  647. atl1e_clean_tx_ring(adapter);
  648. atl1e_clean_rx_ring(adapter);
  649. if (adapter->ring_vir_addr) {
  650. pci_free_consistent(pdev, adapter->ring_size,
  651. adapter->ring_vir_addr, adapter->ring_dma);
  652. adapter->ring_vir_addr = NULL;
  653. }
  654. if (adapter->tx_ring.tx_buffer) {
  655. kfree(adapter->tx_ring.tx_buffer);
  656. adapter->tx_ring.tx_buffer = NULL;
  657. }
  658. }
  659. /*
  660. * atl1e_setup_mem_resources - allocate Tx / RX descriptor resources
  661. * @adapter: board private structure
  662. *
  663. * Return 0 on success, negative on failure
  664. */
  665. static int atl1e_setup_ring_resources(struct atl1e_adapter *adapter)
  666. {
  667. struct pci_dev *pdev = adapter->pdev;
  668. struct atl1e_tx_ring *tx_ring;
  669. struct atl1e_rx_ring *rx_ring;
  670. struct atl1e_rx_page_desc *rx_page_desc;
  671. int size, i, j;
  672. u32 offset = 0;
  673. int err = 0;
  674. if (adapter->ring_vir_addr != NULL)
  675. return 0; /* alloced already */
  676. tx_ring = &adapter->tx_ring;
  677. rx_ring = &adapter->rx_ring;
  678. /* real ring DMA buffer */
  679. size = adapter->ring_size;
  680. adapter->ring_vir_addr = pci_alloc_consistent(pdev,
  681. adapter->ring_size, &adapter->ring_dma);
  682. if (adapter->ring_vir_addr == NULL) {
  683. netdev_err(adapter->netdev,
  684. "pci_alloc_consistent failed, size = D%d\n", size);
  685. return -ENOMEM;
  686. }
  687. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  688. rx_page_desc = rx_ring->rx_page_desc;
  689. /* Init TPD Ring */
  690. tx_ring->dma = roundup(adapter->ring_dma, 8);
  691. offset = tx_ring->dma - adapter->ring_dma;
  692. tx_ring->desc = (struct atl1e_tpd_desc *)
  693. (adapter->ring_vir_addr + offset);
  694. size = sizeof(struct atl1e_tx_buffer) * (tx_ring->count);
  695. tx_ring->tx_buffer = kzalloc(size, GFP_KERNEL);
  696. if (tx_ring->tx_buffer == NULL) {
  697. netdev_err(adapter->netdev, "kzalloc failed, size = D%d\n",
  698. size);
  699. err = -ENOMEM;
  700. goto failed;
  701. }
  702. /* Init RXF-Pages */
  703. offset += (sizeof(struct atl1e_tpd_desc) * tx_ring->count);
  704. offset = roundup(offset, 32);
  705. for (i = 0; i < adapter->num_rx_queues; i++) {
  706. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  707. rx_page_desc[i].rx_page[j].dma =
  708. adapter->ring_dma + offset;
  709. rx_page_desc[i].rx_page[j].addr =
  710. adapter->ring_vir_addr + offset;
  711. offset += rx_ring->real_page_size;
  712. }
  713. }
  714. /* Init CMB dma address */
  715. tx_ring->cmb_dma = adapter->ring_dma + offset;
  716. tx_ring->cmb = (u32 *)(adapter->ring_vir_addr + offset);
  717. offset += sizeof(u32);
  718. for (i = 0; i < adapter->num_rx_queues; i++) {
  719. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  720. rx_page_desc[i].rx_page[j].write_offset_dma =
  721. adapter->ring_dma + offset;
  722. rx_page_desc[i].rx_page[j].write_offset_addr =
  723. adapter->ring_vir_addr + offset;
  724. offset += sizeof(u32);
  725. }
  726. }
  727. if (unlikely(offset > adapter->ring_size)) {
  728. netdev_err(adapter->netdev, "offset(%d) > ring size(%d) !!\n",
  729. offset, adapter->ring_size);
  730. err = -1;
  731. goto failed;
  732. }
  733. return 0;
  734. failed:
  735. if (adapter->ring_vir_addr != NULL) {
  736. pci_free_consistent(pdev, adapter->ring_size,
  737. adapter->ring_vir_addr, adapter->ring_dma);
  738. adapter->ring_vir_addr = NULL;
  739. }
  740. return err;
  741. }
  742. static inline void atl1e_configure_des_ring(const struct atl1e_adapter *adapter)
  743. {
  744. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  745. struct atl1e_rx_ring *rx_ring =
  746. (struct atl1e_rx_ring *)&adapter->rx_ring;
  747. struct atl1e_tx_ring *tx_ring =
  748. (struct atl1e_tx_ring *)&adapter->tx_ring;
  749. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  750. int i, j;
  751. AT_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  752. (u32)((adapter->ring_dma & AT_DMA_HI_ADDR_MASK) >> 32));
  753. AT_WRITE_REG(hw, REG_TPD_BASE_ADDR_LO,
  754. (u32)((tx_ring->dma) & AT_DMA_LO_ADDR_MASK));
  755. AT_WRITE_REG(hw, REG_TPD_RING_SIZE, (u16)(tx_ring->count));
  756. AT_WRITE_REG(hw, REG_HOST_TX_CMB_LO,
  757. (u32)((tx_ring->cmb_dma) & AT_DMA_LO_ADDR_MASK));
  758. rx_page_desc = rx_ring->rx_page_desc;
  759. /* RXF Page Physical address / Page Length */
  760. for (i = 0; i < AT_MAX_RECEIVE_QUEUE; i++) {
  761. AT_WRITE_REG(hw, atl1e_rx_page_hi_addr_regs[i],
  762. (u32)((adapter->ring_dma &
  763. AT_DMA_HI_ADDR_MASK) >> 32));
  764. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  765. u32 page_phy_addr;
  766. u32 offset_phy_addr;
  767. page_phy_addr = rx_page_desc[i].rx_page[j].dma;
  768. offset_phy_addr =
  769. rx_page_desc[i].rx_page[j].write_offset_dma;
  770. AT_WRITE_REG(hw, atl1e_rx_page_lo_addr_regs[i][j],
  771. page_phy_addr & AT_DMA_LO_ADDR_MASK);
  772. AT_WRITE_REG(hw, atl1e_rx_page_write_offset_regs[i][j],
  773. offset_phy_addr & AT_DMA_LO_ADDR_MASK);
  774. AT_WRITE_REGB(hw, atl1e_rx_page_vld_regs[i][j], 1);
  775. }
  776. }
  777. /* Page Length */
  778. AT_WRITE_REG(hw, REG_HOST_RXFPAGE_SIZE, rx_ring->page_size);
  779. /* Load all of base address above */
  780. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  781. }
  782. static inline void atl1e_configure_tx(struct atl1e_adapter *adapter)
  783. {
  784. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  785. u32 dev_ctrl_data = 0;
  786. u32 max_pay_load = 0;
  787. u32 jumbo_thresh = 0;
  788. u32 extra_size = 0; /* Jumbo frame threshold in QWORD unit */
  789. /* configure TXQ param */
  790. if (hw->nic_type != athr_l2e_revB) {
  791. extra_size = ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN;
  792. if (hw->max_frame_size <= 1500) {
  793. jumbo_thresh = hw->max_frame_size + extra_size;
  794. } else if (hw->max_frame_size < 6*1024) {
  795. jumbo_thresh =
  796. (hw->max_frame_size + extra_size) * 2 / 3;
  797. } else {
  798. jumbo_thresh = (hw->max_frame_size + extra_size) / 2;
  799. }
  800. AT_WRITE_REG(hw, REG_TX_EARLY_TH, (jumbo_thresh + 7) >> 3);
  801. }
  802. dev_ctrl_data = AT_READ_REG(hw, REG_DEVICE_CTRL);
  803. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_PAYLOAD_SHIFT)) &
  804. DEVICE_CTRL_MAX_PAYLOAD_MASK;
  805. hw->dmaw_block = min_t(u32, max_pay_load, hw->dmaw_block);
  806. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_RREQ_SZ_SHIFT)) &
  807. DEVICE_CTRL_MAX_RREQ_SZ_MASK;
  808. hw->dmar_block = min_t(u32, max_pay_load, hw->dmar_block);
  809. if (hw->nic_type != athr_l2e_revB)
  810. AT_WRITE_REGW(hw, REG_TXQ_CTRL + 2,
  811. atl1e_pay_load_size[hw->dmar_block]);
  812. /* enable TXQ */
  813. AT_WRITE_REGW(hw, REG_TXQ_CTRL,
  814. (((u16)hw->tpd_burst & TXQ_CTRL_NUM_TPD_BURST_MASK)
  815. << TXQ_CTRL_NUM_TPD_BURST_SHIFT)
  816. | TXQ_CTRL_ENH_MODE | TXQ_CTRL_EN);
  817. }
  818. static inline void atl1e_configure_rx(struct atl1e_adapter *adapter)
  819. {
  820. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  821. u32 rxf_len = 0;
  822. u32 rxf_low = 0;
  823. u32 rxf_high = 0;
  824. u32 rxf_thresh_data = 0;
  825. u32 rxq_ctrl_data = 0;
  826. if (hw->nic_type != athr_l2e_revB) {
  827. AT_WRITE_REGW(hw, REG_RXQ_JMBOSZ_RRDTIM,
  828. (u16)((hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK) <<
  829. RXQ_JMBOSZ_TH_SHIFT |
  830. (1 & RXQ_JMBO_LKAH_MASK) <<
  831. RXQ_JMBO_LKAH_SHIFT));
  832. rxf_len = AT_READ_REG(hw, REG_SRAM_RXF_LEN);
  833. rxf_high = rxf_len * 4 / 5;
  834. rxf_low = rxf_len / 5;
  835. rxf_thresh_data = ((rxf_high & RXQ_RXF_PAUSE_TH_HI_MASK)
  836. << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  837. ((rxf_low & RXQ_RXF_PAUSE_TH_LO_MASK)
  838. << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  839. AT_WRITE_REG(hw, REG_RXQ_RXF_PAUSE_THRESH, rxf_thresh_data);
  840. }
  841. /* RRS */
  842. AT_WRITE_REG(hw, REG_IDT_TABLE, hw->indirect_tab);
  843. AT_WRITE_REG(hw, REG_BASE_CPU_NUMBER, hw->base_cpu);
  844. if (hw->rrs_type & atl1e_rrs_ipv4)
  845. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4;
  846. if (hw->rrs_type & atl1e_rrs_ipv4_tcp)
  847. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4_TCP;
  848. if (hw->rrs_type & atl1e_rrs_ipv6)
  849. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6;
  850. if (hw->rrs_type & atl1e_rrs_ipv6_tcp)
  851. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6_TCP;
  852. if (hw->rrs_type != atl1e_rrs_disable)
  853. rxq_ctrl_data |=
  854. (RXQ_CTRL_HASH_ENABLE | RXQ_CTRL_RSS_MODE_MQUESINT);
  855. rxq_ctrl_data |= RXQ_CTRL_IPV6_XSUM_VERIFY_EN | RXQ_CTRL_PBA_ALIGN_32 |
  856. RXQ_CTRL_CUT_THRU_EN | RXQ_CTRL_EN;
  857. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  858. }
  859. static inline void atl1e_configure_dma(struct atl1e_adapter *adapter)
  860. {
  861. struct atl1e_hw *hw = &adapter->hw;
  862. u32 dma_ctrl_data = 0;
  863. dma_ctrl_data = DMA_CTRL_RXCMB_EN;
  864. dma_ctrl_data |= (((u32)hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  865. << DMA_CTRL_DMAR_BURST_LEN_SHIFT;
  866. dma_ctrl_data |= (((u32)hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  867. << DMA_CTRL_DMAW_BURST_LEN_SHIFT;
  868. dma_ctrl_data |= DMA_CTRL_DMAR_REQ_PRI | DMA_CTRL_DMAR_OUT_ORDER;
  869. dma_ctrl_data |= (((u32)hw->dmar_dly_cnt) & DMA_CTRL_DMAR_DLY_CNT_MASK)
  870. << DMA_CTRL_DMAR_DLY_CNT_SHIFT;
  871. dma_ctrl_data |= (((u32)hw->dmaw_dly_cnt) & DMA_CTRL_DMAW_DLY_CNT_MASK)
  872. << DMA_CTRL_DMAW_DLY_CNT_SHIFT;
  873. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  874. }
  875. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter)
  876. {
  877. u32 value;
  878. struct atl1e_hw *hw = &adapter->hw;
  879. struct net_device *netdev = adapter->netdev;
  880. /* Config MAC CTRL Register */
  881. value = MAC_CTRL_TX_EN |
  882. MAC_CTRL_RX_EN ;
  883. if (FULL_DUPLEX == adapter->link_duplex)
  884. value |= MAC_CTRL_DUPLX;
  885. value |= ((u32)((SPEED_1000 == adapter->link_speed) ?
  886. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  887. MAC_CTRL_SPEED_SHIFT);
  888. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  889. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  890. value |= (((u32)adapter->hw.preamble_len &
  891. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  892. if (adapter->vlgrp)
  893. value |= MAC_CTRL_RMV_VLAN;
  894. value |= MAC_CTRL_BC_EN;
  895. if (netdev->flags & IFF_PROMISC)
  896. value |= MAC_CTRL_PROMIS_EN;
  897. if (netdev->flags & IFF_ALLMULTI)
  898. value |= MAC_CTRL_MC_ALL_EN;
  899. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  900. }
  901. /*
  902. * atl1e_configure - Configure Transmit&Receive Unit after Reset
  903. * @adapter: board private structure
  904. *
  905. * Configure the Tx /Rx unit of the MAC after a reset.
  906. */
  907. static int atl1e_configure(struct atl1e_adapter *adapter)
  908. {
  909. struct atl1e_hw *hw = &adapter->hw;
  910. u32 intr_status_data = 0;
  911. /* clear interrupt status */
  912. AT_WRITE_REG(hw, REG_ISR, ~0);
  913. /* 1. set MAC Address */
  914. atl1e_hw_set_mac_addr(hw);
  915. /* 2. Init the Multicast HASH table done by set_muti */
  916. /* 3. Clear any WOL status */
  917. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  918. /* 4. Descripter Ring BaseMem/Length/Read ptr/Write ptr
  919. * TPD Ring/SMB/RXF0 Page CMBs, they use the same
  920. * High 32bits memory */
  921. atl1e_configure_des_ring(adapter);
  922. /* 5. set Interrupt Moderator Timer */
  923. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, hw->imt);
  924. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER2_INIT, hw->imt);
  925. AT_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_LED_MODE |
  926. MASTER_CTRL_ITIMER_EN | MASTER_CTRL_ITIMER2_EN);
  927. /* 6. rx/tx threshold to trig interrupt */
  928. AT_WRITE_REGW(hw, REG_TRIG_RRD_THRESH, hw->rrd_thresh);
  929. AT_WRITE_REGW(hw, REG_TRIG_TPD_THRESH, hw->tpd_thresh);
  930. AT_WRITE_REGW(hw, REG_TRIG_RXTIMER, hw->rx_count_down);
  931. AT_WRITE_REGW(hw, REG_TRIG_TXTIMER, hw->tx_count_down);
  932. /* 7. set Interrupt Clear Timer */
  933. AT_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, hw->ict);
  934. /* 8. set MTU */
  935. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  936. VLAN_HLEN + ETH_FCS_LEN);
  937. /* 9. config TXQ early tx threshold */
  938. atl1e_configure_tx(adapter);
  939. /* 10. config RXQ */
  940. atl1e_configure_rx(adapter);
  941. /* 11. config DMA Engine */
  942. atl1e_configure_dma(adapter);
  943. /* 12. smb timer to trig interrupt */
  944. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER, hw->smb_timer);
  945. intr_status_data = AT_READ_REG(hw, REG_ISR);
  946. if (unlikely((intr_status_data & ISR_PHY_LINKDOWN) != 0)) {
  947. netdev_err(adapter->netdev,
  948. "atl1e_configure failed, PCIE phy link down\n");
  949. return -1;
  950. }
  951. AT_WRITE_REG(hw, REG_ISR, 0x7fffffff);
  952. return 0;
  953. }
  954. /*
  955. * atl1e_get_stats - Get System Network Statistics
  956. * @netdev: network interface device structure
  957. *
  958. * Returns the address of the device statistics structure.
  959. * The statistics are actually updated from the timer callback.
  960. */
  961. static struct net_device_stats *atl1e_get_stats(struct net_device *netdev)
  962. {
  963. struct atl1e_adapter *adapter = netdev_priv(netdev);
  964. struct atl1e_hw_stats *hw_stats = &adapter->hw_stats;
  965. struct net_device_stats *net_stats = &netdev->stats;
  966. net_stats->rx_packets = hw_stats->rx_ok;
  967. net_stats->tx_packets = hw_stats->tx_ok;
  968. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  969. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  970. net_stats->multicast = hw_stats->rx_mcast;
  971. net_stats->collisions = hw_stats->tx_1_col +
  972. hw_stats->tx_2_col * 2 +
  973. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  974. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  975. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  976. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  977. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  978. net_stats->rx_length_errors = hw_stats->rx_len_err;
  979. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  980. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  981. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  982. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  983. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  984. hw_stats->tx_underrun + hw_stats->tx_trunc;
  985. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  986. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  987. net_stats->tx_window_errors = hw_stats->tx_late_col;
  988. return net_stats;
  989. }
  990. static void atl1e_update_hw_stats(struct atl1e_adapter *adapter)
  991. {
  992. u16 hw_reg_addr = 0;
  993. unsigned long *stats_item = NULL;
  994. /* update rx status */
  995. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  996. stats_item = &adapter->hw_stats.rx_ok;
  997. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  998. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  999. stats_item++;
  1000. hw_reg_addr += 4;
  1001. }
  1002. /* update tx status */
  1003. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1004. stats_item = &adapter->hw_stats.tx_ok;
  1005. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1006. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1007. stats_item++;
  1008. hw_reg_addr += 4;
  1009. }
  1010. }
  1011. static inline void atl1e_clear_phy_int(struct atl1e_adapter *adapter)
  1012. {
  1013. u16 phy_data;
  1014. spin_lock(&adapter->mdio_lock);
  1015. atl1e_read_phy_reg(&adapter->hw, MII_INT_STATUS, &phy_data);
  1016. spin_unlock(&adapter->mdio_lock);
  1017. }
  1018. static bool atl1e_clean_tx_irq(struct atl1e_adapter *adapter)
  1019. {
  1020. struct atl1e_tx_ring *tx_ring = (struct atl1e_tx_ring *)
  1021. &adapter->tx_ring;
  1022. struct atl1e_tx_buffer *tx_buffer = NULL;
  1023. u16 hw_next_to_clean = AT_READ_REGW(&adapter->hw, REG_TPD_CONS_IDX);
  1024. u16 next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1025. while (next_to_clean != hw_next_to_clean) {
  1026. tx_buffer = &tx_ring->tx_buffer[next_to_clean];
  1027. if (tx_buffer->dma) {
  1028. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  1029. pci_unmap_single(adapter->pdev, tx_buffer->dma,
  1030. tx_buffer->length, PCI_DMA_TODEVICE);
  1031. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  1032. pci_unmap_page(adapter->pdev, tx_buffer->dma,
  1033. tx_buffer->length, PCI_DMA_TODEVICE);
  1034. tx_buffer->dma = 0;
  1035. }
  1036. if (tx_buffer->skb) {
  1037. dev_kfree_skb_irq(tx_buffer->skb);
  1038. tx_buffer->skb = NULL;
  1039. }
  1040. if (++next_to_clean == tx_ring->count)
  1041. next_to_clean = 0;
  1042. }
  1043. atomic_set(&tx_ring->next_to_clean, next_to_clean);
  1044. if (netif_queue_stopped(adapter->netdev) &&
  1045. netif_carrier_ok(adapter->netdev)) {
  1046. netif_wake_queue(adapter->netdev);
  1047. }
  1048. return true;
  1049. }
  1050. /*
  1051. * atl1e_intr - Interrupt Handler
  1052. * @irq: interrupt number
  1053. * @data: pointer to a network interface device structure
  1054. * @pt_regs: CPU registers structure
  1055. */
  1056. static irqreturn_t atl1e_intr(int irq, void *data)
  1057. {
  1058. struct net_device *netdev = data;
  1059. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1060. struct atl1e_hw *hw = &adapter->hw;
  1061. int max_ints = AT_MAX_INT_WORK;
  1062. int handled = IRQ_NONE;
  1063. u32 status;
  1064. do {
  1065. status = AT_READ_REG(hw, REG_ISR);
  1066. if ((status & IMR_NORMAL_MASK) == 0 ||
  1067. (status & ISR_DIS_INT) != 0) {
  1068. if (max_ints != AT_MAX_INT_WORK)
  1069. handled = IRQ_HANDLED;
  1070. break;
  1071. }
  1072. /* link event */
  1073. if (status & ISR_GPHY)
  1074. atl1e_clear_phy_int(adapter);
  1075. /* Ack ISR */
  1076. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1077. handled = IRQ_HANDLED;
  1078. /* check if PCIE PHY Link down */
  1079. if (status & ISR_PHY_LINKDOWN) {
  1080. netdev_err(adapter->netdev,
  1081. "pcie phy linkdown %x\n", status);
  1082. if (netif_running(adapter->netdev)) {
  1083. /* reset MAC */
  1084. atl1e_irq_reset(adapter);
  1085. schedule_work(&adapter->reset_task);
  1086. break;
  1087. }
  1088. }
  1089. /* check if DMA read/write error */
  1090. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  1091. netdev_err(adapter->netdev,
  1092. "PCIE DMA RW error (status = 0x%x)\n",
  1093. status);
  1094. atl1e_irq_reset(adapter);
  1095. schedule_work(&adapter->reset_task);
  1096. break;
  1097. }
  1098. if (status & ISR_SMB)
  1099. atl1e_update_hw_stats(adapter);
  1100. /* link event */
  1101. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1102. netdev->stats.tx_carrier_errors++;
  1103. atl1e_link_chg_event(adapter);
  1104. break;
  1105. }
  1106. /* transmit event */
  1107. if (status & ISR_TX_EVENT)
  1108. atl1e_clean_tx_irq(adapter);
  1109. if (status & ISR_RX_EVENT) {
  1110. /*
  1111. * disable rx interrupts, without
  1112. * the synchronize_irq bit
  1113. */
  1114. AT_WRITE_REG(hw, REG_IMR,
  1115. IMR_NORMAL_MASK & ~ISR_RX_EVENT);
  1116. AT_WRITE_FLUSH(hw);
  1117. if (likely(napi_schedule_prep(
  1118. &adapter->napi)))
  1119. __napi_schedule(&adapter->napi);
  1120. }
  1121. } while (--max_ints > 0);
  1122. /* re-enable Interrupt*/
  1123. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1124. return handled;
  1125. }
  1126. static inline void atl1e_rx_checksum(struct atl1e_adapter *adapter,
  1127. struct sk_buff *skb, struct atl1e_recv_ret_status *prrs)
  1128. {
  1129. u8 *packet = (u8 *)(prrs + 1);
  1130. struct iphdr *iph;
  1131. u16 head_len = ETH_HLEN;
  1132. u16 pkt_flags;
  1133. u16 err_flags;
  1134. skb_checksum_none_assert(skb);
  1135. pkt_flags = prrs->pkt_flag;
  1136. err_flags = prrs->err_flag;
  1137. if (((pkt_flags & RRS_IS_IPV4) || (pkt_flags & RRS_IS_IPV6)) &&
  1138. ((pkt_flags & RRS_IS_TCP) || (pkt_flags & RRS_IS_UDP))) {
  1139. if (pkt_flags & RRS_IS_IPV4) {
  1140. if (pkt_flags & RRS_IS_802_3)
  1141. head_len += 8;
  1142. iph = (struct iphdr *) (packet + head_len);
  1143. if (iph->frag_off != 0 && !(pkt_flags & RRS_IS_IP_DF))
  1144. goto hw_xsum;
  1145. }
  1146. if (!(err_flags & (RRS_ERR_IP_CSUM | RRS_ERR_L4_CSUM))) {
  1147. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1148. return;
  1149. }
  1150. }
  1151. hw_xsum :
  1152. return;
  1153. }
  1154. static struct atl1e_rx_page *atl1e_get_rx_page(struct atl1e_adapter *adapter,
  1155. u8 que)
  1156. {
  1157. struct atl1e_rx_page_desc *rx_page_desc =
  1158. (struct atl1e_rx_page_desc *) adapter->rx_ring.rx_page_desc;
  1159. u8 rx_using = rx_page_desc[que].rx_using;
  1160. return (struct atl1e_rx_page *)&(rx_page_desc[que].rx_page[rx_using]);
  1161. }
  1162. static void atl1e_clean_rx_irq(struct atl1e_adapter *adapter, u8 que,
  1163. int *work_done, int work_to_do)
  1164. {
  1165. struct net_device *netdev = adapter->netdev;
  1166. struct atl1e_rx_ring *rx_ring = (struct atl1e_rx_ring *)
  1167. &adapter->rx_ring;
  1168. struct atl1e_rx_page_desc *rx_page_desc =
  1169. (struct atl1e_rx_page_desc *) rx_ring->rx_page_desc;
  1170. struct sk_buff *skb = NULL;
  1171. struct atl1e_rx_page *rx_page = atl1e_get_rx_page(adapter, que);
  1172. u32 packet_size, write_offset;
  1173. struct atl1e_recv_ret_status *prrs;
  1174. write_offset = *(rx_page->write_offset_addr);
  1175. if (likely(rx_page->read_offset < write_offset)) {
  1176. do {
  1177. if (*work_done >= work_to_do)
  1178. break;
  1179. (*work_done)++;
  1180. /* get new packet's rrs */
  1181. prrs = (struct atl1e_recv_ret_status *) (rx_page->addr +
  1182. rx_page->read_offset);
  1183. /* check sequence number */
  1184. if (prrs->seq_num != rx_page_desc[que].rx_nxseq) {
  1185. netdev_err(netdev,
  1186. "rx sequence number error (rx=%d) (expect=%d)\n",
  1187. prrs->seq_num,
  1188. rx_page_desc[que].rx_nxseq);
  1189. rx_page_desc[que].rx_nxseq++;
  1190. /* just for debug use */
  1191. AT_WRITE_REG(&adapter->hw, REG_DEBUG_DATA0,
  1192. (((u32)prrs->seq_num) << 16) |
  1193. rx_page_desc[que].rx_nxseq);
  1194. goto fatal_err;
  1195. }
  1196. rx_page_desc[que].rx_nxseq++;
  1197. /* error packet */
  1198. if (prrs->pkt_flag & RRS_IS_ERR_FRAME) {
  1199. if (prrs->err_flag & (RRS_ERR_BAD_CRC |
  1200. RRS_ERR_DRIBBLE | RRS_ERR_CODE |
  1201. RRS_ERR_TRUNC)) {
  1202. /* hardware error, discard this packet*/
  1203. netdev_err(netdev,
  1204. "rx packet desc error %x\n",
  1205. *((u32 *)prrs + 1));
  1206. goto skip_pkt;
  1207. }
  1208. }
  1209. packet_size = ((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1210. RRS_PKT_SIZE_MASK) - 4; /* CRC */
  1211. skb = netdev_alloc_skb_ip_align(netdev, packet_size);
  1212. if (skb == NULL) {
  1213. netdev_warn(netdev,
  1214. "Memory squeeze, deferring packet\n");
  1215. goto skip_pkt;
  1216. }
  1217. memcpy(skb->data, (u8 *)(prrs + 1), packet_size);
  1218. skb_put(skb, packet_size);
  1219. skb->protocol = eth_type_trans(skb, netdev);
  1220. atl1e_rx_checksum(adapter, skb, prrs);
  1221. if (unlikely(adapter->vlgrp &&
  1222. (prrs->pkt_flag & RRS_IS_VLAN_TAG))) {
  1223. u16 vlan_tag = (prrs->vtag >> 4) |
  1224. ((prrs->vtag & 7) << 13) |
  1225. ((prrs->vtag & 8) << 9);
  1226. netdev_dbg(netdev,
  1227. "RXD VLAN TAG<RRD>=0x%04x\n",
  1228. prrs->vtag);
  1229. vlan_hwaccel_receive_skb(skb, adapter->vlgrp,
  1230. vlan_tag);
  1231. } else {
  1232. netif_receive_skb(skb);
  1233. }
  1234. skip_pkt:
  1235. /* skip current packet whether it's ok or not. */
  1236. rx_page->read_offset +=
  1237. (((u32)((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1238. RRS_PKT_SIZE_MASK) +
  1239. sizeof(struct atl1e_recv_ret_status) + 31) &
  1240. 0xFFFFFFE0);
  1241. if (rx_page->read_offset >= rx_ring->page_size) {
  1242. /* mark this page clean */
  1243. u16 reg_addr;
  1244. u8 rx_using;
  1245. rx_page->read_offset =
  1246. *(rx_page->write_offset_addr) = 0;
  1247. rx_using = rx_page_desc[que].rx_using;
  1248. reg_addr =
  1249. atl1e_rx_page_vld_regs[que][rx_using];
  1250. AT_WRITE_REGB(&adapter->hw, reg_addr, 1);
  1251. rx_page_desc[que].rx_using ^= 1;
  1252. rx_page = atl1e_get_rx_page(adapter, que);
  1253. }
  1254. write_offset = *(rx_page->write_offset_addr);
  1255. } while (rx_page->read_offset < write_offset);
  1256. }
  1257. return;
  1258. fatal_err:
  1259. if (!test_bit(__AT_DOWN, &adapter->flags))
  1260. schedule_work(&adapter->reset_task);
  1261. }
  1262. /*
  1263. * atl1e_clean - NAPI Rx polling callback
  1264. * @adapter: board private structure
  1265. */
  1266. static int atl1e_clean(struct napi_struct *napi, int budget)
  1267. {
  1268. struct atl1e_adapter *adapter =
  1269. container_of(napi, struct atl1e_adapter, napi);
  1270. u32 imr_data;
  1271. int work_done = 0;
  1272. /* Keep link state information with original netdev */
  1273. if (!netif_carrier_ok(adapter->netdev))
  1274. goto quit_polling;
  1275. atl1e_clean_rx_irq(adapter, 0, &work_done, budget);
  1276. /* If no Tx and not enough Rx work done, exit the polling mode */
  1277. if (work_done < budget) {
  1278. quit_polling:
  1279. napi_complete(napi);
  1280. imr_data = AT_READ_REG(&adapter->hw, REG_IMR);
  1281. AT_WRITE_REG(&adapter->hw, REG_IMR, imr_data | ISR_RX_EVENT);
  1282. /* test debug */
  1283. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1284. atomic_dec(&adapter->irq_sem);
  1285. netdev_err(adapter->netdev,
  1286. "atl1e_clean is called when AT_DOWN\n");
  1287. }
  1288. /* reenable RX intr */
  1289. /*atl1e_irq_enable(adapter); */
  1290. }
  1291. return work_done;
  1292. }
  1293. #ifdef CONFIG_NET_POLL_CONTROLLER
  1294. /*
  1295. * Polling 'interrupt' - used by things like netconsole to send skbs
  1296. * without having to re-enable interrupts. It's not called while
  1297. * the interrupt routine is executing.
  1298. */
  1299. static void atl1e_netpoll(struct net_device *netdev)
  1300. {
  1301. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1302. disable_irq(adapter->pdev->irq);
  1303. atl1e_intr(adapter->pdev->irq, netdev);
  1304. enable_irq(adapter->pdev->irq);
  1305. }
  1306. #endif
  1307. static inline u16 atl1e_tpd_avail(struct atl1e_adapter *adapter)
  1308. {
  1309. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1310. u16 next_to_use = 0;
  1311. u16 next_to_clean = 0;
  1312. next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1313. next_to_use = tx_ring->next_to_use;
  1314. return (u16)(next_to_clean > next_to_use) ?
  1315. (next_to_clean - next_to_use - 1) :
  1316. (tx_ring->count + next_to_clean - next_to_use - 1);
  1317. }
  1318. /*
  1319. * get next usable tpd
  1320. * Note: should call atl1e_tdp_avail to make sure
  1321. * there is enough tpd to use
  1322. */
  1323. static struct atl1e_tpd_desc *atl1e_get_tpd(struct atl1e_adapter *adapter)
  1324. {
  1325. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1326. u16 next_to_use = 0;
  1327. next_to_use = tx_ring->next_to_use;
  1328. if (++tx_ring->next_to_use == tx_ring->count)
  1329. tx_ring->next_to_use = 0;
  1330. memset(&tx_ring->desc[next_to_use], 0, sizeof(struct atl1e_tpd_desc));
  1331. return (struct atl1e_tpd_desc *)&tx_ring->desc[next_to_use];
  1332. }
  1333. static struct atl1e_tx_buffer *
  1334. atl1e_get_tx_buffer(struct atl1e_adapter *adapter, struct atl1e_tpd_desc *tpd)
  1335. {
  1336. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1337. return &tx_ring->tx_buffer[tpd - tx_ring->desc];
  1338. }
  1339. /* Calculate the transmit packet descript needed*/
  1340. static u16 atl1e_cal_tdp_req(const struct sk_buff *skb)
  1341. {
  1342. int i = 0;
  1343. u16 tpd_req = 1;
  1344. u16 fg_size = 0;
  1345. u16 proto_hdr_len = 0;
  1346. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1347. fg_size = skb_shinfo(skb)->frags[i].size;
  1348. tpd_req += ((fg_size + MAX_TX_BUF_LEN - 1) >> MAX_TX_BUF_SHIFT);
  1349. }
  1350. if (skb_is_gso(skb)) {
  1351. if (skb->protocol == htons(ETH_P_IP) ||
  1352. (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6)) {
  1353. proto_hdr_len = skb_transport_offset(skb) +
  1354. tcp_hdrlen(skb);
  1355. if (proto_hdr_len < skb_headlen(skb)) {
  1356. tpd_req += ((skb_headlen(skb) - proto_hdr_len +
  1357. MAX_TX_BUF_LEN - 1) >>
  1358. MAX_TX_BUF_SHIFT);
  1359. }
  1360. }
  1361. }
  1362. return tpd_req;
  1363. }
  1364. static int atl1e_tso_csum(struct atl1e_adapter *adapter,
  1365. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1366. {
  1367. u8 hdr_len;
  1368. u32 real_len;
  1369. unsigned short offload_type;
  1370. int err;
  1371. if (skb_is_gso(skb)) {
  1372. if (skb_header_cloned(skb)) {
  1373. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1374. if (unlikely(err))
  1375. return -1;
  1376. }
  1377. offload_type = skb_shinfo(skb)->gso_type;
  1378. if (offload_type & SKB_GSO_TCPV4) {
  1379. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1380. + ntohs(ip_hdr(skb)->tot_len));
  1381. if (real_len < skb->len)
  1382. pskb_trim(skb, real_len);
  1383. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1384. if (unlikely(skb->len == hdr_len)) {
  1385. /* only xsum need */
  1386. netdev_warn(adapter->netdev,
  1387. "IPV4 tso with zero data??\n");
  1388. goto check_sum;
  1389. } else {
  1390. ip_hdr(skb)->check = 0;
  1391. ip_hdr(skb)->tot_len = 0;
  1392. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1393. ip_hdr(skb)->saddr,
  1394. ip_hdr(skb)->daddr,
  1395. 0, IPPROTO_TCP, 0);
  1396. tpd->word3 |= (ip_hdr(skb)->ihl &
  1397. TDP_V4_IPHL_MASK) <<
  1398. TPD_V4_IPHL_SHIFT;
  1399. tpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1400. TPD_TCPHDRLEN_MASK) <<
  1401. TPD_TCPHDRLEN_SHIFT;
  1402. tpd->word3 |= ((skb_shinfo(skb)->gso_size) &
  1403. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1404. tpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1405. }
  1406. return 0;
  1407. }
  1408. }
  1409. check_sum:
  1410. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1411. u8 css, cso;
  1412. cso = skb_checksum_start_offset(skb);
  1413. if (unlikely(cso & 0x1)) {
  1414. netdev_err(adapter->netdev,
  1415. "payload offset should not ant event number\n");
  1416. return -1;
  1417. } else {
  1418. css = cso + skb->csum_offset;
  1419. tpd->word3 |= (cso & TPD_PLOADOFFSET_MASK) <<
  1420. TPD_PLOADOFFSET_SHIFT;
  1421. tpd->word3 |= (css & TPD_CCSUMOFFSET_MASK) <<
  1422. TPD_CCSUMOFFSET_SHIFT;
  1423. tpd->word3 |= 1 << TPD_CC_SEGMENT_EN_SHIFT;
  1424. }
  1425. }
  1426. return 0;
  1427. }
  1428. static void atl1e_tx_map(struct atl1e_adapter *adapter,
  1429. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1430. {
  1431. struct atl1e_tpd_desc *use_tpd = NULL;
  1432. struct atl1e_tx_buffer *tx_buffer = NULL;
  1433. u16 buf_len = skb_headlen(skb);
  1434. u16 map_len = 0;
  1435. u16 mapped_len = 0;
  1436. u16 hdr_len = 0;
  1437. u16 nr_frags;
  1438. u16 f;
  1439. int segment;
  1440. nr_frags = skb_shinfo(skb)->nr_frags;
  1441. segment = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1442. if (segment) {
  1443. /* TSO */
  1444. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1445. use_tpd = tpd;
  1446. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1447. tx_buffer->length = map_len;
  1448. tx_buffer->dma = pci_map_single(adapter->pdev,
  1449. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1450. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1451. mapped_len += map_len;
  1452. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1453. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1454. ((cpu_to_le32(tx_buffer->length) &
  1455. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1456. }
  1457. while (mapped_len < buf_len) {
  1458. /* mapped_len == 0, means we should use the first tpd,
  1459. which is given by caller */
  1460. if (mapped_len == 0) {
  1461. use_tpd = tpd;
  1462. } else {
  1463. use_tpd = atl1e_get_tpd(adapter);
  1464. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1465. }
  1466. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1467. tx_buffer->skb = NULL;
  1468. tx_buffer->length = map_len =
  1469. ((buf_len - mapped_len) >= MAX_TX_BUF_LEN) ?
  1470. MAX_TX_BUF_LEN : (buf_len - mapped_len);
  1471. tx_buffer->dma =
  1472. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1473. map_len, PCI_DMA_TODEVICE);
  1474. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1475. mapped_len += map_len;
  1476. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1477. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1478. ((cpu_to_le32(tx_buffer->length) &
  1479. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1480. }
  1481. for (f = 0; f < nr_frags; f++) {
  1482. struct skb_frag_struct *frag;
  1483. u16 i;
  1484. u16 seg_num;
  1485. frag = &skb_shinfo(skb)->frags[f];
  1486. buf_len = frag->size;
  1487. seg_num = (buf_len + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1488. for (i = 0; i < seg_num; i++) {
  1489. use_tpd = atl1e_get_tpd(adapter);
  1490. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1491. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1492. BUG_ON(tx_buffer->skb);
  1493. tx_buffer->skb = NULL;
  1494. tx_buffer->length =
  1495. (buf_len > MAX_TX_BUF_LEN) ?
  1496. MAX_TX_BUF_LEN : buf_len;
  1497. buf_len -= tx_buffer->length;
  1498. tx_buffer->dma =
  1499. pci_map_page(adapter->pdev, frag->page,
  1500. frag->page_offset +
  1501. (i * MAX_TX_BUF_LEN),
  1502. tx_buffer->length,
  1503. PCI_DMA_TODEVICE);
  1504. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_PAGE);
  1505. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1506. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1507. ((cpu_to_le32(tx_buffer->length) &
  1508. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1509. }
  1510. }
  1511. if ((tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK)
  1512. /* note this one is a tcp header */
  1513. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  1514. /* The last tpd */
  1515. use_tpd->word3 |= 1 << TPD_EOP_SHIFT;
  1516. /* The last buffer info contain the skb address,
  1517. so it will be free after unmap */
  1518. tx_buffer->skb = skb;
  1519. }
  1520. static void atl1e_tx_queue(struct atl1e_adapter *adapter, u16 count,
  1521. struct atl1e_tpd_desc *tpd)
  1522. {
  1523. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1524. /* Force memory writes to complete before letting h/w
  1525. * know there are new descriptors to fetch. (Only
  1526. * applicable for weak-ordered memory model archs,
  1527. * such as IA-64). */
  1528. wmb();
  1529. AT_WRITE_REG(&adapter->hw, REG_MB_TPD_PROD_IDX, tx_ring->next_to_use);
  1530. }
  1531. static netdev_tx_t atl1e_xmit_frame(struct sk_buff *skb,
  1532. struct net_device *netdev)
  1533. {
  1534. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1535. unsigned long flags;
  1536. u16 tpd_req = 1;
  1537. struct atl1e_tpd_desc *tpd;
  1538. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1539. dev_kfree_skb_any(skb);
  1540. return NETDEV_TX_OK;
  1541. }
  1542. if (unlikely(skb->len <= 0)) {
  1543. dev_kfree_skb_any(skb);
  1544. return NETDEV_TX_OK;
  1545. }
  1546. tpd_req = atl1e_cal_tdp_req(skb);
  1547. if (!spin_trylock_irqsave(&adapter->tx_lock, flags))
  1548. return NETDEV_TX_LOCKED;
  1549. if (atl1e_tpd_avail(adapter) < tpd_req) {
  1550. /* no enough descriptor, just stop queue */
  1551. netif_stop_queue(netdev);
  1552. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1553. return NETDEV_TX_BUSY;
  1554. }
  1555. tpd = atl1e_get_tpd(adapter);
  1556. if (unlikely(vlan_tx_tag_present(skb))) {
  1557. u16 vlan_tag = vlan_tx_tag_get(skb);
  1558. u16 atl1e_vlan_tag;
  1559. tpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  1560. AT_VLAN_TAG_TO_TPD_TAG(vlan_tag, atl1e_vlan_tag);
  1561. tpd->word2 |= (atl1e_vlan_tag & TPD_VLANTAG_MASK) <<
  1562. TPD_VLAN_SHIFT;
  1563. }
  1564. if (skb->protocol == htons(ETH_P_8021Q))
  1565. tpd->word3 |= 1 << TPD_VL_TAGGED_SHIFT;
  1566. if (skb_network_offset(skb) != ETH_HLEN)
  1567. tpd->word3 |= 1 << TPD_ETHTYPE_SHIFT; /* 802.3 frame */
  1568. /* do TSO and check sum */
  1569. if (atl1e_tso_csum(adapter, skb, tpd) != 0) {
  1570. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1571. dev_kfree_skb_any(skb);
  1572. return NETDEV_TX_OK;
  1573. }
  1574. atl1e_tx_map(adapter, skb, tpd);
  1575. atl1e_tx_queue(adapter, tpd_req, tpd);
  1576. netdev->trans_start = jiffies; /* NETIF_F_LLTX driver :( */
  1577. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1578. return NETDEV_TX_OK;
  1579. }
  1580. static void atl1e_free_irq(struct atl1e_adapter *adapter)
  1581. {
  1582. struct net_device *netdev = adapter->netdev;
  1583. free_irq(adapter->pdev->irq, netdev);
  1584. if (adapter->have_msi)
  1585. pci_disable_msi(adapter->pdev);
  1586. }
  1587. static int atl1e_request_irq(struct atl1e_adapter *adapter)
  1588. {
  1589. struct pci_dev *pdev = adapter->pdev;
  1590. struct net_device *netdev = adapter->netdev;
  1591. int flags = 0;
  1592. int err = 0;
  1593. adapter->have_msi = true;
  1594. err = pci_enable_msi(adapter->pdev);
  1595. if (err) {
  1596. netdev_dbg(adapter->netdev,
  1597. "Unable to allocate MSI interrupt Error: %d\n", err);
  1598. adapter->have_msi = false;
  1599. } else
  1600. netdev->irq = pdev->irq;
  1601. if (!adapter->have_msi)
  1602. flags |= IRQF_SHARED;
  1603. err = request_irq(adapter->pdev->irq, atl1e_intr, flags,
  1604. netdev->name, netdev);
  1605. if (err) {
  1606. netdev_dbg(adapter->netdev,
  1607. "Unable to allocate interrupt Error: %d\n", err);
  1608. if (adapter->have_msi)
  1609. pci_disable_msi(adapter->pdev);
  1610. return err;
  1611. }
  1612. netdev_dbg(adapter->netdev, "atl1e_request_irq OK\n");
  1613. return err;
  1614. }
  1615. int atl1e_up(struct atl1e_adapter *adapter)
  1616. {
  1617. struct net_device *netdev = adapter->netdev;
  1618. int err = 0;
  1619. u32 val;
  1620. /* hardware has been reset, we need to reload some things */
  1621. err = atl1e_init_hw(&adapter->hw);
  1622. if (err) {
  1623. err = -EIO;
  1624. return err;
  1625. }
  1626. atl1e_init_ring_ptrs(adapter);
  1627. atl1e_set_multi(netdev);
  1628. atl1e_restore_vlan(adapter);
  1629. if (atl1e_configure(adapter)) {
  1630. err = -EIO;
  1631. goto err_up;
  1632. }
  1633. clear_bit(__AT_DOWN, &adapter->flags);
  1634. napi_enable(&adapter->napi);
  1635. atl1e_irq_enable(adapter);
  1636. val = AT_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  1637. AT_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  1638. val | MASTER_CTRL_MANUAL_INT);
  1639. err_up:
  1640. return err;
  1641. }
  1642. void atl1e_down(struct atl1e_adapter *adapter)
  1643. {
  1644. struct net_device *netdev = adapter->netdev;
  1645. /* signal that we're down so the interrupt handler does not
  1646. * reschedule our watchdog timer */
  1647. set_bit(__AT_DOWN, &adapter->flags);
  1648. netif_stop_queue(netdev);
  1649. /* reset MAC to disable all RX/TX */
  1650. atl1e_reset_hw(&adapter->hw);
  1651. msleep(1);
  1652. napi_disable(&adapter->napi);
  1653. atl1e_del_timer(adapter);
  1654. atl1e_irq_disable(adapter);
  1655. netif_carrier_off(netdev);
  1656. adapter->link_speed = SPEED_0;
  1657. adapter->link_duplex = -1;
  1658. atl1e_clean_tx_ring(adapter);
  1659. atl1e_clean_rx_ring(adapter);
  1660. }
  1661. /*
  1662. * atl1e_open - Called when a network interface is made active
  1663. * @netdev: network interface device structure
  1664. *
  1665. * Returns 0 on success, negative value on failure
  1666. *
  1667. * The open entry point is called when a network interface is made
  1668. * active by the system (IFF_UP). At this point all resources needed
  1669. * for transmit and receive operations are allocated, the interrupt
  1670. * handler is registered with the OS, the watchdog timer is started,
  1671. * and the stack is notified that the interface is ready.
  1672. */
  1673. static int atl1e_open(struct net_device *netdev)
  1674. {
  1675. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1676. int err;
  1677. /* disallow open during test */
  1678. if (test_bit(__AT_TESTING, &adapter->flags))
  1679. return -EBUSY;
  1680. /* allocate rx/tx dma buffer & descriptors */
  1681. atl1e_init_ring_resources(adapter);
  1682. err = atl1e_setup_ring_resources(adapter);
  1683. if (unlikely(err))
  1684. return err;
  1685. err = atl1e_request_irq(adapter);
  1686. if (unlikely(err))
  1687. goto err_req_irq;
  1688. err = atl1e_up(adapter);
  1689. if (unlikely(err))
  1690. goto err_up;
  1691. return 0;
  1692. err_up:
  1693. atl1e_free_irq(adapter);
  1694. err_req_irq:
  1695. atl1e_free_ring_resources(adapter);
  1696. atl1e_reset_hw(&adapter->hw);
  1697. return err;
  1698. }
  1699. /*
  1700. * atl1e_close - Disables a network interface
  1701. * @netdev: network interface device structure
  1702. *
  1703. * Returns 0, this is not allowed to fail
  1704. *
  1705. * The close entry point is called when an interface is de-activated
  1706. * by the OS. The hardware is still under the drivers control, but
  1707. * needs to be disabled. A global MAC reset is issued to stop the
  1708. * hardware, and all transmit and receive resources are freed.
  1709. */
  1710. static int atl1e_close(struct net_device *netdev)
  1711. {
  1712. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1713. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1714. atl1e_down(adapter);
  1715. atl1e_free_irq(adapter);
  1716. atl1e_free_ring_resources(adapter);
  1717. return 0;
  1718. }
  1719. static int atl1e_suspend(struct pci_dev *pdev, pm_message_t state)
  1720. {
  1721. struct net_device *netdev = pci_get_drvdata(pdev);
  1722. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1723. struct atl1e_hw *hw = &adapter->hw;
  1724. u32 ctrl = 0;
  1725. u32 mac_ctrl_data = 0;
  1726. u32 wol_ctrl_data = 0;
  1727. u16 mii_advertise_data = 0;
  1728. u16 mii_bmsr_data = 0;
  1729. u16 mii_intr_status_data = 0;
  1730. u32 wufc = adapter->wol;
  1731. u32 i;
  1732. #ifdef CONFIG_PM
  1733. int retval = 0;
  1734. #endif
  1735. if (netif_running(netdev)) {
  1736. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1737. atl1e_down(adapter);
  1738. }
  1739. netif_device_detach(netdev);
  1740. #ifdef CONFIG_PM
  1741. retval = pci_save_state(pdev);
  1742. if (retval)
  1743. return retval;
  1744. #endif
  1745. if (wufc) {
  1746. /* get link status */
  1747. atl1e_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  1748. atl1e_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  1749. mii_advertise_data = ADVERTISE_10HALF;
  1750. if ((atl1e_write_phy_reg(hw, MII_CTRL1000, 0) != 0) ||
  1751. (atl1e_write_phy_reg(hw,
  1752. MII_ADVERTISE, mii_advertise_data) != 0) ||
  1753. (atl1e_phy_commit(hw)) != 0) {
  1754. netdev_dbg(adapter->netdev, "set phy register failed\n");
  1755. goto wol_dis;
  1756. }
  1757. hw->phy_configured = false; /* re-init PHY when resume */
  1758. /* turn on magic packet wol */
  1759. if (wufc & AT_WUFC_MAG)
  1760. wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  1761. if (wufc & AT_WUFC_LNKC) {
  1762. /* if orignal link status is link, just wait for retrive link */
  1763. if (mii_bmsr_data & BMSR_LSTATUS) {
  1764. for (i = 0; i < AT_SUSPEND_LINK_TIMEOUT; i++) {
  1765. msleep(100);
  1766. atl1e_read_phy_reg(hw, MII_BMSR,
  1767. (u16 *)&mii_bmsr_data);
  1768. if (mii_bmsr_data & BMSR_LSTATUS)
  1769. break;
  1770. }
  1771. if ((mii_bmsr_data & BMSR_LSTATUS) == 0)
  1772. netdev_dbg(adapter->netdev,
  1773. "Link may change when suspend\n");
  1774. }
  1775. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  1776. /* only link up can wake up */
  1777. if (atl1e_write_phy_reg(hw, MII_INT_CTRL, 0x400) != 0) {
  1778. netdev_dbg(adapter->netdev,
  1779. "read write phy register failed\n");
  1780. goto wol_dis;
  1781. }
  1782. }
  1783. /* clear phy interrupt */
  1784. atl1e_read_phy_reg(hw, MII_INT_STATUS, &mii_intr_status_data);
  1785. /* Config MAC Ctrl register */
  1786. mac_ctrl_data = MAC_CTRL_RX_EN;
  1787. /* set to 10/100M halt duplex */
  1788. mac_ctrl_data |= MAC_CTRL_SPEED_10_100 << MAC_CTRL_SPEED_SHIFT;
  1789. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  1790. MAC_CTRL_PRMLEN_MASK) <<
  1791. MAC_CTRL_PRMLEN_SHIFT);
  1792. if (adapter->vlgrp)
  1793. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  1794. /* magic packet maybe Broadcast&multicast&Unicast frame */
  1795. if (wufc & AT_WUFC_MAG)
  1796. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1797. netdev_dbg(adapter->netdev, "suspend MAC=0x%x\n",
  1798. mac_ctrl_data);
  1799. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  1800. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1801. /* pcie patch */
  1802. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1803. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1804. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1805. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1806. goto suspend_exit;
  1807. }
  1808. wol_dis:
  1809. /* WOL disabled */
  1810. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1811. /* pcie patch */
  1812. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1813. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1814. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1815. atl1e_force_ps(hw);
  1816. hw->phy_configured = false; /* re-init PHY when resume */
  1817. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1818. suspend_exit:
  1819. if (netif_running(netdev))
  1820. atl1e_free_irq(adapter);
  1821. pci_disable_device(pdev);
  1822. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1823. return 0;
  1824. }
  1825. #ifdef CONFIG_PM
  1826. static int atl1e_resume(struct pci_dev *pdev)
  1827. {
  1828. struct net_device *netdev = pci_get_drvdata(pdev);
  1829. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1830. u32 err;
  1831. pci_set_power_state(pdev, PCI_D0);
  1832. pci_restore_state(pdev);
  1833. err = pci_enable_device(pdev);
  1834. if (err) {
  1835. netdev_err(adapter->netdev,
  1836. "Cannot enable PCI device from suspend\n");
  1837. return err;
  1838. }
  1839. pci_set_master(pdev);
  1840. AT_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1841. pci_enable_wake(pdev, PCI_D3hot, 0);
  1842. pci_enable_wake(pdev, PCI_D3cold, 0);
  1843. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1844. if (netif_running(netdev)) {
  1845. err = atl1e_request_irq(adapter);
  1846. if (err)
  1847. return err;
  1848. }
  1849. atl1e_reset_hw(&adapter->hw);
  1850. if (netif_running(netdev))
  1851. atl1e_up(adapter);
  1852. netif_device_attach(netdev);
  1853. return 0;
  1854. }
  1855. #endif
  1856. static void atl1e_shutdown(struct pci_dev *pdev)
  1857. {
  1858. atl1e_suspend(pdev, PMSG_SUSPEND);
  1859. }
  1860. static const struct net_device_ops atl1e_netdev_ops = {
  1861. .ndo_open = atl1e_open,
  1862. .ndo_stop = atl1e_close,
  1863. .ndo_start_xmit = atl1e_xmit_frame,
  1864. .ndo_get_stats = atl1e_get_stats,
  1865. .ndo_set_multicast_list = atl1e_set_multi,
  1866. .ndo_validate_addr = eth_validate_addr,
  1867. .ndo_set_mac_address = atl1e_set_mac_addr,
  1868. .ndo_change_mtu = atl1e_change_mtu,
  1869. .ndo_do_ioctl = atl1e_ioctl,
  1870. .ndo_tx_timeout = atl1e_tx_timeout,
  1871. .ndo_vlan_rx_register = atl1e_vlan_rx_register,
  1872. #ifdef CONFIG_NET_POLL_CONTROLLER
  1873. .ndo_poll_controller = atl1e_netpoll,
  1874. #endif
  1875. };
  1876. static int atl1e_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  1877. {
  1878. SET_NETDEV_DEV(netdev, &pdev->dev);
  1879. pci_set_drvdata(pdev, netdev);
  1880. netdev->irq = pdev->irq;
  1881. netdev->netdev_ops = &atl1e_netdev_ops;
  1882. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  1883. atl1e_set_ethtool_ops(netdev);
  1884. netdev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO |
  1885. NETIF_F_HW_VLAN_TX;
  1886. netdev->features = netdev->hw_features |
  1887. NETIF_F_HW_VLAN_RX | NETIF_F_LLTX;
  1888. return 0;
  1889. }
  1890. /*
  1891. * atl1e_probe - Device Initialization Routine
  1892. * @pdev: PCI device information struct
  1893. * @ent: entry in atl1e_pci_tbl
  1894. *
  1895. * Returns 0 on success, negative on failure
  1896. *
  1897. * atl1e_probe initializes an adapter identified by a pci_dev structure.
  1898. * The OS initialization, configuring of the adapter private structure,
  1899. * and a hardware reset occur.
  1900. */
  1901. static int __devinit atl1e_probe(struct pci_dev *pdev,
  1902. const struct pci_device_id *ent)
  1903. {
  1904. struct net_device *netdev;
  1905. struct atl1e_adapter *adapter = NULL;
  1906. static int cards_found;
  1907. int err = 0;
  1908. err = pci_enable_device(pdev);
  1909. if (err) {
  1910. dev_err(&pdev->dev, "cannot enable PCI device\n");
  1911. return err;
  1912. }
  1913. /*
  1914. * The atl1e chip can DMA to 64-bit addresses, but it uses a single
  1915. * shared register for the high 32 bits, so only a single, aligned,
  1916. * 4 GB physical address range can be used at a time.
  1917. *
  1918. * Supporting 64-bit DMA on this hardware is more trouble than it's
  1919. * worth. It is far easier to limit to 32-bit DMA than update
  1920. * various kernel subsystems to support the mechanics required by a
  1921. * fixed-high-32-bit system.
  1922. */
  1923. if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
  1924. (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)) != 0)) {
  1925. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  1926. goto err_dma;
  1927. }
  1928. err = pci_request_regions(pdev, atl1e_driver_name);
  1929. if (err) {
  1930. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  1931. goto err_pci_reg;
  1932. }
  1933. pci_set_master(pdev);
  1934. netdev = alloc_etherdev(sizeof(struct atl1e_adapter));
  1935. if (netdev == NULL) {
  1936. err = -ENOMEM;
  1937. dev_err(&pdev->dev, "etherdev alloc failed\n");
  1938. goto err_alloc_etherdev;
  1939. }
  1940. err = atl1e_init_netdev(netdev, pdev);
  1941. if (err) {
  1942. netdev_err(netdev, "init netdevice failed\n");
  1943. goto err_init_netdev;
  1944. }
  1945. adapter = netdev_priv(netdev);
  1946. adapter->bd_number = cards_found;
  1947. adapter->netdev = netdev;
  1948. adapter->pdev = pdev;
  1949. adapter->hw.adapter = adapter;
  1950. adapter->hw.hw_addr = pci_iomap(pdev, BAR_0, 0);
  1951. if (!adapter->hw.hw_addr) {
  1952. err = -EIO;
  1953. netdev_err(netdev, "cannot map device registers\n");
  1954. goto err_ioremap;
  1955. }
  1956. netdev->base_addr = (unsigned long)adapter->hw.hw_addr;
  1957. /* init mii data */
  1958. adapter->mii.dev = netdev;
  1959. adapter->mii.mdio_read = atl1e_mdio_read;
  1960. adapter->mii.mdio_write = atl1e_mdio_write;
  1961. adapter->mii.phy_id_mask = 0x1f;
  1962. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  1963. netif_napi_add(netdev, &adapter->napi, atl1e_clean, 64);
  1964. init_timer(&adapter->phy_config_timer);
  1965. adapter->phy_config_timer.function = atl1e_phy_config;
  1966. adapter->phy_config_timer.data = (unsigned long) adapter;
  1967. /* get user settings */
  1968. atl1e_check_options(adapter);
  1969. /*
  1970. * Mark all PCI regions associated with PCI device
  1971. * pdev as being reserved by owner atl1e_driver_name
  1972. * Enables bus-mastering on the device and calls
  1973. * pcibios_set_master to do the needed arch specific settings
  1974. */
  1975. atl1e_setup_pcicmd(pdev);
  1976. /* setup the private structure */
  1977. err = atl1e_sw_init(adapter);
  1978. if (err) {
  1979. netdev_err(netdev, "net device private data init failed\n");
  1980. goto err_sw_init;
  1981. }
  1982. /* Init GPHY as early as possible due to power saving issue */
  1983. atl1e_phy_init(&adapter->hw);
  1984. /* reset the controller to
  1985. * put the device in a known good starting state */
  1986. err = atl1e_reset_hw(&adapter->hw);
  1987. if (err) {
  1988. err = -EIO;
  1989. goto err_reset;
  1990. }
  1991. if (atl1e_read_mac_addr(&adapter->hw) != 0) {
  1992. err = -EIO;
  1993. netdev_err(netdev, "get mac address failed\n");
  1994. goto err_eeprom;
  1995. }
  1996. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1997. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  1998. netdev_dbg(netdev, "mac address : %pM\n", adapter->hw.mac_addr);
  1999. INIT_WORK(&adapter->reset_task, atl1e_reset_task);
  2000. INIT_WORK(&adapter->link_chg_task, atl1e_link_chg_task);
  2001. err = register_netdev(netdev);
  2002. if (err) {
  2003. netdev_err(netdev, "register netdevice failed\n");
  2004. goto err_register;
  2005. }
  2006. /* assume we have no link for now */
  2007. netif_stop_queue(netdev);
  2008. netif_carrier_off(netdev);
  2009. cards_found++;
  2010. return 0;
  2011. err_reset:
  2012. err_register:
  2013. err_sw_init:
  2014. err_eeprom:
  2015. iounmap(adapter->hw.hw_addr);
  2016. err_init_netdev:
  2017. err_ioremap:
  2018. free_netdev(netdev);
  2019. err_alloc_etherdev:
  2020. pci_release_regions(pdev);
  2021. err_pci_reg:
  2022. err_dma:
  2023. pci_disable_device(pdev);
  2024. return err;
  2025. }
  2026. /*
  2027. * atl1e_remove - Device Removal Routine
  2028. * @pdev: PCI device information struct
  2029. *
  2030. * atl1e_remove is called by the PCI subsystem to alert the driver
  2031. * that it should release a PCI device. The could be caused by a
  2032. * Hot-Plug event, or because the driver is going to be removed from
  2033. * memory.
  2034. */
  2035. static void __devexit atl1e_remove(struct pci_dev *pdev)
  2036. {
  2037. struct net_device *netdev = pci_get_drvdata(pdev);
  2038. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2039. /*
  2040. * flush_scheduled work may reschedule our watchdog task, so
  2041. * explicitly disable watchdog tasks from being rescheduled
  2042. */
  2043. set_bit(__AT_DOWN, &adapter->flags);
  2044. atl1e_del_timer(adapter);
  2045. atl1e_cancel_work(adapter);
  2046. unregister_netdev(netdev);
  2047. atl1e_free_ring_resources(adapter);
  2048. atl1e_force_ps(&adapter->hw);
  2049. iounmap(adapter->hw.hw_addr);
  2050. pci_release_regions(pdev);
  2051. free_netdev(netdev);
  2052. pci_disable_device(pdev);
  2053. }
  2054. /*
  2055. * atl1e_io_error_detected - called when PCI error is detected
  2056. * @pdev: Pointer to PCI device
  2057. * @state: The current pci connection state
  2058. *
  2059. * This function is called after a PCI bus error affecting
  2060. * this device has been detected.
  2061. */
  2062. static pci_ers_result_t
  2063. atl1e_io_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
  2064. {
  2065. struct net_device *netdev = pci_get_drvdata(pdev);
  2066. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2067. netif_device_detach(netdev);
  2068. if (state == pci_channel_io_perm_failure)
  2069. return PCI_ERS_RESULT_DISCONNECT;
  2070. if (netif_running(netdev))
  2071. atl1e_down(adapter);
  2072. pci_disable_device(pdev);
  2073. /* Request a slot slot reset. */
  2074. return PCI_ERS_RESULT_NEED_RESET;
  2075. }
  2076. /*
  2077. * atl1e_io_slot_reset - called after the pci bus has been reset.
  2078. * @pdev: Pointer to PCI device
  2079. *
  2080. * Restart the card from scratch, as if from a cold-boot. Implementation
  2081. * resembles the first-half of the e1000_resume routine.
  2082. */
  2083. static pci_ers_result_t atl1e_io_slot_reset(struct pci_dev *pdev)
  2084. {
  2085. struct net_device *netdev = pci_get_drvdata(pdev);
  2086. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2087. if (pci_enable_device(pdev)) {
  2088. netdev_err(adapter->netdev,
  2089. "Cannot re-enable PCI device after reset\n");
  2090. return PCI_ERS_RESULT_DISCONNECT;
  2091. }
  2092. pci_set_master(pdev);
  2093. pci_enable_wake(pdev, PCI_D3hot, 0);
  2094. pci_enable_wake(pdev, PCI_D3cold, 0);
  2095. atl1e_reset_hw(&adapter->hw);
  2096. return PCI_ERS_RESULT_RECOVERED;
  2097. }
  2098. /*
  2099. * atl1e_io_resume - called when traffic can start flowing again.
  2100. * @pdev: Pointer to PCI device
  2101. *
  2102. * This callback is called when the error recovery driver tells us that
  2103. * its OK to resume normal operation. Implementation resembles the
  2104. * second-half of the atl1e_resume routine.
  2105. */
  2106. static void atl1e_io_resume(struct pci_dev *pdev)
  2107. {
  2108. struct net_device *netdev = pci_get_drvdata(pdev);
  2109. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2110. if (netif_running(netdev)) {
  2111. if (atl1e_up(adapter)) {
  2112. netdev_err(adapter->netdev,
  2113. "can't bring device back up after reset\n");
  2114. return;
  2115. }
  2116. }
  2117. netif_device_attach(netdev);
  2118. }
  2119. static struct pci_error_handlers atl1e_err_handler = {
  2120. .error_detected = atl1e_io_error_detected,
  2121. .slot_reset = atl1e_io_slot_reset,
  2122. .resume = atl1e_io_resume,
  2123. };
  2124. static struct pci_driver atl1e_driver = {
  2125. .name = atl1e_driver_name,
  2126. .id_table = atl1e_pci_tbl,
  2127. .probe = atl1e_probe,
  2128. .remove = __devexit_p(atl1e_remove),
  2129. /* Power Management Hooks */
  2130. #ifdef CONFIG_PM
  2131. .suspend = atl1e_suspend,
  2132. .resume = atl1e_resume,
  2133. #endif
  2134. .shutdown = atl1e_shutdown,
  2135. .err_handler = &atl1e_err_handler
  2136. };
  2137. /*
  2138. * atl1e_init_module - Driver Registration Routine
  2139. *
  2140. * atl1e_init_module is the first routine called when the driver is
  2141. * loaded. All it does is register with the PCI subsystem.
  2142. */
  2143. static int __init atl1e_init_module(void)
  2144. {
  2145. return pci_register_driver(&atl1e_driver);
  2146. }
  2147. /*
  2148. * atl1e_exit_module - Driver Exit Cleanup Routine
  2149. *
  2150. * atl1e_exit_module is called just before the driver is removed
  2151. * from memory.
  2152. */
  2153. static void __exit atl1e_exit_module(void)
  2154. {
  2155. pci_unregister_driver(&atl1e_driver);
  2156. }
  2157. module_init(atl1e_init_module);
  2158. module_exit(atl1e_exit_module);