board-cm-t35.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654
  1. /*
  2. * board-cm-t35.c (CompuLab CM-T35 module)
  3. *
  4. * Copyright (C) 2009 CompuLab, Ltd.
  5. * Author: Mike Rapoport <mike@compulab.co.il>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/init.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/input.h>
  26. #include <linux/input/matrix_keypad.h>
  27. #include <linux/delay.h>
  28. #include <linux/gpio.h>
  29. #include <linux/i2c/at24.h>
  30. #include <linux/i2c/twl.h>
  31. #include <linux/regulator/machine.h>
  32. #include <linux/mmc/host.h>
  33. #include <linux/spi/spi.h>
  34. #include <linux/spi/tdo24m.h>
  35. #include <asm/mach-types.h>
  36. #include <asm/mach/arch.h>
  37. #include <asm/mach/map.h>
  38. #include <plat/board.h>
  39. #include <plat/common.h>
  40. #include <plat/nand.h>
  41. #include <plat/gpmc.h>
  42. #include <plat/usb.h>
  43. #include <video/omapdss.h>
  44. #include <video/omap-panel-generic-dpi.h>
  45. #include <plat/mcspi.h>
  46. #include <mach/hardware.h>
  47. #include "mux.h"
  48. #include "sdram-micron-mt46h32m32lf-6.h"
  49. #include "hsmmc.h"
  50. #include "common-board-devices.h"
  51. #define CM_T35_GPIO_PENDOWN 57
  52. #define CM_T35_SMSC911X_CS 5
  53. #define CM_T35_SMSC911X_GPIO 163
  54. #define SB_T35_SMSC911X_CS 4
  55. #define SB_T35_SMSC911X_GPIO 65
  56. #define NAND_BLOCK_SIZE SZ_128K
  57. #if defined(CONFIG_SMSC911X) || defined(CONFIG_SMSC911X_MODULE)
  58. #include <linux/smsc911x.h>
  59. #include <plat/gpmc-smsc911x.h>
  60. static struct omap_smsc911x_platform_data cm_t35_smsc911x_cfg = {
  61. .id = 0,
  62. .cs = CM_T35_SMSC911X_CS,
  63. .gpio_irq = CM_T35_SMSC911X_GPIO,
  64. .gpio_reset = -EINVAL,
  65. .flags = SMSC911X_USE_32BIT | SMSC911X_SAVE_MAC_ADDRESS,
  66. };
  67. static struct omap_smsc911x_platform_data sb_t35_smsc911x_cfg = {
  68. .id = 1,
  69. .cs = SB_T35_SMSC911X_CS,
  70. .gpio_irq = SB_T35_SMSC911X_GPIO,
  71. .gpio_reset = -EINVAL,
  72. .flags = SMSC911X_USE_32BIT | SMSC911X_SAVE_MAC_ADDRESS,
  73. };
  74. static void __init cm_t35_init_ethernet(void)
  75. {
  76. gpmc_smsc911x_init(&cm_t35_smsc911x_cfg);
  77. gpmc_smsc911x_init(&sb_t35_smsc911x_cfg);
  78. }
  79. #else
  80. static inline void __init cm_t35_init_ethernet(void) { return; }
  81. #endif
  82. #if defined(CONFIG_LEDS_GPIO) || defined(CONFIG_LEDS_GPIO_MODULE)
  83. #include <linux/leds.h>
  84. static struct gpio_led cm_t35_leds[] = {
  85. [0] = {
  86. .gpio = 186,
  87. .name = "cm-t35:green",
  88. .default_trigger = "heartbeat",
  89. .active_low = 0,
  90. },
  91. };
  92. static struct gpio_led_platform_data cm_t35_led_pdata = {
  93. .num_leds = ARRAY_SIZE(cm_t35_leds),
  94. .leds = cm_t35_leds,
  95. };
  96. static struct platform_device cm_t35_led_device = {
  97. .name = "leds-gpio",
  98. .id = -1,
  99. .dev = {
  100. .platform_data = &cm_t35_led_pdata,
  101. },
  102. };
  103. static void __init cm_t35_init_led(void)
  104. {
  105. platform_device_register(&cm_t35_led_device);
  106. }
  107. #else
  108. static inline void cm_t35_init_led(void) {}
  109. #endif
  110. #if defined(CONFIG_MTD_NAND_OMAP2) || defined(CONFIG_MTD_NAND_OMAP2_MODULE)
  111. #include <linux/mtd/mtd.h>
  112. #include <linux/mtd/nand.h>
  113. #include <linux/mtd/partitions.h>
  114. static struct mtd_partition cm_t35_nand_partitions[] = {
  115. {
  116. .name = "xloader",
  117. .offset = 0, /* Offset = 0x00000 */
  118. .size = 4 * NAND_BLOCK_SIZE,
  119. .mask_flags = MTD_WRITEABLE
  120. },
  121. {
  122. .name = "uboot",
  123. .offset = MTDPART_OFS_APPEND, /* Offset = 0x80000 */
  124. .size = 15 * NAND_BLOCK_SIZE,
  125. },
  126. {
  127. .name = "uboot environment",
  128. .offset = MTDPART_OFS_APPEND, /* Offset = 0x260000 */
  129. .size = 2 * NAND_BLOCK_SIZE,
  130. },
  131. {
  132. .name = "linux",
  133. .offset = MTDPART_OFS_APPEND, /* Offset = 0x280000 */
  134. .size = 32 * NAND_BLOCK_SIZE,
  135. },
  136. {
  137. .name = "rootfs",
  138. .offset = MTDPART_OFS_APPEND, /* Offset = 0x680000 */
  139. .size = MTDPART_SIZ_FULL,
  140. },
  141. };
  142. static struct omap_nand_platform_data cm_t35_nand_data = {
  143. .parts = cm_t35_nand_partitions,
  144. .nr_parts = ARRAY_SIZE(cm_t35_nand_partitions),
  145. .dma_channel = -1, /* disable DMA in OMAP NAND driver */
  146. .cs = 0,
  147. };
  148. static void __init cm_t35_init_nand(void)
  149. {
  150. if (gpmc_nand_init(&cm_t35_nand_data) < 0)
  151. pr_err("CM-T35: Unable to register NAND device\n");
  152. }
  153. #else
  154. static inline void cm_t35_init_nand(void) {}
  155. #endif
  156. #define CM_T35_LCD_EN_GPIO 157
  157. #define CM_T35_LCD_BL_GPIO 58
  158. #define CM_T35_DVI_EN_GPIO 54
  159. static int lcd_enabled;
  160. static int dvi_enabled;
  161. static int cm_t35_panel_enable_lcd(struct omap_dss_device *dssdev)
  162. {
  163. if (dvi_enabled) {
  164. printk(KERN_ERR "cannot enable LCD, DVI is enabled\n");
  165. return -EINVAL;
  166. }
  167. gpio_set_value(CM_T35_LCD_EN_GPIO, 1);
  168. gpio_set_value(CM_T35_LCD_BL_GPIO, 1);
  169. lcd_enabled = 1;
  170. return 0;
  171. }
  172. static void cm_t35_panel_disable_lcd(struct omap_dss_device *dssdev)
  173. {
  174. lcd_enabled = 0;
  175. gpio_set_value(CM_T35_LCD_BL_GPIO, 0);
  176. gpio_set_value(CM_T35_LCD_EN_GPIO, 0);
  177. }
  178. static int cm_t35_panel_enable_dvi(struct omap_dss_device *dssdev)
  179. {
  180. if (lcd_enabled) {
  181. printk(KERN_ERR "cannot enable DVI, LCD is enabled\n");
  182. return -EINVAL;
  183. }
  184. gpio_set_value(CM_T35_DVI_EN_GPIO, 0);
  185. dvi_enabled = 1;
  186. return 0;
  187. }
  188. static void cm_t35_panel_disable_dvi(struct omap_dss_device *dssdev)
  189. {
  190. gpio_set_value(CM_T35_DVI_EN_GPIO, 1);
  191. dvi_enabled = 0;
  192. }
  193. static int cm_t35_panel_enable_tv(struct omap_dss_device *dssdev)
  194. {
  195. return 0;
  196. }
  197. static void cm_t35_panel_disable_tv(struct omap_dss_device *dssdev)
  198. {
  199. }
  200. static struct panel_generic_dpi_data lcd_panel = {
  201. .name = "toppoly_tdo35s",
  202. .platform_enable = cm_t35_panel_enable_lcd,
  203. .platform_disable = cm_t35_panel_disable_lcd,
  204. };
  205. static struct omap_dss_device cm_t35_lcd_device = {
  206. .name = "lcd",
  207. .type = OMAP_DISPLAY_TYPE_DPI,
  208. .driver_name = "generic_dpi_panel",
  209. .data = &lcd_panel,
  210. .phy.dpi.data_lines = 18,
  211. };
  212. static struct panel_generic_dpi_data dvi_panel = {
  213. .name = "generic",
  214. .platform_enable = cm_t35_panel_enable_dvi,
  215. .platform_disable = cm_t35_panel_disable_dvi,
  216. };
  217. static struct omap_dss_device cm_t35_dvi_device = {
  218. .name = "dvi",
  219. .type = OMAP_DISPLAY_TYPE_DPI,
  220. .driver_name = "generic_dpi_panel",
  221. .data = &dvi_panel,
  222. .phy.dpi.data_lines = 24,
  223. };
  224. static struct omap_dss_device cm_t35_tv_device = {
  225. .name = "tv",
  226. .driver_name = "venc",
  227. .type = OMAP_DISPLAY_TYPE_VENC,
  228. .phy.venc.type = OMAP_DSS_VENC_TYPE_SVIDEO,
  229. .platform_enable = cm_t35_panel_enable_tv,
  230. .platform_disable = cm_t35_panel_disable_tv,
  231. };
  232. static struct omap_dss_device *cm_t35_dss_devices[] = {
  233. &cm_t35_lcd_device,
  234. &cm_t35_dvi_device,
  235. &cm_t35_tv_device,
  236. };
  237. static struct omap_dss_board_info cm_t35_dss_data = {
  238. .num_devices = ARRAY_SIZE(cm_t35_dss_devices),
  239. .devices = cm_t35_dss_devices,
  240. .default_device = &cm_t35_dvi_device,
  241. };
  242. static struct omap2_mcspi_device_config tdo24m_mcspi_config = {
  243. .turbo_mode = 0,
  244. .single_channel = 1, /* 0: slave, 1: master */
  245. };
  246. static struct tdo24m_platform_data tdo24m_config = {
  247. .model = TDO35S,
  248. };
  249. static struct spi_board_info cm_t35_lcd_spi_board_info[] __initdata = {
  250. {
  251. .modalias = "tdo24m",
  252. .bus_num = 4,
  253. .chip_select = 0,
  254. .max_speed_hz = 1000000,
  255. .controller_data = &tdo24m_mcspi_config,
  256. .platform_data = &tdo24m_config,
  257. },
  258. };
  259. static struct gpio cm_t35_dss_gpios[] __initdata = {
  260. { CM_T35_LCD_EN_GPIO, GPIOF_OUT_INIT_LOW, "lcd enable" },
  261. { CM_T35_LCD_BL_GPIO, GPIOF_OUT_INIT_LOW, "lcd bl enable" },
  262. { CM_T35_DVI_EN_GPIO, GPIOF_OUT_INIT_HIGH, "dvi enable" },
  263. };
  264. static void __init cm_t35_init_display(void)
  265. {
  266. int err;
  267. spi_register_board_info(cm_t35_lcd_spi_board_info,
  268. ARRAY_SIZE(cm_t35_lcd_spi_board_info));
  269. err = gpio_request_array(cm_t35_dss_gpios,
  270. ARRAY_SIZE(cm_t35_dss_gpios));
  271. if (err) {
  272. pr_err("CM-T35: failed to request DSS control GPIOs\n");
  273. return;
  274. }
  275. gpio_export(CM_T35_LCD_EN_GPIO, 0);
  276. gpio_export(CM_T35_LCD_BL_GPIO, 0);
  277. gpio_export(CM_T35_DVI_EN_GPIO, 0);
  278. msleep(50);
  279. gpio_set_value(CM_T35_LCD_EN_GPIO, 1);
  280. err = omap_display_init(&cm_t35_dss_data);
  281. if (err) {
  282. pr_err("CM-T35: failed to register DSS device\n");
  283. gpio_free_array(cm_t35_dss_gpios, ARRAY_SIZE(cm_t35_dss_gpios));
  284. }
  285. }
  286. static struct regulator_consumer_supply cm_t35_vmmc1_supply = {
  287. .supply = "vmmc",
  288. };
  289. static struct regulator_consumer_supply cm_t35_vsim_supply = {
  290. .supply = "vmmc_aux",
  291. };
  292. static struct regulator_consumer_supply cm_t35_vdac_supply =
  293. REGULATOR_SUPPLY("vdda_dac", "omapdss_venc");
  294. static struct regulator_consumer_supply cm_t35_vdvi_supply =
  295. REGULATOR_SUPPLY("vdvi", "omapdss");
  296. /* VMMC1 for MMC1 pins CMD, CLK, DAT0..DAT3 (20 mA, plus card == max 220 mA) */
  297. static struct regulator_init_data cm_t35_vmmc1 = {
  298. .constraints = {
  299. .min_uV = 1850000,
  300. .max_uV = 3150000,
  301. .valid_modes_mask = REGULATOR_MODE_NORMAL
  302. | REGULATOR_MODE_STANDBY,
  303. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE
  304. | REGULATOR_CHANGE_MODE
  305. | REGULATOR_CHANGE_STATUS,
  306. },
  307. .num_consumer_supplies = 1,
  308. .consumer_supplies = &cm_t35_vmmc1_supply,
  309. };
  310. /* VSIM for MMC1 pins DAT4..DAT7 (2 mA, plus card == max 50 mA) */
  311. static struct regulator_init_data cm_t35_vsim = {
  312. .constraints = {
  313. .min_uV = 1800000,
  314. .max_uV = 3000000,
  315. .valid_modes_mask = REGULATOR_MODE_NORMAL
  316. | REGULATOR_MODE_STANDBY,
  317. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE
  318. | REGULATOR_CHANGE_MODE
  319. | REGULATOR_CHANGE_STATUS,
  320. },
  321. .num_consumer_supplies = 1,
  322. .consumer_supplies = &cm_t35_vsim_supply,
  323. };
  324. /* VDAC for DSS driving S-Video (8 mA unloaded, max 65 mA) */
  325. static struct regulator_init_data cm_t35_vdac = {
  326. .constraints = {
  327. .min_uV = 1800000,
  328. .max_uV = 1800000,
  329. .valid_modes_mask = REGULATOR_MODE_NORMAL
  330. | REGULATOR_MODE_STANDBY,
  331. .valid_ops_mask = REGULATOR_CHANGE_MODE
  332. | REGULATOR_CHANGE_STATUS,
  333. },
  334. .num_consumer_supplies = 1,
  335. .consumer_supplies = &cm_t35_vdac_supply,
  336. };
  337. /* VPLL2 for digital video outputs */
  338. static struct regulator_init_data cm_t35_vpll2 = {
  339. .constraints = {
  340. .name = "VDVI",
  341. .min_uV = 1800000,
  342. .max_uV = 1800000,
  343. .valid_modes_mask = REGULATOR_MODE_NORMAL
  344. | REGULATOR_MODE_STANDBY,
  345. .valid_ops_mask = REGULATOR_CHANGE_MODE
  346. | REGULATOR_CHANGE_STATUS,
  347. },
  348. .num_consumer_supplies = 1,
  349. .consumer_supplies = &cm_t35_vdvi_supply,
  350. };
  351. static struct twl4030_usb_data cm_t35_usb_data = {
  352. .usb_mode = T2_USB_MODE_ULPI,
  353. };
  354. static uint32_t cm_t35_keymap[] = {
  355. KEY(0, 0, KEY_A), KEY(0, 1, KEY_B), KEY(0, 2, KEY_LEFT),
  356. KEY(1, 0, KEY_UP), KEY(1, 1, KEY_ENTER), KEY(1, 2, KEY_DOWN),
  357. KEY(2, 0, KEY_RIGHT), KEY(2, 1, KEY_C), KEY(2, 2, KEY_D),
  358. };
  359. static struct matrix_keymap_data cm_t35_keymap_data = {
  360. .keymap = cm_t35_keymap,
  361. .keymap_size = ARRAY_SIZE(cm_t35_keymap),
  362. };
  363. static struct twl4030_keypad_data cm_t35_kp_data = {
  364. .keymap_data = &cm_t35_keymap_data,
  365. .rows = 3,
  366. .cols = 3,
  367. .rep = 1,
  368. };
  369. static struct omap2_hsmmc_info mmc[] = {
  370. {
  371. .mmc = 1,
  372. .caps = MMC_CAP_4_BIT_DATA,
  373. .gpio_cd = -EINVAL,
  374. .gpio_wp = -EINVAL,
  375. },
  376. {
  377. .mmc = 2,
  378. .caps = MMC_CAP_4_BIT_DATA,
  379. .transceiver = 1,
  380. .gpio_cd = -EINVAL,
  381. .gpio_wp = -EINVAL,
  382. .ocr_mask = 0x00100000, /* 3.3V */
  383. },
  384. {} /* Terminator */
  385. };
  386. static struct usbhs_omap_board_data usbhs_bdata __initdata = {
  387. .port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
  388. .port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
  389. .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
  390. .phy_reset = true,
  391. .reset_gpio_port[0] = OMAP_MAX_GPIO_LINES + 6,
  392. .reset_gpio_port[1] = OMAP_MAX_GPIO_LINES + 7,
  393. .reset_gpio_port[2] = -EINVAL
  394. };
  395. static int cm_t35_twl_gpio_setup(struct device *dev, unsigned gpio,
  396. unsigned ngpio)
  397. {
  398. int wlan_rst = gpio + 2;
  399. if (gpio_request_one(wlan_rst, GPIOF_OUT_INIT_HIGH, "WLAN RST") == 0) {
  400. gpio_export(wlan_rst, 0);
  401. udelay(10);
  402. gpio_set_value(wlan_rst, 0);
  403. udelay(10);
  404. gpio_set_value(wlan_rst, 1);
  405. } else {
  406. pr_err("CM-T35: could not obtain gpio for WiFi reset\n");
  407. }
  408. /* gpio + 0 is "mmc0_cd" (input/IRQ) */
  409. mmc[0].gpio_cd = gpio + 0;
  410. omap2_hsmmc_init(mmc);
  411. /* link regulators to MMC adapters */
  412. cm_t35_vmmc1_supply.dev = mmc[0].dev;
  413. cm_t35_vsim_supply.dev = mmc[0].dev;
  414. return 0;
  415. }
  416. static struct twl4030_gpio_platform_data cm_t35_gpio_data = {
  417. .gpio_base = OMAP_MAX_GPIO_LINES,
  418. .irq_base = TWL4030_GPIO_IRQ_BASE,
  419. .irq_end = TWL4030_GPIO_IRQ_END,
  420. .setup = cm_t35_twl_gpio_setup,
  421. };
  422. static struct twl4030_platform_data cm_t35_twldata = {
  423. .irq_base = TWL4030_IRQ_BASE,
  424. .irq_end = TWL4030_IRQ_END,
  425. /* platform_data for children goes here */
  426. .keypad = &cm_t35_kp_data,
  427. .usb = &cm_t35_usb_data,
  428. .gpio = &cm_t35_gpio_data,
  429. .vmmc1 = &cm_t35_vmmc1,
  430. .vsim = &cm_t35_vsim,
  431. .vdac = &cm_t35_vdac,
  432. .vpll2 = &cm_t35_vpll2,
  433. };
  434. static void __init cm_t35_init_i2c(void)
  435. {
  436. omap3_pmic_init("tps65930", &cm_t35_twldata);
  437. }
  438. static void __init cm_t35_init_early(void)
  439. {
  440. omap2_init_common_infrastructure();
  441. omap2_init_common_devices(mt46h32m32lf6_sdrc_params,
  442. mt46h32m32lf6_sdrc_params);
  443. }
  444. #ifdef CONFIG_OMAP_MUX
  445. static struct omap_board_mux board_mux[] __initdata = {
  446. /* nCS and IRQ for CM-T35 ethernet */
  447. OMAP3_MUX(GPMC_NCS5, OMAP_MUX_MODE0),
  448. OMAP3_MUX(UART3_CTS_RCTX, OMAP_MUX_MODE4 | OMAP_PIN_INPUT_PULLUP),
  449. /* nCS and IRQ for SB-T35 ethernet */
  450. OMAP3_MUX(GPMC_NCS4, OMAP_MUX_MODE0),
  451. OMAP3_MUX(GPMC_WAIT3, OMAP_MUX_MODE4 | OMAP_PIN_INPUT_PULLUP),
  452. /* PENDOWN GPIO */
  453. OMAP3_MUX(GPMC_NCS6, OMAP_MUX_MODE4 | OMAP_PIN_INPUT),
  454. /* mUSB */
  455. OMAP3_MUX(HSUSB0_CLK, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  456. OMAP3_MUX(HSUSB0_STP, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  457. OMAP3_MUX(HSUSB0_DIR, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  458. OMAP3_MUX(HSUSB0_NXT, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  459. OMAP3_MUX(HSUSB0_DATA0, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  460. OMAP3_MUX(HSUSB0_DATA1, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  461. OMAP3_MUX(HSUSB0_DATA2, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  462. OMAP3_MUX(HSUSB0_DATA3, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  463. OMAP3_MUX(HSUSB0_DATA4, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  464. OMAP3_MUX(HSUSB0_DATA5, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  465. OMAP3_MUX(HSUSB0_DATA6, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  466. OMAP3_MUX(HSUSB0_DATA7, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  467. /* MMC 2 */
  468. OMAP3_MUX(SDMMC2_DAT4, OMAP_MUX_MODE1 | OMAP_PIN_OUTPUT),
  469. OMAP3_MUX(SDMMC2_DAT5, OMAP_MUX_MODE1 | OMAP_PIN_OUTPUT),
  470. OMAP3_MUX(SDMMC2_DAT6, OMAP_MUX_MODE1 | OMAP_PIN_OUTPUT),
  471. OMAP3_MUX(SDMMC2_DAT7, OMAP_MUX_MODE1 | OMAP_PIN_INPUT),
  472. /* McSPI 1 */
  473. OMAP3_MUX(MCSPI1_CLK, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  474. OMAP3_MUX(MCSPI1_SIMO, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  475. OMAP3_MUX(MCSPI1_SOMI, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  476. OMAP3_MUX(MCSPI1_CS0, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLDOWN),
  477. /* McSPI 4 */
  478. OMAP3_MUX(MCBSP1_CLKR, OMAP_MUX_MODE1 | OMAP_PIN_INPUT),
  479. OMAP3_MUX(MCBSP1_DX, OMAP_MUX_MODE1 | OMAP_PIN_INPUT),
  480. OMAP3_MUX(MCBSP1_DR, OMAP_MUX_MODE1 | OMAP_PIN_INPUT),
  481. OMAP3_MUX(MCBSP1_FSX, OMAP_MUX_MODE1 | OMAP_PIN_INPUT_PULLUP),
  482. /* McBSP 2 */
  483. OMAP3_MUX(MCBSP2_FSX, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  484. OMAP3_MUX(MCBSP2_CLKX, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  485. OMAP3_MUX(MCBSP2_DR, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  486. OMAP3_MUX(MCBSP2_DX, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  487. /* serial ports */
  488. OMAP3_MUX(MCBSP3_CLKX, OMAP_MUX_MODE1 | OMAP_PIN_OUTPUT),
  489. OMAP3_MUX(MCBSP3_FSX, OMAP_MUX_MODE1 | OMAP_PIN_INPUT),
  490. OMAP3_MUX(UART1_TX, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  491. OMAP3_MUX(UART1_RX, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  492. /* DSS */
  493. OMAP3_MUX(DSS_PCLK, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  494. OMAP3_MUX(DSS_HSYNC, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  495. OMAP3_MUX(DSS_VSYNC, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  496. OMAP3_MUX(DSS_ACBIAS, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  497. OMAP3_MUX(DSS_DATA0, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  498. OMAP3_MUX(DSS_DATA1, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  499. OMAP3_MUX(DSS_DATA2, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  500. OMAP3_MUX(DSS_DATA3, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  501. OMAP3_MUX(DSS_DATA4, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  502. OMAP3_MUX(DSS_DATA5, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  503. OMAP3_MUX(DSS_DATA6, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  504. OMAP3_MUX(DSS_DATA7, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  505. OMAP3_MUX(DSS_DATA8, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  506. OMAP3_MUX(DSS_DATA9, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  507. OMAP3_MUX(DSS_DATA10, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  508. OMAP3_MUX(DSS_DATA11, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  509. OMAP3_MUX(DSS_DATA12, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  510. OMAP3_MUX(DSS_DATA13, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  511. OMAP3_MUX(DSS_DATA14, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  512. OMAP3_MUX(DSS_DATA15, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  513. OMAP3_MUX(DSS_DATA16, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  514. OMAP3_MUX(DSS_DATA17, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  515. OMAP3_MUX(DSS_DATA18, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  516. OMAP3_MUX(DSS_DATA19, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  517. OMAP3_MUX(DSS_DATA20, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  518. OMAP3_MUX(DSS_DATA21, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  519. OMAP3_MUX(DSS_DATA22, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  520. OMAP3_MUX(DSS_DATA23, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  521. /* display controls */
  522. OMAP3_MUX(MCBSP1_FSR, OMAP_MUX_MODE4 | OMAP_PIN_OUTPUT),
  523. OMAP3_MUX(GPMC_NCS7, OMAP_MUX_MODE4 | OMAP_PIN_OUTPUT),
  524. OMAP3_MUX(GPMC_NCS3, OMAP_MUX_MODE4 | OMAP_PIN_OUTPUT),
  525. /* TPS IRQ */
  526. OMAP3_MUX(SYS_NIRQ, OMAP_MUX_MODE0 | OMAP_WAKEUP_EN | \
  527. OMAP_PIN_INPUT_PULLUP),
  528. { .reg_offset = OMAP_MUX_TERMINATOR },
  529. };
  530. #endif
  531. static struct omap_board_config_kernel cm_t35_config[] __initdata = {
  532. };
  533. static void __init cm_t35_init(void)
  534. {
  535. omap_board_config = cm_t35_config;
  536. omap_board_config_size = ARRAY_SIZE(cm_t35_config);
  537. omap3_mux_init(board_mux, OMAP_PACKAGE_CUS);
  538. omap_serial_init();
  539. cm_t35_init_i2c();
  540. cm_t35_init_nand();
  541. omap_ads7846_init(1, CM_T35_GPIO_PENDOWN, 0, NULL);
  542. cm_t35_init_ethernet();
  543. cm_t35_init_led();
  544. cm_t35_init_display();
  545. usb_musb_init(NULL);
  546. usbhs_init(&usbhs_bdata);
  547. }
  548. MACHINE_START(CM_T35, "Compulab CM-T35")
  549. .boot_params = 0x80000100,
  550. .reserve = omap_reserve,
  551. .map_io = omap3_map_io,
  552. .init_early = cm_t35_init_early,
  553. .init_irq = omap_init_irq,
  554. .init_machine = cm_t35_init,
  555. .timer = &omap_timer,
  556. MACHINE_END