devices-da8xx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <mach/cputype.h>
  18. #include <mach/common.h>
  19. #include <mach/time.h>
  20. #include <mach/da8xx.h>
  21. #include <mach/cpuidle.h>
  22. #include "clock.h"
  23. #define DA8XX_TPCC_BASE 0x01c00000
  24. #define DA8XX_TPTC0_BASE 0x01c08000
  25. #define DA8XX_TPTC1_BASE 0x01c08400
  26. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  27. #define DA8XX_I2C0_BASE 0x01c22000
  28. #define DA8XX_RTC_BASE 0x01c23000
  29. #define DA8XX_MMCSD0_BASE 0x01c40000
  30. #define DA8XX_SPI0_BASE 0x01c41000
  31. #define DA830_SPI1_BASE 0x01e12000
  32. #define DA8XX_LCD_CNTRL_BASE 0x01e13000
  33. #define DA850_MMCSD1_BASE 0x01e1b000
  34. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  35. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  36. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  37. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  38. #define DA8XX_I2C1_BASE 0x01e28000
  39. #define DA850_TPCC1_BASE 0x01e30000
  40. #define DA850_TPTC2_BASE 0x01e38000
  41. #define DA850_SPI1_BASE 0x01f0e000
  42. #define DA8XX_DDR2_CTL_BASE 0xb0000000
  43. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  44. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  45. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  46. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  47. #define DA8XX_DMA_SPI0_RX EDMA_CTLR_CHAN(0, 14)
  48. #define DA8XX_DMA_SPI0_TX EDMA_CTLR_CHAN(0, 15)
  49. #define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
  50. #define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
  51. #define DA8XX_DMA_SPI1_RX EDMA_CTLR_CHAN(0, 18)
  52. #define DA8XX_DMA_SPI1_TX EDMA_CTLR_CHAN(0, 19)
  53. #define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
  54. #define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
  55. void __iomem *da8xx_syscfg0_base;
  56. void __iomem *da8xx_syscfg1_base;
  57. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  58. {
  59. .mapbase = DA8XX_UART0_BASE,
  60. .irq = IRQ_DA8XX_UARTINT0,
  61. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  62. UPF_IOREMAP,
  63. .iotype = UPIO_MEM,
  64. .regshift = 2,
  65. },
  66. {
  67. .mapbase = DA8XX_UART1_BASE,
  68. .irq = IRQ_DA8XX_UARTINT1,
  69. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  70. UPF_IOREMAP,
  71. .iotype = UPIO_MEM,
  72. .regshift = 2,
  73. },
  74. {
  75. .mapbase = DA8XX_UART2_BASE,
  76. .irq = IRQ_DA8XX_UARTINT2,
  77. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  78. UPF_IOREMAP,
  79. .iotype = UPIO_MEM,
  80. .regshift = 2,
  81. },
  82. {
  83. .flags = 0,
  84. },
  85. };
  86. struct platform_device da8xx_serial_device = {
  87. .name = "serial8250",
  88. .id = PLAT8250_DEV_PLATFORM,
  89. .dev = {
  90. .platform_data = da8xx_serial_pdata,
  91. },
  92. };
  93. static const s8 da8xx_queue_tc_mapping[][2] = {
  94. /* {event queue no, TC no} */
  95. {0, 0},
  96. {1, 1},
  97. {-1, -1}
  98. };
  99. static const s8 da8xx_queue_priority_mapping[][2] = {
  100. /* {event queue no, Priority} */
  101. {0, 3},
  102. {1, 7},
  103. {-1, -1}
  104. };
  105. static const s8 da850_queue_tc_mapping[][2] = {
  106. /* {event queue no, TC no} */
  107. {0, 0},
  108. {-1, -1}
  109. };
  110. static const s8 da850_queue_priority_mapping[][2] = {
  111. /* {event queue no, Priority} */
  112. {0, 3},
  113. {-1, -1}
  114. };
  115. static struct edma_soc_info da830_edma_cc0_info = {
  116. .n_channel = 32,
  117. .n_region = 4,
  118. .n_slot = 128,
  119. .n_tc = 2,
  120. .n_cc = 1,
  121. .queue_tc_mapping = da8xx_queue_tc_mapping,
  122. .queue_priority_mapping = da8xx_queue_priority_mapping,
  123. };
  124. static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
  125. &da830_edma_cc0_info,
  126. };
  127. static struct edma_soc_info da850_edma_cc_info[] = {
  128. {
  129. .n_channel = 32,
  130. .n_region = 4,
  131. .n_slot = 128,
  132. .n_tc = 2,
  133. .n_cc = 1,
  134. .queue_tc_mapping = da8xx_queue_tc_mapping,
  135. .queue_priority_mapping = da8xx_queue_priority_mapping,
  136. },
  137. {
  138. .n_channel = 32,
  139. .n_region = 4,
  140. .n_slot = 128,
  141. .n_tc = 1,
  142. .n_cc = 1,
  143. .queue_tc_mapping = da850_queue_tc_mapping,
  144. .queue_priority_mapping = da850_queue_priority_mapping,
  145. },
  146. };
  147. static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
  148. &da850_edma_cc_info[0],
  149. &da850_edma_cc_info[1],
  150. };
  151. static struct resource da830_edma_resources[] = {
  152. {
  153. .name = "edma_cc0",
  154. .start = DA8XX_TPCC_BASE,
  155. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  156. .flags = IORESOURCE_MEM,
  157. },
  158. {
  159. .name = "edma_tc0",
  160. .start = DA8XX_TPTC0_BASE,
  161. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  162. .flags = IORESOURCE_MEM,
  163. },
  164. {
  165. .name = "edma_tc1",
  166. .start = DA8XX_TPTC1_BASE,
  167. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  168. .flags = IORESOURCE_MEM,
  169. },
  170. {
  171. .name = "edma0",
  172. .start = IRQ_DA8XX_CCINT0,
  173. .flags = IORESOURCE_IRQ,
  174. },
  175. {
  176. .name = "edma0_err",
  177. .start = IRQ_DA8XX_CCERRINT,
  178. .flags = IORESOURCE_IRQ,
  179. },
  180. };
  181. static struct resource da850_edma_resources[] = {
  182. {
  183. .name = "edma_cc0",
  184. .start = DA8XX_TPCC_BASE,
  185. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  186. .flags = IORESOURCE_MEM,
  187. },
  188. {
  189. .name = "edma_tc0",
  190. .start = DA8XX_TPTC0_BASE,
  191. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  192. .flags = IORESOURCE_MEM,
  193. },
  194. {
  195. .name = "edma_tc1",
  196. .start = DA8XX_TPTC1_BASE,
  197. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  198. .flags = IORESOURCE_MEM,
  199. },
  200. {
  201. .name = "edma_cc1",
  202. .start = DA850_TPCC1_BASE,
  203. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  204. .flags = IORESOURCE_MEM,
  205. },
  206. {
  207. .name = "edma_tc2",
  208. .start = DA850_TPTC2_BASE,
  209. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  210. .flags = IORESOURCE_MEM,
  211. },
  212. {
  213. .name = "edma0",
  214. .start = IRQ_DA8XX_CCINT0,
  215. .flags = IORESOURCE_IRQ,
  216. },
  217. {
  218. .name = "edma0_err",
  219. .start = IRQ_DA8XX_CCERRINT,
  220. .flags = IORESOURCE_IRQ,
  221. },
  222. {
  223. .name = "edma1",
  224. .start = IRQ_DA850_CCINT1,
  225. .flags = IORESOURCE_IRQ,
  226. },
  227. {
  228. .name = "edma1_err",
  229. .start = IRQ_DA850_CCERRINT1,
  230. .flags = IORESOURCE_IRQ,
  231. },
  232. };
  233. static struct platform_device da830_edma_device = {
  234. .name = "edma",
  235. .id = -1,
  236. .dev = {
  237. .platform_data = da830_edma_info,
  238. },
  239. .num_resources = ARRAY_SIZE(da830_edma_resources),
  240. .resource = da830_edma_resources,
  241. };
  242. static struct platform_device da850_edma_device = {
  243. .name = "edma",
  244. .id = -1,
  245. .dev = {
  246. .platform_data = da850_edma_info,
  247. },
  248. .num_resources = ARRAY_SIZE(da850_edma_resources),
  249. .resource = da850_edma_resources,
  250. };
  251. int __init da830_register_edma(struct edma_rsv_info *rsv)
  252. {
  253. da830_edma_cc0_info.rsv = rsv;
  254. return platform_device_register(&da830_edma_device);
  255. }
  256. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  257. {
  258. if (rsv) {
  259. da850_edma_cc_info[0].rsv = rsv[0];
  260. da850_edma_cc_info[1].rsv = rsv[1];
  261. }
  262. return platform_device_register(&da850_edma_device);
  263. }
  264. static struct resource da8xx_i2c_resources0[] = {
  265. {
  266. .start = DA8XX_I2C0_BASE,
  267. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  268. .flags = IORESOURCE_MEM,
  269. },
  270. {
  271. .start = IRQ_DA8XX_I2CINT0,
  272. .end = IRQ_DA8XX_I2CINT0,
  273. .flags = IORESOURCE_IRQ,
  274. },
  275. };
  276. static struct platform_device da8xx_i2c_device0 = {
  277. .name = "i2c_davinci",
  278. .id = 1,
  279. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  280. .resource = da8xx_i2c_resources0,
  281. };
  282. static struct resource da8xx_i2c_resources1[] = {
  283. {
  284. .start = DA8XX_I2C1_BASE,
  285. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  286. .flags = IORESOURCE_MEM,
  287. },
  288. {
  289. .start = IRQ_DA8XX_I2CINT1,
  290. .end = IRQ_DA8XX_I2CINT1,
  291. .flags = IORESOURCE_IRQ,
  292. },
  293. };
  294. static struct platform_device da8xx_i2c_device1 = {
  295. .name = "i2c_davinci",
  296. .id = 2,
  297. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  298. .resource = da8xx_i2c_resources1,
  299. };
  300. int __init da8xx_register_i2c(int instance,
  301. struct davinci_i2c_platform_data *pdata)
  302. {
  303. struct platform_device *pdev;
  304. if (instance == 0)
  305. pdev = &da8xx_i2c_device0;
  306. else if (instance == 1)
  307. pdev = &da8xx_i2c_device1;
  308. else
  309. return -EINVAL;
  310. pdev->dev.platform_data = pdata;
  311. return platform_device_register(pdev);
  312. }
  313. static struct resource da8xx_watchdog_resources[] = {
  314. {
  315. .start = DA8XX_WDOG_BASE,
  316. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  317. .flags = IORESOURCE_MEM,
  318. },
  319. };
  320. struct platform_device da8xx_wdt_device = {
  321. .name = "watchdog",
  322. .id = -1,
  323. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  324. .resource = da8xx_watchdog_resources,
  325. };
  326. int __init da8xx_register_watchdog(void)
  327. {
  328. return platform_device_register(&da8xx_wdt_device);
  329. }
  330. static struct resource da8xx_emac_resources[] = {
  331. {
  332. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  333. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  334. .flags = IORESOURCE_MEM,
  335. },
  336. {
  337. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  338. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  339. .flags = IORESOURCE_IRQ,
  340. },
  341. {
  342. .start = IRQ_DA8XX_C0_RX_PULSE,
  343. .end = IRQ_DA8XX_C0_RX_PULSE,
  344. .flags = IORESOURCE_IRQ,
  345. },
  346. {
  347. .start = IRQ_DA8XX_C0_TX_PULSE,
  348. .end = IRQ_DA8XX_C0_TX_PULSE,
  349. .flags = IORESOURCE_IRQ,
  350. },
  351. {
  352. .start = IRQ_DA8XX_C0_MISC_PULSE,
  353. .end = IRQ_DA8XX_C0_MISC_PULSE,
  354. .flags = IORESOURCE_IRQ,
  355. },
  356. };
  357. struct emac_platform_data da8xx_emac_pdata = {
  358. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  359. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  360. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  361. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  362. .version = EMAC_VERSION_2,
  363. };
  364. static struct platform_device da8xx_emac_device = {
  365. .name = "davinci_emac",
  366. .id = 1,
  367. .dev = {
  368. .platform_data = &da8xx_emac_pdata,
  369. },
  370. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  371. .resource = da8xx_emac_resources,
  372. };
  373. static struct resource da8xx_mdio_resources[] = {
  374. {
  375. .start = DA8XX_EMAC_MDIO_BASE,
  376. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  377. .flags = IORESOURCE_MEM,
  378. },
  379. };
  380. static struct platform_device da8xx_mdio_device = {
  381. .name = "davinci_mdio",
  382. .id = 0,
  383. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  384. .resource = da8xx_mdio_resources,
  385. };
  386. int __init da8xx_register_emac(void)
  387. {
  388. int ret;
  389. ret = platform_device_register(&da8xx_mdio_device);
  390. if (ret < 0)
  391. return ret;
  392. ret = platform_device_register(&da8xx_emac_device);
  393. if (ret < 0)
  394. return ret;
  395. ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
  396. NULL, &da8xx_emac_device.dev);
  397. return ret;
  398. }
  399. static struct resource da830_mcasp1_resources[] = {
  400. {
  401. .name = "mcasp1",
  402. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  403. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  404. .flags = IORESOURCE_MEM,
  405. },
  406. /* TX event */
  407. {
  408. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  409. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  410. .flags = IORESOURCE_DMA,
  411. },
  412. /* RX event */
  413. {
  414. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  415. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  416. .flags = IORESOURCE_DMA,
  417. },
  418. };
  419. static struct platform_device da830_mcasp1_device = {
  420. .name = "davinci-mcasp",
  421. .id = 1,
  422. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  423. .resource = da830_mcasp1_resources,
  424. };
  425. static struct resource da850_mcasp_resources[] = {
  426. {
  427. .name = "mcasp",
  428. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  429. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  430. .flags = IORESOURCE_MEM,
  431. },
  432. /* TX event */
  433. {
  434. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  435. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  436. .flags = IORESOURCE_DMA,
  437. },
  438. /* RX event */
  439. {
  440. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  441. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  442. .flags = IORESOURCE_DMA,
  443. },
  444. };
  445. static struct platform_device da850_mcasp_device = {
  446. .name = "davinci-mcasp",
  447. .id = 0,
  448. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  449. .resource = da850_mcasp_resources,
  450. };
  451. struct platform_device davinci_pcm_device = {
  452. .name = "davinci-pcm-audio",
  453. .id = -1,
  454. };
  455. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  456. {
  457. platform_device_register(&davinci_pcm_device);
  458. /* DA830/OMAP-L137 has 3 instances of McASP */
  459. if (cpu_is_davinci_da830() && id == 1) {
  460. da830_mcasp1_device.dev.platform_data = pdata;
  461. platform_device_register(&da830_mcasp1_device);
  462. } else if (cpu_is_davinci_da850()) {
  463. da850_mcasp_device.dev.platform_data = pdata;
  464. platform_device_register(&da850_mcasp_device);
  465. }
  466. }
  467. static const struct display_panel disp_panel = {
  468. QVGA,
  469. 16,
  470. 16,
  471. COLOR_ACTIVE,
  472. };
  473. static struct lcd_ctrl_config lcd_cfg = {
  474. &disp_panel,
  475. .ac_bias = 255,
  476. .ac_bias_intrpt = 0,
  477. .dma_burst_sz = 16,
  478. .bpp = 16,
  479. .fdd = 255,
  480. .tft_alt_mode = 0,
  481. .stn_565_mode = 0,
  482. .mono_8bit_mode = 0,
  483. .invert_line_clock = 1,
  484. .invert_frm_clock = 1,
  485. .sync_edge = 0,
  486. .sync_ctrl = 1,
  487. .raster_order = 0,
  488. };
  489. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  490. .manu_name = "sharp",
  491. .controller_data = &lcd_cfg,
  492. .type = "Sharp_LCD035Q3DG01",
  493. };
  494. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  495. .manu_name = "sharp",
  496. .controller_data = &lcd_cfg,
  497. .type = "Sharp_LK043T1DG01",
  498. };
  499. static struct resource da8xx_lcdc_resources[] = {
  500. [0] = { /* registers */
  501. .start = DA8XX_LCD_CNTRL_BASE,
  502. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  503. .flags = IORESOURCE_MEM,
  504. },
  505. [1] = { /* interrupt */
  506. .start = IRQ_DA8XX_LCDINT,
  507. .end = IRQ_DA8XX_LCDINT,
  508. .flags = IORESOURCE_IRQ,
  509. },
  510. };
  511. static struct platform_device da8xx_lcdc_device = {
  512. .name = "da8xx_lcdc",
  513. .id = 0,
  514. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  515. .resource = da8xx_lcdc_resources,
  516. };
  517. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  518. {
  519. da8xx_lcdc_device.dev.platform_data = pdata;
  520. return platform_device_register(&da8xx_lcdc_device);
  521. }
  522. static struct resource da8xx_mmcsd0_resources[] = {
  523. { /* registers */
  524. .start = DA8XX_MMCSD0_BASE,
  525. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  526. .flags = IORESOURCE_MEM,
  527. },
  528. { /* interrupt */
  529. .start = IRQ_DA8XX_MMCSDINT0,
  530. .end = IRQ_DA8XX_MMCSDINT0,
  531. .flags = IORESOURCE_IRQ,
  532. },
  533. { /* DMA RX */
  534. .start = DA8XX_DMA_MMCSD0_RX,
  535. .end = DA8XX_DMA_MMCSD0_RX,
  536. .flags = IORESOURCE_DMA,
  537. },
  538. { /* DMA TX */
  539. .start = DA8XX_DMA_MMCSD0_TX,
  540. .end = DA8XX_DMA_MMCSD0_TX,
  541. .flags = IORESOURCE_DMA,
  542. },
  543. };
  544. static struct platform_device da8xx_mmcsd0_device = {
  545. .name = "davinci_mmc",
  546. .id = 0,
  547. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  548. .resource = da8xx_mmcsd0_resources,
  549. };
  550. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  551. {
  552. da8xx_mmcsd0_device.dev.platform_data = config;
  553. return platform_device_register(&da8xx_mmcsd0_device);
  554. }
  555. #ifdef CONFIG_ARCH_DAVINCI_DA850
  556. static struct resource da850_mmcsd1_resources[] = {
  557. { /* registers */
  558. .start = DA850_MMCSD1_BASE,
  559. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  560. .flags = IORESOURCE_MEM,
  561. },
  562. { /* interrupt */
  563. .start = IRQ_DA850_MMCSDINT0_1,
  564. .end = IRQ_DA850_MMCSDINT0_1,
  565. .flags = IORESOURCE_IRQ,
  566. },
  567. { /* DMA RX */
  568. .start = DA850_DMA_MMCSD1_RX,
  569. .end = DA850_DMA_MMCSD1_RX,
  570. .flags = IORESOURCE_DMA,
  571. },
  572. { /* DMA TX */
  573. .start = DA850_DMA_MMCSD1_TX,
  574. .end = DA850_DMA_MMCSD1_TX,
  575. .flags = IORESOURCE_DMA,
  576. },
  577. };
  578. static struct platform_device da850_mmcsd1_device = {
  579. .name = "davinci_mmc",
  580. .id = 1,
  581. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  582. .resource = da850_mmcsd1_resources,
  583. };
  584. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  585. {
  586. da850_mmcsd1_device.dev.platform_data = config;
  587. return platform_device_register(&da850_mmcsd1_device);
  588. }
  589. #endif
  590. static struct resource da8xx_rtc_resources[] = {
  591. {
  592. .start = DA8XX_RTC_BASE,
  593. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  594. .flags = IORESOURCE_MEM,
  595. },
  596. { /* timer irq */
  597. .start = IRQ_DA8XX_RTC,
  598. .end = IRQ_DA8XX_RTC,
  599. .flags = IORESOURCE_IRQ,
  600. },
  601. { /* alarm irq */
  602. .start = IRQ_DA8XX_RTC,
  603. .end = IRQ_DA8XX_RTC,
  604. .flags = IORESOURCE_IRQ,
  605. },
  606. };
  607. static struct platform_device da8xx_rtc_device = {
  608. .name = "omap_rtc",
  609. .id = -1,
  610. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  611. .resource = da8xx_rtc_resources,
  612. };
  613. int da8xx_register_rtc(void)
  614. {
  615. int ret;
  616. void __iomem *base;
  617. base = ioremap(DA8XX_RTC_BASE, SZ_4K);
  618. if (WARN_ON(!base))
  619. return -ENOMEM;
  620. /* Unlock the rtc's registers */
  621. __raw_writel(0x83e70b13, base + 0x6c);
  622. __raw_writel(0x95a4f1e0, base + 0x70);
  623. iounmap(base);
  624. ret = platform_device_register(&da8xx_rtc_device);
  625. if (!ret)
  626. /* Atleast on DA850, RTC is a wakeup source */
  627. device_init_wakeup(&da8xx_rtc_device.dev, true);
  628. return ret;
  629. }
  630. static void __iomem *da8xx_ddr2_ctlr_base;
  631. void __iomem * __init da8xx_get_mem_ctlr(void)
  632. {
  633. if (da8xx_ddr2_ctlr_base)
  634. return da8xx_ddr2_ctlr_base;
  635. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  636. if (!da8xx_ddr2_ctlr_base)
  637. pr_warning("%s: Unable to map DDR2 controller", __func__);
  638. return da8xx_ddr2_ctlr_base;
  639. }
  640. static struct resource da8xx_cpuidle_resources[] = {
  641. {
  642. .start = DA8XX_DDR2_CTL_BASE,
  643. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  644. .flags = IORESOURCE_MEM,
  645. },
  646. };
  647. /* DA8XX devices support DDR2 power down */
  648. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  649. .ddr2_pdown = 1,
  650. };
  651. static struct platform_device da8xx_cpuidle_device = {
  652. .name = "cpuidle-davinci",
  653. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  654. .resource = da8xx_cpuidle_resources,
  655. .dev = {
  656. .platform_data = &da8xx_cpuidle_pdata,
  657. },
  658. };
  659. int __init da8xx_register_cpuidle(void)
  660. {
  661. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  662. return platform_device_register(&da8xx_cpuidle_device);
  663. }
  664. static struct resource da8xx_spi0_resources[] = {
  665. [0] = {
  666. .start = DA8XX_SPI0_BASE,
  667. .end = DA8XX_SPI0_BASE + SZ_4K - 1,
  668. .flags = IORESOURCE_MEM,
  669. },
  670. [1] = {
  671. .start = IRQ_DA8XX_SPINT0,
  672. .end = IRQ_DA8XX_SPINT0,
  673. .flags = IORESOURCE_IRQ,
  674. },
  675. [2] = {
  676. .start = DA8XX_DMA_SPI0_RX,
  677. .end = DA8XX_DMA_SPI0_RX,
  678. .flags = IORESOURCE_DMA,
  679. },
  680. [3] = {
  681. .start = DA8XX_DMA_SPI0_TX,
  682. .end = DA8XX_DMA_SPI0_TX,
  683. .flags = IORESOURCE_DMA,
  684. },
  685. };
  686. static struct resource da8xx_spi1_resources[] = {
  687. [0] = {
  688. .start = DA830_SPI1_BASE,
  689. .end = DA830_SPI1_BASE + SZ_4K - 1,
  690. .flags = IORESOURCE_MEM,
  691. },
  692. [1] = {
  693. .start = IRQ_DA8XX_SPINT1,
  694. .end = IRQ_DA8XX_SPINT1,
  695. .flags = IORESOURCE_IRQ,
  696. },
  697. [2] = {
  698. .start = DA8XX_DMA_SPI1_RX,
  699. .end = DA8XX_DMA_SPI1_RX,
  700. .flags = IORESOURCE_DMA,
  701. },
  702. [3] = {
  703. .start = DA8XX_DMA_SPI1_TX,
  704. .end = DA8XX_DMA_SPI1_TX,
  705. .flags = IORESOURCE_DMA,
  706. },
  707. };
  708. struct davinci_spi_platform_data da8xx_spi_pdata[] = {
  709. [0] = {
  710. .version = SPI_VERSION_2,
  711. .intr_line = 1,
  712. .dma_event_q = EVENTQ_0,
  713. },
  714. [1] = {
  715. .version = SPI_VERSION_2,
  716. .intr_line = 1,
  717. .dma_event_q = EVENTQ_0,
  718. },
  719. };
  720. static struct platform_device da8xx_spi_device[] = {
  721. [0] = {
  722. .name = "spi_davinci",
  723. .id = 0,
  724. .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
  725. .resource = da8xx_spi0_resources,
  726. .dev = {
  727. .platform_data = &da8xx_spi_pdata[0],
  728. },
  729. },
  730. [1] = {
  731. .name = "spi_davinci",
  732. .id = 1,
  733. .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
  734. .resource = da8xx_spi1_resources,
  735. .dev = {
  736. .platform_data = &da8xx_spi_pdata[1],
  737. },
  738. },
  739. };
  740. int __init da8xx_register_spi(int instance, struct spi_board_info *info,
  741. unsigned len)
  742. {
  743. int ret;
  744. if (instance < 0 || instance > 1)
  745. return -EINVAL;
  746. ret = spi_register_board_info(info, len);
  747. if (ret)
  748. pr_warning("%s: failed to register board info for spi %d :"
  749. " %d\n", __func__, instance, ret);
  750. da8xx_spi_pdata[instance].num_chipselect = len;
  751. if (instance == 1 && cpu_is_davinci_da850()) {
  752. da8xx_spi1_resources[0].start = DA850_SPI1_BASE;
  753. da8xx_spi1_resources[0].end = DA850_SPI1_BASE + SZ_4K - 1;
  754. }
  755. return platform_device_register(&da8xx_spi_device[instance]);
  756. }