dma.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <m@bues.ch>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/slab.h>
  32. #include <asm/div64.h>
  33. /* Required number of TX DMA slots per TX frame.
  34. * This currently is 2, because we put the header and the ieee80211 frame
  35. * into separate slots. */
  36. #define TX_SLOTS_PER_FRAME 2
  37. /* 32bit DMA ops. */
  38. static
  39. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  40. int slot,
  41. struct b43_dmadesc_meta **meta)
  42. {
  43. struct b43_dmadesc32 *desc;
  44. *meta = &(ring->meta[slot]);
  45. desc = ring->descbase;
  46. desc = &(desc[slot]);
  47. return (struct b43_dmadesc_generic *)desc;
  48. }
  49. static void op32_fill_descriptor(struct b43_dmaring *ring,
  50. struct b43_dmadesc_generic *desc,
  51. dma_addr_t dmaaddr, u16 bufsize,
  52. int start, int end, int irq)
  53. {
  54. struct b43_dmadesc32 *descbase = ring->descbase;
  55. int slot;
  56. u32 ctl;
  57. u32 addr;
  58. u32 addrext;
  59. slot = (int)(&(desc->dma32) - descbase);
  60. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  61. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  62. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  63. >> SSB_DMA_TRANSLATION_SHIFT;
  64. addr |= ring->dev->dma.translation;
  65. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  66. if (slot == ring->nr_slots - 1)
  67. ctl |= B43_DMA32_DCTL_DTABLEEND;
  68. if (start)
  69. ctl |= B43_DMA32_DCTL_FRAMESTART;
  70. if (end)
  71. ctl |= B43_DMA32_DCTL_FRAMEEND;
  72. if (irq)
  73. ctl |= B43_DMA32_DCTL_IRQ;
  74. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  75. & B43_DMA32_DCTL_ADDREXT_MASK;
  76. desc->dma32.control = cpu_to_le32(ctl);
  77. desc->dma32.address = cpu_to_le32(addr);
  78. }
  79. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  80. {
  81. b43_dma_write(ring, B43_DMA32_TXINDEX,
  82. (u32) (slot * sizeof(struct b43_dmadesc32)));
  83. }
  84. static void op32_tx_suspend(struct b43_dmaring *ring)
  85. {
  86. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  87. | B43_DMA32_TXSUSPEND);
  88. }
  89. static void op32_tx_resume(struct b43_dmaring *ring)
  90. {
  91. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  92. & ~B43_DMA32_TXSUSPEND);
  93. }
  94. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  95. {
  96. u32 val;
  97. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  98. val &= B43_DMA32_RXDPTR;
  99. return (val / sizeof(struct b43_dmadesc32));
  100. }
  101. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  102. {
  103. b43_dma_write(ring, B43_DMA32_RXINDEX,
  104. (u32) (slot * sizeof(struct b43_dmadesc32)));
  105. }
  106. static const struct b43_dma_ops dma32_ops = {
  107. .idx2desc = op32_idx2desc,
  108. .fill_descriptor = op32_fill_descriptor,
  109. .poke_tx = op32_poke_tx,
  110. .tx_suspend = op32_tx_suspend,
  111. .tx_resume = op32_tx_resume,
  112. .get_current_rxslot = op32_get_current_rxslot,
  113. .set_current_rxslot = op32_set_current_rxslot,
  114. };
  115. /* 64bit DMA ops. */
  116. static
  117. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  118. int slot,
  119. struct b43_dmadesc_meta **meta)
  120. {
  121. struct b43_dmadesc64 *desc;
  122. *meta = &(ring->meta[slot]);
  123. desc = ring->descbase;
  124. desc = &(desc[slot]);
  125. return (struct b43_dmadesc_generic *)desc;
  126. }
  127. static void op64_fill_descriptor(struct b43_dmaring *ring,
  128. struct b43_dmadesc_generic *desc,
  129. dma_addr_t dmaaddr, u16 bufsize,
  130. int start, int end, int irq)
  131. {
  132. struct b43_dmadesc64 *descbase = ring->descbase;
  133. int slot;
  134. u32 ctl0 = 0, ctl1 = 0;
  135. u32 addrlo, addrhi;
  136. u32 addrext;
  137. slot = (int)(&(desc->dma64) - descbase);
  138. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  139. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  140. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  141. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  142. >> SSB_DMA_TRANSLATION_SHIFT;
  143. addrhi |= ring->dev->dma.translation;
  144. if (slot == ring->nr_slots - 1)
  145. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  146. if (start)
  147. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  148. if (end)
  149. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  150. if (irq)
  151. ctl0 |= B43_DMA64_DCTL0_IRQ;
  152. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  153. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  154. & B43_DMA64_DCTL1_ADDREXT_MASK;
  155. desc->dma64.control0 = cpu_to_le32(ctl0);
  156. desc->dma64.control1 = cpu_to_le32(ctl1);
  157. desc->dma64.address_low = cpu_to_le32(addrlo);
  158. desc->dma64.address_high = cpu_to_le32(addrhi);
  159. }
  160. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  161. {
  162. b43_dma_write(ring, B43_DMA64_TXINDEX,
  163. (u32) (slot * sizeof(struct b43_dmadesc64)));
  164. }
  165. static void op64_tx_suspend(struct b43_dmaring *ring)
  166. {
  167. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  168. | B43_DMA64_TXSUSPEND);
  169. }
  170. static void op64_tx_resume(struct b43_dmaring *ring)
  171. {
  172. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  173. & ~B43_DMA64_TXSUSPEND);
  174. }
  175. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  176. {
  177. u32 val;
  178. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  179. val &= B43_DMA64_RXSTATDPTR;
  180. return (val / sizeof(struct b43_dmadesc64));
  181. }
  182. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  183. {
  184. b43_dma_write(ring, B43_DMA64_RXINDEX,
  185. (u32) (slot * sizeof(struct b43_dmadesc64)));
  186. }
  187. static const struct b43_dma_ops dma64_ops = {
  188. .idx2desc = op64_idx2desc,
  189. .fill_descriptor = op64_fill_descriptor,
  190. .poke_tx = op64_poke_tx,
  191. .tx_suspend = op64_tx_suspend,
  192. .tx_resume = op64_tx_resume,
  193. .get_current_rxslot = op64_get_current_rxslot,
  194. .set_current_rxslot = op64_set_current_rxslot,
  195. };
  196. static inline int free_slots(struct b43_dmaring *ring)
  197. {
  198. return (ring->nr_slots - ring->used_slots);
  199. }
  200. static inline int next_slot(struct b43_dmaring *ring, int slot)
  201. {
  202. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  203. if (slot == ring->nr_slots - 1)
  204. return 0;
  205. return slot + 1;
  206. }
  207. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  208. {
  209. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  210. if (slot == 0)
  211. return ring->nr_slots - 1;
  212. return slot - 1;
  213. }
  214. #ifdef CONFIG_B43_DEBUG
  215. static void update_max_used_slots(struct b43_dmaring *ring,
  216. int current_used_slots)
  217. {
  218. if (current_used_slots <= ring->max_used_slots)
  219. return;
  220. ring->max_used_slots = current_used_slots;
  221. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  222. b43dbg(ring->dev->wl,
  223. "max_used_slots increased to %d on %s ring %d\n",
  224. ring->max_used_slots,
  225. ring->tx ? "TX" : "RX", ring->index);
  226. }
  227. }
  228. #else
  229. static inline
  230. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  231. {
  232. }
  233. #endif /* DEBUG */
  234. /* Request a slot for usage. */
  235. static inline int request_slot(struct b43_dmaring *ring)
  236. {
  237. int slot;
  238. B43_WARN_ON(!ring->tx);
  239. B43_WARN_ON(ring->stopped);
  240. B43_WARN_ON(free_slots(ring) == 0);
  241. slot = next_slot(ring, ring->current_slot);
  242. ring->current_slot = slot;
  243. ring->used_slots++;
  244. update_max_used_slots(ring, ring->used_slots);
  245. return slot;
  246. }
  247. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  248. {
  249. static const u16 map64[] = {
  250. B43_MMIO_DMA64_BASE0,
  251. B43_MMIO_DMA64_BASE1,
  252. B43_MMIO_DMA64_BASE2,
  253. B43_MMIO_DMA64_BASE3,
  254. B43_MMIO_DMA64_BASE4,
  255. B43_MMIO_DMA64_BASE5,
  256. };
  257. static const u16 map32[] = {
  258. B43_MMIO_DMA32_BASE0,
  259. B43_MMIO_DMA32_BASE1,
  260. B43_MMIO_DMA32_BASE2,
  261. B43_MMIO_DMA32_BASE3,
  262. B43_MMIO_DMA32_BASE4,
  263. B43_MMIO_DMA32_BASE5,
  264. };
  265. if (type == B43_DMA_64BIT) {
  266. B43_WARN_ON(!(controller_idx >= 0 &&
  267. controller_idx < ARRAY_SIZE(map64)));
  268. return map64[controller_idx];
  269. }
  270. B43_WARN_ON(!(controller_idx >= 0 &&
  271. controller_idx < ARRAY_SIZE(map32)));
  272. return map32[controller_idx];
  273. }
  274. static inline
  275. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  276. unsigned char *buf, size_t len, int tx)
  277. {
  278. dma_addr_t dmaaddr;
  279. if (tx) {
  280. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  281. buf, len, DMA_TO_DEVICE);
  282. } else {
  283. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  284. buf, len, DMA_FROM_DEVICE);
  285. }
  286. return dmaaddr;
  287. }
  288. static inline
  289. void unmap_descbuffer(struct b43_dmaring *ring,
  290. dma_addr_t addr, size_t len, int tx)
  291. {
  292. if (tx) {
  293. dma_unmap_single(ring->dev->dev->dma_dev,
  294. addr, len, DMA_TO_DEVICE);
  295. } else {
  296. dma_unmap_single(ring->dev->dev->dma_dev,
  297. addr, len, DMA_FROM_DEVICE);
  298. }
  299. }
  300. static inline
  301. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  302. dma_addr_t addr, size_t len)
  303. {
  304. B43_WARN_ON(ring->tx);
  305. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  306. addr, len, DMA_FROM_DEVICE);
  307. }
  308. static inline
  309. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  310. dma_addr_t addr, size_t len)
  311. {
  312. B43_WARN_ON(ring->tx);
  313. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  314. addr, len, DMA_FROM_DEVICE);
  315. }
  316. static inline
  317. void free_descriptor_buffer(struct b43_dmaring *ring,
  318. struct b43_dmadesc_meta *meta)
  319. {
  320. if (meta->skb) {
  321. dev_kfree_skb_any(meta->skb);
  322. meta->skb = NULL;
  323. }
  324. }
  325. static int alloc_ringmemory(struct b43_dmaring *ring)
  326. {
  327. gfp_t flags = GFP_KERNEL;
  328. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  329. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  330. * has shown that 4K is sufficient for the latter as long as the buffer
  331. * does not cross an 8K boundary.
  332. *
  333. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  334. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  335. * which accounts for the GFP_DMA flag below.
  336. *
  337. * The flags here must match the flags in free_ringmemory below!
  338. */
  339. if (ring->type == B43_DMA_64BIT)
  340. flags |= GFP_DMA;
  341. ring->descbase = dma_alloc_coherent(ring->dev->dev->dma_dev,
  342. B43_DMA_RINGMEMSIZE,
  343. &(ring->dmabase), flags);
  344. if (!ring->descbase) {
  345. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  346. return -ENOMEM;
  347. }
  348. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  349. return 0;
  350. }
  351. static void free_ringmemory(struct b43_dmaring *ring)
  352. {
  353. dma_free_coherent(ring->dev->dev->dma_dev, B43_DMA_RINGMEMSIZE,
  354. ring->descbase, ring->dmabase);
  355. }
  356. /* Reset the RX DMA channel */
  357. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  358. enum b43_dmatype type)
  359. {
  360. int i;
  361. u32 value;
  362. u16 offset;
  363. might_sleep();
  364. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  365. b43_write32(dev, mmio_base + offset, 0);
  366. for (i = 0; i < 10; i++) {
  367. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  368. B43_DMA32_RXSTATUS;
  369. value = b43_read32(dev, mmio_base + offset);
  370. if (type == B43_DMA_64BIT) {
  371. value &= B43_DMA64_RXSTAT;
  372. if (value == B43_DMA64_RXSTAT_DISABLED) {
  373. i = -1;
  374. break;
  375. }
  376. } else {
  377. value &= B43_DMA32_RXSTATE;
  378. if (value == B43_DMA32_RXSTAT_DISABLED) {
  379. i = -1;
  380. break;
  381. }
  382. }
  383. msleep(1);
  384. }
  385. if (i != -1) {
  386. b43err(dev->wl, "DMA RX reset timed out\n");
  387. return -ENODEV;
  388. }
  389. return 0;
  390. }
  391. /* Reset the TX DMA channel */
  392. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  393. enum b43_dmatype type)
  394. {
  395. int i;
  396. u32 value;
  397. u16 offset;
  398. might_sleep();
  399. for (i = 0; i < 10; i++) {
  400. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  401. B43_DMA32_TXSTATUS;
  402. value = b43_read32(dev, mmio_base + offset);
  403. if (type == B43_DMA_64BIT) {
  404. value &= B43_DMA64_TXSTAT;
  405. if (value == B43_DMA64_TXSTAT_DISABLED ||
  406. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  407. value == B43_DMA64_TXSTAT_STOPPED)
  408. break;
  409. } else {
  410. value &= B43_DMA32_TXSTATE;
  411. if (value == B43_DMA32_TXSTAT_DISABLED ||
  412. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  413. value == B43_DMA32_TXSTAT_STOPPED)
  414. break;
  415. }
  416. msleep(1);
  417. }
  418. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  419. b43_write32(dev, mmio_base + offset, 0);
  420. for (i = 0; i < 10; i++) {
  421. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  422. B43_DMA32_TXSTATUS;
  423. value = b43_read32(dev, mmio_base + offset);
  424. if (type == B43_DMA_64BIT) {
  425. value &= B43_DMA64_TXSTAT;
  426. if (value == B43_DMA64_TXSTAT_DISABLED) {
  427. i = -1;
  428. break;
  429. }
  430. } else {
  431. value &= B43_DMA32_TXSTATE;
  432. if (value == B43_DMA32_TXSTAT_DISABLED) {
  433. i = -1;
  434. break;
  435. }
  436. }
  437. msleep(1);
  438. }
  439. if (i != -1) {
  440. b43err(dev->wl, "DMA TX reset timed out\n");
  441. return -ENODEV;
  442. }
  443. /* ensure the reset is completed. */
  444. msleep(1);
  445. return 0;
  446. }
  447. /* Check if a DMA mapping address is invalid. */
  448. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  449. dma_addr_t addr,
  450. size_t buffersize, bool dma_to_device)
  451. {
  452. if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr)))
  453. return 1;
  454. switch (ring->type) {
  455. case B43_DMA_30BIT:
  456. if ((u64)addr + buffersize > (1ULL << 30))
  457. goto address_error;
  458. break;
  459. case B43_DMA_32BIT:
  460. if ((u64)addr + buffersize > (1ULL << 32))
  461. goto address_error;
  462. break;
  463. case B43_DMA_64BIT:
  464. /* Currently we can't have addresses beyond
  465. * 64bit in the kernel. */
  466. break;
  467. }
  468. /* The address is OK. */
  469. return 0;
  470. address_error:
  471. /* We can't support this address. Unmap it again. */
  472. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  473. return 1;
  474. }
  475. static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
  476. {
  477. unsigned char *f = skb->data + ring->frameoffset;
  478. return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
  479. }
  480. static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
  481. {
  482. struct b43_rxhdr_fw4 *rxhdr;
  483. unsigned char *frame;
  484. /* This poisons the RX buffer to detect DMA failures. */
  485. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  486. rxhdr->frame_len = 0;
  487. B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
  488. frame = skb->data + ring->frameoffset;
  489. memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
  490. }
  491. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  492. struct b43_dmadesc_generic *desc,
  493. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  494. {
  495. dma_addr_t dmaaddr;
  496. struct sk_buff *skb;
  497. B43_WARN_ON(ring->tx);
  498. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  499. if (unlikely(!skb))
  500. return -ENOMEM;
  501. b43_poison_rx_buffer(ring, skb);
  502. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  503. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  504. /* ugh. try to realloc in zone_dma */
  505. gfp_flags |= GFP_DMA;
  506. dev_kfree_skb_any(skb);
  507. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  508. if (unlikely(!skb))
  509. return -ENOMEM;
  510. b43_poison_rx_buffer(ring, skb);
  511. dmaaddr = map_descbuffer(ring, skb->data,
  512. ring->rx_buffersize, 0);
  513. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  514. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  515. dev_kfree_skb_any(skb);
  516. return -EIO;
  517. }
  518. }
  519. meta->skb = skb;
  520. meta->dmaaddr = dmaaddr;
  521. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  522. ring->rx_buffersize, 0, 0, 0);
  523. return 0;
  524. }
  525. /* Allocate the initial descbuffers.
  526. * This is used for an RX ring only.
  527. */
  528. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  529. {
  530. int i, err = -ENOMEM;
  531. struct b43_dmadesc_generic *desc;
  532. struct b43_dmadesc_meta *meta;
  533. for (i = 0; i < ring->nr_slots; i++) {
  534. desc = ring->ops->idx2desc(ring, i, &meta);
  535. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  536. if (err) {
  537. b43err(ring->dev->wl,
  538. "Failed to allocate initial descbuffers\n");
  539. goto err_unwind;
  540. }
  541. }
  542. mb();
  543. ring->used_slots = ring->nr_slots;
  544. err = 0;
  545. out:
  546. return err;
  547. err_unwind:
  548. for (i--; i >= 0; i--) {
  549. desc = ring->ops->idx2desc(ring, i, &meta);
  550. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  551. dev_kfree_skb(meta->skb);
  552. }
  553. goto out;
  554. }
  555. /* Do initial setup of the DMA controller.
  556. * Reset the controller, write the ring busaddress
  557. * and switch the "enable" bit on.
  558. */
  559. static int dmacontroller_setup(struct b43_dmaring *ring)
  560. {
  561. int err = 0;
  562. u32 value;
  563. u32 addrext;
  564. u32 trans = ring->dev->dma.translation;
  565. bool parity = ring->dev->dma.parity;
  566. if (ring->tx) {
  567. if (ring->type == B43_DMA_64BIT) {
  568. u64 ringbase = (u64) (ring->dmabase);
  569. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  570. >> SSB_DMA_TRANSLATION_SHIFT;
  571. value = B43_DMA64_TXENABLE;
  572. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  573. & B43_DMA64_TXADDREXT_MASK;
  574. if (!parity)
  575. value |= B43_DMA64_TXPARITYDISABLE;
  576. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  577. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  578. (ringbase & 0xFFFFFFFF));
  579. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  580. ((ringbase >> 32) &
  581. ~SSB_DMA_TRANSLATION_MASK)
  582. | trans);
  583. } else {
  584. u32 ringbase = (u32) (ring->dmabase);
  585. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  586. >> SSB_DMA_TRANSLATION_SHIFT;
  587. value = B43_DMA32_TXENABLE;
  588. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  589. & B43_DMA32_TXADDREXT_MASK;
  590. if (!parity)
  591. value |= B43_DMA32_TXPARITYDISABLE;
  592. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  593. b43_dma_write(ring, B43_DMA32_TXRING,
  594. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  595. | trans);
  596. }
  597. } else {
  598. err = alloc_initial_descbuffers(ring);
  599. if (err)
  600. goto out;
  601. if (ring->type == B43_DMA_64BIT) {
  602. u64 ringbase = (u64) (ring->dmabase);
  603. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  604. >> SSB_DMA_TRANSLATION_SHIFT;
  605. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  606. value |= B43_DMA64_RXENABLE;
  607. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  608. & B43_DMA64_RXADDREXT_MASK;
  609. if (!parity)
  610. value |= B43_DMA64_RXPARITYDISABLE;
  611. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  612. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  613. (ringbase & 0xFFFFFFFF));
  614. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  615. ((ringbase >> 32) &
  616. ~SSB_DMA_TRANSLATION_MASK)
  617. | trans);
  618. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  619. sizeof(struct b43_dmadesc64));
  620. } else {
  621. u32 ringbase = (u32) (ring->dmabase);
  622. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  623. >> SSB_DMA_TRANSLATION_SHIFT;
  624. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  625. value |= B43_DMA32_RXENABLE;
  626. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  627. & B43_DMA32_RXADDREXT_MASK;
  628. if (!parity)
  629. value |= B43_DMA32_RXPARITYDISABLE;
  630. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  631. b43_dma_write(ring, B43_DMA32_RXRING,
  632. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  633. | trans);
  634. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  635. sizeof(struct b43_dmadesc32));
  636. }
  637. }
  638. out:
  639. return err;
  640. }
  641. /* Shutdown the DMA controller. */
  642. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  643. {
  644. if (ring->tx) {
  645. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  646. ring->type);
  647. if (ring->type == B43_DMA_64BIT) {
  648. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  649. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  650. } else
  651. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  652. } else {
  653. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  654. ring->type);
  655. if (ring->type == B43_DMA_64BIT) {
  656. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  657. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  658. } else
  659. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  660. }
  661. }
  662. static void free_all_descbuffers(struct b43_dmaring *ring)
  663. {
  664. struct b43_dmadesc_meta *meta;
  665. int i;
  666. if (!ring->used_slots)
  667. return;
  668. for (i = 0; i < ring->nr_slots; i++) {
  669. /* get meta - ignore returned value */
  670. ring->ops->idx2desc(ring, i, &meta);
  671. if (!meta->skb || b43_dma_ptr_is_poisoned(meta->skb)) {
  672. B43_WARN_ON(!ring->tx);
  673. continue;
  674. }
  675. if (ring->tx) {
  676. unmap_descbuffer(ring, meta->dmaaddr,
  677. meta->skb->len, 1);
  678. } else {
  679. unmap_descbuffer(ring, meta->dmaaddr,
  680. ring->rx_buffersize, 0);
  681. }
  682. free_descriptor_buffer(ring, meta);
  683. }
  684. }
  685. static u64 supported_dma_mask(struct b43_wldev *dev)
  686. {
  687. u32 tmp;
  688. u16 mmio_base;
  689. switch (dev->dev->bus_type) {
  690. #ifdef CONFIG_B43_BCMA
  691. case B43_BUS_BCMA:
  692. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  693. if (tmp & BCMA_IOST_DMA64)
  694. return DMA_BIT_MASK(64);
  695. break;
  696. #endif
  697. #ifdef CONFIG_B43_SSB
  698. case B43_BUS_SSB:
  699. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  700. if (tmp & SSB_TMSHIGH_DMA64)
  701. return DMA_BIT_MASK(64);
  702. break;
  703. #endif
  704. }
  705. mmio_base = b43_dmacontroller_base(0, 0);
  706. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  707. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  708. if (tmp & B43_DMA32_TXADDREXT_MASK)
  709. return DMA_BIT_MASK(32);
  710. return DMA_BIT_MASK(30);
  711. }
  712. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  713. {
  714. if (dmamask == DMA_BIT_MASK(30))
  715. return B43_DMA_30BIT;
  716. if (dmamask == DMA_BIT_MASK(32))
  717. return B43_DMA_32BIT;
  718. if (dmamask == DMA_BIT_MASK(64))
  719. return B43_DMA_64BIT;
  720. B43_WARN_ON(1);
  721. return B43_DMA_30BIT;
  722. }
  723. /* Main initialization function. */
  724. static
  725. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  726. int controller_index,
  727. int for_tx,
  728. enum b43_dmatype type)
  729. {
  730. struct b43_dmaring *ring;
  731. int i, err;
  732. dma_addr_t dma_test;
  733. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  734. if (!ring)
  735. goto out;
  736. ring->nr_slots = B43_RXRING_SLOTS;
  737. if (for_tx)
  738. ring->nr_slots = B43_TXRING_SLOTS;
  739. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  740. GFP_KERNEL);
  741. if (!ring->meta)
  742. goto err_kfree_ring;
  743. for (i = 0; i < ring->nr_slots; i++)
  744. ring->meta->skb = B43_DMA_PTR_POISON;
  745. ring->type = type;
  746. ring->dev = dev;
  747. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  748. ring->index = controller_index;
  749. if (type == B43_DMA_64BIT)
  750. ring->ops = &dma64_ops;
  751. else
  752. ring->ops = &dma32_ops;
  753. if (for_tx) {
  754. ring->tx = 1;
  755. ring->current_slot = -1;
  756. } else {
  757. if (ring->index == 0) {
  758. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  759. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  760. } else
  761. B43_WARN_ON(1);
  762. }
  763. #ifdef CONFIG_B43_DEBUG
  764. ring->last_injected_overflow = jiffies;
  765. #endif
  766. if (for_tx) {
  767. /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
  768. BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
  769. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  770. b43_txhdr_size(dev),
  771. GFP_KERNEL);
  772. if (!ring->txhdr_cache)
  773. goto err_kfree_meta;
  774. /* test for ability to dma to txhdr_cache */
  775. dma_test = dma_map_single(dev->dev->dma_dev,
  776. ring->txhdr_cache,
  777. b43_txhdr_size(dev),
  778. DMA_TO_DEVICE);
  779. if (b43_dma_mapping_error(ring, dma_test,
  780. b43_txhdr_size(dev), 1)) {
  781. /* ugh realloc */
  782. kfree(ring->txhdr_cache);
  783. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  784. b43_txhdr_size(dev),
  785. GFP_KERNEL | GFP_DMA);
  786. if (!ring->txhdr_cache)
  787. goto err_kfree_meta;
  788. dma_test = dma_map_single(dev->dev->dma_dev,
  789. ring->txhdr_cache,
  790. b43_txhdr_size(dev),
  791. DMA_TO_DEVICE);
  792. if (b43_dma_mapping_error(ring, dma_test,
  793. b43_txhdr_size(dev), 1)) {
  794. b43err(dev->wl,
  795. "TXHDR DMA allocation failed\n");
  796. goto err_kfree_txhdr_cache;
  797. }
  798. }
  799. dma_unmap_single(dev->dev->dma_dev,
  800. dma_test, b43_txhdr_size(dev),
  801. DMA_TO_DEVICE);
  802. }
  803. err = alloc_ringmemory(ring);
  804. if (err)
  805. goto err_kfree_txhdr_cache;
  806. err = dmacontroller_setup(ring);
  807. if (err)
  808. goto err_free_ringmemory;
  809. out:
  810. return ring;
  811. err_free_ringmemory:
  812. free_ringmemory(ring);
  813. err_kfree_txhdr_cache:
  814. kfree(ring->txhdr_cache);
  815. err_kfree_meta:
  816. kfree(ring->meta);
  817. err_kfree_ring:
  818. kfree(ring);
  819. ring = NULL;
  820. goto out;
  821. }
  822. #define divide(a, b) ({ \
  823. typeof(a) __a = a; \
  824. do_div(__a, b); \
  825. __a; \
  826. })
  827. #define modulo(a, b) ({ \
  828. typeof(a) __a = a; \
  829. do_div(__a, b); \
  830. })
  831. /* Main cleanup function. */
  832. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  833. const char *ringname)
  834. {
  835. if (!ring)
  836. return;
  837. #ifdef CONFIG_B43_DEBUG
  838. {
  839. /* Print some statistics. */
  840. u64 failed_packets = ring->nr_failed_tx_packets;
  841. u64 succeed_packets = ring->nr_succeed_tx_packets;
  842. u64 nr_packets = failed_packets + succeed_packets;
  843. u64 permille_failed = 0, average_tries = 0;
  844. if (nr_packets)
  845. permille_failed = divide(failed_packets * 1000, nr_packets);
  846. if (nr_packets)
  847. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  848. b43dbg(ring->dev->wl, "DMA-%u %s: "
  849. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  850. "Average tries %llu.%02llu\n",
  851. (unsigned int)(ring->type), ringname,
  852. ring->max_used_slots,
  853. ring->nr_slots,
  854. (unsigned long long)failed_packets,
  855. (unsigned long long)nr_packets,
  856. (unsigned long long)divide(permille_failed, 10),
  857. (unsigned long long)modulo(permille_failed, 10),
  858. (unsigned long long)divide(average_tries, 100),
  859. (unsigned long long)modulo(average_tries, 100));
  860. }
  861. #endif /* DEBUG */
  862. /* Device IRQs are disabled prior entering this function,
  863. * so no need to take care of concurrency with rx handler stuff.
  864. */
  865. dmacontroller_cleanup(ring);
  866. free_all_descbuffers(ring);
  867. free_ringmemory(ring);
  868. kfree(ring->txhdr_cache);
  869. kfree(ring->meta);
  870. kfree(ring);
  871. }
  872. #define destroy_ring(dma, ring) do { \
  873. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  874. (dma)->ring = NULL; \
  875. } while (0)
  876. void b43_dma_free(struct b43_wldev *dev)
  877. {
  878. struct b43_dma *dma;
  879. if (b43_using_pio_transfers(dev))
  880. return;
  881. dma = &dev->dma;
  882. destroy_ring(dma, rx_ring);
  883. destroy_ring(dma, tx_ring_AC_BK);
  884. destroy_ring(dma, tx_ring_AC_BE);
  885. destroy_ring(dma, tx_ring_AC_VI);
  886. destroy_ring(dma, tx_ring_AC_VO);
  887. destroy_ring(dma, tx_ring_mcast);
  888. }
  889. static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
  890. {
  891. u64 orig_mask = mask;
  892. bool fallback = 0;
  893. int err;
  894. /* Try to set the DMA mask. If it fails, try falling back to a
  895. * lower mask, as we can always also support a lower one. */
  896. while (1) {
  897. err = dma_set_mask(dev->dev->dma_dev, mask);
  898. if (!err) {
  899. err = dma_set_coherent_mask(dev->dev->dma_dev, mask);
  900. if (!err)
  901. break;
  902. }
  903. if (mask == DMA_BIT_MASK(64)) {
  904. mask = DMA_BIT_MASK(32);
  905. fallback = 1;
  906. continue;
  907. }
  908. if (mask == DMA_BIT_MASK(32)) {
  909. mask = DMA_BIT_MASK(30);
  910. fallback = 1;
  911. continue;
  912. }
  913. b43err(dev->wl, "The machine/kernel does not support "
  914. "the required %u-bit DMA mask\n",
  915. (unsigned int)dma_mask_to_engine_type(orig_mask));
  916. return -EOPNOTSUPP;
  917. }
  918. if (fallback) {
  919. b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
  920. (unsigned int)dma_mask_to_engine_type(orig_mask),
  921. (unsigned int)dma_mask_to_engine_type(mask));
  922. }
  923. return 0;
  924. }
  925. int b43_dma_init(struct b43_wldev *dev)
  926. {
  927. struct b43_dma *dma = &dev->dma;
  928. int err;
  929. u64 dmamask;
  930. enum b43_dmatype type;
  931. dmamask = supported_dma_mask(dev);
  932. type = dma_mask_to_engine_type(dmamask);
  933. err = b43_dma_set_mask(dev, dmamask);
  934. if (err)
  935. return err;
  936. switch (dev->dev->bus_type) {
  937. #ifdef CONFIG_B43_BCMA
  938. case B43_BUS_BCMA:
  939. dma->translation = bcma_core_dma_translation(dev->dev->bdev);
  940. break;
  941. #endif
  942. #ifdef CONFIG_B43_SSB
  943. case B43_BUS_SSB:
  944. dma->translation = ssb_dma_translation(dev->dev->sdev);
  945. break;
  946. #endif
  947. }
  948. dma->parity = true;
  949. #ifdef CONFIG_B43_BCMA
  950. /* TODO: find out which SSB devices need disabling parity */
  951. if (dev->dev->bus_type == B43_BUS_BCMA)
  952. dma->parity = false;
  953. #endif
  954. err = -ENOMEM;
  955. /* setup TX DMA channels. */
  956. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  957. if (!dma->tx_ring_AC_BK)
  958. goto out;
  959. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  960. if (!dma->tx_ring_AC_BE)
  961. goto err_destroy_bk;
  962. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  963. if (!dma->tx_ring_AC_VI)
  964. goto err_destroy_be;
  965. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  966. if (!dma->tx_ring_AC_VO)
  967. goto err_destroy_vi;
  968. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  969. if (!dma->tx_ring_mcast)
  970. goto err_destroy_vo;
  971. /* setup RX DMA channel. */
  972. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  973. if (!dma->rx_ring)
  974. goto err_destroy_mcast;
  975. /* No support for the TX status DMA ring. */
  976. B43_WARN_ON(dev->dev->core_rev < 5);
  977. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  978. (unsigned int)type);
  979. err = 0;
  980. out:
  981. return err;
  982. err_destroy_mcast:
  983. destroy_ring(dma, tx_ring_mcast);
  984. err_destroy_vo:
  985. destroy_ring(dma, tx_ring_AC_VO);
  986. err_destroy_vi:
  987. destroy_ring(dma, tx_ring_AC_VI);
  988. err_destroy_be:
  989. destroy_ring(dma, tx_ring_AC_BE);
  990. err_destroy_bk:
  991. destroy_ring(dma, tx_ring_AC_BK);
  992. return err;
  993. }
  994. /* Generate a cookie for the TX header. */
  995. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  996. {
  997. u16 cookie;
  998. /* Use the upper 4 bits of the cookie as
  999. * DMA controller ID and store the slot number
  1000. * in the lower 12 bits.
  1001. * Note that the cookie must never be 0, as this
  1002. * is a special value used in RX path.
  1003. * It can also not be 0xFFFF because that is special
  1004. * for multicast frames.
  1005. */
  1006. cookie = (((u16)ring->index + 1) << 12);
  1007. B43_WARN_ON(slot & ~0x0FFF);
  1008. cookie |= (u16)slot;
  1009. return cookie;
  1010. }
  1011. /* Inspect a cookie and find out to which controller/slot it belongs. */
  1012. static
  1013. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  1014. {
  1015. struct b43_dma *dma = &dev->dma;
  1016. struct b43_dmaring *ring = NULL;
  1017. switch (cookie & 0xF000) {
  1018. case 0x1000:
  1019. ring = dma->tx_ring_AC_BK;
  1020. break;
  1021. case 0x2000:
  1022. ring = dma->tx_ring_AC_BE;
  1023. break;
  1024. case 0x3000:
  1025. ring = dma->tx_ring_AC_VI;
  1026. break;
  1027. case 0x4000:
  1028. ring = dma->tx_ring_AC_VO;
  1029. break;
  1030. case 0x5000:
  1031. ring = dma->tx_ring_mcast;
  1032. break;
  1033. }
  1034. *slot = (cookie & 0x0FFF);
  1035. if (unlikely(!ring || *slot < 0 || *slot >= ring->nr_slots)) {
  1036. b43dbg(dev->wl, "TX-status contains "
  1037. "invalid cookie: 0x%04X\n", cookie);
  1038. return NULL;
  1039. }
  1040. return ring;
  1041. }
  1042. static int dma_tx_fragment(struct b43_dmaring *ring,
  1043. struct sk_buff *skb)
  1044. {
  1045. const struct b43_dma_ops *ops = ring->ops;
  1046. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1047. struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
  1048. u8 *header;
  1049. int slot, old_top_slot, old_used_slots;
  1050. int err;
  1051. struct b43_dmadesc_generic *desc;
  1052. struct b43_dmadesc_meta *meta;
  1053. struct b43_dmadesc_meta *meta_hdr;
  1054. u16 cookie;
  1055. size_t hdrsize = b43_txhdr_size(ring->dev);
  1056. /* Important note: If the number of used DMA slots per TX frame
  1057. * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
  1058. * the file has to be updated, too!
  1059. */
  1060. old_top_slot = ring->current_slot;
  1061. old_used_slots = ring->used_slots;
  1062. /* Get a slot for the header. */
  1063. slot = request_slot(ring);
  1064. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1065. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1066. header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
  1067. cookie = generate_cookie(ring, slot);
  1068. err = b43_generate_txhdr(ring->dev, header,
  1069. skb, info, cookie);
  1070. if (unlikely(err)) {
  1071. ring->current_slot = old_top_slot;
  1072. ring->used_slots = old_used_slots;
  1073. return err;
  1074. }
  1075. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1076. hdrsize, 1);
  1077. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1078. ring->current_slot = old_top_slot;
  1079. ring->used_slots = old_used_slots;
  1080. return -EIO;
  1081. }
  1082. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1083. hdrsize, 1, 0, 0);
  1084. /* Get a slot for the payload. */
  1085. slot = request_slot(ring);
  1086. desc = ops->idx2desc(ring, slot, &meta);
  1087. memset(meta, 0, sizeof(*meta));
  1088. meta->skb = skb;
  1089. meta->is_last_fragment = 1;
  1090. priv_info->bouncebuffer = NULL;
  1091. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1092. /* create a bounce buffer in zone_dma on mapping failure. */
  1093. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1094. priv_info->bouncebuffer = kmemdup(skb->data, skb->len,
  1095. GFP_ATOMIC | GFP_DMA);
  1096. if (!priv_info->bouncebuffer) {
  1097. ring->current_slot = old_top_slot;
  1098. ring->used_slots = old_used_slots;
  1099. err = -ENOMEM;
  1100. goto out_unmap_hdr;
  1101. }
  1102. meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
  1103. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1104. kfree(priv_info->bouncebuffer);
  1105. priv_info->bouncebuffer = NULL;
  1106. ring->current_slot = old_top_slot;
  1107. ring->used_slots = old_used_slots;
  1108. err = -EIO;
  1109. goto out_unmap_hdr;
  1110. }
  1111. }
  1112. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1113. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1114. /* Tell the firmware about the cookie of the last
  1115. * mcast frame, so it can clear the more-data bit in it. */
  1116. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1117. B43_SHM_SH_MCASTCOOKIE, cookie);
  1118. }
  1119. /* Now transfer the whole frame. */
  1120. wmb();
  1121. ops->poke_tx(ring, next_slot(ring, slot));
  1122. return 0;
  1123. out_unmap_hdr:
  1124. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1125. hdrsize, 1);
  1126. return err;
  1127. }
  1128. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1129. {
  1130. #ifdef CONFIG_B43_DEBUG
  1131. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1132. /* Check if we should inject another ringbuffer overflow
  1133. * to test handling of this situation in the stack. */
  1134. unsigned long next_overflow;
  1135. next_overflow = ring->last_injected_overflow + HZ;
  1136. if (time_after(jiffies, next_overflow)) {
  1137. ring->last_injected_overflow = jiffies;
  1138. b43dbg(ring->dev->wl,
  1139. "Injecting TX ring overflow on "
  1140. "DMA controller %d\n", ring->index);
  1141. return 1;
  1142. }
  1143. }
  1144. #endif /* CONFIG_B43_DEBUG */
  1145. return 0;
  1146. }
  1147. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1148. static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
  1149. u8 queue_prio)
  1150. {
  1151. struct b43_dmaring *ring;
  1152. if (dev->qos_enabled) {
  1153. /* 0 = highest priority */
  1154. switch (queue_prio) {
  1155. default:
  1156. B43_WARN_ON(1);
  1157. /* fallthrough */
  1158. case 0:
  1159. ring = dev->dma.tx_ring_AC_VO;
  1160. break;
  1161. case 1:
  1162. ring = dev->dma.tx_ring_AC_VI;
  1163. break;
  1164. case 2:
  1165. ring = dev->dma.tx_ring_AC_BE;
  1166. break;
  1167. case 3:
  1168. ring = dev->dma.tx_ring_AC_BK;
  1169. break;
  1170. }
  1171. } else
  1172. ring = dev->dma.tx_ring_AC_BE;
  1173. return ring;
  1174. }
  1175. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1176. {
  1177. struct b43_dmaring *ring;
  1178. struct ieee80211_hdr *hdr;
  1179. int err = 0;
  1180. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1181. hdr = (struct ieee80211_hdr *)skb->data;
  1182. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1183. /* The multicast ring will be sent after the DTIM */
  1184. ring = dev->dma.tx_ring_mcast;
  1185. /* Set the more-data bit. Ucode will clear it on
  1186. * the last frame for us. */
  1187. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1188. } else {
  1189. /* Decide by priority where to put this frame. */
  1190. ring = select_ring_by_priority(
  1191. dev, skb_get_queue_mapping(skb));
  1192. }
  1193. B43_WARN_ON(!ring->tx);
  1194. if (unlikely(ring->stopped)) {
  1195. /* We get here only because of a bug in mac80211.
  1196. * Because of a race, one packet may be queued after
  1197. * the queue is stopped, thus we got called when we shouldn't.
  1198. * For now, just refuse the transmit. */
  1199. if (b43_debug(dev, B43_DBG_DMAVERBOSE))
  1200. b43err(dev->wl, "Packet after queue stopped\n");
  1201. err = -ENOSPC;
  1202. goto out;
  1203. }
  1204. if (unlikely(WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME))) {
  1205. /* If we get here, we have a real error with the queue
  1206. * full, but queues not stopped. */
  1207. b43err(dev->wl, "DMA queue overflow\n");
  1208. err = -ENOSPC;
  1209. goto out;
  1210. }
  1211. /* Assign the queue number to the ring (if not already done before)
  1212. * so TX status handling can use it. The queue to ring mapping is
  1213. * static, so we don't need to store it per frame. */
  1214. ring->queue_prio = skb_get_queue_mapping(skb);
  1215. err = dma_tx_fragment(ring, skb);
  1216. if (unlikely(err == -ENOKEY)) {
  1217. /* Drop this packet, as we don't have the encryption key
  1218. * anymore and must not transmit it unencrypted. */
  1219. dev_kfree_skb_any(skb);
  1220. err = 0;
  1221. goto out;
  1222. }
  1223. if (unlikely(err)) {
  1224. b43err(dev->wl, "DMA tx mapping failure\n");
  1225. goto out;
  1226. }
  1227. if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
  1228. should_inject_overflow(ring)) {
  1229. /* This TX ring is full. */
  1230. ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
  1231. ring->stopped = 1;
  1232. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1233. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1234. }
  1235. }
  1236. out:
  1237. return err;
  1238. }
  1239. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1240. const struct b43_txstatus *status)
  1241. {
  1242. const struct b43_dma_ops *ops;
  1243. struct b43_dmaring *ring;
  1244. struct b43_dmadesc_meta *meta;
  1245. int slot, firstused;
  1246. bool frame_succeed;
  1247. ring = parse_cookie(dev, status->cookie, &slot);
  1248. if (unlikely(!ring))
  1249. return;
  1250. B43_WARN_ON(!ring->tx);
  1251. /* Sanity check: TX packets are processed in-order on one ring.
  1252. * Check if the slot deduced from the cookie really is the first
  1253. * used slot. */
  1254. firstused = ring->current_slot - ring->used_slots + 1;
  1255. if (firstused < 0)
  1256. firstused = ring->nr_slots + firstused;
  1257. if (unlikely(slot != firstused)) {
  1258. /* This possibly is a firmware bug and will result in
  1259. * malfunction, memory leaks and/or stall of DMA functionality. */
  1260. b43dbg(dev->wl, "Out of order TX status report on DMA ring %d. "
  1261. "Expected %d, but got %d\n",
  1262. ring->index, firstused, slot);
  1263. return;
  1264. }
  1265. ops = ring->ops;
  1266. while (1) {
  1267. B43_WARN_ON(slot < 0 || slot >= ring->nr_slots);
  1268. /* get meta - ignore returned value */
  1269. ops->idx2desc(ring, slot, &meta);
  1270. if (b43_dma_ptr_is_poisoned(meta->skb)) {
  1271. b43dbg(dev->wl, "Poisoned TX slot %d (first=%d) "
  1272. "on ring %d\n",
  1273. slot, firstused, ring->index);
  1274. break;
  1275. }
  1276. if (meta->skb) {
  1277. struct b43_private_tx_info *priv_info =
  1278. b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));
  1279. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len, 1);
  1280. kfree(priv_info->bouncebuffer);
  1281. priv_info->bouncebuffer = NULL;
  1282. } else {
  1283. unmap_descbuffer(ring, meta->dmaaddr,
  1284. b43_txhdr_size(dev), 1);
  1285. }
  1286. if (meta->is_last_fragment) {
  1287. struct ieee80211_tx_info *info;
  1288. if (unlikely(!meta->skb)) {
  1289. /* This is a scatter-gather fragment of a frame, so
  1290. * the skb pointer must not be NULL. */
  1291. b43dbg(dev->wl, "TX status unexpected NULL skb "
  1292. "at slot %d (first=%d) on ring %d\n",
  1293. slot, firstused, ring->index);
  1294. break;
  1295. }
  1296. info = IEEE80211_SKB_CB(meta->skb);
  1297. /*
  1298. * Call back to inform the ieee80211 subsystem about
  1299. * the status of the transmission.
  1300. */
  1301. frame_succeed = b43_fill_txstatus_report(dev, info, status);
  1302. #ifdef CONFIG_B43_DEBUG
  1303. if (frame_succeed)
  1304. ring->nr_succeed_tx_packets++;
  1305. else
  1306. ring->nr_failed_tx_packets++;
  1307. ring->nr_total_packet_tries += status->frame_count;
  1308. #endif /* DEBUG */
  1309. ieee80211_tx_status(dev->wl->hw, meta->skb);
  1310. /* skb will be freed by ieee80211_tx_status().
  1311. * Poison our pointer. */
  1312. meta->skb = B43_DMA_PTR_POISON;
  1313. } else {
  1314. /* No need to call free_descriptor_buffer here, as
  1315. * this is only the txhdr, which is not allocated.
  1316. */
  1317. if (unlikely(meta->skb)) {
  1318. b43dbg(dev->wl, "TX status unexpected non-NULL skb "
  1319. "at slot %d (first=%d) on ring %d\n",
  1320. slot, firstused, ring->index);
  1321. break;
  1322. }
  1323. }
  1324. /* Everything unmapped and free'd. So it's not used anymore. */
  1325. ring->used_slots--;
  1326. if (meta->is_last_fragment) {
  1327. /* This is the last scatter-gather
  1328. * fragment of the frame. We are done. */
  1329. break;
  1330. }
  1331. slot = next_slot(ring, slot);
  1332. }
  1333. if (ring->stopped) {
  1334. B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
  1335. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1336. ring->stopped = 0;
  1337. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1338. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1339. }
  1340. }
  1341. }
  1342. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1343. {
  1344. const struct b43_dma_ops *ops = ring->ops;
  1345. struct b43_dmadesc_generic *desc;
  1346. struct b43_dmadesc_meta *meta;
  1347. struct b43_rxhdr_fw4 *rxhdr;
  1348. struct sk_buff *skb;
  1349. u16 len;
  1350. int err;
  1351. dma_addr_t dmaaddr;
  1352. desc = ops->idx2desc(ring, *slot, &meta);
  1353. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1354. skb = meta->skb;
  1355. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1356. len = le16_to_cpu(rxhdr->frame_len);
  1357. if (len == 0) {
  1358. int i = 0;
  1359. do {
  1360. udelay(2);
  1361. barrier();
  1362. len = le16_to_cpu(rxhdr->frame_len);
  1363. } while (len == 0 && i++ < 5);
  1364. if (unlikely(len == 0)) {
  1365. dmaaddr = meta->dmaaddr;
  1366. goto drop_recycle_buffer;
  1367. }
  1368. }
  1369. if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
  1370. /* Something went wrong with the DMA.
  1371. * The device did not touch the buffer and did not overwrite the poison. */
  1372. b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
  1373. dmaaddr = meta->dmaaddr;
  1374. goto drop_recycle_buffer;
  1375. }
  1376. if (unlikely(len + ring->frameoffset > ring->rx_buffersize)) {
  1377. /* The data did not fit into one descriptor buffer
  1378. * and is split over multiple buffers.
  1379. * This should never happen, as we try to allocate buffers
  1380. * big enough. So simply ignore this packet.
  1381. */
  1382. int cnt = 0;
  1383. s32 tmp = len;
  1384. while (1) {
  1385. desc = ops->idx2desc(ring, *slot, &meta);
  1386. /* recycle the descriptor buffer. */
  1387. b43_poison_rx_buffer(ring, meta->skb);
  1388. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1389. ring->rx_buffersize);
  1390. *slot = next_slot(ring, *slot);
  1391. cnt++;
  1392. tmp -= ring->rx_buffersize;
  1393. if (tmp <= 0)
  1394. break;
  1395. }
  1396. b43err(ring->dev->wl, "DMA RX buffer too small "
  1397. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1398. len, ring->rx_buffersize, cnt);
  1399. goto drop;
  1400. }
  1401. dmaaddr = meta->dmaaddr;
  1402. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1403. if (unlikely(err)) {
  1404. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1405. goto drop_recycle_buffer;
  1406. }
  1407. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1408. skb_put(skb, len + ring->frameoffset);
  1409. skb_pull(skb, ring->frameoffset);
  1410. b43_rx(ring->dev, skb, rxhdr);
  1411. drop:
  1412. return;
  1413. drop_recycle_buffer:
  1414. /* Poison and recycle the RX buffer. */
  1415. b43_poison_rx_buffer(ring, skb);
  1416. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1417. }
  1418. void b43_dma_rx(struct b43_dmaring *ring)
  1419. {
  1420. const struct b43_dma_ops *ops = ring->ops;
  1421. int slot, current_slot;
  1422. int used_slots = 0;
  1423. B43_WARN_ON(ring->tx);
  1424. current_slot = ops->get_current_rxslot(ring);
  1425. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1426. slot = ring->current_slot;
  1427. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1428. dma_rx(ring, &slot);
  1429. update_max_used_slots(ring, ++used_slots);
  1430. }
  1431. wmb();
  1432. ops->set_current_rxslot(ring, slot);
  1433. ring->current_slot = slot;
  1434. }
  1435. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1436. {
  1437. B43_WARN_ON(!ring->tx);
  1438. ring->ops->tx_suspend(ring);
  1439. }
  1440. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1441. {
  1442. B43_WARN_ON(!ring->tx);
  1443. ring->ops->tx_resume(ring);
  1444. }
  1445. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1446. {
  1447. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1448. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1449. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1450. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1451. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1452. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1453. }
  1454. void b43_dma_tx_resume(struct b43_wldev *dev)
  1455. {
  1456. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1457. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1458. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1459. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1460. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1461. b43_power_saving_ctl_bits(dev, 0);
  1462. }
  1463. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1464. u16 mmio_base, bool enable)
  1465. {
  1466. u32 ctl;
  1467. if (type == B43_DMA_64BIT) {
  1468. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1469. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1470. if (enable)
  1471. ctl |= B43_DMA64_RXDIRECTFIFO;
  1472. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1473. } else {
  1474. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1475. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1476. if (enable)
  1477. ctl |= B43_DMA32_RXDIRECTFIFO;
  1478. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1479. }
  1480. }
  1481. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1482. * This is called from PIO code, so DMA structures are not available. */
  1483. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1484. unsigned int engine_index, bool enable)
  1485. {
  1486. enum b43_dmatype type;
  1487. u16 mmio_base;
  1488. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1489. mmio_base = b43_dmacontroller_base(type, engine_index);
  1490. direct_fifo_rx(dev, type, mmio_base, enable);
  1491. }