si.c 124 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "radeon_drm.h"
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  41. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  45. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  50. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  58. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  60. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  61. /* get temperature in millidegrees */
  62. int si_get_temp(struct radeon_device *rdev)
  63. {
  64. u32 temp;
  65. int actual_temp = 0;
  66. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  67. CTF_TEMP_SHIFT;
  68. if (temp & 0x200)
  69. actual_temp = 255;
  70. else
  71. actual_temp = temp & 0x1ff;
  72. actual_temp = (actual_temp * 1000);
  73. return actual_temp;
  74. }
  75. #define TAHITI_IO_MC_REGS_SIZE 36
  76. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  77. {0x0000006f, 0x03044000},
  78. {0x00000070, 0x0480c018},
  79. {0x00000071, 0x00000040},
  80. {0x00000072, 0x01000000},
  81. {0x00000074, 0x000000ff},
  82. {0x00000075, 0x00143400},
  83. {0x00000076, 0x08ec0800},
  84. {0x00000077, 0x040000cc},
  85. {0x00000079, 0x00000000},
  86. {0x0000007a, 0x21000409},
  87. {0x0000007c, 0x00000000},
  88. {0x0000007d, 0xe8000000},
  89. {0x0000007e, 0x044408a8},
  90. {0x0000007f, 0x00000003},
  91. {0x00000080, 0x00000000},
  92. {0x00000081, 0x01000000},
  93. {0x00000082, 0x02000000},
  94. {0x00000083, 0x00000000},
  95. {0x00000084, 0xe3f3e4f4},
  96. {0x00000085, 0x00052024},
  97. {0x00000087, 0x00000000},
  98. {0x00000088, 0x66036603},
  99. {0x00000089, 0x01000000},
  100. {0x0000008b, 0x1c0a0000},
  101. {0x0000008c, 0xff010000},
  102. {0x0000008e, 0xffffefff},
  103. {0x0000008f, 0xfff3efff},
  104. {0x00000090, 0xfff3efbf},
  105. {0x00000094, 0x00101101},
  106. {0x00000095, 0x00000fff},
  107. {0x00000096, 0x00116fff},
  108. {0x00000097, 0x60010000},
  109. {0x00000098, 0x10010000},
  110. {0x00000099, 0x00006000},
  111. {0x0000009a, 0x00001000},
  112. {0x0000009f, 0x00a77400}
  113. };
  114. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  115. {0x0000006f, 0x03044000},
  116. {0x00000070, 0x0480c018},
  117. {0x00000071, 0x00000040},
  118. {0x00000072, 0x01000000},
  119. {0x00000074, 0x000000ff},
  120. {0x00000075, 0x00143400},
  121. {0x00000076, 0x08ec0800},
  122. {0x00000077, 0x040000cc},
  123. {0x00000079, 0x00000000},
  124. {0x0000007a, 0x21000409},
  125. {0x0000007c, 0x00000000},
  126. {0x0000007d, 0xe8000000},
  127. {0x0000007e, 0x044408a8},
  128. {0x0000007f, 0x00000003},
  129. {0x00000080, 0x00000000},
  130. {0x00000081, 0x01000000},
  131. {0x00000082, 0x02000000},
  132. {0x00000083, 0x00000000},
  133. {0x00000084, 0xe3f3e4f4},
  134. {0x00000085, 0x00052024},
  135. {0x00000087, 0x00000000},
  136. {0x00000088, 0x66036603},
  137. {0x00000089, 0x01000000},
  138. {0x0000008b, 0x1c0a0000},
  139. {0x0000008c, 0xff010000},
  140. {0x0000008e, 0xffffefff},
  141. {0x0000008f, 0xfff3efff},
  142. {0x00000090, 0xfff3efbf},
  143. {0x00000094, 0x00101101},
  144. {0x00000095, 0x00000fff},
  145. {0x00000096, 0x00116fff},
  146. {0x00000097, 0x60010000},
  147. {0x00000098, 0x10010000},
  148. {0x00000099, 0x00006000},
  149. {0x0000009a, 0x00001000},
  150. {0x0000009f, 0x00a47400}
  151. };
  152. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  153. {0x0000006f, 0x03044000},
  154. {0x00000070, 0x0480c018},
  155. {0x00000071, 0x00000040},
  156. {0x00000072, 0x01000000},
  157. {0x00000074, 0x000000ff},
  158. {0x00000075, 0x00143400},
  159. {0x00000076, 0x08ec0800},
  160. {0x00000077, 0x040000cc},
  161. {0x00000079, 0x00000000},
  162. {0x0000007a, 0x21000409},
  163. {0x0000007c, 0x00000000},
  164. {0x0000007d, 0xe8000000},
  165. {0x0000007e, 0x044408a8},
  166. {0x0000007f, 0x00000003},
  167. {0x00000080, 0x00000000},
  168. {0x00000081, 0x01000000},
  169. {0x00000082, 0x02000000},
  170. {0x00000083, 0x00000000},
  171. {0x00000084, 0xe3f3e4f4},
  172. {0x00000085, 0x00052024},
  173. {0x00000087, 0x00000000},
  174. {0x00000088, 0x66036603},
  175. {0x00000089, 0x01000000},
  176. {0x0000008b, 0x1c0a0000},
  177. {0x0000008c, 0xff010000},
  178. {0x0000008e, 0xffffefff},
  179. {0x0000008f, 0xfff3efff},
  180. {0x00000090, 0xfff3efbf},
  181. {0x00000094, 0x00101101},
  182. {0x00000095, 0x00000fff},
  183. {0x00000096, 0x00116fff},
  184. {0x00000097, 0x60010000},
  185. {0x00000098, 0x10010000},
  186. {0x00000099, 0x00006000},
  187. {0x0000009a, 0x00001000},
  188. {0x0000009f, 0x00a37400}
  189. };
  190. /* ucode loading */
  191. static int si_mc_load_microcode(struct radeon_device *rdev)
  192. {
  193. const __be32 *fw_data;
  194. u32 running, blackout = 0;
  195. u32 *io_mc_regs;
  196. int i, ucode_size, regs_size;
  197. if (!rdev->mc_fw)
  198. return -EINVAL;
  199. switch (rdev->family) {
  200. case CHIP_TAHITI:
  201. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  202. ucode_size = SI_MC_UCODE_SIZE;
  203. regs_size = TAHITI_IO_MC_REGS_SIZE;
  204. break;
  205. case CHIP_PITCAIRN:
  206. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  207. ucode_size = SI_MC_UCODE_SIZE;
  208. regs_size = TAHITI_IO_MC_REGS_SIZE;
  209. break;
  210. case CHIP_VERDE:
  211. default:
  212. io_mc_regs = (u32 *)&verde_io_mc_regs;
  213. ucode_size = SI_MC_UCODE_SIZE;
  214. regs_size = TAHITI_IO_MC_REGS_SIZE;
  215. break;
  216. }
  217. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  218. if (running == 0) {
  219. if (running) {
  220. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  221. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  222. }
  223. /* reset the engine and set to writable */
  224. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  225. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  226. /* load mc io regs */
  227. for (i = 0; i < regs_size; i++) {
  228. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  229. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  230. }
  231. /* load the MC ucode */
  232. fw_data = (const __be32 *)rdev->mc_fw->data;
  233. for (i = 0; i < ucode_size; i++)
  234. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  235. /* put the engine back into the active state */
  236. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  237. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  239. /* wait for training to complete */
  240. for (i = 0; i < rdev->usec_timeout; i++) {
  241. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  242. break;
  243. udelay(1);
  244. }
  245. for (i = 0; i < rdev->usec_timeout; i++) {
  246. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  247. break;
  248. udelay(1);
  249. }
  250. if (running)
  251. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  252. }
  253. return 0;
  254. }
  255. static int si_init_microcode(struct radeon_device *rdev)
  256. {
  257. struct platform_device *pdev;
  258. const char *chip_name;
  259. const char *rlc_chip_name;
  260. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  261. char fw_name[30];
  262. int err;
  263. DRM_DEBUG("\n");
  264. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  265. err = IS_ERR(pdev);
  266. if (err) {
  267. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  268. return -EINVAL;
  269. }
  270. switch (rdev->family) {
  271. case CHIP_TAHITI:
  272. chip_name = "TAHITI";
  273. rlc_chip_name = "TAHITI";
  274. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  275. me_req_size = SI_PM4_UCODE_SIZE * 4;
  276. ce_req_size = SI_CE_UCODE_SIZE * 4;
  277. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  278. mc_req_size = SI_MC_UCODE_SIZE * 4;
  279. break;
  280. case CHIP_PITCAIRN:
  281. chip_name = "PITCAIRN";
  282. rlc_chip_name = "PITCAIRN";
  283. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  284. me_req_size = SI_PM4_UCODE_SIZE * 4;
  285. ce_req_size = SI_CE_UCODE_SIZE * 4;
  286. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  287. mc_req_size = SI_MC_UCODE_SIZE * 4;
  288. break;
  289. case CHIP_VERDE:
  290. chip_name = "VERDE";
  291. rlc_chip_name = "VERDE";
  292. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  293. me_req_size = SI_PM4_UCODE_SIZE * 4;
  294. ce_req_size = SI_CE_UCODE_SIZE * 4;
  295. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  296. mc_req_size = SI_MC_UCODE_SIZE * 4;
  297. break;
  298. default: BUG();
  299. }
  300. DRM_INFO("Loading %s Microcode\n", chip_name);
  301. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  302. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  303. if (err)
  304. goto out;
  305. if (rdev->pfp_fw->size != pfp_req_size) {
  306. printk(KERN_ERR
  307. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  308. rdev->pfp_fw->size, fw_name);
  309. err = -EINVAL;
  310. goto out;
  311. }
  312. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  313. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  314. if (err)
  315. goto out;
  316. if (rdev->me_fw->size != me_req_size) {
  317. printk(KERN_ERR
  318. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  319. rdev->me_fw->size, fw_name);
  320. err = -EINVAL;
  321. }
  322. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  323. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  324. if (err)
  325. goto out;
  326. if (rdev->ce_fw->size != ce_req_size) {
  327. printk(KERN_ERR
  328. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  329. rdev->ce_fw->size, fw_name);
  330. err = -EINVAL;
  331. }
  332. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  333. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  334. if (err)
  335. goto out;
  336. if (rdev->rlc_fw->size != rlc_req_size) {
  337. printk(KERN_ERR
  338. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  339. rdev->rlc_fw->size, fw_name);
  340. err = -EINVAL;
  341. }
  342. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  343. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  344. if (err)
  345. goto out;
  346. if (rdev->mc_fw->size != mc_req_size) {
  347. printk(KERN_ERR
  348. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  349. rdev->mc_fw->size, fw_name);
  350. err = -EINVAL;
  351. }
  352. out:
  353. platform_device_unregister(pdev);
  354. if (err) {
  355. if (err != -EINVAL)
  356. printk(KERN_ERR
  357. "si_cp: Failed to load firmware \"%s\"\n",
  358. fw_name);
  359. release_firmware(rdev->pfp_fw);
  360. rdev->pfp_fw = NULL;
  361. release_firmware(rdev->me_fw);
  362. rdev->me_fw = NULL;
  363. release_firmware(rdev->ce_fw);
  364. rdev->ce_fw = NULL;
  365. release_firmware(rdev->rlc_fw);
  366. rdev->rlc_fw = NULL;
  367. release_firmware(rdev->mc_fw);
  368. rdev->mc_fw = NULL;
  369. }
  370. return err;
  371. }
  372. /* watermark setup */
  373. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  374. struct radeon_crtc *radeon_crtc,
  375. struct drm_display_mode *mode,
  376. struct drm_display_mode *other_mode)
  377. {
  378. u32 tmp;
  379. /*
  380. * Line Buffer Setup
  381. * There are 3 line buffers, each one shared by 2 display controllers.
  382. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  383. * the display controllers. The paritioning is done via one of four
  384. * preset allocations specified in bits 21:20:
  385. * 0 - half lb
  386. * 2 - whole lb, other crtc must be disabled
  387. */
  388. /* this can get tricky if we have two large displays on a paired group
  389. * of crtcs. Ideally for multiple large displays we'd assign them to
  390. * non-linked crtcs for maximum line buffer allocation.
  391. */
  392. if (radeon_crtc->base.enabled && mode) {
  393. if (other_mode)
  394. tmp = 0; /* 1/2 */
  395. else
  396. tmp = 2; /* whole */
  397. } else
  398. tmp = 0;
  399. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  400. DC_LB_MEMORY_CONFIG(tmp));
  401. if (radeon_crtc->base.enabled && mode) {
  402. switch (tmp) {
  403. case 0:
  404. default:
  405. return 4096 * 2;
  406. case 2:
  407. return 8192 * 2;
  408. }
  409. }
  410. /* controller not enabled, so no lb used */
  411. return 0;
  412. }
  413. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  414. {
  415. u32 tmp = RREG32(MC_SHARED_CHMAP);
  416. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  417. case 0:
  418. default:
  419. return 1;
  420. case 1:
  421. return 2;
  422. case 2:
  423. return 4;
  424. case 3:
  425. return 8;
  426. case 4:
  427. return 3;
  428. case 5:
  429. return 6;
  430. case 6:
  431. return 10;
  432. case 7:
  433. return 12;
  434. case 8:
  435. return 16;
  436. }
  437. }
  438. struct dce6_wm_params {
  439. u32 dram_channels; /* number of dram channels */
  440. u32 yclk; /* bandwidth per dram data pin in kHz */
  441. u32 sclk; /* engine clock in kHz */
  442. u32 disp_clk; /* display clock in kHz */
  443. u32 src_width; /* viewport width */
  444. u32 active_time; /* active display time in ns */
  445. u32 blank_time; /* blank time in ns */
  446. bool interlaced; /* mode is interlaced */
  447. fixed20_12 vsc; /* vertical scale ratio */
  448. u32 num_heads; /* number of active crtcs */
  449. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  450. u32 lb_size; /* line buffer allocated to pipe */
  451. u32 vtaps; /* vertical scaler taps */
  452. };
  453. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  454. {
  455. /* Calculate raw DRAM Bandwidth */
  456. fixed20_12 dram_efficiency; /* 0.7 */
  457. fixed20_12 yclk, dram_channels, bandwidth;
  458. fixed20_12 a;
  459. a.full = dfixed_const(1000);
  460. yclk.full = dfixed_const(wm->yclk);
  461. yclk.full = dfixed_div(yclk, a);
  462. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  463. a.full = dfixed_const(10);
  464. dram_efficiency.full = dfixed_const(7);
  465. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  466. bandwidth.full = dfixed_mul(dram_channels, yclk);
  467. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  468. return dfixed_trunc(bandwidth);
  469. }
  470. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  471. {
  472. /* Calculate DRAM Bandwidth and the part allocated to display. */
  473. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  474. fixed20_12 yclk, dram_channels, bandwidth;
  475. fixed20_12 a;
  476. a.full = dfixed_const(1000);
  477. yclk.full = dfixed_const(wm->yclk);
  478. yclk.full = dfixed_div(yclk, a);
  479. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  480. a.full = dfixed_const(10);
  481. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  482. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  483. bandwidth.full = dfixed_mul(dram_channels, yclk);
  484. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  485. return dfixed_trunc(bandwidth);
  486. }
  487. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  488. {
  489. /* Calculate the display Data return Bandwidth */
  490. fixed20_12 return_efficiency; /* 0.8 */
  491. fixed20_12 sclk, bandwidth;
  492. fixed20_12 a;
  493. a.full = dfixed_const(1000);
  494. sclk.full = dfixed_const(wm->sclk);
  495. sclk.full = dfixed_div(sclk, a);
  496. a.full = dfixed_const(10);
  497. return_efficiency.full = dfixed_const(8);
  498. return_efficiency.full = dfixed_div(return_efficiency, a);
  499. a.full = dfixed_const(32);
  500. bandwidth.full = dfixed_mul(a, sclk);
  501. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  502. return dfixed_trunc(bandwidth);
  503. }
  504. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  505. {
  506. return 32;
  507. }
  508. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  509. {
  510. /* Calculate the DMIF Request Bandwidth */
  511. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  512. fixed20_12 disp_clk, sclk, bandwidth;
  513. fixed20_12 a, b1, b2;
  514. u32 min_bandwidth;
  515. a.full = dfixed_const(1000);
  516. disp_clk.full = dfixed_const(wm->disp_clk);
  517. disp_clk.full = dfixed_div(disp_clk, a);
  518. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  519. b1.full = dfixed_mul(a, disp_clk);
  520. a.full = dfixed_const(1000);
  521. sclk.full = dfixed_const(wm->sclk);
  522. sclk.full = dfixed_div(sclk, a);
  523. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  524. b2.full = dfixed_mul(a, sclk);
  525. a.full = dfixed_const(10);
  526. disp_clk_request_efficiency.full = dfixed_const(8);
  527. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  528. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  529. a.full = dfixed_const(min_bandwidth);
  530. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  531. return dfixed_trunc(bandwidth);
  532. }
  533. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  534. {
  535. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  536. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  537. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  538. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  539. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  540. }
  541. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  542. {
  543. /* Calculate the display mode Average Bandwidth
  544. * DisplayMode should contain the source and destination dimensions,
  545. * timing, etc.
  546. */
  547. fixed20_12 bpp;
  548. fixed20_12 line_time;
  549. fixed20_12 src_width;
  550. fixed20_12 bandwidth;
  551. fixed20_12 a;
  552. a.full = dfixed_const(1000);
  553. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  554. line_time.full = dfixed_div(line_time, a);
  555. bpp.full = dfixed_const(wm->bytes_per_pixel);
  556. src_width.full = dfixed_const(wm->src_width);
  557. bandwidth.full = dfixed_mul(src_width, bpp);
  558. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  559. bandwidth.full = dfixed_div(bandwidth, line_time);
  560. return dfixed_trunc(bandwidth);
  561. }
  562. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  563. {
  564. /* First calcualte the latency in ns */
  565. u32 mc_latency = 2000; /* 2000 ns. */
  566. u32 available_bandwidth = dce6_available_bandwidth(wm);
  567. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  568. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  569. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  570. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  571. (wm->num_heads * cursor_line_pair_return_time);
  572. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  573. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  574. u32 tmp, dmif_size = 12288;
  575. fixed20_12 a, b, c;
  576. if (wm->num_heads == 0)
  577. return 0;
  578. a.full = dfixed_const(2);
  579. b.full = dfixed_const(1);
  580. if ((wm->vsc.full > a.full) ||
  581. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  582. (wm->vtaps >= 5) ||
  583. ((wm->vsc.full >= a.full) && wm->interlaced))
  584. max_src_lines_per_dst_line = 4;
  585. else
  586. max_src_lines_per_dst_line = 2;
  587. a.full = dfixed_const(available_bandwidth);
  588. b.full = dfixed_const(wm->num_heads);
  589. a.full = dfixed_div(a, b);
  590. b.full = dfixed_const(mc_latency + 512);
  591. c.full = dfixed_const(wm->disp_clk);
  592. b.full = dfixed_div(b, c);
  593. c.full = dfixed_const(dmif_size);
  594. b.full = dfixed_div(c, b);
  595. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  596. b.full = dfixed_const(1000);
  597. c.full = dfixed_const(wm->disp_clk);
  598. b.full = dfixed_div(c, b);
  599. c.full = dfixed_const(wm->bytes_per_pixel);
  600. b.full = dfixed_mul(b, c);
  601. lb_fill_bw = min(tmp, dfixed_trunc(b));
  602. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  603. b.full = dfixed_const(1000);
  604. c.full = dfixed_const(lb_fill_bw);
  605. b.full = dfixed_div(c, b);
  606. a.full = dfixed_div(a, b);
  607. line_fill_time = dfixed_trunc(a);
  608. if (line_fill_time < wm->active_time)
  609. return latency;
  610. else
  611. return latency + (line_fill_time - wm->active_time);
  612. }
  613. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  614. {
  615. if (dce6_average_bandwidth(wm) <=
  616. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  617. return true;
  618. else
  619. return false;
  620. };
  621. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  622. {
  623. if (dce6_average_bandwidth(wm) <=
  624. (dce6_available_bandwidth(wm) / wm->num_heads))
  625. return true;
  626. else
  627. return false;
  628. };
  629. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  630. {
  631. u32 lb_partitions = wm->lb_size / wm->src_width;
  632. u32 line_time = wm->active_time + wm->blank_time;
  633. u32 latency_tolerant_lines;
  634. u32 latency_hiding;
  635. fixed20_12 a;
  636. a.full = dfixed_const(1);
  637. if (wm->vsc.full > a.full)
  638. latency_tolerant_lines = 1;
  639. else {
  640. if (lb_partitions <= (wm->vtaps + 1))
  641. latency_tolerant_lines = 1;
  642. else
  643. latency_tolerant_lines = 2;
  644. }
  645. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  646. if (dce6_latency_watermark(wm) <= latency_hiding)
  647. return true;
  648. else
  649. return false;
  650. }
  651. static void dce6_program_watermarks(struct radeon_device *rdev,
  652. struct radeon_crtc *radeon_crtc,
  653. u32 lb_size, u32 num_heads)
  654. {
  655. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  656. struct dce6_wm_params wm;
  657. u32 pixel_period;
  658. u32 line_time = 0;
  659. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  660. u32 priority_a_mark = 0, priority_b_mark = 0;
  661. u32 priority_a_cnt = PRIORITY_OFF;
  662. u32 priority_b_cnt = PRIORITY_OFF;
  663. u32 tmp, arb_control3;
  664. fixed20_12 a, b, c;
  665. if (radeon_crtc->base.enabled && num_heads && mode) {
  666. pixel_period = 1000000 / (u32)mode->clock;
  667. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  668. priority_a_cnt = 0;
  669. priority_b_cnt = 0;
  670. wm.yclk = rdev->pm.current_mclk * 10;
  671. wm.sclk = rdev->pm.current_sclk * 10;
  672. wm.disp_clk = mode->clock;
  673. wm.src_width = mode->crtc_hdisplay;
  674. wm.active_time = mode->crtc_hdisplay * pixel_period;
  675. wm.blank_time = line_time - wm.active_time;
  676. wm.interlaced = false;
  677. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  678. wm.interlaced = true;
  679. wm.vsc = radeon_crtc->vsc;
  680. wm.vtaps = 1;
  681. if (radeon_crtc->rmx_type != RMX_OFF)
  682. wm.vtaps = 2;
  683. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  684. wm.lb_size = lb_size;
  685. if (rdev->family == CHIP_ARUBA)
  686. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  687. else
  688. wm.dram_channels = si_get_number_of_dram_channels(rdev);
  689. wm.num_heads = num_heads;
  690. /* set for high clocks */
  691. latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
  692. /* set for low clocks */
  693. /* wm.yclk = low clk; wm.sclk = low clk */
  694. latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
  695. /* possibly force display priority to high */
  696. /* should really do this at mode validation time... */
  697. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  698. !dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
  699. !dce6_check_latency_hiding(&wm) ||
  700. (rdev->disp_priority == 2)) {
  701. DRM_DEBUG_KMS("force priority to high\n");
  702. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  703. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  704. }
  705. a.full = dfixed_const(1000);
  706. b.full = dfixed_const(mode->clock);
  707. b.full = dfixed_div(b, a);
  708. c.full = dfixed_const(latency_watermark_a);
  709. c.full = dfixed_mul(c, b);
  710. c.full = dfixed_mul(c, radeon_crtc->hsc);
  711. c.full = dfixed_div(c, a);
  712. a.full = dfixed_const(16);
  713. c.full = dfixed_div(c, a);
  714. priority_a_mark = dfixed_trunc(c);
  715. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  716. a.full = dfixed_const(1000);
  717. b.full = dfixed_const(mode->clock);
  718. b.full = dfixed_div(b, a);
  719. c.full = dfixed_const(latency_watermark_b);
  720. c.full = dfixed_mul(c, b);
  721. c.full = dfixed_mul(c, radeon_crtc->hsc);
  722. c.full = dfixed_div(c, a);
  723. a.full = dfixed_const(16);
  724. c.full = dfixed_div(c, a);
  725. priority_b_mark = dfixed_trunc(c);
  726. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  727. }
  728. /* select wm A */
  729. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  730. tmp = arb_control3;
  731. tmp &= ~LATENCY_WATERMARK_MASK(3);
  732. tmp |= LATENCY_WATERMARK_MASK(1);
  733. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  734. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  735. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  736. LATENCY_HIGH_WATERMARK(line_time)));
  737. /* select wm B */
  738. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  739. tmp &= ~LATENCY_WATERMARK_MASK(3);
  740. tmp |= LATENCY_WATERMARK_MASK(2);
  741. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  742. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  743. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  744. LATENCY_HIGH_WATERMARK(line_time)));
  745. /* restore original selection */
  746. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  747. /* write the priority marks */
  748. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  749. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  750. }
  751. void dce6_bandwidth_update(struct radeon_device *rdev)
  752. {
  753. struct drm_display_mode *mode0 = NULL;
  754. struct drm_display_mode *mode1 = NULL;
  755. u32 num_heads = 0, lb_size;
  756. int i;
  757. radeon_update_display_priority(rdev);
  758. for (i = 0; i < rdev->num_crtc; i++) {
  759. if (rdev->mode_info.crtcs[i]->base.enabled)
  760. num_heads++;
  761. }
  762. for (i = 0; i < rdev->num_crtc; i += 2) {
  763. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  764. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  765. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  766. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  767. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  768. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  769. }
  770. }
  771. /*
  772. * Core functions
  773. */
  774. static u32 si_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  775. u32 num_tile_pipes,
  776. u32 num_backends_per_asic,
  777. u32 *backend_disable_mask_per_asic,
  778. u32 num_shader_engines)
  779. {
  780. u32 backend_map = 0;
  781. u32 enabled_backends_mask = 0;
  782. u32 enabled_backends_count = 0;
  783. u32 num_backends_per_se;
  784. u32 cur_pipe;
  785. u32 swizzle_pipe[SI_MAX_PIPES];
  786. u32 cur_backend = 0;
  787. u32 i;
  788. bool force_no_swizzle;
  789. /* force legal values */
  790. if (num_tile_pipes < 1)
  791. num_tile_pipes = 1;
  792. if (num_tile_pipes > rdev->config.si.max_tile_pipes)
  793. num_tile_pipes = rdev->config.si.max_tile_pipes;
  794. if (num_shader_engines < 1)
  795. num_shader_engines = 1;
  796. if (num_shader_engines > rdev->config.si.max_shader_engines)
  797. num_shader_engines = rdev->config.si.max_shader_engines;
  798. if (num_backends_per_asic < num_shader_engines)
  799. num_backends_per_asic = num_shader_engines;
  800. if (num_backends_per_asic > (rdev->config.si.max_backends_per_se * num_shader_engines))
  801. num_backends_per_asic = rdev->config.si.max_backends_per_se * num_shader_engines;
  802. /* make sure we have the same number of backends per se */
  803. num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
  804. /* set up the number of backends per se */
  805. num_backends_per_se = num_backends_per_asic / num_shader_engines;
  806. if (num_backends_per_se > rdev->config.si.max_backends_per_se) {
  807. num_backends_per_se = rdev->config.si.max_backends_per_se;
  808. num_backends_per_asic = num_backends_per_se * num_shader_engines;
  809. }
  810. /* create enable mask and count for enabled backends */
  811. for (i = 0; i < SI_MAX_BACKENDS; ++i) {
  812. if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
  813. enabled_backends_mask |= (1 << i);
  814. ++enabled_backends_count;
  815. }
  816. if (enabled_backends_count == num_backends_per_asic)
  817. break;
  818. }
  819. /* force the backends mask to match the current number of backends */
  820. if (enabled_backends_count != num_backends_per_asic) {
  821. u32 this_backend_enabled;
  822. u32 shader_engine;
  823. u32 backend_per_se;
  824. enabled_backends_mask = 0;
  825. enabled_backends_count = 0;
  826. *backend_disable_mask_per_asic = SI_MAX_BACKENDS_MASK;
  827. for (i = 0; i < SI_MAX_BACKENDS; ++i) {
  828. /* calc the current se */
  829. shader_engine = i / rdev->config.si.max_backends_per_se;
  830. /* calc the backend per se */
  831. backend_per_se = i % rdev->config.si.max_backends_per_se;
  832. /* default to not enabled */
  833. this_backend_enabled = 0;
  834. if ((shader_engine < num_shader_engines) &&
  835. (backend_per_se < num_backends_per_se))
  836. this_backend_enabled = 1;
  837. if (this_backend_enabled) {
  838. enabled_backends_mask |= (1 << i);
  839. *backend_disable_mask_per_asic &= ~(1 << i);
  840. ++enabled_backends_count;
  841. }
  842. }
  843. }
  844. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * SI_MAX_PIPES);
  845. switch (rdev->family) {
  846. case CHIP_TAHITI:
  847. case CHIP_PITCAIRN:
  848. case CHIP_VERDE:
  849. force_no_swizzle = true;
  850. break;
  851. default:
  852. force_no_swizzle = false;
  853. break;
  854. }
  855. if (force_no_swizzle) {
  856. bool last_backend_enabled = false;
  857. force_no_swizzle = false;
  858. for (i = 0; i < SI_MAX_BACKENDS; ++i) {
  859. if (((enabled_backends_mask >> i) & 1) == 1) {
  860. if (last_backend_enabled)
  861. force_no_swizzle = true;
  862. last_backend_enabled = true;
  863. } else
  864. last_backend_enabled = false;
  865. }
  866. }
  867. switch (num_tile_pipes) {
  868. case 1:
  869. case 3:
  870. case 5:
  871. case 7:
  872. DRM_ERROR("odd number of pipes!\n");
  873. break;
  874. case 2:
  875. swizzle_pipe[0] = 0;
  876. swizzle_pipe[1] = 1;
  877. break;
  878. case 4:
  879. if (force_no_swizzle) {
  880. swizzle_pipe[0] = 0;
  881. swizzle_pipe[1] = 1;
  882. swizzle_pipe[2] = 2;
  883. swizzle_pipe[3] = 3;
  884. } else {
  885. swizzle_pipe[0] = 0;
  886. swizzle_pipe[1] = 2;
  887. swizzle_pipe[2] = 1;
  888. swizzle_pipe[3] = 3;
  889. }
  890. break;
  891. case 6:
  892. if (force_no_swizzle) {
  893. swizzle_pipe[0] = 0;
  894. swizzle_pipe[1] = 1;
  895. swizzle_pipe[2] = 2;
  896. swizzle_pipe[3] = 3;
  897. swizzle_pipe[4] = 4;
  898. swizzle_pipe[5] = 5;
  899. } else {
  900. swizzle_pipe[0] = 0;
  901. swizzle_pipe[1] = 2;
  902. swizzle_pipe[2] = 4;
  903. swizzle_pipe[3] = 1;
  904. swizzle_pipe[4] = 3;
  905. swizzle_pipe[5] = 5;
  906. }
  907. break;
  908. case 8:
  909. if (force_no_swizzle) {
  910. swizzle_pipe[0] = 0;
  911. swizzle_pipe[1] = 1;
  912. swizzle_pipe[2] = 2;
  913. swizzle_pipe[3] = 3;
  914. swizzle_pipe[4] = 4;
  915. swizzle_pipe[5] = 5;
  916. swizzle_pipe[6] = 6;
  917. swizzle_pipe[7] = 7;
  918. } else {
  919. swizzle_pipe[0] = 0;
  920. swizzle_pipe[1] = 2;
  921. swizzle_pipe[2] = 4;
  922. swizzle_pipe[3] = 6;
  923. swizzle_pipe[4] = 1;
  924. swizzle_pipe[5] = 3;
  925. swizzle_pipe[6] = 5;
  926. swizzle_pipe[7] = 7;
  927. }
  928. break;
  929. }
  930. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  931. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  932. cur_backend = (cur_backend + 1) % SI_MAX_BACKENDS;
  933. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  934. cur_backend = (cur_backend + 1) % SI_MAX_BACKENDS;
  935. }
  936. return backend_map;
  937. }
  938. static u32 si_get_disable_mask_per_asic(struct radeon_device *rdev,
  939. u32 disable_mask_per_se,
  940. u32 max_disable_mask_per_se,
  941. u32 num_shader_engines)
  942. {
  943. u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
  944. u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
  945. if (num_shader_engines == 1)
  946. return disable_mask_per_asic;
  947. else if (num_shader_engines == 2)
  948. return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
  949. else
  950. return 0xffffffff;
  951. }
  952. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  953. {
  954. const u32 num_tile_mode_states = 32;
  955. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  956. switch (rdev->config.si.mem_row_size_in_kb) {
  957. case 1:
  958. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  959. break;
  960. case 2:
  961. default:
  962. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  963. break;
  964. case 4:
  965. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  966. break;
  967. }
  968. if ((rdev->family == CHIP_TAHITI) ||
  969. (rdev->family == CHIP_PITCAIRN)) {
  970. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  971. switch (reg_offset) {
  972. case 0: /* non-AA compressed depth or any compressed stencil */
  973. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  974. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  975. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  976. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  977. NUM_BANKS(ADDR_SURF_16_BANK) |
  978. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  979. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  980. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  981. break;
  982. case 1: /* 2xAA/4xAA compressed depth only */
  983. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  984. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  985. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  986. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  987. NUM_BANKS(ADDR_SURF_16_BANK) |
  988. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  989. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  990. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  991. break;
  992. case 2: /* 8xAA compressed depth only */
  993. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  994. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  995. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  996. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  997. NUM_BANKS(ADDR_SURF_16_BANK) |
  998. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  999. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1000. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1001. break;
  1002. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1003. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1004. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1005. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1006. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1007. NUM_BANKS(ADDR_SURF_16_BANK) |
  1008. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1009. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1010. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1011. break;
  1012. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1013. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1014. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1015. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1016. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1017. NUM_BANKS(ADDR_SURF_16_BANK) |
  1018. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1019. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1020. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1021. break;
  1022. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1023. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1024. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1025. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1026. TILE_SPLIT(split_equal_to_row_size) |
  1027. NUM_BANKS(ADDR_SURF_16_BANK) |
  1028. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1029. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1030. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1031. break;
  1032. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1033. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1034. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1035. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1036. TILE_SPLIT(split_equal_to_row_size) |
  1037. NUM_BANKS(ADDR_SURF_16_BANK) |
  1038. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1041. break;
  1042. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1043. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1044. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1045. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1046. TILE_SPLIT(split_equal_to_row_size) |
  1047. NUM_BANKS(ADDR_SURF_16_BANK) |
  1048. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1049. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1050. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1051. break;
  1052. case 8: /* 1D and 1D Array Surfaces */
  1053. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1054. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1055. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1056. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1057. NUM_BANKS(ADDR_SURF_16_BANK) |
  1058. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1061. break;
  1062. case 9: /* Displayable maps. */
  1063. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1064. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1065. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1066. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1067. NUM_BANKS(ADDR_SURF_16_BANK) |
  1068. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1071. break;
  1072. case 10: /* Display 8bpp. */
  1073. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1074. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1075. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1076. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1077. NUM_BANKS(ADDR_SURF_16_BANK) |
  1078. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1081. break;
  1082. case 11: /* Display 16bpp. */
  1083. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1084. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1085. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1086. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1087. NUM_BANKS(ADDR_SURF_16_BANK) |
  1088. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1091. break;
  1092. case 12: /* Display 32bpp. */
  1093. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1094. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1095. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1096. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1097. NUM_BANKS(ADDR_SURF_16_BANK) |
  1098. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1101. break;
  1102. case 13: /* Thin. */
  1103. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1104. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1105. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1106. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1107. NUM_BANKS(ADDR_SURF_16_BANK) |
  1108. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1111. break;
  1112. case 14: /* Thin 8 bpp. */
  1113. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1114. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1115. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1116. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1117. NUM_BANKS(ADDR_SURF_16_BANK) |
  1118. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1119. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1120. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1121. break;
  1122. case 15: /* Thin 16 bpp. */
  1123. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1124. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1125. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1126. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1127. NUM_BANKS(ADDR_SURF_16_BANK) |
  1128. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1131. break;
  1132. case 16: /* Thin 32 bpp. */
  1133. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1134. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1135. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1136. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1137. NUM_BANKS(ADDR_SURF_16_BANK) |
  1138. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1141. break;
  1142. case 17: /* Thin 64 bpp. */
  1143. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1144. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1145. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1146. TILE_SPLIT(split_equal_to_row_size) |
  1147. NUM_BANKS(ADDR_SURF_16_BANK) |
  1148. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1151. break;
  1152. case 21: /* 8 bpp PRT. */
  1153. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1154. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1155. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1156. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1157. NUM_BANKS(ADDR_SURF_16_BANK) |
  1158. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1161. break;
  1162. case 22: /* 16 bpp PRT */
  1163. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1164. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1165. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1166. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1167. NUM_BANKS(ADDR_SURF_16_BANK) |
  1168. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1171. break;
  1172. case 23: /* 32 bpp PRT */
  1173. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1174. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1175. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1176. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1177. NUM_BANKS(ADDR_SURF_16_BANK) |
  1178. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1181. break;
  1182. case 24: /* 64 bpp PRT */
  1183. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1184. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1185. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1186. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1187. NUM_BANKS(ADDR_SURF_16_BANK) |
  1188. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1189. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1190. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1191. break;
  1192. case 25: /* 128 bpp PRT */
  1193. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1194. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1195. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1196. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1197. NUM_BANKS(ADDR_SURF_8_BANK) |
  1198. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1199. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1200. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1201. break;
  1202. default:
  1203. gb_tile_moden = 0;
  1204. break;
  1205. }
  1206. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1207. }
  1208. } else if (rdev->family == CHIP_VERDE) {
  1209. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1210. switch (reg_offset) {
  1211. case 0: /* non-AA compressed depth or any compressed stencil */
  1212. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1213. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1214. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1215. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1216. NUM_BANKS(ADDR_SURF_16_BANK) |
  1217. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1218. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1219. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1220. break;
  1221. case 1: /* 2xAA/4xAA compressed depth only */
  1222. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1223. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1224. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1225. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1226. NUM_BANKS(ADDR_SURF_16_BANK) |
  1227. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1228. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1229. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1230. break;
  1231. case 2: /* 8xAA compressed depth only */
  1232. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1233. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1234. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1235. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1236. NUM_BANKS(ADDR_SURF_16_BANK) |
  1237. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1240. break;
  1241. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1242. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1243. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1244. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1245. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1246. NUM_BANKS(ADDR_SURF_16_BANK) |
  1247. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1248. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1249. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1250. break;
  1251. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1252. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1253. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1254. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1255. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1256. NUM_BANKS(ADDR_SURF_16_BANK) |
  1257. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1260. break;
  1261. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1262. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1263. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1264. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1265. TILE_SPLIT(split_equal_to_row_size) |
  1266. NUM_BANKS(ADDR_SURF_16_BANK) |
  1267. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1268. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1269. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1270. break;
  1271. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1272. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1273. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1274. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1275. TILE_SPLIT(split_equal_to_row_size) |
  1276. NUM_BANKS(ADDR_SURF_16_BANK) |
  1277. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1278. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1279. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1280. break;
  1281. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1282. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1283. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1284. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1285. TILE_SPLIT(split_equal_to_row_size) |
  1286. NUM_BANKS(ADDR_SURF_16_BANK) |
  1287. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1288. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1289. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1290. break;
  1291. case 8: /* 1D and 1D Array Surfaces */
  1292. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1293. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1294. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1295. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1296. NUM_BANKS(ADDR_SURF_16_BANK) |
  1297. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1298. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1299. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1300. break;
  1301. case 9: /* Displayable maps. */
  1302. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1303. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1304. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1305. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1306. NUM_BANKS(ADDR_SURF_16_BANK) |
  1307. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1308. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1309. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1310. break;
  1311. case 10: /* Display 8bpp. */
  1312. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1313. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1314. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1315. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1316. NUM_BANKS(ADDR_SURF_16_BANK) |
  1317. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1318. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1319. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1320. break;
  1321. case 11: /* Display 16bpp. */
  1322. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1323. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1324. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1325. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1326. NUM_BANKS(ADDR_SURF_16_BANK) |
  1327. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1328. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1329. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1330. break;
  1331. case 12: /* Display 32bpp. */
  1332. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1333. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1334. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1335. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1336. NUM_BANKS(ADDR_SURF_16_BANK) |
  1337. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1340. break;
  1341. case 13: /* Thin. */
  1342. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1343. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1344. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1345. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1346. NUM_BANKS(ADDR_SURF_16_BANK) |
  1347. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1348. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1349. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1350. break;
  1351. case 14: /* Thin 8 bpp. */
  1352. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1353. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1354. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1355. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1356. NUM_BANKS(ADDR_SURF_16_BANK) |
  1357. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1360. break;
  1361. case 15: /* Thin 16 bpp. */
  1362. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1363. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1364. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1365. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1366. NUM_BANKS(ADDR_SURF_16_BANK) |
  1367. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1368. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1369. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1370. break;
  1371. case 16: /* Thin 32 bpp. */
  1372. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1373. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1374. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1375. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1376. NUM_BANKS(ADDR_SURF_16_BANK) |
  1377. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1378. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1379. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1380. break;
  1381. case 17: /* Thin 64 bpp. */
  1382. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1383. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1384. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1385. TILE_SPLIT(split_equal_to_row_size) |
  1386. NUM_BANKS(ADDR_SURF_16_BANK) |
  1387. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1388. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1389. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1390. break;
  1391. case 21: /* 8 bpp PRT. */
  1392. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1393. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1394. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1395. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1396. NUM_BANKS(ADDR_SURF_16_BANK) |
  1397. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1398. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1399. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1400. break;
  1401. case 22: /* 16 bpp PRT */
  1402. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1403. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1404. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1405. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1406. NUM_BANKS(ADDR_SURF_16_BANK) |
  1407. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1410. break;
  1411. case 23: /* 32 bpp PRT */
  1412. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1413. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1414. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1415. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1416. NUM_BANKS(ADDR_SURF_16_BANK) |
  1417. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1418. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1419. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1420. break;
  1421. case 24: /* 64 bpp PRT */
  1422. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1423. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1424. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1425. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1426. NUM_BANKS(ADDR_SURF_16_BANK) |
  1427. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1428. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1429. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1430. break;
  1431. case 25: /* 128 bpp PRT */
  1432. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1433. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1434. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1435. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1436. NUM_BANKS(ADDR_SURF_8_BANK) |
  1437. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1440. break;
  1441. default:
  1442. gb_tile_moden = 0;
  1443. break;
  1444. }
  1445. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1446. }
  1447. } else
  1448. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  1449. }
  1450. static void si_gpu_init(struct radeon_device *rdev)
  1451. {
  1452. u32 cc_rb_backend_disable = 0;
  1453. u32 cc_gc_shader_array_config;
  1454. u32 gb_addr_config = 0;
  1455. u32 mc_shared_chmap, mc_arb_ramcfg;
  1456. u32 gb_backend_map;
  1457. u32 cgts_tcc_disable;
  1458. u32 sx_debug_1;
  1459. u32 gc_user_shader_array_config;
  1460. u32 gc_user_rb_backend_disable;
  1461. u32 cgts_user_tcc_disable;
  1462. u32 hdp_host_path_cntl;
  1463. u32 tmp;
  1464. int i, j;
  1465. switch (rdev->family) {
  1466. case CHIP_TAHITI:
  1467. rdev->config.si.max_shader_engines = 2;
  1468. rdev->config.si.max_pipes_per_simd = 4;
  1469. rdev->config.si.max_tile_pipes = 12;
  1470. rdev->config.si.max_simds_per_se = 8;
  1471. rdev->config.si.max_backends_per_se = 4;
  1472. rdev->config.si.max_texture_channel_caches = 12;
  1473. rdev->config.si.max_gprs = 256;
  1474. rdev->config.si.max_gs_threads = 32;
  1475. rdev->config.si.max_hw_contexts = 8;
  1476. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1477. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1478. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1479. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1480. break;
  1481. case CHIP_PITCAIRN:
  1482. rdev->config.si.max_shader_engines = 2;
  1483. rdev->config.si.max_pipes_per_simd = 4;
  1484. rdev->config.si.max_tile_pipes = 8;
  1485. rdev->config.si.max_simds_per_se = 5;
  1486. rdev->config.si.max_backends_per_se = 4;
  1487. rdev->config.si.max_texture_channel_caches = 8;
  1488. rdev->config.si.max_gprs = 256;
  1489. rdev->config.si.max_gs_threads = 32;
  1490. rdev->config.si.max_hw_contexts = 8;
  1491. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1492. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1493. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1494. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1495. break;
  1496. case CHIP_VERDE:
  1497. default:
  1498. rdev->config.si.max_shader_engines = 1;
  1499. rdev->config.si.max_pipes_per_simd = 4;
  1500. rdev->config.si.max_tile_pipes = 4;
  1501. rdev->config.si.max_simds_per_se = 2;
  1502. rdev->config.si.max_backends_per_se = 4;
  1503. rdev->config.si.max_texture_channel_caches = 4;
  1504. rdev->config.si.max_gprs = 256;
  1505. rdev->config.si.max_gs_threads = 32;
  1506. rdev->config.si.max_hw_contexts = 8;
  1507. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1508. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1509. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1510. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1511. break;
  1512. }
  1513. /* Initialize HDP */
  1514. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1515. WREG32((0x2c14 + j), 0x00000000);
  1516. WREG32((0x2c18 + j), 0x00000000);
  1517. WREG32((0x2c1c + j), 0x00000000);
  1518. WREG32((0x2c20 + j), 0x00000000);
  1519. WREG32((0x2c24 + j), 0x00000000);
  1520. }
  1521. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1522. evergreen_fix_pci_max_read_req_size(rdev);
  1523. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1524. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1525. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1526. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
  1527. cc_gc_shader_array_config = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1528. cgts_tcc_disable = 0xffff0000;
  1529. for (i = 0; i < rdev->config.si.max_texture_channel_caches; i++)
  1530. cgts_tcc_disable &= ~(1 << (16 + i));
  1531. gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
  1532. gc_user_shader_array_config = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1533. cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
  1534. rdev->config.si.num_shader_engines = rdev->config.si.max_shader_engines;
  1535. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  1536. tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  1537. rdev->config.si.num_backends_per_se = r600_count_pipe_bits(tmp);
  1538. tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  1539. rdev->config.si.backend_disable_mask_per_asic =
  1540. si_get_disable_mask_per_asic(rdev, tmp, SI_MAX_BACKENDS_PER_SE_MASK,
  1541. rdev->config.si.num_shader_engines);
  1542. rdev->config.si.backend_map =
  1543. si_get_tile_pipe_to_backend_map(rdev, rdev->config.si.num_tile_pipes,
  1544. rdev->config.si.num_backends_per_se *
  1545. rdev->config.si.num_shader_engines,
  1546. &rdev->config.si.backend_disable_mask_per_asic,
  1547. rdev->config.si.num_shader_engines);
  1548. tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
  1549. rdev->config.si.num_texture_channel_caches = r600_count_pipe_bits(tmp);
  1550. rdev->config.si.mem_max_burst_length_bytes = 256;
  1551. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1552. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1553. if (rdev->config.si.mem_row_size_in_kb > 4)
  1554. rdev->config.si.mem_row_size_in_kb = 4;
  1555. /* XXX use MC settings? */
  1556. rdev->config.si.shader_engine_tile_size = 32;
  1557. rdev->config.si.num_gpus = 1;
  1558. rdev->config.si.multi_gpu_tile_size = 64;
  1559. gb_addr_config = 0;
  1560. switch (rdev->config.si.num_tile_pipes) {
  1561. case 1:
  1562. gb_addr_config |= NUM_PIPES(0);
  1563. break;
  1564. case 2:
  1565. gb_addr_config |= NUM_PIPES(1);
  1566. break;
  1567. case 4:
  1568. gb_addr_config |= NUM_PIPES(2);
  1569. break;
  1570. case 8:
  1571. default:
  1572. gb_addr_config |= NUM_PIPES(3);
  1573. break;
  1574. }
  1575. tmp = (rdev->config.si.mem_max_burst_length_bytes / 256) - 1;
  1576. gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
  1577. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.si.num_shader_engines - 1);
  1578. tmp = (rdev->config.si.shader_engine_tile_size / 16) - 1;
  1579. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
  1580. switch (rdev->config.si.num_gpus) {
  1581. case 1:
  1582. default:
  1583. gb_addr_config |= NUM_GPUS(0);
  1584. break;
  1585. case 2:
  1586. gb_addr_config |= NUM_GPUS(1);
  1587. break;
  1588. case 4:
  1589. gb_addr_config |= NUM_GPUS(2);
  1590. break;
  1591. }
  1592. switch (rdev->config.si.multi_gpu_tile_size) {
  1593. case 16:
  1594. gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
  1595. break;
  1596. case 32:
  1597. default:
  1598. gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
  1599. break;
  1600. case 64:
  1601. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1602. break;
  1603. case 128:
  1604. gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
  1605. break;
  1606. }
  1607. switch (rdev->config.si.mem_row_size_in_kb) {
  1608. case 1:
  1609. default:
  1610. gb_addr_config |= ROW_SIZE(0);
  1611. break;
  1612. case 2:
  1613. gb_addr_config |= ROW_SIZE(1);
  1614. break;
  1615. case 4:
  1616. gb_addr_config |= ROW_SIZE(2);
  1617. break;
  1618. }
  1619. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  1620. rdev->config.si.num_tile_pipes = (1 << tmp);
  1621. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  1622. rdev->config.si.mem_max_burst_length_bytes = (tmp + 1) * 256;
  1623. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  1624. rdev->config.si.num_shader_engines = tmp + 1;
  1625. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  1626. rdev->config.si.num_gpus = tmp + 1;
  1627. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  1628. rdev->config.si.multi_gpu_tile_size = 1 << tmp;
  1629. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  1630. rdev->config.si.mem_row_size_in_kb = 1 << tmp;
  1631. gb_backend_map =
  1632. si_get_tile_pipe_to_backend_map(rdev, rdev->config.si.num_tile_pipes,
  1633. rdev->config.si.num_backends_per_se *
  1634. rdev->config.si.num_shader_engines,
  1635. &rdev->config.si.backend_disable_mask_per_asic,
  1636. rdev->config.si.num_shader_engines);
  1637. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1638. * not have bank info, so create a custom tiling dword.
  1639. * bits 3:0 num_pipes
  1640. * bits 7:4 num_banks
  1641. * bits 11:8 group_size
  1642. * bits 15:12 row_size
  1643. */
  1644. rdev->config.si.tile_config = 0;
  1645. switch (rdev->config.si.num_tile_pipes) {
  1646. case 1:
  1647. rdev->config.si.tile_config |= (0 << 0);
  1648. break;
  1649. case 2:
  1650. rdev->config.si.tile_config |= (1 << 0);
  1651. break;
  1652. case 4:
  1653. rdev->config.si.tile_config |= (2 << 0);
  1654. break;
  1655. case 8:
  1656. default:
  1657. /* XXX what about 12? */
  1658. rdev->config.si.tile_config |= (3 << 0);
  1659. break;
  1660. }
  1661. rdev->config.si.tile_config |=
  1662. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1663. rdev->config.si.tile_config |=
  1664. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1665. rdev->config.si.tile_config |=
  1666. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1667. rdev->config.si.backend_map = gb_backend_map;
  1668. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1669. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1670. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1671. /* primary versions */
  1672. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1673. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1674. WREG32(CC_GC_SHADER_ARRAY_CONFIG, cc_gc_shader_array_config);
  1675. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  1676. /* user versions */
  1677. WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1678. WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1679. WREG32(GC_USER_SHADER_ARRAY_CONFIG, cc_gc_shader_array_config);
  1680. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  1681. si_tiling_mode_table_init(rdev);
  1682. /* set HW defaults for 3D engine */
  1683. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1684. ROQ_IB2_START(0x2b)));
  1685. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1686. sx_debug_1 = RREG32(SX_DEBUG_1);
  1687. WREG32(SX_DEBUG_1, sx_debug_1);
  1688. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1689. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  1690. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  1691. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  1692. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  1693. WREG32(VGT_NUM_INSTANCES, 1);
  1694. WREG32(CP_PERFMON_CNTL, 0);
  1695. WREG32(SQ_CONFIG, 0);
  1696. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1697. FORCE_EOV_MAX_REZ_CNT(255)));
  1698. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1699. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1700. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1701. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1702. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1703. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1704. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1705. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1706. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1707. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1708. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1709. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1710. tmp = RREG32(HDP_MISC_CNTL);
  1711. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1712. WREG32(HDP_MISC_CNTL, tmp);
  1713. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1714. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1715. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1716. udelay(50);
  1717. }
  1718. /*
  1719. * GPU scratch registers helpers function.
  1720. */
  1721. static void si_scratch_init(struct radeon_device *rdev)
  1722. {
  1723. int i;
  1724. rdev->scratch.num_reg = 7;
  1725. rdev->scratch.reg_base = SCRATCH_REG0;
  1726. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1727. rdev->scratch.free[i] = true;
  1728. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1729. }
  1730. }
  1731. void si_fence_ring_emit(struct radeon_device *rdev,
  1732. struct radeon_fence *fence)
  1733. {
  1734. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1735. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1736. /* flush read cache over gart */
  1737. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1738. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1739. radeon_ring_write(ring, 0);
  1740. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1741. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1742. PACKET3_TC_ACTION_ENA |
  1743. PACKET3_SH_KCACHE_ACTION_ENA |
  1744. PACKET3_SH_ICACHE_ACTION_ENA);
  1745. radeon_ring_write(ring, 0xFFFFFFFF);
  1746. radeon_ring_write(ring, 0);
  1747. radeon_ring_write(ring, 10); /* poll interval */
  1748. /* EVENT_WRITE_EOP - flush caches, send int */
  1749. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1750. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1751. radeon_ring_write(ring, addr & 0xffffffff);
  1752. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1753. radeon_ring_write(ring, fence->seq);
  1754. radeon_ring_write(ring, 0);
  1755. }
  1756. /*
  1757. * IB stuff
  1758. */
  1759. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1760. {
  1761. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  1762. u32 header;
  1763. if (ib->is_const_ib)
  1764. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1765. else
  1766. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1767. radeon_ring_write(ring, header);
  1768. radeon_ring_write(ring,
  1769. #ifdef __BIG_ENDIAN
  1770. (2 << 0) |
  1771. #endif
  1772. (ib->gpu_addr & 0xFFFFFFFC));
  1773. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1774. radeon_ring_write(ring, ib->length_dw | (ib->vm_id << 24));
  1775. /* flush read cache over gart for this vmid */
  1776. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1777. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1778. radeon_ring_write(ring, ib->vm_id);
  1779. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1780. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1781. PACKET3_TC_ACTION_ENA |
  1782. PACKET3_SH_KCACHE_ACTION_ENA |
  1783. PACKET3_SH_ICACHE_ACTION_ENA);
  1784. radeon_ring_write(ring, 0xFFFFFFFF);
  1785. radeon_ring_write(ring, 0);
  1786. radeon_ring_write(ring, 10); /* poll interval */
  1787. }
  1788. /*
  1789. * CP.
  1790. */
  1791. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  1792. {
  1793. if (enable)
  1794. WREG32(CP_ME_CNTL, 0);
  1795. else {
  1796. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1797. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1798. WREG32(SCRATCH_UMSK, 0);
  1799. }
  1800. udelay(50);
  1801. }
  1802. static int si_cp_load_microcode(struct radeon_device *rdev)
  1803. {
  1804. const __be32 *fw_data;
  1805. int i;
  1806. if (!rdev->me_fw || !rdev->pfp_fw)
  1807. return -EINVAL;
  1808. si_cp_enable(rdev, false);
  1809. /* PFP */
  1810. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1811. WREG32(CP_PFP_UCODE_ADDR, 0);
  1812. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  1813. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1814. WREG32(CP_PFP_UCODE_ADDR, 0);
  1815. /* CE */
  1816. fw_data = (const __be32 *)rdev->ce_fw->data;
  1817. WREG32(CP_CE_UCODE_ADDR, 0);
  1818. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  1819. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1820. WREG32(CP_CE_UCODE_ADDR, 0);
  1821. /* ME */
  1822. fw_data = (const __be32 *)rdev->me_fw->data;
  1823. WREG32(CP_ME_RAM_WADDR, 0);
  1824. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  1825. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1826. WREG32(CP_ME_RAM_WADDR, 0);
  1827. WREG32(CP_PFP_UCODE_ADDR, 0);
  1828. WREG32(CP_CE_UCODE_ADDR, 0);
  1829. WREG32(CP_ME_RAM_WADDR, 0);
  1830. WREG32(CP_ME_RAM_RADDR, 0);
  1831. return 0;
  1832. }
  1833. static int si_cp_start(struct radeon_device *rdev)
  1834. {
  1835. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1836. int r, i;
  1837. r = radeon_ring_lock(rdev, ring, 7 + 4);
  1838. if (r) {
  1839. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1840. return r;
  1841. }
  1842. /* init the CP */
  1843. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1844. radeon_ring_write(ring, 0x1);
  1845. radeon_ring_write(ring, 0x0);
  1846. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  1847. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1848. radeon_ring_write(ring, 0);
  1849. radeon_ring_write(ring, 0);
  1850. /* init the CE partitions */
  1851. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1852. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1853. radeon_ring_write(ring, 0xc000);
  1854. radeon_ring_write(ring, 0xe000);
  1855. radeon_ring_unlock_commit(rdev, ring);
  1856. si_cp_enable(rdev, true);
  1857. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  1858. if (r) {
  1859. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1860. return r;
  1861. }
  1862. /* setup clear context state */
  1863. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1864. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1865. for (i = 0; i < si_default_size; i++)
  1866. radeon_ring_write(ring, si_default_state[i]);
  1867. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1868. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1869. /* set clear context state */
  1870. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1871. radeon_ring_write(ring, 0);
  1872. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1873. radeon_ring_write(ring, 0x00000316);
  1874. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1875. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1876. radeon_ring_unlock_commit(rdev, ring);
  1877. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  1878. ring = &rdev->ring[i];
  1879. r = radeon_ring_lock(rdev, ring, 2);
  1880. /* clear the compute context state */
  1881. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  1882. radeon_ring_write(ring, 0);
  1883. radeon_ring_unlock_commit(rdev, ring);
  1884. }
  1885. return 0;
  1886. }
  1887. static void si_cp_fini(struct radeon_device *rdev)
  1888. {
  1889. si_cp_enable(rdev, false);
  1890. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1891. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1892. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1893. }
  1894. static int si_cp_resume(struct radeon_device *rdev)
  1895. {
  1896. struct radeon_ring *ring;
  1897. u32 tmp;
  1898. u32 rb_bufsz;
  1899. int r;
  1900. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1901. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1902. SOFT_RESET_PA |
  1903. SOFT_RESET_VGT |
  1904. SOFT_RESET_SPI |
  1905. SOFT_RESET_SX));
  1906. RREG32(GRBM_SOFT_RESET);
  1907. mdelay(15);
  1908. WREG32(GRBM_SOFT_RESET, 0);
  1909. RREG32(GRBM_SOFT_RESET);
  1910. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1911. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1912. /* Set the write pointer delay */
  1913. WREG32(CP_RB_WPTR_DELAY, 0);
  1914. WREG32(CP_DEBUG, 0);
  1915. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1916. /* ring 0 - compute and gfx */
  1917. /* Set ring buffer size */
  1918. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1919. rb_bufsz = drm_order(ring->ring_size / 8);
  1920. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1921. #ifdef __BIG_ENDIAN
  1922. tmp |= BUF_SWAP_32BIT;
  1923. #endif
  1924. WREG32(CP_RB0_CNTL, tmp);
  1925. /* Initialize the ring buffer's read and write pointers */
  1926. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1927. ring->wptr = 0;
  1928. WREG32(CP_RB0_WPTR, ring->wptr);
  1929. /* set the wb address wether it's enabled or not */
  1930. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1931. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1932. if (rdev->wb.enabled)
  1933. WREG32(SCRATCH_UMSK, 0xff);
  1934. else {
  1935. tmp |= RB_NO_UPDATE;
  1936. WREG32(SCRATCH_UMSK, 0);
  1937. }
  1938. mdelay(1);
  1939. WREG32(CP_RB0_CNTL, tmp);
  1940. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1941. ring->rptr = RREG32(CP_RB0_RPTR);
  1942. /* ring1 - compute only */
  1943. /* Set ring buffer size */
  1944. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1945. rb_bufsz = drm_order(ring->ring_size / 8);
  1946. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1947. #ifdef __BIG_ENDIAN
  1948. tmp |= BUF_SWAP_32BIT;
  1949. #endif
  1950. WREG32(CP_RB1_CNTL, tmp);
  1951. /* Initialize the ring buffer's read and write pointers */
  1952. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1953. ring->wptr = 0;
  1954. WREG32(CP_RB1_WPTR, ring->wptr);
  1955. /* set the wb address wether it's enabled or not */
  1956. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1957. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1958. mdelay(1);
  1959. WREG32(CP_RB1_CNTL, tmp);
  1960. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1961. ring->rptr = RREG32(CP_RB1_RPTR);
  1962. /* ring2 - compute only */
  1963. /* Set ring buffer size */
  1964. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1965. rb_bufsz = drm_order(ring->ring_size / 8);
  1966. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1967. #ifdef __BIG_ENDIAN
  1968. tmp |= BUF_SWAP_32BIT;
  1969. #endif
  1970. WREG32(CP_RB2_CNTL, tmp);
  1971. /* Initialize the ring buffer's read and write pointers */
  1972. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1973. ring->wptr = 0;
  1974. WREG32(CP_RB2_WPTR, ring->wptr);
  1975. /* set the wb address wether it's enabled or not */
  1976. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1977. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1978. mdelay(1);
  1979. WREG32(CP_RB2_CNTL, tmp);
  1980. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1981. ring->rptr = RREG32(CP_RB2_RPTR);
  1982. /* start the rings */
  1983. si_cp_start(rdev);
  1984. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1985. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  1986. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  1987. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1988. if (r) {
  1989. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1990. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1991. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1992. return r;
  1993. }
  1994. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1995. if (r) {
  1996. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1997. }
  1998. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1999. if (r) {
  2000. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  2001. }
  2002. return 0;
  2003. }
  2004. bool si_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2005. {
  2006. u32 srbm_status;
  2007. u32 grbm_status, grbm_status2;
  2008. u32 grbm_status_se0, grbm_status_se1;
  2009. srbm_status = RREG32(SRBM_STATUS);
  2010. grbm_status = RREG32(GRBM_STATUS);
  2011. grbm_status2 = RREG32(GRBM_STATUS2);
  2012. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2013. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2014. if (!(grbm_status & GUI_ACTIVE)) {
  2015. radeon_ring_lockup_update(ring);
  2016. return false;
  2017. }
  2018. /* force CP activities */
  2019. radeon_ring_force_activity(rdev, ring);
  2020. return radeon_ring_test_lockup(rdev, ring);
  2021. }
  2022. static int si_gpu_soft_reset(struct radeon_device *rdev)
  2023. {
  2024. struct evergreen_mc_save save;
  2025. u32 grbm_reset = 0;
  2026. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2027. return 0;
  2028. dev_info(rdev->dev, "GPU softreset \n");
  2029. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2030. RREG32(GRBM_STATUS));
  2031. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2032. RREG32(GRBM_STATUS2));
  2033. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2034. RREG32(GRBM_STATUS_SE0));
  2035. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2036. RREG32(GRBM_STATUS_SE1));
  2037. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2038. RREG32(SRBM_STATUS));
  2039. evergreen_mc_stop(rdev, &save);
  2040. if (radeon_mc_wait_for_idle(rdev)) {
  2041. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2042. }
  2043. /* Disable CP parsing/prefetching */
  2044. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  2045. /* reset all the gfx blocks */
  2046. grbm_reset = (SOFT_RESET_CP |
  2047. SOFT_RESET_CB |
  2048. SOFT_RESET_DB |
  2049. SOFT_RESET_GDS |
  2050. SOFT_RESET_PA |
  2051. SOFT_RESET_SC |
  2052. SOFT_RESET_BCI |
  2053. SOFT_RESET_SPI |
  2054. SOFT_RESET_SX |
  2055. SOFT_RESET_TC |
  2056. SOFT_RESET_TA |
  2057. SOFT_RESET_VGT |
  2058. SOFT_RESET_IA);
  2059. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2060. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2061. (void)RREG32(GRBM_SOFT_RESET);
  2062. udelay(50);
  2063. WREG32(GRBM_SOFT_RESET, 0);
  2064. (void)RREG32(GRBM_SOFT_RESET);
  2065. /* Wait a little for things to settle down */
  2066. udelay(50);
  2067. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2068. RREG32(GRBM_STATUS));
  2069. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2070. RREG32(GRBM_STATUS2));
  2071. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2072. RREG32(GRBM_STATUS_SE0));
  2073. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2074. RREG32(GRBM_STATUS_SE1));
  2075. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2076. RREG32(SRBM_STATUS));
  2077. evergreen_mc_resume(rdev, &save);
  2078. return 0;
  2079. }
  2080. int si_asic_reset(struct radeon_device *rdev)
  2081. {
  2082. return si_gpu_soft_reset(rdev);
  2083. }
  2084. /* MC */
  2085. static void si_mc_program(struct radeon_device *rdev)
  2086. {
  2087. struct evergreen_mc_save save;
  2088. u32 tmp;
  2089. int i, j;
  2090. /* Initialize HDP */
  2091. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2092. WREG32((0x2c14 + j), 0x00000000);
  2093. WREG32((0x2c18 + j), 0x00000000);
  2094. WREG32((0x2c1c + j), 0x00000000);
  2095. WREG32((0x2c20 + j), 0x00000000);
  2096. WREG32((0x2c24 + j), 0x00000000);
  2097. }
  2098. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2099. evergreen_mc_stop(rdev, &save);
  2100. if (radeon_mc_wait_for_idle(rdev)) {
  2101. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2102. }
  2103. /* Lockout access through VGA aperture*/
  2104. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2105. /* Update configuration */
  2106. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2107. rdev->mc.vram_start >> 12);
  2108. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2109. rdev->mc.vram_end >> 12);
  2110. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2111. rdev->vram_scratch.gpu_addr >> 12);
  2112. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2113. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2114. WREG32(MC_VM_FB_LOCATION, tmp);
  2115. /* XXX double check these! */
  2116. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2117. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2118. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2119. WREG32(MC_VM_AGP_BASE, 0);
  2120. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2121. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2122. if (radeon_mc_wait_for_idle(rdev)) {
  2123. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2124. }
  2125. evergreen_mc_resume(rdev, &save);
  2126. /* we need to own VRAM, so turn off the VGA renderer here
  2127. * to stop it overwriting our objects */
  2128. rv515_vga_render_disable(rdev);
  2129. }
  2130. /* SI MC address space is 40 bits */
  2131. static void si_vram_location(struct radeon_device *rdev,
  2132. struct radeon_mc *mc, u64 base)
  2133. {
  2134. mc->vram_start = base;
  2135. if (mc->mc_vram_size > (0xFFFFFFFFFFULL - base + 1)) {
  2136. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  2137. mc->real_vram_size = mc->aper_size;
  2138. mc->mc_vram_size = mc->aper_size;
  2139. }
  2140. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  2141. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  2142. mc->mc_vram_size >> 20, mc->vram_start,
  2143. mc->vram_end, mc->real_vram_size >> 20);
  2144. }
  2145. static void si_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  2146. {
  2147. u64 size_af, size_bf;
  2148. size_af = ((0xFFFFFFFFFFULL - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  2149. size_bf = mc->vram_start & ~mc->gtt_base_align;
  2150. if (size_bf > size_af) {
  2151. if (mc->gtt_size > size_bf) {
  2152. dev_warn(rdev->dev, "limiting GTT\n");
  2153. mc->gtt_size = size_bf;
  2154. }
  2155. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  2156. } else {
  2157. if (mc->gtt_size > size_af) {
  2158. dev_warn(rdev->dev, "limiting GTT\n");
  2159. mc->gtt_size = size_af;
  2160. }
  2161. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  2162. }
  2163. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  2164. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  2165. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  2166. }
  2167. static void si_vram_gtt_location(struct radeon_device *rdev,
  2168. struct radeon_mc *mc)
  2169. {
  2170. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  2171. /* leave room for at least 1024M GTT */
  2172. dev_warn(rdev->dev, "limiting VRAM\n");
  2173. mc->real_vram_size = 0xFFC0000000ULL;
  2174. mc->mc_vram_size = 0xFFC0000000ULL;
  2175. }
  2176. si_vram_location(rdev, &rdev->mc, 0);
  2177. rdev->mc.gtt_base_align = 0;
  2178. si_gtt_location(rdev, mc);
  2179. }
  2180. static int si_mc_init(struct radeon_device *rdev)
  2181. {
  2182. u32 tmp;
  2183. int chansize, numchan;
  2184. /* Get VRAM informations */
  2185. rdev->mc.vram_is_ddr = true;
  2186. tmp = RREG32(MC_ARB_RAMCFG);
  2187. if (tmp & CHANSIZE_OVERRIDE) {
  2188. chansize = 16;
  2189. } else if (tmp & CHANSIZE_MASK) {
  2190. chansize = 64;
  2191. } else {
  2192. chansize = 32;
  2193. }
  2194. tmp = RREG32(MC_SHARED_CHMAP);
  2195. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2196. case 0:
  2197. default:
  2198. numchan = 1;
  2199. break;
  2200. case 1:
  2201. numchan = 2;
  2202. break;
  2203. case 2:
  2204. numchan = 4;
  2205. break;
  2206. case 3:
  2207. numchan = 8;
  2208. break;
  2209. case 4:
  2210. numchan = 3;
  2211. break;
  2212. case 5:
  2213. numchan = 6;
  2214. break;
  2215. case 6:
  2216. numchan = 10;
  2217. break;
  2218. case 7:
  2219. numchan = 12;
  2220. break;
  2221. case 8:
  2222. numchan = 16;
  2223. break;
  2224. }
  2225. rdev->mc.vram_width = numchan * chansize;
  2226. /* Could aper size report 0 ? */
  2227. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2228. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2229. /* size in MB on si */
  2230. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2231. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2232. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2233. si_vram_gtt_location(rdev, &rdev->mc);
  2234. radeon_update_bandwidth_info(rdev);
  2235. return 0;
  2236. }
  2237. /*
  2238. * GART
  2239. */
  2240. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2241. {
  2242. /* flush hdp cache */
  2243. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2244. /* bits 0-15 are the VM contexts0-15 */
  2245. WREG32(VM_INVALIDATE_REQUEST, 1);
  2246. }
  2247. int si_pcie_gart_enable(struct radeon_device *rdev)
  2248. {
  2249. int r, i;
  2250. if (rdev->gart.robj == NULL) {
  2251. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2252. return -EINVAL;
  2253. }
  2254. r = radeon_gart_table_vram_pin(rdev);
  2255. if (r)
  2256. return r;
  2257. radeon_gart_restore(rdev);
  2258. /* Setup TLB control */
  2259. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2260. (0xA << 7) |
  2261. ENABLE_L1_TLB |
  2262. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2263. ENABLE_ADVANCED_DRIVER_MODEL |
  2264. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2265. /* Setup L2 cache */
  2266. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2267. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2268. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2269. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2270. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2271. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2272. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2273. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2274. /* setup context0 */
  2275. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2276. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2277. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2278. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2279. (u32)(rdev->dummy_page.addr >> 12));
  2280. WREG32(VM_CONTEXT0_CNTL2, 0);
  2281. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2282. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2283. WREG32(0x15D4, 0);
  2284. WREG32(0x15D8, 0);
  2285. WREG32(0x15DC, 0);
  2286. /* empty context1-15 */
  2287. /* FIXME start with 1G, once using 2 level pt switch to full
  2288. * vm size space
  2289. */
  2290. /* set vm size, must be a multiple of 4 */
  2291. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2292. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, (1 << 30) / RADEON_GPU_PAGE_SIZE);
  2293. for (i = 1; i < 16; i++) {
  2294. if (i < 8)
  2295. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2296. rdev->gart.table_addr >> 12);
  2297. else
  2298. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2299. rdev->gart.table_addr >> 12);
  2300. }
  2301. /* enable context1-15 */
  2302. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2303. (u32)(rdev->dummy_page.addr >> 12));
  2304. WREG32(VM_CONTEXT1_CNTL2, 0);
  2305. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2306. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2307. si_pcie_gart_tlb_flush(rdev);
  2308. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2309. (unsigned)(rdev->mc.gtt_size >> 20),
  2310. (unsigned long long)rdev->gart.table_addr);
  2311. rdev->gart.ready = true;
  2312. return 0;
  2313. }
  2314. void si_pcie_gart_disable(struct radeon_device *rdev)
  2315. {
  2316. /* Disable all tables */
  2317. WREG32(VM_CONTEXT0_CNTL, 0);
  2318. WREG32(VM_CONTEXT1_CNTL, 0);
  2319. /* Setup TLB control */
  2320. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2321. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2322. /* Setup L2 cache */
  2323. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2324. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2325. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2326. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2327. WREG32(VM_L2_CNTL2, 0);
  2328. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2329. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2330. radeon_gart_table_vram_unpin(rdev);
  2331. }
  2332. void si_pcie_gart_fini(struct radeon_device *rdev)
  2333. {
  2334. si_pcie_gart_disable(rdev);
  2335. radeon_gart_table_vram_free(rdev);
  2336. radeon_gart_fini(rdev);
  2337. }
  2338. /* vm parser */
  2339. static bool si_vm_reg_valid(u32 reg)
  2340. {
  2341. /* context regs are fine */
  2342. if (reg >= 0x28000)
  2343. return true;
  2344. /* check config regs */
  2345. switch (reg) {
  2346. case GRBM_GFX_INDEX:
  2347. case VGT_VTX_VECT_EJECT_REG:
  2348. case VGT_CACHE_INVALIDATION:
  2349. case VGT_ESGS_RING_SIZE:
  2350. case VGT_GSVS_RING_SIZE:
  2351. case VGT_GS_VERTEX_REUSE:
  2352. case VGT_PRIMITIVE_TYPE:
  2353. case VGT_INDEX_TYPE:
  2354. case VGT_NUM_INDICES:
  2355. case VGT_NUM_INSTANCES:
  2356. case VGT_TF_RING_SIZE:
  2357. case VGT_HS_OFFCHIP_PARAM:
  2358. case VGT_TF_MEMORY_BASE:
  2359. case PA_CL_ENHANCE:
  2360. case PA_SU_LINE_STIPPLE_VALUE:
  2361. case PA_SC_LINE_STIPPLE_STATE:
  2362. case PA_SC_ENHANCE:
  2363. case SQC_CACHES:
  2364. case SPI_STATIC_THREAD_MGMT_1:
  2365. case SPI_STATIC_THREAD_MGMT_2:
  2366. case SPI_STATIC_THREAD_MGMT_3:
  2367. case SPI_PS_MAX_WAVE_ID:
  2368. case SPI_CONFIG_CNTL:
  2369. case SPI_CONFIG_CNTL_1:
  2370. case TA_CNTL_AUX:
  2371. return true;
  2372. default:
  2373. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2374. return false;
  2375. }
  2376. }
  2377. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  2378. u32 *ib, struct radeon_cs_packet *pkt)
  2379. {
  2380. switch (pkt->opcode) {
  2381. case PACKET3_NOP:
  2382. case PACKET3_SET_BASE:
  2383. case PACKET3_SET_CE_DE_COUNTERS:
  2384. case PACKET3_LOAD_CONST_RAM:
  2385. case PACKET3_WRITE_CONST_RAM:
  2386. case PACKET3_WRITE_CONST_RAM_OFFSET:
  2387. case PACKET3_DUMP_CONST_RAM:
  2388. case PACKET3_INCREMENT_CE_COUNTER:
  2389. case PACKET3_WAIT_ON_DE_COUNTER:
  2390. case PACKET3_CE_WRITE:
  2391. break;
  2392. default:
  2393. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  2394. return -EINVAL;
  2395. }
  2396. return 0;
  2397. }
  2398. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  2399. u32 *ib, struct radeon_cs_packet *pkt)
  2400. {
  2401. u32 idx = pkt->idx + 1;
  2402. u32 idx_value = ib[idx];
  2403. u32 start_reg, end_reg, reg, i;
  2404. switch (pkt->opcode) {
  2405. case PACKET3_NOP:
  2406. case PACKET3_SET_BASE:
  2407. case PACKET3_CLEAR_STATE:
  2408. case PACKET3_INDEX_BUFFER_SIZE:
  2409. case PACKET3_DISPATCH_DIRECT:
  2410. case PACKET3_DISPATCH_INDIRECT:
  2411. case PACKET3_ALLOC_GDS:
  2412. case PACKET3_WRITE_GDS_RAM:
  2413. case PACKET3_ATOMIC_GDS:
  2414. case PACKET3_ATOMIC:
  2415. case PACKET3_OCCLUSION_QUERY:
  2416. case PACKET3_SET_PREDICATION:
  2417. case PACKET3_COND_EXEC:
  2418. case PACKET3_PRED_EXEC:
  2419. case PACKET3_DRAW_INDIRECT:
  2420. case PACKET3_DRAW_INDEX_INDIRECT:
  2421. case PACKET3_INDEX_BASE:
  2422. case PACKET3_DRAW_INDEX_2:
  2423. case PACKET3_CONTEXT_CONTROL:
  2424. case PACKET3_INDEX_TYPE:
  2425. case PACKET3_DRAW_INDIRECT_MULTI:
  2426. case PACKET3_DRAW_INDEX_AUTO:
  2427. case PACKET3_DRAW_INDEX_IMMD:
  2428. case PACKET3_NUM_INSTANCES:
  2429. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2430. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2431. case PACKET3_DRAW_INDEX_OFFSET_2:
  2432. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2433. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  2434. case PACKET3_MPEG_INDEX:
  2435. case PACKET3_WAIT_REG_MEM:
  2436. case PACKET3_MEM_WRITE:
  2437. case PACKET3_PFP_SYNC_ME:
  2438. case PACKET3_SURFACE_SYNC:
  2439. case PACKET3_EVENT_WRITE:
  2440. case PACKET3_EVENT_WRITE_EOP:
  2441. case PACKET3_EVENT_WRITE_EOS:
  2442. case PACKET3_SET_CONTEXT_REG:
  2443. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2444. case PACKET3_SET_SH_REG:
  2445. case PACKET3_SET_SH_REG_OFFSET:
  2446. case PACKET3_INCREMENT_DE_COUNTER:
  2447. case PACKET3_WAIT_ON_CE_COUNTER:
  2448. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2449. case PACKET3_ME_WRITE:
  2450. break;
  2451. case PACKET3_COPY_DATA:
  2452. if ((idx_value & 0xf00) == 0) {
  2453. reg = ib[idx + 3] * 4;
  2454. if (!si_vm_reg_valid(reg))
  2455. return -EINVAL;
  2456. }
  2457. break;
  2458. case PACKET3_WRITE_DATA:
  2459. if ((idx_value & 0xf00) == 0) {
  2460. start_reg = ib[idx + 1] * 4;
  2461. if (idx_value & 0x10000) {
  2462. if (!si_vm_reg_valid(start_reg))
  2463. return -EINVAL;
  2464. } else {
  2465. for (i = 0; i < (pkt->count - 2); i++) {
  2466. reg = start_reg + (4 * i);
  2467. if (!si_vm_reg_valid(reg))
  2468. return -EINVAL;
  2469. }
  2470. }
  2471. }
  2472. break;
  2473. case PACKET3_COND_WRITE:
  2474. if (idx_value & 0x100) {
  2475. reg = ib[idx + 5] * 4;
  2476. if (!si_vm_reg_valid(reg))
  2477. return -EINVAL;
  2478. }
  2479. break;
  2480. case PACKET3_COPY_DW:
  2481. if (idx_value & 0x2) {
  2482. reg = ib[idx + 3] * 4;
  2483. if (!si_vm_reg_valid(reg))
  2484. return -EINVAL;
  2485. }
  2486. break;
  2487. case PACKET3_SET_CONFIG_REG:
  2488. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2489. end_reg = 4 * pkt->count + start_reg - 4;
  2490. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2491. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2492. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2493. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2494. return -EINVAL;
  2495. }
  2496. for (i = 0; i < pkt->count; i++) {
  2497. reg = start_reg + (4 * i);
  2498. if (!si_vm_reg_valid(reg))
  2499. return -EINVAL;
  2500. }
  2501. break;
  2502. default:
  2503. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  2504. return -EINVAL;
  2505. }
  2506. return 0;
  2507. }
  2508. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  2509. u32 *ib, struct radeon_cs_packet *pkt)
  2510. {
  2511. u32 idx = pkt->idx + 1;
  2512. u32 idx_value = ib[idx];
  2513. u32 start_reg, reg, i;
  2514. switch (pkt->opcode) {
  2515. case PACKET3_NOP:
  2516. case PACKET3_SET_BASE:
  2517. case PACKET3_CLEAR_STATE:
  2518. case PACKET3_DISPATCH_DIRECT:
  2519. case PACKET3_DISPATCH_INDIRECT:
  2520. case PACKET3_ALLOC_GDS:
  2521. case PACKET3_WRITE_GDS_RAM:
  2522. case PACKET3_ATOMIC_GDS:
  2523. case PACKET3_ATOMIC:
  2524. case PACKET3_OCCLUSION_QUERY:
  2525. case PACKET3_SET_PREDICATION:
  2526. case PACKET3_COND_EXEC:
  2527. case PACKET3_PRED_EXEC:
  2528. case PACKET3_CONTEXT_CONTROL:
  2529. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2530. case PACKET3_WAIT_REG_MEM:
  2531. case PACKET3_MEM_WRITE:
  2532. case PACKET3_PFP_SYNC_ME:
  2533. case PACKET3_SURFACE_SYNC:
  2534. case PACKET3_EVENT_WRITE:
  2535. case PACKET3_EVENT_WRITE_EOP:
  2536. case PACKET3_EVENT_WRITE_EOS:
  2537. case PACKET3_SET_CONTEXT_REG:
  2538. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2539. case PACKET3_SET_SH_REG:
  2540. case PACKET3_SET_SH_REG_OFFSET:
  2541. case PACKET3_INCREMENT_DE_COUNTER:
  2542. case PACKET3_WAIT_ON_CE_COUNTER:
  2543. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2544. case PACKET3_ME_WRITE:
  2545. break;
  2546. case PACKET3_COPY_DATA:
  2547. if ((idx_value & 0xf00) == 0) {
  2548. reg = ib[idx + 3] * 4;
  2549. if (!si_vm_reg_valid(reg))
  2550. return -EINVAL;
  2551. }
  2552. break;
  2553. case PACKET3_WRITE_DATA:
  2554. if ((idx_value & 0xf00) == 0) {
  2555. start_reg = ib[idx + 1] * 4;
  2556. if (idx_value & 0x10000) {
  2557. if (!si_vm_reg_valid(start_reg))
  2558. return -EINVAL;
  2559. } else {
  2560. for (i = 0; i < (pkt->count - 2); i++) {
  2561. reg = start_reg + (4 * i);
  2562. if (!si_vm_reg_valid(reg))
  2563. return -EINVAL;
  2564. }
  2565. }
  2566. }
  2567. break;
  2568. case PACKET3_COND_WRITE:
  2569. if (idx_value & 0x100) {
  2570. reg = ib[idx + 5] * 4;
  2571. if (!si_vm_reg_valid(reg))
  2572. return -EINVAL;
  2573. }
  2574. break;
  2575. case PACKET3_COPY_DW:
  2576. if (idx_value & 0x2) {
  2577. reg = ib[idx + 3] * 4;
  2578. if (!si_vm_reg_valid(reg))
  2579. return -EINVAL;
  2580. }
  2581. break;
  2582. default:
  2583. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  2584. return -EINVAL;
  2585. }
  2586. return 0;
  2587. }
  2588. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2589. {
  2590. int ret = 0;
  2591. u32 idx = 0;
  2592. struct radeon_cs_packet pkt;
  2593. do {
  2594. pkt.idx = idx;
  2595. pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2596. pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2597. pkt.one_reg_wr = 0;
  2598. switch (pkt.type) {
  2599. case PACKET_TYPE0:
  2600. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2601. ret = -EINVAL;
  2602. break;
  2603. case PACKET_TYPE2:
  2604. idx += 1;
  2605. break;
  2606. case PACKET_TYPE3:
  2607. pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2608. if (ib->is_const_ib)
  2609. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  2610. else {
  2611. switch (ib->fence->ring) {
  2612. case RADEON_RING_TYPE_GFX_INDEX:
  2613. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  2614. break;
  2615. case CAYMAN_RING_TYPE_CP1_INDEX:
  2616. case CAYMAN_RING_TYPE_CP2_INDEX:
  2617. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  2618. break;
  2619. default:
  2620. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->fence->ring);
  2621. ret = -EINVAL;
  2622. break;
  2623. }
  2624. }
  2625. idx += pkt.count + 2;
  2626. break;
  2627. default:
  2628. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2629. ret = -EINVAL;
  2630. break;
  2631. }
  2632. if (ret)
  2633. break;
  2634. } while (idx < ib->length_dw);
  2635. return ret;
  2636. }
  2637. /*
  2638. * vm
  2639. */
  2640. int si_vm_init(struct radeon_device *rdev)
  2641. {
  2642. /* number of VMs */
  2643. rdev->vm_manager.nvm = 16;
  2644. /* base offset of vram pages */
  2645. rdev->vm_manager.vram_base_offset = 0;
  2646. return 0;
  2647. }
  2648. void si_vm_fini(struct radeon_device *rdev)
  2649. {
  2650. }
  2651. int si_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id)
  2652. {
  2653. if (id < 8)
  2654. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (id << 2), vm->pt_gpu_addr >> 12);
  2655. else
  2656. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((id - 8) << 2),
  2657. vm->pt_gpu_addr >> 12);
  2658. /* flush hdp cache */
  2659. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2660. /* bits 0-15 are the VM contexts0-15 */
  2661. WREG32(VM_INVALIDATE_REQUEST, 1 << id);
  2662. return 0;
  2663. }
  2664. void si_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
  2665. {
  2666. if (vm->id < 8)
  2667. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0);
  2668. else
  2669. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2), 0);
  2670. /* flush hdp cache */
  2671. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2672. /* bits 0-15 are the VM contexts0-15 */
  2673. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  2674. }
  2675. void si_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm)
  2676. {
  2677. if (vm->id == -1)
  2678. return;
  2679. /* flush hdp cache */
  2680. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2681. /* bits 0-15 are the VM contexts0-15 */
  2682. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  2683. }
  2684. /*
  2685. * RLC
  2686. */
  2687. void si_rlc_fini(struct radeon_device *rdev)
  2688. {
  2689. int r;
  2690. /* save restore block */
  2691. if (rdev->rlc.save_restore_obj) {
  2692. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2693. if (unlikely(r != 0))
  2694. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2695. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  2696. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2697. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  2698. rdev->rlc.save_restore_obj = NULL;
  2699. }
  2700. /* clear state block */
  2701. if (rdev->rlc.clear_state_obj) {
  2702. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2703. if (unlikely(r != 0))
  2704. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  2705. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  2706. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2707. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  2708. rdev->rlc.clear_state_obj = NULL;
  2709. }
  2710. }
  2711. int si_rlc_init(struct radeon_device *rdev)
  2712. {
  2713. int r;
  2714. /* save restore block */
  2715. if (rdev->rlc.save_restore_obj == NULL) {
  2716. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2717. RADEON_GEM_DOMAIN_VRAM, NULL,
  2718. &rdev->rlc.save_restore_obj);
  2719. if (r) {
  2720. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  2721. return r;
  2722. }
  2723. }
  2724. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2725. if (unlikely(r != 0)) {
  2726. si_rlc_fini(rdev);
  2727. return r;
  2728. }
  2729. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  2730. &rdev->rlc.save_restore_gpu_addr);
  2731. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2732. if (r) {
  2733. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  2734. si_rlc_fini(rdev);
  2735. return r;
  2736. }
  2737. /* clear state block */
  2738. if (rdev->rlc.clear_state_obj == NULL) {
  2739. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2740. RADEON_GEM_DOMAIN_VRAM, NULL,
  2741. &rdev->rlc.clear_state_obj);
  2742. if (r) {
  2743. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  2744. si_rlc_fini(rdev);
  2745. return r;
  2746. }
  2747. }
  2748. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2749. if (unlikely(r != 0)) {
  2750. si_rlc_fini(rdev);
  2751. return r;
  2752. }
  2753. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  2754. &rdev->rlc.clear_state_gpu_addr);
  2755. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2756. if (r) {
  2757. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  2758. si_rlc_fini(rdev);
  2759. return r;
  2760. }
  2761. return 0;
  2762. }
  2763. static void si_rlc_stop(struct radeon_device *rdev)
  2764. {
  2765. WREG32(RLC_CNTL, 0);
  2766. }
  2767. static void si_rlc_start(struct radeon_device *rdev)
  2768. {
  2769. WREG32(RLC_CNTL, RLC_ENABLE);
  2770. }
  2771. static int si_rlc_resume(struct radeon_device *rdev)
  2772. {
  2773. u32 i;
  2774. const __be32 *fw_data;
  2775. if (!rdev->rlc_fw)
  2776. return -EINVAL;
  2777. si_rlc_stop(rdev);
  2778. WREG32(RLC_RL_BASE, 0);
  2779. WREG32(RLC_RL_SIZE, 0);
  2780. WREG32(RLC_LB_CNTL, 0);
  2781. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  2782. WREG32(RLC_LB_CNTR_INIT, 0);
  2783. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  2784. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  2785. WREG32(RLC_MC_CNTL, 0);
  2786. WREG32(RLC_UCODE_CNTL, 0);
  2787. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2788. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  2789. WREG32(RLC_UCODE_ADDR, i);
  2790. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2791. }
  2792. WREG32(RLC_UCODE_ADDR, 0);
  2793. si_rlc_start(rdev);
  2794. return 0;
  2795. }
  2796. static void si_enable_interrupts(struct radeon_device *rdev)
  2797. {
  2798. u32 ih_cntl = RREG32(IH_CNTL);
  2799. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2800. ih_cntl |= ENABLE_INTR;
  2801. ih_rb_cntl |= IH_RB_ENABLE;
  2802. WREG32(IH_CNTL, ih_cntl);
  2803. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2804. rdev->ih.enabled = true;
  2805. }
  2806. static void si_disable_interrupts(struct radeon_device *rdev)
  2807. {
  2808. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2809. u32 ih_cntl = RREG32(IH_CNTL);
  2810. ih_rb_cntl &= ~IH_RB_ENABLE;
  2811. ih_cntl &= ~ENABLE_INTR;
  2812. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2813. WREG32(IH_CNTL, ih_cntl);
  2814. /* set rptr, wptr to 0 */
  2815. WREG32(IH_RB_RPTR, 0);
  2816. WREG32(IH_RB_WPTR, 0);
  2817. rdev->ih.enabled = false;
  2818. rdev->ih.wptr = 0;
  2819. rdev->ih.rptr = 0;
  2820. }
  2821. static void si_disable_interrupt_state(struct radeon_device *rdev)
  2822. {
  2823. u32 tmp;
  2824. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2825. WREG32(CP_INT_CNTL_RING1, 0);
  2826. WREG32(CP_INT_CNTL_RING2, 0);
  2827. WREG32(GRBM_INT_CNTL, 0);
  2828. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2829. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2830. if (rdev->num_crtc >= 4) {
  2831. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2832. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2833. }
  2834. if (rdev->num_crtc >= 6) {
  2835. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2836. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2837. }
  2838. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2839. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2840. if (rdev->num_crtc >= 4) {
  2841. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2842. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2843. }
  2844. if (rdev->num_crtc >= 6) {
  2845. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2846. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2847. }
  2848. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2849. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2850. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2851. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2852. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2853. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2854. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2855. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2856. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2857. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2858. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2859. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2860. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2861. }
  2862. static int si_irq_init(struct radeon_device *rdev)
  2863. {
  2864. int ret = 0;
  2865. int rb_bufsz;
  2866. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2867. /* allocate ring */
  2868. ret = r600_ih_ring_alloc(rdev);
  2869. if (ret)
  2870. return ret;
  2871. /* disable irqs */
  2872. si_disable_interrupts(rdev);
  2873. /* init rlc */
  2874. ret = si_rlc_resume(rdev);
  2875. if (ret) {
  2876. r600_ih_ring_fini(rdev);
  2877. return ret;
  2878. }
  2879. /* setup interrupt control */
  2880. /* set dummy read address to ring address */
  2881. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2882. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2883. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2884. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2885. */
  2886. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2887. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2888. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2889. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2890. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2891. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2892. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2893. IH_WPTR_OVERFLOW_CLEAR |
  2894. (rb_bufsz << 1));
  2895. if (rdev->wb.enabled)
  2896. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2897. /* set the writeback address whether it's enabled or not */
  2898. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2899. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2900. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2901. /* set rptr, wptr to 0 */
  2902. WREG32(IH_RB_RPTR, 0);
  2903. WREG32(IH_RB_WPTR, 0);
  2904. /* Default settings for IH_CNTL (disabled at first) */
  2905. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  2906. /* RPTR_REARM only works if msi's are enabled */
  2907. if (rdev->msi_enabled)
  2908. ih_cntl |= RPTR_REARM;
  2909. WREG32(IH_CNTL, ih_cntl);
  2910. /* force the active interrupt state to all disabled */
  2911. si_disable_interrupt_state(rdev);
  2912. pci_set_master(rdev->pdev);
  2913. /* enable irqs */
  2914. si_enable_interrupts(rdev);
  2915. return ret;
  2916. }
  2917. int si_irq_set(struct radeon_device *rdev)
  2918. {
  2919. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2920. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2921. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2922. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2923. u32 grbm_int_cntl = 0;
  2924. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2925. if (!rdev->irq.installed) {
  2926. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2927. return -EINVAL;
  2928. }
  2929. /* don't enable anything if the ih is disabled */
  2930. if (!rdev->ih.enabled) {
  2931. si_disable_interrupts(rdev);
  2932. /* force the active interrupt state to all disabled */
  2933. si_disable_interrupt_state(rdev);
  2934. return 0;
  2935. }
  2936. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2937. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2938. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2939. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2940. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2941. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2942. /* enable CP interrupts on all rings */
  2943. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  2944. DRM_DEBUG("si_irq_set: sw int gfx\n");
  2945. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2946. }
  2947. if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP1_INDEX]) {
  2948. DRM_DEBUG("si_irq_set: sw int cp1\n");
  2949. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2950. }
  2951. if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP2_INDEX]) {
  2952. DRM_DEBUG("si_irq_set: sw int cp2\n");
  2953. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2954. }
  2955. if (rdev->irq.crtc_vblank_int[0] ||
  2956. rdev->irq.pflip[0]) {
  2957. DRM_DEBUG("si_irq_set: vblank 0\n");
  2958. crtc1 |= VBLANK_INT_MASK;
  2959. }
  2960. if (rdev->irq.crtc_vblank_int[1] ||
  2961. rdev->irq.pflip[1]) {
  2962. DRM_DEBUG("si_irq_set: vblank 1\n");
  2963. crtc2 |= VBLANK_INT_MASK;
  2964. }
  2965. if (rdev->irq.crtc_vblank_int[2] ||
  2966. rdev->irq.pflip[2]) {
  2967. DRM_DEBUG("si_irq_set: vblank 2\n");
  2968. crtc3 |= VBLANK_INT_MASK;
  2969. }
  2970. if (rdev->irq.crtc_vblank_int[3] ||
  2971. rdev->irq.pflip[3]) {
  2972. DRM_DEBUG("si_irq_set: vblank 3\n");
  2973. crtc4 |= VBLANK_INT_MASK;
  2974. }
  2975. if (rdev->irq.crtc_vblank_int[4] ||
  2976. rdev->irq.pflip[4]) {
  2977. DRM_DEBUG("si_irq_set: vblank 4\n");
  2978. crtc5 |= VBLANK_INT_MASK;
  2979. }
  2980. if (rdev->irq.crtc_vblank_int[5] ||
  2981. rdev->irq.pflip[5]) {
  2982. DRM_DEBUG("si_irq_set: vblank 5\n");
  2983. crtc6 |= VBLANK_INT_MASK;
  2984. }
  2985. if (rdev->irq.hpd[0]) {
  2986. DRM_DEBUG("si_irq_set: hpd 1\n");
  2987. hpd1 |= DC_HPDx_INT_EN;
  2988. }
  2989. if (rdev->irq.hpd[1]) {
  2990. DRM_DEBUG("si_irq_set: hpd 2\n");
  2991. hpd2 |= DC_HPDx_INT_EN;
  2992. }
  2993. if (rdev->irq.hpd[2]) {
  2994. DRM_DEBUG("si_irq_set: hpd 3\n");
  2995. hpd3 |= DC_HPDx_INT_EN;
  2996. }
  2997. if (rdev->irq.hpd[3]) {
  2998. DRM_DEBUG("si_irq_set: hpd 4\n");
  2999. hpd4 |= DC_HPDx_INT_EN;
  3000. }
  3001. if (rdev->irq.hpd[4]) {
  3002. DRM_DEBUG("si_irq_set: hpd 5\n");
  3003. hpd5 |= DC_HPDx_INT_EN;
  3004. }
  3005. if (rdev->irq.hpd[5]) {
  3006. DRM_DEBUG("si_irq_set: hpd 6\n");
  3007. hpd6 |= DC_HPDx_INT_EN;
  3008. }
  3009. if (rdev->irq.gui_idle) {
  3010. DRM_DEBUG("gui idle\n");
  3011. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  3012. }
  3013. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3014. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  3015. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  3016. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3017. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3018. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3019. if (rdev->num_crtc >= 4) {
  3020. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3021. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3022. }
  3023. if (rdev->num_crtc >= 6) {
  3024. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3025. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3026. }
  3027. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  3028. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  3029. if (rdev->num_crtc >= 4) {
  3030. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  3031. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  3032. }
  3033. if (rdev->num_crtc >= 6) {
  3034. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  3035. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  3036. }
  3037. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3038. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3039. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3040. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3041. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3042. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3043. return 0;
  3044. }
  3045. static inline void si_irq_ack(struct radeon_device *rdev)
  3046. {
  3047. u32 tmp;
  3048. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3049. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3050. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3051. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3052. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3053. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3054. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  3055. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  3056. if (rdev->num_crtc >= 4) {
  3057. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  3058. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  3059. }
  3060. if (rdev->num_crtc >= 6) {
  3061. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  3062. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  3063. }
  3064. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  3065. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3066. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  3067. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3068. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  3069. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3070. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  3071. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3072. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3073. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3074. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3075. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3076. if (rdev->num_crtc >= 4) {
  3077. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  3078. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3079. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  3080. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3081. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3082. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3083. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3084. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3085. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3086. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3087. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3088. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3089. }
  3090. if (rdev->num_crtc >= 6) {
  3091. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  3092. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3093. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  3094. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3095. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3096. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3097. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3098. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3099. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3100. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3101. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3102. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3103. }
  3104. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3105. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3106. tmp |= DC_HPDx_INT_ACK;
  3107. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3108. }
  3109. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3110. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3111. tmp |= DC_HPDx_INT_ACK;
  3112. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3113. }
  3114. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3115. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3116. tmp |= DC_HPDx_INT_ACK;
  3117. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3118. }
  3119. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3120. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3121. tmp |= DC_HPDx_INT_ACK;
  3122. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3123. }
  3124. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3125. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3126. tmp |= DC_HPDx_INT_ACK;
  3127. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3128. }
  3129. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3130. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3131. tmp |= DC_HPDx_INT_ACK;
  3132. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3133. }
  3134. }
  3135. static void si_irq_disable(struct radeon_device *rdev)
  3136. {
  3137. si_disable_interrupts(rdev);
  3138. /* Wait and acknowledge irq */
  3139. mdelay(1);
  3140. si_irq_ack(rdev);
  3141. si_disable_interrupt_state(rdev);
  3142. }
  3143. static void si_irq_suspend(struct radeon_device *rdev)
  3144. {
  3145. si_irq_disable(rdev);
  3146. si_rlc_stop(rdev);
  3147. }
  3148. static void si_irq_fini(struct radeon_device *rdev)
  3149. {
  3150. si_irq_suspend(rdev);
  3151. r600_ih_ring_fini(rdev);
  3152. }
  3153. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  3154. {
  3155. u32 wptr, tmp;
  3156. if (rdev->wb.enabled)
  3157. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3158. else
  3159. wptr = RREG32(IH_RB_WPTR);
  3160. if (wptr & RB_OVERFLOW) {
  3161. /* When a ring buffer overflow happen start parsing interrupt
  3162. * from the last not overwritten vector (wptr + 16). Hopefully
  3163. * this should allow us to catchup.
  3164. */
  3165. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3166. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3167. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3168. tmp = RREG32(IH_RB_CNTL);
  3169. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3170. WREG32(IH_RB_CNTL, tmp);
  3171. }
  3172. return (wptr & rdev->ih.ptr_mask);
  3173. }
  3174. /* SI IV Ring
  3175. * Each IV ring entry is 128 bits:
  3176. * [7:0] - interrupt source id
  3177. * [31:8] - reserved
  3178. * [59:32] - interrupt source data
  3179. * [63:60] - reserved
  3180. * [71:64] - RINGID
  3181. * [79:72] - VMID
  3182. * [127:80] - reserved
  3183. */
  3184. int si_irq_process(struct radeon_device *rdev)
  3185. {
  3186. u32 wptr;
  3187. u32 rptr;
  3188. u32 src_id, src_data, ring_id;
  3189. u32 ring_index;
  3190. unsigned long flags;
  3191. bool queue_hotplug = false;
  3192. if (!rdev->ih.enabled || rdev->shutdown)
  3193. return IRQ_NONE;
  3194. wptr = si_get_ih_wptr(rdev);
  3195. rptr = rdev->ih.rptr;
  3196. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3197. spin_lock_irqsave(&rdev->ih.lock, flags);
  3198. if (rptr == wptr) {
  3199. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3200. return IRQ_NONE;
  3201. }
  3202. restart_ih:
  3203. /* Order reading of wptr vs. reading of IH ring data */
  3204. rmb();
  3205. /* display interrupts */
  3206. si_irq_ack(rdev);
  3207. rdev->ih.wptr = wptr;
  3208. while (rptr != wptr) {
  3209. /* wptr/rptr are in bytes! */
  3210. ring_index = rptr / 4;
  3211. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3212. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3213. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3214. switch (src_id) {
  3215. case 1: /* D1 vblank/vline */
  3216. switch (src_data) {
  3217. case 0: /* D1 vblank */
  3218. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3219. if (rdev->irq.crtc_vblank_int[0]) {
  3220. drm_handle_vblank(rdev->ddev, 0);
  3221. rdev->pm.vblank_sync = true;
  3222. wake_up(&rdev->irq.vblank_queue);
  3223. }
  3224. if (rdev->irq.pflip[0])
  3225. radeon_crtc_handle_flip(rdev, 0);
  3226. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3227. DRM_DEBUG("IH: D1 vblank\n");
  3228. }
  3229. break;
  3230. case 1: /* D1 vline */
  3231. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3232. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3233. DRM_DEBUG("IH: D1 vline\n");
  3234. }
  3235. break;
  3236. default:
  3237. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3238. break;
  3239. }
  3240. break;
  3241. case 2: /* D2 vblank/vline */
  3242. switch (src_data) {
  3243. case 0: /* D2 vblank */
  3244. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3245. if (rdev->irq.crtc_vblank_int[1]) {
  3246. drm_handle_vblank(rdev->ddev, 1);
  3247. rdev->pm.vblank_sync = true;
  3248. wake_up(&rdev->irq.vblank_queue);
  3249. }
  3250. if (rdev->irq.pflip[1])
  3251. radeon_crtc_handle_flip(rdev, 1);
  3252. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3253. DRM_DEBUG("IH: D2 vblank\n");
  3254. }
  3255. break;
  3256. case 1: /* D2 vline */
  3257. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3258. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3259. DRM_DEBUG("IH: D2 vline\n");
  3260. }
  3261. break;
  3262. default:
  3263. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3264. break;
  3265. }
  3266. break;
  3267. case 3: /* D3 vblank/vline */
  3268. switch (src_data) {
  3269. case 0: /* D3 vblank */
  3270. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3271. if (rdev->irq.crtc_vblank_int[2]) {
  3272. drm_handle_vblank(rdev->ddev, 2);
  3273. rdev->pm.vblank_sync = true;
  3274. wake_up(&rdev->irq.vblank_queue);
  3275. }
  3276. if (rdev->irq.pflip[2])
  3277. radeon_crtc_handle_flip(rdev, 2);
  3278. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3279. DRM_DEBUG("IH: D3 vblank\n");
  3280. }
  3281. break;
  3282. case 1: /* D3 vline */
  3283. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3284. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3285. DRM_DEBUG("IH: D3 vline\n");
  3286. }
  3287. break;
  3288. default:
  3289. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3290. break;
  3291. }
  3292. break;
  3293. case 4: /* D4 vblank/vline */
  3294. switch (src_data) {
  3295. case 0: /* D4 vblank */
  3296. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3297. if (rdev->irq.crtc_vblank_int[3]) {
  3298. drm_handle_vblank(rdev->ddev, 3);
  3299. rdev->pm.vblank_sync = true;
  3300. wake_up(&rdev->irq.vblank_queue);
  3301. }
  3302. if (rdev->irq.pflip[3])
  3303. radeon_crtc_handle_flip(rdev, 3);
  3304. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3305. DRM_DEBUG("IH: D4 vblank\n");
  3306. }
  3307. break;
  3308. case 1: /* D4 vline */
  3309. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3310. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3311. DRM_DEBUG("IH: D4 vline\n");
  3312. }
  3313. break;
  3314. default:
  3315. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3316. break;
  3317. }
  3318. break;
  3319. case 5: /* D5 vblank/vline */
  3320. switch (src_data) {
  3321. case 0: /* D5 vblank */
  3322. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3323. if (rdev->irq.crtc_vblank_int[4]) {
  3324. drm_handle_vblank(rdev->ddev, 4);
  3325. rdev->pm.vblank_sync = true;
  3326. wake_up(&rdev->irq.vblank_queue);
  3327. }
  3328. if (rdev->irq.pflip[4])
  3329. radeon_crtc_handle_flip(rdev, 4);
  3330. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3331. DRM_DEBUG("IH: D5 vblank\n");
  3332. }
  3333. break;
  3334. case 1: /* D5 vline */
  3335. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3336. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3337. DRM_DEBUG("IH: D5 vline\n");
  3338. }
  3339. break;
  3340. default:
  3341. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3342. break;
  3343. }
  3344. break;
  3345. case 6: /* D6 vblank/vline */
  3346. switch (src_data) {
  3347. case 0: /* D6 vblank */
  3348. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3349. if (rdev->irq.crtc_vblank_int[5]) {
  3350. drm_handle_vblank(rdev->ddev, 5);
  3351. rdev->pm.vblank_sync = true;
  3352. wake_up(&rdev->irq.vblank_queue);
  3353. }
  3354. if (rdev->irq.pflip[5])
  3355. radeon_crtc_handle_flip(rdev, 5);
  3356. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3357. DRM_DEBUG("IH: D6 vblank\n");
  3358. }
  3359. break;
  3360. case 1: /* D6 vline */
  3361. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3362. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3363. DRM_DEBUG("IH: D6 vline\n");
  3364. }
  3365. break;
  3366. default:
  3367. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3368. break;
  3369. }
  3370. break;
  3371. case 42: /* HPD hotplug */
  3372. switch (src_data) {
  3373. case 0:
  3374. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3375. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3376. queue_hotplug = true;
  3377. DRM_DEBUG("IH: HPD1\n");
  3378. }
  3379. break;
  3380. case 1:
  3381. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3382. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3383. queue_hotplug = true;
  3384. DRM_DEBUG("IH: HPD2\n");
  3385. }
  3386. break;
  3387. case 2:
  3388. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3389. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3390. queue_hotplug = true;
  3391. DRM_DEBUG("IH: HPD3\n");
  3392. }
  3393. break;
  3394. case 3:
  3395. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3396. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3397. queue_hotplug = true;
  3398. DRM_DEBUG("IH: HPD4\n");
  3399. }
  3400. break;
  3401. case 4:
  3402. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3403. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3404. queue_hotplug = true;
  3405. DRM_DEBUG("IH: HPD5\n");
  3406. }
  3407. break;
  3408. case 5:
  3409. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3410. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3411. queue_hotplug = true;
  3412. DRM_DEBUG("IH: HPD6\n");
  3413. }
  3414. break;
  3415. default:
  3416. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3417. break;
  3418. }
  3419. break;
  3420. case 176: /* RINGID0 CP_INT */
  3421. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3422. break;
  3423. case 177: /* RINGID1 CP_INT */
  3424. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3425. break;
  3426. case 178: /* RINGID2 CP_INT */
  3427. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3428. break;
  3429. case 181: /* CP EOP event */
  3430. DRM_DEBUG("IH: CP EOP\n");
  3431. switch (ring_id) {
  3432. case 0:
  3433. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3434. break;
  3435. case 1:
  3436. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3437. break;
  3438. case 2:
  3439. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3440. break;
  3441. }
  3442. break;
  3443. case 233: /* GUI IDLE */
  3444. DRM_DEBUG("IH: GUI idle\n");
  3445. rdev->pm.gui_idle = true;
  3446. wake_up(&rdev->irq.idle_queue);
  3447. break;
  3448. default:
  3449. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3450. break;
  3451. }
  3452. /* wptr/rptr are in bytes! */
  3453. rptr += 16;
  3454. rptr &= rdev->ih.ptr_mask;
  3455. }
  3456. /* make sure wptr hasn't changed while processing */
  3457. wptr = si_get_ih_wptr(rdev);
  3458. if (wptr != rdev->ih.wptr)
  3459. goto restart_ih;
  3460. if (queue_hotplug)
  3461. schedule_work(&rdev->hotplug_work);
  3462. rdev->ih.rptr = rptr;
  3463. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3464. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3465. return IRQ_HANDLED;
  3466. }
  3467. /*
  3468. * startup/shutdown callbacks
  3469. */
  3470. static int si_startup(struct radeon_device *rdev)
  3471. {
  3472. struct radeon_ring *ring;
  3473. int r;
  3474. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  3475. !rdev->rlc_fw || !rdev->mc_fw) {
  3476. r = si_init_microcode(rdev);
  3477. if (r) {
  3478. DRM_ERROR("Failed to load firmware!\n");
  3479. return r;
  3480. }
  3481. }
  3482. r = si_mc_load_microcode(rdev);
  3483. if (r) {
  3484. DRM_ERROR("Failed to load MC firmware!\n");
  3485. return r;
  3486. }
  3487. r = r600_vram_scratch_init(rdev);
  3488. if (r)
  3489. return r;
  3490. si_mc_program(rdev);
  3491. r = si_pcie_gart_enable(rdev);
  3492. if (r)
  3493. return r;
  3494. si_gpu_init(rdev);
  3495. #if 0
  3496. r = evergreen_blit_init(rdev);
  3497. if (r) {
  3498. r600_blit_fini(rdev);
  3499. rdev->asic->copy = NULL;
  3500. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3501. }
  3502. #endif
  3503. /* allocate rlc buffers */
  3504. r = si_rlc_init(rdev);
  3505. if (r) {
  3506. DRM_ERROR("Failed to init rlc BOs!\n");
  3507. return r;
  3508. }
  3509. /* allocate wb buffer */
  3510. r = radeon_wb_init(rdev);
  3511. if (r)
  3512. return r;
  3513. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3514. if (r) {
  3515. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3516. return r;
  3517. }
  3518. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3519. if (r) {
  3520. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3521. return r;
  3522. }
  3523. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3524. if (r) {
  3525. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3526. return r;
  3527. }
  3528. /* Enable IRQ */
  3529. r = si_irq_init(rdev);
  3530. if (r) {
  3531. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3532. radeon_irq_kms_fini(rdev);
  3533. return r;
  3534. }
  3535. si_irq_set(rdev);
  3536. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3537. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3538. CP_RB0_RPTR, CP_RB0_WPTR,
  3539. 0, 0xfffff, RADEON_CP_PACKET2);
  3540. if (r)
  3541. return r;
  3542. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3543. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  3544. CP_RB1_RPTR, CP_RB1_WPTR,
  3545. 0, 0xfffff, RADEON_CP_PACKET2);
  3546. if (r)
  3547. return r;
  3548. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3549. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  3550. CP_RB2_RPTR, CP_RB2_WPTR,
  3551. 0, 0xfffff, RADEON_CP_PACKET2);
  3552. if (r)
  3553. return r;
  3554. r = si_cp_load_microcode(rdev);
  3555. if (r)
  3556. return r;
  3557. r = si_cp_resume(rdev);
  3558. if (r)
  3559. return r;
  3560. r = radeon_ib_pool_start(rdev);
  3561. if (r)
  3562. return r;
  3563. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3564. if (r) {
  3565. DRM_ERROR("radeon: failed testing IB (%d) on CP ring 0\n", r);
  3566. rdev->accel_working = false;
  3567. return r;
  3568. }
  3569. r = radeon_ib_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  3570. if (r) {
  3571. DRM_ERROR("radeon: failed testing IB (%d) on CP ring 1\n", r);
  3572. rdev->accel_working = false;
  3573. return r;
  3574. }
  3575. r = radeon_ib_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  3576. if (r) {
  3577. DRM_ERROR("radeon: failed testing IB (%d) on CP ring 2\n", r);
  3578. rdev->accel_working = false;
  3579. return r;
  3580. }
  3581. r = radeon_vm_manager_start(rdev);
  3582. if (r)
  3583. return r;
  3584. return 0;
  3585. }
  3586. int si_resume(struct radeon_device *rdev)
  3587. {
  3588. int r;
  3589. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3590. * posting will perform necessary task to bring back GPU into good
  3591. * shape.
  3592. */
  3593. /* post card */
  3594. atom_asic_init(rdev->mode_info.atom_context);
  3595. rdev->accel_working = true;
  3596. r = si_startup(rdev);
  3597. if (r) {
  3598. DRM_ERROR("si startup failed on resume\n");
  3599. rdev->accel_working = false;
  3600. return r;
  3601. }
  3602. return r;
  3603. }
  3604. int si_suspend(struct radeon_device *rdev)
  3605. {
  3606. /* FIXME: we should wait for ring to be empty */
  3607. radeon_ib_pool_suspend(rdev);
  3608. radeon_vm_manager_suspend(rdev);
  3609. #if 0
  3610. r600_blit_suspend(rdev);
  3611. #endif
  3612. si_cp_enable(rdev, false);
  3613. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3614. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3615. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3616. si_irq_suspend(rdev);
  3617. radeon_wb_disable(rdev);
  3618. si_pcie_gart_disable(rdev);
  3619. return 0;
  3620. }
  3621. /* Plan is to move initialization in that function and use
  3622. * helper function so that radeon_device_init pretty much
  3623. * do nothing more than calling asic specific function. This
  3624. * should also allow to remove a bunch of callback function
  3625. * like vram_info.
  3626. */
  3627. int si_init(struct radeon_device *rdev)
  3628. {
  3629. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3630. int r;
  3631. /* Read BIOS */
  3632. if (!radeon_get_bios(rdev)) {
  3633. if (ASIC_IS_AVIVO(rdev))
  3634. return -EINVAL;
  3635. }
  3636. /* Must be an ATOMBIOS */
  3637. if (!rdev->is_atom_bios) {
  3638. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  3639. return -EINVAL;
  3640. }
  3641. r = radeon_atombios_init(rdev);
  3642. if (r)
  3643. return r;
  3644. /* Post card if necessary */
  3645. if (!radeon_card_posted(rdev)) {
  3646. if (!rdev->bios) {
  3647. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3648. return -EINVAL;
  3649. }
  3650. DRM_INFO("GPU not posted. posting now...\n");
  3651. atom_asic_init(rdev->mode_info.atom_context);
  3652. }
  3653. /* Initialize scratch registers */
  3654. si_scratch_init(rdev);
  3655. /* Initialize surface registers */
  3656. radeon_surface_init(rdev);
  3657. /* Initialize clocks */
  3658. radeon_get_clock_info(rdev->ddev);
  3659. /* Fence driver */
  3660. r = radeon_fence_driver_init(rdev);
  3661. if (r)
  3662. return r;
  3663. /* initialize memory controller */
  3664. r = si_mc_init(rdev);
  3665. if (r)
  3666. return r;
  3667. /* Memory manager */
  3668. r = radeon_bo_init(rdev);
  3669. if (r)
  3670. return r;
  3671. r = radeon_irq_kms_init(rdev);
  3672. if (r)
  3673. return r;
  3674. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3675. ring->ring_obj = NULL;
  3676. r600_ring_init(rdev, ring, 1024 * 1024);
  3677. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3678. ring->ring_obj = NULL;
  3679. r600_ring_init(rdev, ring, 1024 * 1024);
  3680. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3681. ring->ring_obj = NULL;
  3682. r600_ring_init(rdev, ring, 1024 * 1024);
  3683. rdev->ih.ring_obj = NULL;
  3684. r600_ih_ring_init(rdev, 64 * 1024);
  3685. r = r600_pcie_gart_init(rdev);
  3686. if (r)
  3687. return r;
  3688. r = radeon_ib_pool_init(rdev);
  3689. rdev->accel_working = true;
  3690. if (r) {
  3691. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3692. rdev->accel_working = false;
  3693. }
  3694. r = radeon_vm_manager_init(rdev);
  3695. if (r) {
  3696. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  3697. }
  3698. r = si_startup(rdev);
  3699. if (r) {
  3700. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3701. si_cp_fini(rdev);
  3702. si_irq_fini(rdev);
  3703. si_rlc_fini(rdev);
  3704. radeon_wb_fini(rdev);
  3705. r100_ib_fini(rdev);
  3706. radeon_vm_manager_fini(rdev);
  3707. radeon_irq_kms_fini(rdev);
  3708. si_pcie_gart_fini(rdev);
  3709. rdev->accel_working = false;
  3710. }
  3711. /* Don't start up if the MC ucode is missing.
  3712. * The default clocks and voltages before the MC ucode
  3713. * is loaded are not suffient for advanced operations.
  3714. */
  3715. if (!rdev->mc_fw) {
  3716. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3717. return -EINVAL;
  3718. }
  3719. return 0;
  3720. }
  3721. void si_fini(struct radeon_device *rdev)
  3722. {
  3723. #if 0
  3724. r600_blit_fini(rdev);
  3725. #endif
  3726. si_cp_fini(rdev);
  3727. si_irq_fini(rdev);
  3728. si_rlc_fini(rdev);
  3729. radeon_wb_fini(rdev);
  3730. radeon_vm_manager_fini(rdev);
  3731. r100_ib_fini(rdev);
  3732. radeon_irq_kms_fini(rdev);
  3733. si_pcie_gart_fini(rdev);
  3734. r600_vram_scratch_fini(rdev);
  3735. radeon_gem_fini(rdev);
  3736. radeon_fence_driver_fini(rdev);
  3737. radeon_bo_fini(rdev);
  3738. radeon_atombios_fini(rdev);
  3739. kfree(rdev->bios);
  3740. rdev->bios = NULL;
  3741. }