nouveau_drv.h 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "nouveau@lists.freedesktop.org"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20120316"
  31. #define DRIVER_MAJOR 1
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 0
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 128
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. struct sg_table *sg;
  74. };
  75. struct nouveau_tile_reg {
  76. bool used;
  77. uint32_t addr;
  78. uint32_t limit;
  79. uint32_t pitch;
  80. uint32_t zcomp;
  81. struct drm_mm_node *tag_mem;
  82. struct nouveau_fence *fence;
  83. };
  84. struct nouveau_bo {
  85. struct ttm_buffer_object bo;
  86. struct ttm_placement placement;
  87. u32 valid_domains;
  88. u32 placements[3];
  89. u32 busy_placements[3];
  90. struct ttm_bo_kmap_obj kmap;
  91. struct list_head head;
  92. /* protected by ttm_bo_reserve() */
  93. struct drm_file *reserved_by;
  94. struct list_head entry;
  95. int pbbo_index;
  96. bool validate_mapped;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
  138. #define NVOBJ_ENGINE_BSP 6
  139. #define NVOBJ_ENGINE_VP 7
  140. #define NVOBJ_ENGINE_DISPLAY 15
  141. #define NVOBJ_ENGINE_NR 16
  142. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  143. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  144. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  145. #define NVOBJ_FLAG_VM (1 << 3)
  146. #define NVOBJ_FLAG_VM_USER (1 << 4)
  147. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  148. struct nouveau_gpuobj {
  149. struct drm_device *dev;
  150. struct kref refcount;
  151. struct list_head list;
  152. void *node;
  153. u32 *suspend;
  154. uint32_t flags;
  155. u32 size;
  156. u32 pinst; /* PRAMIN BAR offset */
  157. u32 cinst; /* Channel offset */
  158. u64 vinst; /* VRAM address */
  159. u64 linst; /* VM address */
  160. uint32_t engine;
  161. uint32_t class;
  162. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  163. void *priv;
  164. };
  165. struct nouveau_page_flip_state {
  166. struct list_head head;
  167. struct drm_pending_vblank_event *event;
  168. int crtc, bpp, pitch, x, y;
  169. uint64_t offset;
  170. };
  171. enum nouveau_channel_mutex_class {
  172. NOUVEAU_UCHANNEL_MUTEX,
  173. NOUVEAU_KCHANNEL_MUTEX
  174. };
  175. struct nouveau_channel {
  176. struct drm_device *dev;
  177. struct list_head list;
  178. int id;
  179. /* references to the channel data structure */
  180. struct kref ref;
  181. /* users of the hardware channel resources, the hardware
  182. * context will be kicked off when it reaches zero. */
  183. atomic_t users;
  184. struct mutex mutex;
  185. /* owner of this fifo */
  186. struct drm_file *file_priv;
  187. /* mapping of the fifo itself */
  188. struct drm_local_map *map;
  189. /* mapping of the regs controlling the fifo */
  190. void __iomem *user;
  191. uint32_t user_get;
  192. uint32_t user_get_hi;
  193. uint32_t user_put;
  194. /* Fencing */
  195. struct {
  196. /* lock protects the pending list only */
  197. spinlock_t lock;
  198. struct list_head pending;
  199. uint32_t sequence;
  200. uint32_t sequence_ack;
  201. atomic_t last_sequence_irq;
  202. struct nouveau_vma vma;
  203. } fence;
  204. /* DMA push buffer */
  205. struct nouveau_gpuobj *pushbuf;
  206. struct nouveau_bo *pushbuf_bo;
  207. struct nouveau_vma pushbuf_vma;
  208. uint64_t pushbuf_base;
  209. /* Notifier memory */
  210. struct nouveau_bo *notifier_bo;
  211. struct nouveau_vma notifier_vma;
  212. struct drm_mm notifier_heap;
  213. /* PFIFO context */
  214. struct nouveau_gpuobj *ramfc;
  215. struct nouveau_gpuobj *cache;
  216. void *fifo_priv;
  217. /* Execution engine contexts */
  218. void *engctx[NVOBJ_ENGINE_NR];
  219. /* NV50 VM */
  220. struct nouveau_vm *vm;
  221. struct nouveau_gpuobj *vm_pd;
  222. /* Objects */
  223. struct nouveau_gpuobj *ramin; /* Private instmem */
  224. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  225. struct nouveau_ramht *ramht; /* Hash table */
  226. /* GPU object info for stuff used in-kernel (mm_enabled) */
  227. uint32_t m2mf_ntfy;
  228. uint32_t vram_handle;
  229. uint32_t gart_handle;
  230. bool accel_done;
  231. /* Push buffer state (only for drm's channel on !mm_enabled) */
  232. struct {
  233. int max;
  234. int free;
  235. int cur;
  236. int put;
  237. /* access via pushbuf_bo */
  238. int ib_base;
  239. int ib_max;
  240. int ib_free;
  241. int ib_put;
  242. } dma;
  243. uint32_t sw_subchannel[8];
  244. struct nouveau_vma dispc_vma[4];
  245. struct {
  246. struct nouveau_gpuobj *vblsem;
  247. uint32_t vblsem_head;
  248. uint32_t vblsem_offset;
  249. uint32_t vblsem_rval;
  250. struct list_head vbl_wait;
  251. struct list_head flip;
  252. } nvsw;
  253. struct {
  254. bool active;
  255. char name[32];
  256. struct drm_info_list info;
  257. } debugfs;
  258. };
  259. struct nouveau_exec_engine {
  260. void (*destroy)(struct drm_device *, int engine);
  261. int (*init)(struct drm_device *, int engine);
  262. int (*fini)(struct drm_device *, int engine, bool suspend);
  263. int (*context_new)(struct nouveau_channel *, int engine);
  264. void (*context_del)(struct nouveau_channel *, int engine);
  265. int (*object_new)(struct nouveau_channel *, int engine,
  266. u32 handle, u16 class);
  267. void (*set_tile_region)(struct drm_device *dev, int i);
  268. void (*tlb_flush)(struct drm_device *, int engine);
  269. };
  270. struct nouveau_instmem_engine {
  271. void *priv;
  272. int (*init)(struct drm_device *dev);
  273. void (*takedown)(struct drm_device *dev);
  274. int (*suspend)(struct drm_device *dev);
  275. void (*resume)(struct drm_device *dev);
  276. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  277. u32 size, u32 align);
  278. void (*put)(struct nouveau_gpuobj *);
  279. int (*map)(struct nouveau_gpuobj *);
  280. void (*unmap)(struct nouveau_gpuobj *);
  281. void (*flush)(struct drm_device *);
  282. };
  283. struct nouveau_mc_engine {
  284. int (*init)(struct drm_device *dev);
  285. void (*takedown)(struct drm_device *dev);
  286. };
  287. struct nouveau_timer_engine {
  288. int (*init)(struct drm_device *dev);
  289. void (*takedown)(struct drm_device *dev);
  290. uint64_t (*read)(struct drm_device *dev);
  291. };
  292. struct nouveau_fb_engine {
  293. int num_tiles;
  294. struct drm_mm tag_heap;
  295. void *priv;
  296. int (*init)(struct drm_device *dev);
  297. void (*takedown)(struct drm_device *dev);
  298. void (*init_tile_region)(struct drm_device *dev, int i,
  299. uint32_t addr, uint32_t size,
  300. uint32_t pitch, uint32_t flags);
  301. void (*set_tile_region)(struct drm_device *dev, int i);
  302. void (*free_tile_region)(struct drm_device *dev, int i);
  303. };
  304. struct nouveau_fifo_engine {
  305. void *priv;
  306. int channels;
  307. struct nouveau_gpuobj *playlist[2];
  308. int cur_playlist;
  309. int (*init)(struct drm_device *);
  310. void (*takedown)(struct drm_device *);
  311. void (*disable)(struct drm_device *);
  312. void (*enable)(struct drm_device *);
  313. bool (*reassign)(struct drm_device *, bool enable);
  314. bool (*cache_pull)(struct drm_device *dev, bool enable);
  315. int (*channel_id)(struct drm_device *);
  316. int (*create_context)(struct nouveau_channel *);
  317. void (*destroy_context)(struct nouveau_channel *);
  318. int (*load_context)(struct nouveau_channel *);
  319. int (*unload_context)(struct drm_device *);
  320. void (*tlb_flush)(struct drm_device *dev);
  321. };
  322. struct nouveau_display_engine {
  323. void *priv;
  324. int (*early_init)(struct drm_device *);
  325. void (*late_takedown)(struct drm_device *);
  326. int (*create)(struct drm_device *);
  327. void (*destroy)(struct drm_device *);
  328. int (*init)(struct drm_device *);
  329. void (*fini)(struct drm_device *);
  330. struct drm_property *dithering_mode;
  331. struct drm_property *dithering_depth;
  332. struct drm_property *underscan_property;
  333. struct drm_property *underscan_hborder_property;
  334. struct drm_property *underscan_vborder_property;
  335. /* not really hue and saturation: */
  336. struct drm_property *vibrant_hue_property;
  337. struct drm_property *color_vibrance_property;
  338. };
  339. struct nouveau_gpio_engine {
  340. spinlock_t lock;
  341. struct list_head isr;
  342. int (*init)(struct drm_device *);
  343. void (*fini)(struct drm_device *);
  344. int (*drive)(struct drm_device *, int line, int dir, int out);
  345. int (*sense)(struct drm_device *, int line);
  346. void (*irq_enable)(struct drm_device *, int line, bool);
  347. };
  348. struct nouveau_pm_voltage_level {
  349. u32 voltage; /* microvolts */
  350. u8 vid;
  351. };
  352. struct nouveau_pm_voltage {
  353. bool supported;
  354. u8 version;
  355. u8 vid_mask;
  356. struct nouveau_pm_voltage_level *level;
  357. int nr_level;
  358. };
  359. /* Exclusive upper limits */
  360. #define NV_MEM_CL_DDR2_MAX 8
  361. #define NV_MEM_WR_DDR2_MAX 9
  362. #define NV_MEM_CL_DDR3_MAX 17
  363. #define NV_MEM_WR_DDR3_MAX 17
  364. #define NV_MEM_CL_GDDR3_MAX 16
  365. #define NV_MEM_WR_GDDR3_MAX 18
  366. #define NV_MEM_CL_GDDR5_MAX 21
  367. #define NV_MEM_WR_GDDR5_MAX 20
  368. struct nouveau_pm_memtiming {
  369. int id;
  370. u32 reg[9];
  371. u32 mr[4];
  372. u8 tCWL;
  373. u8 odt;
  374. u8 drive_strength;
  375. };
  376. struct nouveau_pm_tbl_header {
  377. u8 version;
  378. u8 header_len;
  379. u8 entry_cnt;
  380. u8 entry_len;
  381. };
  382. struct nouveau_pm_tbl_entry {
  383. u8 tWR;
  384. u8 tWTR;
  385. u8 tCL;
  386. u8 tRC;
  387. u8 empty_4;
  388. u8 tRFC; /* Byte 5 */
  389. u8 empty_6;
  390. u8 tRAS; /* Byte 7 */
  391. u8 empty_8;
  392. u8 tRP; /* Byte 9 */
  393. u8 tRCDRD;
  394. u8 tRCDWR;
  395. u8 tRRD;
  396. u8 tUNK_13;
  397. u8 RAM_FT1; /* 14, a bitmask of random RAM features */
  398. u8 empty_15;
  399. u8 tUNK_16;
  400. u8 empty_17;
  401. u8 tUNK_18;
  402. u8 tCWL;
  403. u8 tUNK_20, tUNK_21;
  404. };
  405. struct nouveau_pm_profile;
  406. struct nouveau_pm_profile_func {
  407. void (*destroy)(struct nouveau_pm_profile *);
  408. void (*init)(struct nouveau_pm_profile *);
  409. void (*fini)(struct nouveau_pm_profile *);
  410. struct nouveau_pm_level *(*select)(struct nouveau_pm_profile *);
  411. };
  412. struct nouveau_pm_profile {
  413. const struct nouveau_pm_profile_func *func;
  414. struct list_head head;
  415. char name[8];
  416. };
  417. #define NOUVEAU_PM_MAX_LEVEL 8
  418. struct nouveau_pm_level {
  419. struct nouveau_pm_profile profile;
  420. struct device_attribute dev_attr;
  421. char name[32];
  422. int id;
  423. struct nouveau_pm_memtiming timing;
  424. u32 memory;
  425. u16 memscript;
  426. u32 core;
  427. u32 shader;
  428. u32 rop;
  429. u32 copy;
  430. u32 daemon;
  431. u32 vdec;
  432. u32 dom6;
  433. u32 unka0; /* nva3:nvc0 */
  434. u32 hub01; /* nvc0- */
  435. u32 hub06; /* nvc0- */
  436. u32 hub07; /* nvc0- */
  437. u32 volt_min; /* microvolts */
  438. u32 volt_max;
  439. u8 fanspeed;
  440. };
  441. struct nouveau_pm_temp_sensor_constants {
  442. u16 offset_constant;
  443. s16 offset_mult;
  444. s16 offset_div;
  445. s16 slope_mult;
  446. s16 slope_div;
  447. };
  448. struct nouveau_pm_threshold_temp {
  449. s16 critical;
  450. s16 down_clock;
  451. s16 fan_boost;
  452. };
  453. struct nouveau_pm_fan {
  454. u32 percent;
  455. u32 min_duty;
  456. u32 max_duty;
  457. u32 pwm_freq;
  458. u32 pwm_divisor;
  459. };
  460. struct nouveau_pm_engine {
  461. struct nouveau_pm_voltage voltage;
  462. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  463. int nr_perflvl;
  464. struct nouveau_pm_temp_sensor_constants sensor_constants;
  465. struct nouveau_pm_threshold_temp threshold_temp;
  466. struct nouveau_pm_fan fan;
  467. struct nouveau_pm_profile *profile_ac;
  468. struct nouveau_pm_profile *profile_dc;
  469. struct nouveau_pm_profile *profile;
  470. struct list_head profiles;
  471. struct nouveau_pm_level boot;
  472. struct nouveau_pm_level *cur;
  473. struct device *hwmon;
  474. struct notifier_block acpi_nb;
  475. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  476. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  477. int (*clocks_set)(struct drm_device *, void *);
  478. int (*voltage_get)(struct drm_device *);
  479. int (*voltage_set)(struct drm_device *, int voltage);
  480. int (*pwm_get)(struct drm_device *, int line, u32*, u32*);
  481. int (*pwm_set)(struct drm_device *, int line, u32, u32);
  482. int (*temp_get)(struct drm_device *);
  483. };
  484. struct nouveau_vram_engine {
  485. struct nouveau_mm mm;
  486. int (*init)(struct drm_device *);
  487. void (*takedown)(struct drm_device *dev);
  488. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  489. u32 type, struct nouveau_mem **);
  490. void (*put)(struct drm_device *, struct nouveau_mem **);
  491. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  492. };
  493. struct nouveau_engine {
  494. struct nouveau_instmem_engine instmem;
  495. struct nouveau_mc_engine mc;
  496. struct nouveau_timer_engine timer;
  497. struct nouveau_fb_engine fb;
  498. struct nouveau_fifo_engine fifo;
  499. struct nouveau_display_engine display;
  500. struct nouveau_gpio_engine gpio;
  501. struct nouveau_pm_engine pm;
  502. struct nouveau_vram_engine vram;
  503. };
  504. struct nouveau_pll_vals {
  505. union {
  506. struct {
  507. #ifdef __BIG_ENDIAN
  508. uint8_t N1, M1, N2, M2;
  509. #else
  510. uint8_t M1, N1, M2, N2;
  511. #endif
  512. };
  513. struct {
  514. uint16_t NM1, NM2;
  515. } __attribute__((packed));
  516. };
  517. int log2P;
  518. int refclk;
  519. };
  520. enum nv04_fp_display_regs {
  521. FP_DISPLAY_END,
  522. FP_TOTAL,
  523. FP_CRTC,
  524. FP_SYNC_START,
  525. FP_SYNC_END,
  526. FP_VALID_START,
  527. FP_VALID_END
  528. };
  529. struct nv04_crtc_reg {
  530. unsigned char MiscOutReg;
  531. uint8_t CRTC[0xa0];
  532. uint8_t CR58[0x10];
  533. uint8_t Sequencer[5];
  534. uint8_t Graphics[9];
  535. uint8_t Attribute[21];
  536. unsigned char DAC[768];
  537. /* PCRTC regs */
  538. uint32_t fb_start;
  539. uint32_t crtc_cfg;
  540. uint32_t cursor_cfg;
  541. uint32_t gpio_ext;
  542. uint32_t crtc_830;
  543. uint32_t crtc_834;
  544. uint32_t crtc_850;
  545. uint32_t crtc_eng_ctrl;
  546. /* PRAMDAC regs */
  547. uint32_t nv10_cursync;
  548. struct nouveau_pll_vals pllvals;
  549. uint32_t ramdac_gen_ctrl;
  550. uint32_t ramdac_630;
  551. uint32_t ramdac_634;
  552. uint32_t tv_setup;
  553. uint32_t tv_vtotal;
  554. uint32_t tv_vskew;
  555. uint32_t tv_vsync_delay;
  556. uint32_t tv_htotal;
  557. uint32_t tv_hskew;
  558. uint32_t tv_hsync_delay;
  559. uint32_t tv_hsync_delay2;
  560. uint32_t fp_horiz_regs[7];
  561. uint32_t fp_vert_regs[7];
  562. uint32_t dither;
  563. uint32_t fp_control;
  564. uint32_t dither_regs[6];
  565. uint32_t fp_debug_0;
  566. uint32_t fp_debug_1;
  567. uint32_t fp_debug_2;
  568. uint32_t fp_margin_color;
  569. uint32_t ramdac_8c0;
  570. uint32_t ramdac_a20;
  571. uint32_t ramdac_a24;
  572. uint32_t ramdac_a34;
  573. uint32_t ctv_regs[38];
  574. };
  575. struct nv04_output_reg {
  576. uint32_t output;
  577. int head;
  578. };
  579. struct nv04_mode_state {
  580. struct nv04_crtc_reg crtc_reg[2];
  581. uint32_t pllsel;
  582. uint32_t sel_clk;
  583. };
  584. enum nouveau_card_type {
  585. NV_04 = 0x04,
  586. NV_10 = 0x10,
  587. NV_20 = 0x20,
  588. NV_30 = 0x30,
  589. NV_40 = 0x40,
  590. NV_50 = 0x50,
  591. NV_C0 = 0xc0,
  592. NV_D0 = 0xd0,
  593. NV_E0 = 0xe0,
  594. };
  595. struct drm_nouveau_private {
  596. struct drm_device *dev;
  597. bool noaccel;
  598. /* the card type, takes NV_* as values */
  599. enum nouveau_card_type card_type;
  600. /* exact chipset, derived from NV_PMC_BOOT_0 */
  601. int chipset;
  602. int flags;
  603. u32 crystal;
  604. void __iomem *mmio;
  605. spinlock_t ramin_lock;
  606. void __iomem *ramin;
  607. u32 ramin_size;
  608. u32 ramin_base;
  609. bool ramin_available;
  610. struct drm_mm ramin_heap;
  611. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  612. struct list_head gpuobj_list;
  613. struct list_head classes;
  614. struct nouveau_bo *vga_ram;
  615. /* interrupt handling */
  616. void (*irq_handler[32])(struct drm_device *);
  617. bool msi_enabled;
  618. struct list_head vbl_waiting;
  619. struct {
  620. struct drm_global_reference mem_global_ref;
  621. struct ttm_bo_global_ref bo_global_ref;
  622. struct ttm_bo_device bdev;
  623. atomic_t validate_sequence;
  624. } ttm;
  625. struct {
  626. spinlock_t lock;
  627. struct drm_mm heap;
  628. struct nouveau_bo *bo;
  629. } fence;
  630. struct {
  631. spinlock_t lock;
  632. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  633. } channels;
  634. struct nouveau_engine engine;
  635. struct nouveau_channel *channel;
  636. /* For PFIFO and PGRAPH. */
  637. spinlock_t context_switch_lock;
  638. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  639. spinlock_t vm_lock;
  640. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  641. struct nouveau_ramht *ramht;
  642. struct nouveau_gpuobj *ramfc;
  643. struct nouveau_gpuobj *ramro;
  644. uint32_t ramin_rsvd_vram;
  645. struct {
  646. enum {
  647. NOUVEAU_GART_NONE = 0,
  648. NOUVEAU_GART_AGP, /* AGP */
  649. NOUVEAU_GART_PDMA, /* paged dma object */
  650. NOUVEAU_GART_HW /* on-chip gart/vm */
  651. } type;
  652. uint64_t aper_base;
  653. uint64_t aper_size;
  654. uint64_t aper_free;
  655. struct ttm_backend_func *func;
  656. struct {
  657. struct page *page;
  658. dma_addr_t addr;
  659. } dummy;
  660. struct nouveau_gpuobj *sg_ctxdma;
  661. } gart_info;
  662. /* nv10-nv40 tiling regions */
  663. struct {
  664. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  665. spinlock_t lock;
  666. } tile;
  667. /* VRAM/fb configuration */
  668. enum {
  669. NV_MEM_TYPE_UNKNOWN = 0,
  670. NV_MEM_TYPE_STOLEN,
  671. NV_MEM_TYPE_SGRAM,
  672. NV_MEM_TYPE_SDRAM,
  673. NV_MEM_TYPE_DDR1,
  674. NV_MEM_TYPE_DDR2,
  675. NV_MEM_TYPE_DDR3,
  676. NV_MEM_TYPE_GDDR2,
  677. NV_MEM_TYPE_GDDR3,
  678. NV_MEM_TYPE_GDDR4,
  679. NV_MEM_TYPE_GDDR5
  680. } vram_type;
  681. uint64_t vram_size;
  682. uint64_t vram_sys_base;
  683. bool vram_rank_B;
  684. uint64_t fb_available_size;
  685. uint64_t fb_mappable_pages;
  686. uint64_t fb_aper_free;
  687. int fb_mtrr;
  688. /* BAR control (NV50-) */
  689. struct nouveau_vm *bar1_vm;
  690. struct nouveau_vm *bar3_vm;
  691. /* G8x/G9x virtual address space */
  692. struct nouveau_vm *chan_vm;
  693. struct nvbios vbios;
  694. u8 *mxms;
  695. struct list_head i2c_ports;
  696. struct nv04_mode_state mode_reg;
  697. struct nv04_mode_state saved_reg;
  698. uint32_t saved_vga_font[4][16384];
  699. uint32_t crtc_owner;
  700. uint32_t dac_users[4];
  701. struct backlight_device *backlight;
  702. struct {
  703. struct dentry *channel_root;
  704. } debugfs;
  705. struct nouveau_fbdev *nfbdev;
  706. struct apertures_struct *apertures;
  707. };
  708. static inline struct drm_nouveau_private *
  709. nouveau_private(struct drm_device *dev)
  710. {
  711. return dev->dev_private;
  712. }
  713. static inline struct drm_nouveau_private *
  714. nouveau_bdev(struct ttm_bo_device *bd)
  715. {
  716. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  717. }
  718. static inline int
  719. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  720. {
  721. struct nouveau_bo *prev;
  722. if (!pnvbo)
  723. return -EINVAL;
  724. prev = *pnvbo;
  725. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  726. if (prev) {
  727. struct ttm_buffer_object *bo = &prev->bo;
  728. ttm_bo_unref(&bo);
  729. }
  730. return 0;
  731. }
  732. /* nouveau_drv.c */
  733. extern int nouveau_modeset;
  734. extern int nouveau_agpmode;
  735. extern int nouveau_duallink;
  736. extern int nouveau_uscript_lvds;
  737. extern int nouveau_uscript_tmds;
  738. extern int nouveau_vram_pushbuf;
  739. extern int nouveau_vram_notify;
  740. extern char *nouveau_vram_type;
  741. extern int nouveau_fbpercrtc;
  742. extern int nouveau_tv_disable;
  743. extern char *nouveau_tv_norm;
  744. extern int nouveau_reg_debug;
  745. extern char *nouveau_vbios;
  746. extern int nouveau_ignorelid;
  747. extern int nouveau_nofbaccel;
  748. extern int nouveau_noaccel;
  749. extern int nouveau_force_post;
  750. extern int nouveau_override_conntype;
  751. extern char *nouveau_perflvl;
  752. extern int nouveau_perflvl_wr;
  753. extern int nouveau_msi;
  754. extern int nouveau_ctxfw;
  755. extern int nouveau_mxmdcb;
  756. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  757. extern int nouveau_pci_resume(struct pci_dev *pdev);
  758. /* nouveau_state.c */
  759. extern int nouveau_open(struct drm_device *, struct drm_file *);
  760. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  761. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  762. extern int nouveau_load(struct drm_device *, unsigned long flags);
  763. extern int nouveau_firstopen(struct drm_device *);
  764. extern void nouveau_lastclose(struct drm_device *);
  765. extern int nouveau_unload(struct drm_device *);
  766. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  767. struct drm_file *);
  768. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  769. struct drm_file *);
  770. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  771. uint32_t reg, uint32_t mask, uint32_t val);
  772. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  773. uint32_t reg, uint32_t mask, uint32_t val);
  774. extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
  775. bool (*cond)(void *), void *);
  776. extern bool nouveau_wait_for_idle(struct drm_device *);
  777. extern int nouveau_card_init(struct drm_device *);
  778. /* nouveau_mem.c */
  779. extern int nouveau_mem_vram_init(struct drm_device *);
  780. extern void nouveau_mem_vram_fini(struct drm_device *);
  781. extern int nouveau_mem_gart_init(struct drm_device *);
  782. extern void nouveau_mem_gart_fini(struct drm_device *);
  783. extern int nouveau_mem_init_agp(struct drm_device *);
  784. extern int nouveau_mem_reset_agp(struct drm_device *);
  785. extern void nouveau_mem_close(struct drm_device *);
  786. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  787. extern int nouveau_mem_timing_calc(struct drm_device *, u32 freq,
  788. struct nouveau_pm_memtiming *);
  789. extern void nouveau_mem_timing_read(struct drm_device *,
  790. struct nouveau_pm_memtiming *);
  791. extern int nouveau_mem_vbios_type(struct drm_device *);
  792. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  793. struct drm_device *dev, uint32_t addr, uint32_t size,
  794. uint32_t pitch, uint32_t flags);
  795. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  796. struct nouveau_tile_reg *tile,
  797. struct nouveau_fence *fence);
  798. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  799. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  800. /* nouveau_notifier.c */
  801. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  802. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  803. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  804. int cout, uint32_t start, uint32_t end,
  805. uint32_t *offset);
  806. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  807. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  808. struct drm_file *);
  809. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  810. struct drm_file *);
  811. /* nouveau_channel.c */
  812. extern struct drm_ioctl_desc nouveau_ioctls[];
  813. extern int nouveau_max_ioctl;
  814. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  815. extern int nouveau_channel_alloc(struct drm_device *dev,
  816. struct nouveau_channel **chan,
  817. struct drm_file *file_priv,
  818. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  819. extern struct nouveau_channel *
  820. nouveau_channel_get_unlocked(struct nouveau_channel *);
  821. extern struct nouveau_channel *
  822. nouveau_channel_get(struct drm_file *, int id);
  823. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  824. extern void nouveau_channel_put(struct nouveau_channel **);
  825. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  826. struct nouveau_channel **pchan);
  827. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  828. /* nouveau_object.c */
  829. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  830. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  831. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  832. } while (0)
  833. #define NVOBJ_ENGINE_DEL(d, e) do { \
  834. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  835. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  836. } while (0)
  837. #define NVOBJ_CLASS(d, c, e) do { \
  838. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  839. if (ret) \
  840. return ret; \
  841. } while (0)
  842. #define NVOBJ_MTHD(d, c, m, e) do { \
  843. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  844. if (ret) \
  845. return ret; \
  846. } while (0)
  847. extern int nouveau_gpuobj_early_init(struct drm_device *);
  848. extern int nouveau_gpuobj_init(struct drm_device *);
  849. extern void nouveau_gpuobj_takedown(struct drm_device *);
  850. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  851. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  852. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  853. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  854. int (*exec)(struct nouveau_channel *,
  855. u32 class, u32 mthd, u32 data));
  856. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  857. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  858. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  859. uint32_t vram_h, uint32_t tt_h);
  860. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  861. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  862. uint32_t size, int align, uint32_t flags,
  863. struct nouveau_gpuobj **);
  864. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  865. struct nouveau_gpuobj **);
  866. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  867. u32 size, u32 flags,
  868. struct nouveau_gpuobj **);
  869. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  870. uint64_t offset, uint64_t size, int access,
  871. int target, struct nouveau_gpuobj **);
  872. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  873. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  874. u64 size, int target, int access, u32 type,
  875. u32 comp, struct nouveau_gpuobj **pobj);
  876. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  877. int class, u64 base, u64 size, int target,
  878. int access, u32 type, u32 comp);
  879. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  880. struct drm_file *);
  881. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  882. struct drm_file *);
  883. /* nouveau_irq.c */
  884. extern int nouveau_irq_init(struct drm_device *);
  885. extern void nouveau_irq_fini(struct drm_device *);
  886. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  887. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  888. void (*)(struct drm_device *));
  889. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  890. extern void nouveau_irq_preinstall(struct drm_device *);
  891. extern int nouveau_irq_postinstall(struct drm_device *);
  892. extern void nouveau_irq_uninstall(struct drm_device *);
  893. /* nouveau_sgdma.c */
  894. extern int nouveau_sgdma_init(struct drm_device *);
  895. extern void nouveau_sgdma_takedown(struct drm_device *);
  896. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  897. uint32_t offset);
  898. extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
  899. unsigned long size,
  900. uint32_t page_flags,
  901. struct page *dummy_read_page);
  902. /* nouveau_debugfs.c */
  903. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  904. extern int nouveau_debugfs_init(struct drm_minor *);
  905. extern void nouveau_debugfs_takedown(struct drm_minor *);
  906. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  907. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  908. #else
  909. static inline int
  910. nouveau_debugfs_init(struct drm_minor *minor)
  911. {
  912. return 0;
  913. }
  914. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  915. {
  916. }
  917. static inline int
  918. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  919. {
  920. return 0;
  921. }
  922. static inline void
  923. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  924. {
  925. }
  926. #endif
  927. /* nouveau_dma.c */
  928. extern void nouveau_dma_init(struct nouveau_channel *);
  929. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  930. /* nouveau_acpi.c */
  931. #define ROM_BIOS_PAGE 4096
  932. #if defined(CONFIG_ACPI)
  933. void nouveau_register_dsm_handler(void);
  934. void nouveau_unregister_dsm_handler(void);
  935. void nouveau_switcheroo_optimus_dsm(void);
  936. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  937. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  938. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  939. #else
  940. static inline void nouveau_register_dsm_handler(void) {}
  941. static inline void nouveau_unregister_dsm_handler(void) {}
  942. static inline void nouveau_switcheroo_optimus_dsm(void) {}
  943. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  944. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  945. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  946. #endif
  947. /* nouveau_backlight.c */
  948. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  949. extern int nouveau_backlight_init(struct drm_device *);
  950. extern void nouveau_backlight_exit(struct drm_device *);
  951. #else
  952. static inline int nouveau_backlight_init(struct drm_device *dev)
  953. {
  954. return 0;
  955. }
  956. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  957. #endif
  958. /* nouveau_bios.c */
  959. extern int nouveau_bios_init(struct drm_device *);
  960. extern void nouveau_bios_takedown(struct drm_device *dev);
  961. extern int nouveau_run_vbios_init(struct drm_device *);
  962. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  963. struct dcb_entry *, int crtc);
  964. extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
  965. extern struct dcb_connector_table_entry *
  966. nouveau_bios_connector_entry(struct drm_device *, int index);
  967. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  968. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  969. struct pll_lims *);
  970. extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
  971. struct dcb_entry *, int crtc);
  972. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  973. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  974. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  975. bool *dl, bool *if_is_24bit);
  976. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  977. int head, int pxclk);
  978. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  979. enum LVDS_script, int pxclk);
  980. bool bios_encoder_match(struct dcb_entry *, u32 hash);
  981. /* nouveau_mxm.c */
  982. int nouveau_mxm_init(struct drm_device *dev);
  983. void nouveau_mxm_fini(struct drm_device *dev);
  984. /* nouveau_ttm.c */
  985. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  986. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  987. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  988. /* nouveau_hdmi.c */
  989. void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
  990. /* nv04_fb.c */
  991. extern int nv04_fb_vram_init(struct drm_device *);
  992. extern int nv04_fb_init(struct drm_device *);
  993. extern void nv04_fb_takedown(struct drm_device *);
  994. /* nv10_fb.c */
  995. extern int nv10_fb_vram_init(struct drm_device *dev);
  996. extern int nv1a_fb_vram_init(struct drm_device *dev);
  997. extern int nv10_fb_init(struct drm_device *);
  998. extern void nv10_fb_takedown(struct drm_device *);
  999. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  1000. uint32_t addr, uint32_t size,
  1001. uint32_t pitch, uint32_t flags);
  1002. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  1003. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  1004. /* nv20_fb.c */
  1005. extern int nv20_fb_vram_init(struct drm_device *dev);
  1006. extern int nv20_fb_init(struct drm_device *);
  1007. extern void nv20_fb_takedown(struct drm_device *);
  1008. extern void nv20_fb_init_tile_region(struct drm_device *dev, int i,
  1009. uint32_t addr, uint32_t size,
  1010. uint32_t pitch, uint32_t flags);
  1011. extern void nv20_fb_set_tile_region(struct drm_device *dev, int i);
  1012. extern void nv20_fb_free_tile_region(struct drm_device *dev, int i);
  1013. /* nv30_fb.c */
  1014. extern int nv30_fb_init(struct drm_device *);
  1015. extern void nv30_fb_takedown(struct drm_device *);
  1016. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  1017. uint32_t addr, uint32_t size,
  1018. uint32_t pitch, uint32_t flags);
  1019. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  1020. /* nv40_fb.c */
  1021. extern int nv40_fb_vram_init(struct drm_device *dev);
  1022. extern int nv40_fb_init(struct drm_device *);
  1023. extern void nv40_fb_takedown(struct drm_device *);
  1024. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  1025. /* nv50_fb.c */
  1026. extern int nv50_fb_init(struct drm_device *);
  1027. extern void nv50_fb_takedown(struct drm_device *);
  1028. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  1029. /* nvc0_fb.c */
  1030. extern int nvc0_fb_init(struct drm_device *);
  1031. extern void nvc0_fb_takedown(struct drm_device *);
  1032. /* nv04_fifo.c */
  1033. extern int nv04_fifo_init(struct drm_device *);
  1034. extern void nv04_fifo_fini(struct drm_device *);
  1035. extern void nv04_fifo_disable(struct drm_device *);
  1036. extern void nv04_fifo_enable(struct drm_device *);
  1037. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  1038. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  1039. extern int nv04_fifo_channel_id(struct drm_device *);
  1040. extern int nv04_fifo_create_context(struct nouveau_channel *);
  1041. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  1042. extern int nv04_fifo_load_context(struct nouveau_channel *);
  1043. extern int nv04_fifo_unload_context(struct drm_device *);
  1044. extern void nv04_fifo_isr(struct drm_device *);
  1045. /* nv10_fifo.c */
  1046. extern int nv10_fifo_init(struct drm_device *);
  1047. extern int nv10_fifo_channel_id(struct drm_device *);
  1048. extern int nv10_fifo_create_context(struct nouveau_channel *);
  1049. extern int nv10_fifo_load_context(struct nouveau_channel *);
  1050. extern int nv10_fifo_unload_context(struct drm_device *);
  1051. /* nv40_fifo.c */
  1052. extern int nv40_fifo_init(struct drm_device *);
  1053. extern int nv40_fifo_create_context(struct nouveau_channel *);
  1054. extern int nv40_fifo_load_context(struct nouveau_channel *);
  1055. extern int nv40_fifo_unload_context(struct drm_device *);
  1056. /* nv50_fifo.c */
  1057. extern int nv50_fifo_init(struct drm_device *);
  1058. extern void nv50_fifo_takedown(struct drm_device *);
  1059. extern int nv50_fifo_channel_id(struct drm_device *);
  1060. extern int nv50_fifo_create_context(struct nouveau_channel *);
  1061. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  1062. extern int nv50_fifo_load_context(struct nouveau_channel *);
  1063. extern int nv50_fifo_unload_context(struct drm_device *);
  1064. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  1065. /* nvc0_fifo.c */
  1066. extern int nvc0_fifo_init(struct drm_device *);
  1067. extern void nvc0_fifo_takedown(struct drm_device *);
  1068. extern void nvc0_fifo_disable(struct drm_device *);
  1069. extern void nvc0_fifo_enable(struct drm_device *);
  1070. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  1071. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  1072. extern int nvc0_fifo_channel_id(struct drm_device *);
  1073. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  1074. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  1075. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  1076. extern int nvc0_fifo_unload_context(struct drm_device *);
  1077. /* nv04_graph.c */
  1078. extern int nv04_graph_create(struct drm_device *);
  1079. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  1080. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  1081. u32 class, u32 mthd, u32 data);
  1082. extern struct nouveau_bitfield nv04_graph_nsource[];
  1083. /* nv10_graph.c */
  1084. extern int nv10_graph_create(struct drm_device *);
  1085. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  1086. extern struct nouveau_bitfield nv10_graph_intr[];
  1087. extern struct nouveau_bitfield nv10_graph_nstatus[];
  1088. /* nv20_graph.c */
  1089. extern int nv20_graph_create(struct drm_device *);
  1090. /* nv40_graph.c */
  1091. extern int nv40_graph_create(struct drm_device *);
  1092. extern void nv40_grctx_init(struct nouveau_grctx *);
  1093. /* nv50_graph.c */
  1094. extern int nv50_graph_create(struct drm_device *);
  1095. extern int nv50_grctx_init(struct nouveau_grctx *);
  1096. extern struct nouveau_enum nv50_data_error_names[];
  1097. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  1098. /* nvc0_graph.c */
  1099. extern int nvc0_graph_create(struct drm_device *);
  1100. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  1101. /* nv84_crypt.c */
  1102. extern int nv84_crypt_create(struct drm_device *);
  1103. /* nv98_crypt.c */
  1104. extern int nv98_crypt_create(struct drm_device *dev);
  1105. /* nva3_copy.c */
  1106. extern int nva3_copy_create(struct drm_device *dev);
  1107. /* nvc0_copy.c */
  1108. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1109. /* nv31_mpeg.c */
  1110. extern int nv31_mpeg_create(struct drm_device *dev);
  1111. /* nv50_mpeg.c */
  1112. extern int nv50_mpeg_create(struct drm_device *dev);
  1113. /* nv84_bsp.c */
  1114. /* nv98_bsp.c */
  1115. extern int nv84_bsp_create(struct drm_device *dev);
  1116. /* nv84_vp.c */
  1117. /* nv98_vp.c */
  1118. extern int nv84_vp_create(struct drm_device *dev);
  1119. /* nv98_ppp.c */
  1120. extern int nv98_ppp_create(struct drm_device *dev);
  1121. /* nv04_instmem.c */
  1122. extern int nv04_instmem_init(struct drm_device *);
  1123. extern void nv04_instmem_takedown(struct drm_device *);
  1124. extern int nv04_instmem_suspend(struct drm_device *);
  1125. extern void nv04_instmem_resume(struct drm_device *);
  1126. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1127. u32 size, u32 align);
  1128. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1129. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1130. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1131. extern void nv04_instmem_flush(struct drm_device *);
  1132. /* nv50_instmem.c */
  1133. extern int nv50_instmem_init(struct drm_device *);
  1134. extern void nv50_instmem_takedown(struct drm_device *);
  1135. extern int nv50_instmem_suspend(struct drm_device *);
  1136. extern void nv50_instmem_resume(struct drm_device *);
  1137. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1138. u32 size, u32 align);
  1139. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1140. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1141. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1142. extern void nv50_instmem_flush(struct drm_device *);
  1143. extern void nv84_instmem_flush(struct drm_device *);
  1144. /* nvc0_instmem.c */
  1145. extern int nvc0_instmem_init(struct drm_device *);
  1146. extern void nvc0_instmem_takedown(struct drm_device *);
  1147. extern int nvc0_instmem_suspend(struct drm_device *);
  1148. extern void nvc0_instmem_resume(struct drm_device *);
  1149. /* nv04_mc.c */
  1150. extern int nv04_mc_init(struct drm_device *);
  1151. extern void nv04_mc_takedown(struct drm_device *);
  1152. /* nv40_mc.c */
  1153. extern int nv40_mc_init(struct drm_device *);
  1154. extern void nv40_mc_takedown(struct drm_device *);
  1155. /* nv50_mc.c */
  1156. extern int nv50_mc_init(struct drm_device *);
  1157. extern void nv50_mc_takedown(struct drm_device *);
  1158. /* nv04_timer.c */
  1159. extern int nv04_timer_init(struct drm_device *);
  1160. extern uint64_t nv04_timer_read(struct drm_device *);
  1161. extern void nv04_timer_takedown(struct drm_device *);
  1162. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1163. unsigned long arg);
  1164. /* nv04_dac.c */
  1165. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1166. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1167. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1168. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1169. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1170. /* nv04_dfp.c */
  1171. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1172. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1173. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1174. int head, bool dl);
  1175. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1176. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1177. /* nv04_tv.c */
  1178. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1179. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1180. /* nv17_tv.c */
  1181. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1182. /* nv04_display.c */
  1183. extern int nv04_display_early_init(struct drm_device *);
  1184. extern void nv04_display_late_takedown(struct drm_device *);
  1185. extern int nv04_display_create(struct drm_device *);
  1186. extern void nv04_display_destroy(struct drm_device *);
  1187. extern int nv04_display_init(struct drm_device *);
  1188. extern void nv04_display_fini(struct drm_device *);
  1189. /* nvd0_display.c */
  1190. extern int nvd0_display_create(struct drm_device *);
  1191. extern void nvd0_display_destroy(struct drm_device *);
  1192. extern int nvd0_display_init(struct drm_device *);
  1193. extern void nvd0_display_fini(struct drm_device *);
  1194. struct nouveau_bo *nvd0_display_crtc_sema(struct drm_device *, int crtc);
  1195. void nvd0_display_flip_stop(struct drm_crtc *);
  1196. int nvd0_display_flip_next(struct drm_crtc *, struct drm_framebuffer *,
  1197. struct nouveau_channel *, u32 swap_interval);
  1198. /* nv04_crtc.c */
  1199. extern int nv04_crtc_create(struct drm_device *, int index);
  1200. /* nouveau_bo.c */
  1201. extern struct ttm_bo_driver nouveau_bo_driver;
  1202. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1203. uint32_t flags, uint32_t tile_mode,
  1204. uint32_t tile_flags,
  1205. struct sg_table *sg,
  1206. struct nouveau_bo **);
  1207. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1208. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1209. extern int nouveau_bo_map(struct nouveau_bo *);
  1210. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1211. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1212. uint32_t busy);
  1213. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1214. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1215. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1216. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1217. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1218. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1219. bool no_wait_reserve, bool no_wait_gpu);
  1220. extern struct nouveau_vma *
  1221. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1222. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1223. struct nouveau_vma *);
  1224. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1225. /* nouveau_fence.c */
  1226. struct nouveau_fence;
  1227. extern int nouveau_fence_init(struct drm_device *);
  1228. extern void nouveau_fence_fini(struct drm_device *);
  1229. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1230. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1231. extern void nouveau_fence_update(struct nouveau_channel *);
  1232. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1233. bool emit);
  1234. extern int nouveau_fence_emit(struct nouveau_fence *);
  1235. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1236. void (*work)(void *priv, bool signalled),
  1237. void *priv);
  1238. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1239. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1240. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1241. extern int __nouveau_fence_flush(void *obj, void *arg);
  1242. extern void __nouveau_fence_unref(void **obj);
  1243. extern void *__nouveau_fence_ref(void *obj);
  1244. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1245. {
  1246. return __nouveau_fence_signalled(obj, NULL);
  1247. }
  1248. static inline int
  1249. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1250. {
  1251. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1252. }
  1253. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1254. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1255. {
  1256. return __nouveau_fence_flush(obj, NULL);
  1257. }
  1258. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1259. {
  1260. __nouveau_fence_unref((void **)obj);
  1261. }
  1262. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1263. {
  1264. return __nouveau_fence_ref(obj);
  1265. }
  1266. /* nouveau_gem.c */
  1267. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1268. uint32_t domain, uint32_t tile_mode,
  1269. uint32_t tile_flags, struct nouveau_bo **);
  1270. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1271. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1272. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1273. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1274. struct drm_file *);
  1275. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1276. struct drm_file *);
  1277. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1278. struct drm_file *);
  1279. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1280. struct drm_file *);
  1281. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1282. struct drm_file *);
  1283. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1284. struct drm_file *);
  1285. extern struct dma_buf *nouveau_gem_prime_export(struct drm_device *dev,
  1286. struct drm_gem_object *obj, int flags);
  1287. extern struct drm_gem_object *nouveau_gem_prime_import(struct drm_device *dev,
  1288. struct dma_buf *dma_buf);
  1289. /* nouveau_display.c */
  1290. int nouveau_display_create(struct drm_device *dev);
  1291. void nouveau_display_destroy(struct drm_device *dev);
  1292. int nouveau_display_init(struct drm_device *dev);
  1293. void nouveau_display_fini(struct drm_device *dev);
  1294. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1295. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1296. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1297. struct drm_pending_vblank_event *event);
  1298. int nouveau_finish_page_flip(struct nouveau_channel *,
  1299. struct nouveau_page_flip_state *);
  1300. int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
  1301. struct drm_mode_create_dumb *args);
  1302. int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
  1303. uint32_t handle, uint64_t *offset);
  1304. int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
  1305. uint32_t handle);
  1306. /* nv10_gpio.c */
  1307. int nv10_gpio_init(struct drm_device *dev);
  1308. void nv10_gpio_fini(struct drm_device *dev);
  1309. int nv10_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1310. int nv10_gpio_sense(struct drm_device *dev, int line);
  1311. void nv10_gpio_irq_enable(struct drm_device *, int line, bool on);
  1312. /* nv50_gpio.c */
  1313. int nv50_gpio_init(struct drm_device *dev);
  1314. void nv50_gpio_fini(struct drm_device *dev);
  1315. int nv50_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1316. int nv50_gpio_sense(struct drm_device *dev, int line);
  1317. void nv50_gpio_irq_enable(struct drm_device *, int line, bool on);
  1318. int nvd0_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1319. int nvd0_gpio_sense(struct drm_device *dev, int line);
  1320. /* nv50_calc.c */
  1321. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1322. int *N1, int *M1, int *N2, int *M2, int *P);
  1323. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1324. int clk, int *N, int *fN, int *M, int *P);
  1325. #ifndef ioread32_native
  1326. #ifdef __BIG_ENDIAN
  1327. #define ioread16_native ioread16be
  1328. #define iowrite16_native iowrite16be
  1329. #define ioread32_native ioread32be
  1330. #define iowrite32_native iowrite32be
  1331. #else /* def __BIG_ENDIAN */
  1332. #define ioread16_native ioread16
  1333. #define iowrite16_native iowrite16
  1334. #define ioread32_native ioread32
  1335. #define iowrite32_native iowrite32
  1336. #endif /* def __BIG_ENDIAN else */
  1337. #endif /* !ioread32_native */
  1338. /* channel control reg access */
  1339. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1340. {
  1341. return ioread32_native(chan->user + reg);
  1342. }
  1343. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1344. unsigned reg, u32 val)
  1345. {
  1346. iowrite32_native(val, chan->user + reg);
  1347. }
  1348. /* register access */
  1349. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1350. {
  1351. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1352. return ioread32_native(dev_priv->mmio + reg);
  1353. }
  1354. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1355. {
  1356. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1357. iowrite32_native(val, dev_priv->mmio + reg);
  1358. }
  1359. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1360. {
  1361. u32 tmp = nv_rd32(dev, reg);
  1362. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1363. return tmp;
  1364. }
  1365. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1366. {
  1367. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1368. return ioread8(dev_priv->mmio + reg);
  1369. }
  1370. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1371. {
  1372. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1373. iowrite8(val, dev_priv->mmio + reg);
  1374. }
  1375. #define nv_wait(dev, reg, mask, val) \
  1376. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1377. #define nv_wait_ne(dev, reg, mask, val) \
  1378. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1379. #define nv_wait_cb(dev, func, data) \
  1380. nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
  1381. /* PRAMIN access */
  1382. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1383. {
  1384. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1385. return ioread32_native(dev_priv->ramin + offset);
  1386. }
  1387. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1388. {
  1389. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1390. iowrite32_native(val, dev_priv->ramin + offset);
  1391. }
  1392. /* object access */
  1393. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1394. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1395. /*
  1396. * Logging
  1397. * Argument d is (struct drm_device *).
  1398. */
  1399. #define NV_PRINTK(level, d, fmt, arg...) \
  1400. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1401. pci_name(d->pdev), ##arg)
  1402. #ifndef NV_DEBUG_NOTRACE
  1403. #define NV_DEBUG(d, fmt, arg...) do { \
  1404. if (drm_debug & DRM_UT_DRIVER) { \
  1405. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1406. __LINE__, ##arg); \
  1407. } \
  1408. } while (0)
  1409. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1410. if (drm_debug & DRM_UT_KMS) { \
  1411. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1412. __LINE__, ##arg); \
  1413. } \
  1414. } while (0)
  1415. #else
  1416. #define NV_DEBUG(d, fmt, arg...) do { \
  1417. if (drm_debug & DRM_UT_DRIVER) \
  1418. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1419. } while (0)
  1420. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1421. if (drm_debug & DRM_UT_KMS) \
  1422. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1423. } while (0)
  1424. #endif
  1425. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1426. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1427. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1428. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1429. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1430. #define NV_WARNONCE(d, fmt, arg...) do { \
  1431. static int _warned = 0; \
  1432. if (!_warned) { \
  1433. NV_WARN(d, fmt, ##arg); \
  1434. _warned = 1; \
  1435. } \
  1436. } while(0)
  1437. /* nouveau_reg_debug bitmask */
  1438. enum {
  1439. NOUVEAU_REG_DEBUG_MC = 0x1,
  1440. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1441. NOUVEAU_REG_DEBUG_FB = 0x4,
  1442. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1443. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1444. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1445. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1446. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1447. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1448. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1449. NOUVEAU_REG_DEBUG_AUXCH = 0x400
  1450. };
  1451. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1452. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1453. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1454. } while (0)
  1455. static inline bool
  1456. nv_two_heads(struct drm_device *dev)
  1457. {
  1458. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1459. const int impl = dev->pci_device & 0x0ff0;
  1460. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1461. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1462. return true;
  1463. return false;
  1464. }
  1465. static inline bool
  1466. nv_gf4_disp_arch(struct drm_device *dev)
  1467. {
  1468. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1469. }
  1470. static inline bool
  1471. nv_two_reg_pll(struct drm_device *dev)
  1472. {
  1473. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1474. const int impl = dev->pci_device & 0x0ff0;
  1475. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1476. return true;
  1477. return false;
  1478. }
  1479. static inline bool
  1480. nv_match_device(struct drm_device *dev, unsigned device,
  1481. unsigned sub_vendor, unsigned sub_device)
  1482. {
  1483. return dev->pdev->device == device &&
  1484. dev->pdev->subsystem_vendor == sub_vendor &&
  1485. dev->pdev->subsystem_device == sub_device;
  1486. }
  1487. static inline void *
  1488. nv_engine(struct drm_device *dev, int engine)
  1489. {
  1490. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1491. return (void *)dev_priv->eng[engine];
  1492. }
  1493. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1494. * helpful to determine a number of other hardware features
  1495. */
  1496. static inline int
  1497. nv44_graph_class(struct drm_device *dev)
  1498. {
  1499. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1500. if ((dev_priv->chipset & 0xf0) == 0x60)
  1501. return 1;
  1502. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1503. }
  1504. /* memory type/access flags, do not match hardware values */
  1505. #define NV_MEM_ACCESS_RO 1
  1506. #define NV_MEM_ACCESS_WO 2
  1507. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1508. #define NV_MEM_ACCESS_SYS 4
  1509. #define NV_MEM_ACCESS_VM 8
  1510. #define NV_MEM_ACCESS_NOSNOOP 16
  1511. #define NV_MEM_TARGET_VRAM 0
  1512. #define NV_MEM_TARGET_PCI 1
  1513. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1514. #define NV_MEM_TARGET_VM 3
  1515. #define NV_MEM_TARGET_GART 4
  1516. #define NV_MEM_TYPE_VM 0x7f
  1517. #define NV_MEM_COMP_VM 0x03
  1518. /* FIFO methods */
  1519. #define NV01_SUBCHAN_OBJECT 0x00000000
  1520. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH 0x00000010
  1521. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_LOW 0x00000014
  1522. #define NV84_SUBCHAN_SEMAPHORE_SEQUENCE 0x00000018
  1523. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER 0x0000001c
  1524. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL 0x00000001
  1525. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG 0x00000002
  1526. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL 0x00000004
  1527. #define NV84_SUBCHAN_NOTIFY_INTR 0x00000020
  1528. #define NV84_SUBCHAN_WRCACHE_FLUSH 0x00000024
  1529. #define NV10_SUBCHAN_REF_CNT 0x00000050
  1530. #define NVSW_SUBCHAN_PAGE_FLIP 0x00000054
  1531. #define NV11_SUBCHAN_DMA_SEMAPHORE 0x00000060
  1532. #define NV11_SUBCHAN_SEMAPHORE_OFFSET 0x00000064
  1533. #define NV11_SUBCHAN_SEMAPHORE_ACQUIRE 0x00000068
  1534. #define NV11_SUBCHAN_SEMAPHORE_RELEASE 0x0000006c
  1535. #define NV40_SUBCHAN_YIELD 0x00000080
  1536. /* NV_SW object class */
  1537. #define NV_SW 0x0000506e
  1538. #define NV_SW_DMA_VBLSEM 0x0000018c
  1539. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1540. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1541. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1542. #define NV_SW_PAGE_FLIP 0x00000500
  1543. #endif /* __NOUVEAU_DRV_H__ */