tegra30.dtsi 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra30";
  4. interrupt-parent = <&intc>;
  5. aliases {
  6. serial0 = &uarta;
  7. serial1 = &uartb;
  8. serial2 = &uartc;
  9. serial3 = &uartd;
  10. serial4 = &uarte;
  11. };
  12. host1x {
  13. compatible = "nvidia,tegra30-host1x", "simple-bus";
  14. reg = <0x50000000 0x00024000>;
  15. interrupts = <0 65 0x04 /* mpcore syncpt */
  16. 0 67 0x04>; /* mpcore general */
  17. clocks = <&tegra_car 28>;
  18. #address-cells = <1>;
  19. #size-cells = <1>;
  20. ranges = <0x54000000 0x54000000 0x04000000>;
  21. mpe {
  22. compatible = "nvidia,tegra30-mpe";
  23. reg = <0x54040000 0x00040000>;
  24. interrupts = <0 68 0x04>;
  25. clocks = <&tegra_car 60>;
  26. };
  27. vi {
  28. compatible = "nvidia,tegra30-vi";
  29. reg = <0x54080000 0x00040000>;
  30. interrupts = <0 69 0x04>;
  31. clocks = <&tegra_car 164>;
  32. };
  33. epp {
  34. compatible = "nvidia,tegra30-epp";
  35. reg = <0x540c0000 0x00040000>;
  36. interrupts = <0 70 0x04>;
  37. clocks = <&tegra_car 19>;
  38. };
  39. isp {
  40. compatible = "nvidia,tegra30-isp";
  41. reg = <0x54100000 0x00040000>;
  42. interrupts = <0 71 0x04>;
  43. clocks = <&tegra_car 23>;
  44. };
  45. gr2d {
  46. compatible = "nvidia,tegra30-gr2d";
  47. reg = <0x54140000 0x00040000>;
  48. interrupts = <0 72 0x04>;
  49. clocks = <&tegra_car 21>;
  50. };
  51. gr3d {
  52. compatible = "nvidia,tegra30-gr3d";
  53. reg = <0x54180000 0x00040000>;
  54. clocks = <&tegra_car 24 &tegra_car 98>;
  55. clock-names = "3d", "3d2";
  56. };
  57. dc@54200000 {
  58. compatible = "nvidia,tegra30-dc";
  59. reg = <0x54200000 0x00040000>;
  60. interrupts = <0 73 0x04>;
  61. clocks = <&tegra_car 27>, <&tegra_car 179>;
  62. clock-names = "disp1", "parent";
  63. rgb {
  64. status = "disabled";
  65. };
  66. };
  67. dc@54240000 {
  68. compatible = "nvidia,tegra30-dc";
  69. reg = <0x54240000 0x00040000>;
  70. interrupts = <0 74 0x04>;
  71. clocks = <&tegra_car 26>, <&tegra_car 179>;
  72. clock-names = "disp2", "parent";
  73. rgb {
  74. status = "disabled";
  75. };
  76. };
  77. hdmi {
  78. compatible = "nvidia,tegra30-hdmi";
  79. reg = <0x54280000 0x00040000>;
  80. interrupts = <0 75 0x04>;
  81. clocks = <&tegra_car 51>, <&tegra_car 189>;
  82. clock-names = "hdmi", "parent";
  83. status = "disabled";
  84. };
  85. tvo {
  86. compatible = "nvidia,tegra30-tvo";
  87. reg = <0x542c0000 0x00040000>;
  88. interrupts = <0 76 0x04>;
  89. clocks = <&tegra_car 169>;
  90. status = "disabled";
  91. };
  92. dsi {
  93. compatible = "nvidia,tegra30-dsi";
  94. reg = <0x54300000 0x00040000>;
  95. clocks = <&tegra_car 48>;
  96. status = "disabled";
  97. };
  98. };
  99. timer@50004600 {
  100. compatible = "arm,cortex-a9-twd-timer";
  101. reg = <0x50040600 0x20>;
  102. interrupts = <1 13 0xf04>;
  103. };
  104. intc: interrupt-controller {
  105. compatible = "arm,cortex-a9-gic";
  106. reg = <0x50041000 0x1000
  107. 0x50040100 0x0100>;
  108. interrupt-controller;
  109. #interrupt-cells = <3>;
  110. };
  111. cache-controller {
  112. compatible = "arm,pl310-cache";
  113. reg = <0x50043000 0x1000>;
  114. arm,data-latency = <6 6 2>;
  115. arm,tag-latency = <5 5 2>;
  116. cache-unified;
  117. cache-level = <2>;
  118. };
  119. timer@60005000 {
  120. compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
  121. reg = <0x60005000 0x400>;
  122. interrupts = <0 0 0x04
  123. 0 1 0x04
  124. 0 41 0x04
  125. 0 42 0x04
  126. 0 121 0x04
  127. 0 122 0x04>;
  128. };
  129. tegra_car: clock {
  130. compatible = "nvidia,tegra30-car";
  131. reg = <0x60006000 0x1000>;
  132. #clock-cells = <1>;
  133. };
  134. apbdma: dma {
  135. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  136. reg = <0x6000a000 0x1400>;
  137. interrupts = <0 104 0x04
  138. 0 105 0x04
  139. 0 106 0x04
  140. 0 107 0x04
  141. 0 108 0x04
  142. 0 109 0x04
  143. 0 110 0x04
  144. 0 111 0x04
  145. 0 112 0x04
  146. 0 113 0x04
  147. 0 114 0x04
  148. 0 115 0x04
  149. 0 116 0x04
  150. 0 117 0x04
  151. 0 118 0x04
  152. 0 119 0x04
  153. 0 128 0x04
  154. 0 129 0x04
  155. 0 130 0x04
  156. 0 131 0x04
  157. 0 132 0x04
  158. 0 133 0x04
  159. 0 134 0x04
  160. 0 135 0x04
  161. 0 136 0x04
  162. 0 137 0x04
  163. 0 138 0x04
  164. 0 139 0x04
  165. 0 140 0x04
  166. 0 141 0x04
  167. 0 142 0x04
  168. 0 143 0x04>;
  169. clocks = <&tegra_car 34>;
  170. };
  171. ahb: ahb {
  172. compatible = "nvidia,tegra30-ahb";
  173. reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
  174. };
  175. gpio: gpio {
  176. compatible = "nvidia,tegra30-gpio";
  177. reg = <0x6000d000 0x1000>;
  178. interrupts = <0 32 0x04
  179. 0 33 0x04
  180. 0 34 0x04
  181. 0 35 0x04
  182. 0 55 0x04
  183. 0 87 0x04
  184. 0 89 0x04
  185. 0 125 0x04>;
  186. #gpio-cells = <2>;
  187. gpio-controller;
  188. #interrupt-cells = <2>;
  189. interrupt-controller;
  190. };
  191. pinmux: pinmux {
  192. compatible = "nvidia,tegra30-pinmux";
  193. reg = <0x70000868 0xd4 /* Pad control registers */
  194. 0x70003000 0x3e4>; /* Mux registers */
  195. };
  196. /*
  197. * There are two serial driver i.e. 8250 based simple serial
  198. * driver and APB DMA based serial driver for higher baudrate
  199. * and performace. To enable the 8250 based driver, the compatible
  200. * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
  201. * the APB DMA based serial driver, the comptible is
  202. * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
  203. */
  204. uarta: serial@70006000 {
  205. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  206. reg = <0x70006000 0x40>;
  207. reg-shift = <2>;
  208. interrupts = <0 36 0x04>;
  209. clock-frequency = <408000000>;
  210. nvidia,dma-request-selector = <&apbdma 8>;
  211. clocks = <&tegra_car 6>;
  212. status = "disabled";
  213. };
  214. uartb: serial@70006040 {
  215. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  216. reg = <0x70006040 0x40>;
  217. reg-shift = <2>;
  218. clock-frequency = <408000000>;
  219. interrupts = <0 37 0x04>;
  220. nvidia,dma-request-selector = <&apbdma 9>;
  221. clocks = <&tegra_car 160>;
  222. status = "disabled";
  223. };
  224. uartc: serial@70006200 {
  225. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  226. reg = <0x70006200 0x100>;
  227. reg-shift = <2>;
  228. clock-frequency = <408000000>;
  229. interrupts = <0 46 0x04>;
  230. nvidia,dma-request-selector = <&apbdma 10>;
  231. clocks = <&tegra_car 55>;
  232. status = "disabled";
  233. };
  234. uartd: serial@70006300 {
  235. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  236. reg = <0x70006300 0x100>;
  237. reg-shift = <2>;
  238. clock-frequency = <408000000>;
  239. interrupts = <0 90 0x04>;
  240. nvidia,dma-request-selector = <&apbdma 19>;
  241. clocks = <&tegra_car 65>;
  242. status = "disabled";
  243. };
  244. uarte: serial@70006400 {
  245. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  246. reg = <0x70006400 0x100>;
  247. reg-shift = <2>;
  248. clock-frequency = <408000000>;
  249. interrupts = <0 91 0x04>;
  250. nvidia,dma-request-selector = <&apbdma 20>;
  251. clocks = <&tegra_car 66>;
  252. status = "disabled";
  253. };
  254. pwm: pwm {
  255. compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
  256. reg = <0x7000a000 0x100>;
  257. #pwm-cells = <2>;
  258. clocks = <&tegra_car 17>;
  259. };
  260. rtc {
  261. compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
  262. reg = <0x7000e000 0x100>;
  263. interrupts = <0 2 0x04>;
  264. };
  265. i2c@7000c000 {
  266. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  267. reg = <0x7000c000 0x100>;
  268. interrupts = <0 38 0x04>;
  269. #address-cells = <1>;
  270. #size-cells = <0>;
  271. clocks = <&tegra_car 12>, <&tegra_car 182>;
  272. clock-names = "div-clk", "fast-clk";
  273. status = "disabled";
  274. };
  275. i2c@7000c400 {
  276. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  277. reg = <0x7000c400 0x100>;
  278. interrupts = <0 84 0x04>;
  279. #address-cells = <1>;
  280. #size-cells = <0>;
  281. clocks = <&tegra_car 54>, <&tegra_car 182>;
  282. clock-names = "div-clk", "fast-clk";
  283. status = "disabled";
  284. };
  285. i2c@7000c500 {
  286. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  287. reg = <0x7000c500 0x100>;
  288. interrupts = <0 92 0x04>;
  289. #address-cells = <1>;
  290. #size-cells = <0>;
  291. clocks = <&tegra_car 67>, <&tegra_car 182>;
  292. clock-names = "div-clk", "fast-clk";
  293. status = "disabled";
  294. };
  295. i2c@7000c700 {
  296. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  297. reg = <0x7000c700 0x100>;
  298. interrupts = <0 120 0x04>;
  299. #address-cells = <1>;
  300. #size-cells = <0>;
  301. clocks = <&tegra_car 103>, <&tegra_car 182>;
  302. clock-names = "div-clk", "fast-clk";
  303. status = "disabled";
  304. };
  305. i2c@7000d000 {
  306. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  307. reg = <0x7000d000 0x100>;
  308. interrupts = <0 53 0x04>;
  309. #address-cells = <1>;
  310. #size-cells = <0>;
  311. clocks = <&tegra_car 47>, <&tegra_car 182>;
  312. clock-names = "div-clk", "fast-clk";
  313. status = "disabled";
  314. };
  315. spi@7000d400 {
  316. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  317. reg = <0x7000d400 0x200>;
  318. interrupts = <0 59 0x04>;
  319. nvidia,dma-request-selector = <&apbdma 15>;
  320. #address-cells = <1>;
  321. #size-cells = <0>;
  322. clocks = <&tegra_car 41>;
  323. status = "disabled";
  324. };
  325. spi@7000d600 {
  326. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  327. reg = <0x7000d600 0x200>;
  328. interrupts = <0 82 0x04>;
  329. nvidia,dma-request-selector = <&apbdma 16>;
  330. #address-cells = <1>;
  331. #size-cells = <0>;
  332. clocks = <&tegra_car 44>;
  333. status = "disabled";
  334. };
  335. spi@7000d800 {
  336. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  337. reg = <0x7000d480 0x200>;
  338. interrupts = <0 83 0x04>;
  339. nvidia,dma-request-selector = <&apbdma 17>;
  340. #address-cells = <1>;
  341. #size-cells = <0>;
  342. clocks = <&tegra_car 46>;
  343. status = "disabled";
  344. };
  345. spi@7000da00 {
  346. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  347. reg = <0x7000da00 0x200>;
  348. interrupts = <0 93 0x04>;
  349. nvidia,dma-request-selector = <&apbdma 18>;
  350. #address-cells = <1>;
  351. #size-cells = <0>;
  352. clocks = <&tegra_car 68>;
  353. status = "disabled";
  354. };
  355. spi@7000dc00 {
  356. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  357. reg = <0x7000dc00 0x200>;
  358. interrupts = <0 94 0x04>;
  359. nvidia,dma-request-selector = <&apbdma 27>;
  360. #address-cells = <1>;
  361. #size-cells = <0>;
  362. clocks = <&tegra_car 104>;
  363. status = "disabled";
  364. };
  365. spi@7000de00 {
  366. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  367. reg = <0x7000de00 0x200>;
  368. interrupts = <0 79 0x04>;
  369. nvidia,dma-request-selector = <&apbdma 28>;
  370. #address-cells = <1>;
  371. #size-cells = <0>;
  372. clocks = <&tegra_car 105>;
  373. status = "disabled";
  374. };
  375. kbc {
  376. compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
  377. reg = <0x7000e200 0x100>;
  378. interrupts = <0 85 0x04>;
  379. clocks = <&tegra_car 36>;
  380. status = "disabled";
  381. };
  382. pmc {
  383. compatible = "nvidia,tegra20-pmc", "nvidia,tegra30-pmc";
  384. reg = <0x7000e400 0x400>;
  385. };
  386. memory-controller {
  387. compatible = "nvidia,tegra30-mc";
  388. reg = <0x7000f000 0x010
  389. 0x7000f03c 0x1b4
  390. 0x7000f200 0x028
  391. 0x7000f284 0x17c>;
  392. interrupts = <0 77 0x04>;
  393. };
  394. iommu {
  395. compatible = "nvidia,tegra30-smmu";
  396. reg = <0x7000f010 0x02c
  397. 0x7000f1f0 0x010
  398. 0x7000f228 0x05c>;
  399. nvidia,#asids = <4>; /* # of ASIDs */
  400. dma-window = <0 0x40000000>; /* IOVA start & length */
  401. nvidia,ahb = <&ahb>;
  402. };
  403. ahub {
  404. compatible = "nvidia,tegra30-ahub";
  405. reg = <0x70080000 0x200
  406. 0x70080200 0x100>;
  407. interrupts = <0 103 0x04>;
  408. nvidia,dma-request-selector = <&apbdma 1>;
  409. clocks = <&tegra_car 106>, <&tegra_car 107>, <&tegra_car 30>,
  410. <&tegra_car 11>, <&tegra_car 18>, <&tegra_car 101>,
  411. <&tegra_car 102>, <&tegra_car 108>, <&tegra_car 109>,
  412. <&tegra_car 110>, <&tegra_car 162>;
  413. clock-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
  414. "i2s3", "i2s4", "dam0", "dam1", "dam2",
  415. "spdif_in";
  416. ranges;
  417. #address-cells = <1>;
  418. #size-cells = <1>;
  419. tegra_i2s0: i2s@70080300 {
  420. compatible = "nvidia,tegra30-i2s";
  421. reg = <0x70080300 0x100>;
  422. nvidia,ahub-cif-ids = <4 4>;
  423. clocks = <&tegra_car 30>;
  424. status = "disabled";
  425. };
  426. tegra_i2s1: i2s@70080400 {
  427. compatible = "nvidia,tegra30-i2s";
  428. reg = <0x70080400 0x100>;
  429. nvidia,ahub-cif-ids = <5 5>;
  430. clocks = <&tegra_car 11>;
  431. status = "disabled";
  432. };
  433. tegra_i2s2: i2s@70080500 {
  434. compatible = "nvidia,tegra30-i2s";
  435. reg = <0x70080500 0x100>;
  436. nvidia,ahub-cif-ids = <6 6>;
  437. clocks = <&tegra_car 18>;
  438. status = "disabled";
  439. };
  440. tegra_i2s3: i2s@70080600 {
  441. compatible = "nvidia,tegra30-i2s";
  442. reg = <0x70080600 0x100>;
  443. nvidia,ahub-cif-ids = <7 7>;
  444. clocks = <&tegra_car 101>;
  445. status = "disabled";
  446. };
  447. tegra_i2s4: i2s@70080700 {
  448. compatible = "nvidia,tegra30-i2s";
  449. reg = <0x70080700 0x100>;
  450. nvidia,ahub-cif-ids = <8 8>;
  451. clocks = <&tegra_car 102>;
  452. status = "disabled";
  453. };
  454. };
  455. sdhci@78000000 {
  456. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  457. reg = <0x78000000 0x200>;
  458. interrupts = <0 14 0x04>;
  459. clocks = <&tegra_car 14>;
  460. status = "disabled";
  461. };
  462. sdhci@78000200 {
  463. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  464. reg = <0x78000200 0x200>;
  465. interrupts = <0 15 0x04>;
  466. clocks = <&tegra_car 9>;
  467. status = "disabled";
  468. };
  469. sdhci@78000400 {
  470. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  471. reg = <0x78000400 0x200>;
  472. interrupts = <0 19 0x04>;
  473. clocks = <&tegra_car 69>;
  474. status = "disabled";
  475. };
  476. sdhci@78000600 {
  477. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  478. reg = <0x78000600 0x200>;
  479. interrupts = <0 31 0x04>;
  480. clocks = <&tegra_car 15>;
  481. status = "disabled";
  482. };
  483. cpus {
  484. #address-cells = <1>;
  485. #size-cells = <0>;
  486. cpu@0 {
  487. device_type = "cpu";
  488. compatible = "arm,cortex-a9";
  489. reg = <0>;
  490. };
  491. cpu@1 {
  492. device_type = "cpu";
  493. compatible = "arm,cortex-a9";
  494. reg = <1>;
  495. };
  496. cpu@2 {
  497. device_type = "cpu";
  498. compatible = "arm,cortex-a9";
  499. reg = <2>;
  500. };
  501. cpu@3 {
  502. device_type = "cpu";
  503. compatible = "arm,cortex-a9";
  504. reg = <3>;
  505. };
  506. };
  507. pmu {
  508. compatible = "arm,cortex-a9-pmu";
  509. interrupts = <0 144 0x04
  510. 0 145 0x04
  511. 0 146 0x04
  512. 0 147 0x04>;
  513. };
  514. };