smd_private.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. /* arch/arm/mach-msm/smd_private.h
  2. *
  3. * Copyright (C) 2007 Google, Inc.
  4. * Copyright (c) 2007 QUALCOMM Incorporated
  5. *
  6. * This software is licensed under the terms of the GNU General Public
  7. * License version 2, as published by the Free Software Foundation, and
  8. * may be copied, distributed, and modified under those terms.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. */
  16. #ifndef _ARCH_ARM_MACH_MSM_MSM_SMD_PRIVATE_H_
  17. #define _ARCH_ARM_MACH_MSM_MSM_SMD_PRIVATE_H_
  18. struct smem_heap_info
  19. {
  20. unsigned initialized;
  21. unsigned free_offset;
  22. unsigned heap_remaining;
  23. unsigned reserved;
  24. };
  25. struct smem_heap_entry
  26. {
  27. unsigned allocated;
  28. unsigned offset;
  29. unsigned size;
  30. unsigned reserved;
  31. };
  32. struct smem_proc_comm
  33. {
  34. unsigned command;
  35. unsigned status;
  36. unsigned data1;
  37. unsigned data2;
  38. };
  39. #define PC_APPS 0
  40. #define PC_MODEM 1
  41. #define VERSION_SMD 0
  42. #define VERSION_QDSP6 4
  43. #define VERSION_APPS_SBL 6
  44. #define VERSION_MODEM_SBL 7
  45. #define VERSION_APPS 8
  46. #define VERSION_MODEM 9
  47. struct smem_shared
  48. {
  49. struct smem_proc_comm proc_comm[4];
  50. unsigned version[32];
  51. struct smem_heap_info heap_info;
  52. struct smem_heap_entry heap_toc[512];
  53. };
  54. #define SMSM_V1_SIZE (sizeof(unsigned) * 8)
  55. #define SMSM_V1_STATE_APPS 0x0000
  56. #define SMSM_V1_STATE_MODEM 0x0004
  57. #define SMSM_V1_STATE_DSP 0x0008
  58. #define SMSM_V2_SIZE (sizeof(unsigned) * 4)
  59. #define SMSM_V2_STATE_APPS 0x0004
  60. #define SMSM_V2_STATE_MODEM 0x000C
  61. struct smsm_interrupt_info
  62. {
  63. uint32_t aArm_en_mask;
  64. uint32_t aArm_interrupts_pending;
  65. uint32_t aArm_wakeup_reason;
  66. };
  67. #define SZ_DIAG_ERR_MSG 0xC8
  68. #define ID_DIAG_ERR_MSG SMEM_DIAG_ERR_MESSAGE
  69. #define ID_SMD_CHANNELS SMEM_SMD_BASE_ID
  70. #define ID_SHARED_STATE SMEM_SMSM_SHARED_STATE
  71. #define ID_CH_ALLOC_TBL SMEM_CHANNEL_ALLOC_TBL
  72. #define SMSM_INIT 0x00000001
  73. #define SMSM_SMDINIT 0x00000008
  74. #define SMSM_RPCINIT 0x00000020
  75. #define SMSM_RESET 0x00000040
  76. #define SMSM_RSA 0x00000080
  77. #define SMSM_RUN 0x00000100
  78. #define SMSM_PWRC 0x00000200
  79. #define SMSM_TIMEWAIT 0x00000400
  80. #define SMSM_TIMEINIT 0x00000800
  81. #define SMSM_PWRC_EARLY_EXIT 0x00001000
  82. #define SMSM_WFPI 0x00002000
  83. #define SMSM_SLEEP 0x00004000
  84. #define SMSM_SLEEPEXIT 0x00008000
  85. #define SMSM_APPS_REBOOT 0x00020000
  86. #define SMSM_SYSTEM_POWER_DOWN 0x00040000
  87. #define SMSM_SYSTEM_REBOOT 0x00080000
  88. #define SMSM_SYSTEM_DOWNLOAD 0x00100000
  89. #define SMSM_PWRC_SUSPEND 0x00200000
  90. #define SMSM_APPS_SHUTDOWN 0x00400000
  91. #define SMSM_SMD_LOOPBACK 0x00800000
  92. #define SMSM_RUN_QUIET 0x01000000
  93. #define SMSM_MODEM_WAIT 0x02000000
  94. #define SMSM_MODEM_BREAK 0x04000000
  95. #define SMSM_MODEM_CONTINUE 0x08000000
  96. #define SMSM_UNKNOWN 0x80000000
  97. #define SMSM_WKUP_REASON_RPC 0x00000001
  98. #define SMSM_WKUP_REASON_INT 0x00000002
  99. #define SMSM_WKUP_REASON_GPIO 0x00000004
  100. #define SMSM_WKUP_REASON_TIMER 0x00000008
  101. #define SMSM_WKUP_REASON_ALARM 0x00000010
  102. #define SMSM_WKUP_REASON_RESET 0x00000020
  103. void *smem_alloc(unsigned id, unsigned size);
  104. int smsm_change_state(uint32_t clear_mask, uint32_t set_mask);
  105. uint32_t smsm_get_state(void);
  106. int smsm_set_sleep_duration(uint32_t delay);
  107. int smsm_set_interrupt_info(struct smsm_interrupt_info *info);
  108. void smsm_print_sleep_info(void);
  109. #define SMEM_NUM_SMD_CHANNELS 64
  110. typedef enum
  111. {
  112. /* fixed items */
  113. SMEM_PROC_COMM = 0,
  114. SMEM_HEAP_INFO,
  115. SMEM_ALLOCATION_TABLE,
  116. SMEM_VERSION_INFO,
  117. SMEM_HW_RESET_DETECT,
  118. SMEM_AARM_WARM_BOOT,
  119. SMEM_DIAG_ERR_MESSAGE,
  120. SMEM_SPINLOCK_ARRAY,
  121. SMEM_MEMORY_BARRIER_LOCATION,
  122. /* dynamic items */
  123. SMEM_AARM_PARTITION_TABLE,
  124. SMEM_AARM_BAD_BLOCK_TABLE,
  125. SMEM_RESERVE_BAD_BLOCKS,
  126. SMEM_WM_UUID,
  127. SMEM_CHANNEL_ALLOC_TBL,
  128. SMEM_SMD_BASE_ID,
  129. SMEM_SMEM_LOG_IDX = SMEM_SMD_BASE_ID + SMEM_NUM_SMD_CHANNELS,
  130. SMEM_SMEM_LOG_EVENTS,
  131. SMEM_SMEM_STATIC_LOG_IDX,
  132. SMEM_SMEM_STATIC_LOG_EVENTS,
  133. SMEM_SMEM_SLOW_CLOCK_SYNC,
  134. SMEM_SMEM_SLOW_CLOCK_VALUE,
  135. SMEM_BIO_LED_BUF,
  136. SMEM_SMSM_SHARED_STATE,
  137. SMEM_SMSM_INT_INFO,
  138. SMEM_SMSM_SLEEP_DELAY,
  139. SMEM_SMSM_LIMIT_SLEEP,
  140. SMEM_SLEEP_POWER_COLLAPSE_DISABLED,
  141. SMEM_KEYPAD_KEYS_PRESSED,
  142. SMEM_KEYPAD_STATE_UPDATED,
  143. SMEM_KEYPAD_STATE_IDX,
  144. SMEM_GPIO_INT,
  145. SMEM_MDDI_LCD_IDX,
  146. SMEM_MDDI_HOST_DRIVER_STATE,
  147. SMEM_MDDI_LCD_DISP_STATE,
  148. SMEM_LCD_CUR_PANEL,
  149. SMEM_MARM_BOOT_SEGMENT_INFO,
  150. SMEM_AARM_BOOT_SEGMENT_INFO,
  151. SMEM_SLEEP_STATIC,
  152. SMEM_SCORPION_FREQUENCY,
  153. SMEM_SMD_PROFILES,
  154. SMEM_TSSC_BUSY,
  155. SMEM_HS_SUSPEND_FILTER_INFO,
  156. SMEM_BATT_INFO,
  157. SMEM_APPS_BOOT_MODE,
  158. SMEM_VERSION_FIRST,
  159. SMEM_VERSION_LAST = SMEM_VERSION_FIRST + 24,
  160. SMEM_OSS_RRCASN1_BUF1,
  161. SMEM_OSS_RRCASN1_BUF2,
  162. SMEM_ID_VENDOR0,
  163. SMEM_ID_VENDOR1,
  164. SMEM_ID_VENDOR2,
  165. SMEM_HW_SW_BUILD_ID,
  166. SMEM_SMD_BLOCK_PORT_BASE_ID,
  167. SMEM_SMD_BLOCK_PORT_PROC0_HEAP = SMEM_SMD_BLOCK_PORT_BASE_ID + SMEM_NUM_SMD_CHANNELS,
  168. SMEM_SMD_BLOCK_PORT_PROC1_HEAP = SMEM_SMD_BLOCK_PORT_PROC0_HEAP + SMEM_NUM_SMD_CHANNELS,
  169. SMEM_I2C_MUTEX = SMEM_SMD_BLOCK_PORT_PROC1_HEAP + SMEM_NUM_SMD_CHANNELS,
  170. SMEM_SCLK_CONVERSION,
  171. SMEM_SMD_SMSM_INTR_MUX,
  172. SMEM_SMSM_CPU_INTR_MASK,
  173. SMEM_APPS_DEM_SLAVE_DATA,
  174. SMEM_QDSP6_DEM_SLAVE_DATA,
  175. SMEM_CLKREGIM_BSP,
  176. SMEM_CLKREGIM_SOURCES,
  177. SMEM_SMD_FIFO_BASE_ID,
  178. SMEM_USABLE_RAM_PARTITION_TABLE = SMEM_SMD_FIFO_BASE_ID + SMEM_NUM_SMD_CHANNELS,
  179. SMEM_POWER_ON_STATUS_INFO,
  180. SMEM_DAL_AREA,
  181. SMEM_SMEM_LOG_POWER_IDX,
  182. SMEM_SMEM_LOG_POWER_WRAP,
  183. SMEM_SMEM_LOG_POWER_EVENTS,
  184. SMEM_ERR_CRASH_LOG,
  185. SMEM_ERR_F3_TRACE_LOG,
  186. SMEM_NUM_ITEMS,
  187. } smem_mem_type;
  188. #endif