r8169.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924
  1. /*
  2. =========================================================================
  3. r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver for Linux kernel 2.4.x.
  4. --------------------------------------------------------------------
  5. History:
  6. Feb 4 2002 - created initially by ShuChen <shuchen@realtek.com.tw>.
  7. May 20 2002 - Add link status force-mode and TBI mode support.
  8. 2004 - Massive updates. See kernel SCM system for details.
  9. =========================================================================
  10. 1. [DEPRECATED: use ethtool instead] The media can be forced in 5 modes.
  11. Command: 'insmod r8169 media = SET_MEDIA'
  12. Ex: 'insmod r8169 media = 0x04' will force PHY to operate in 100Mpbs Half-duplex.
  13. SET_MEDIA can be:
  14. _10_Half = 0x01
  15. _10_Full = 0x02
  16. _100_Half = 0x04
  17. _100_Full = 0x08
  18. _1000_Full = 0x10
  19. 2. Support TBI mode.
  20. =========================================================================
  21. VERSION 1.1 <2002/10/4>
  22. The bit4:0 of MII register 4 is called "selector field", and have to be
  23. 00001b to indicate support of IEEE std 802.3 during NWay process of
  24. exchanging Link Code Word (FLP).
  25. VERSION 1.2 <2002/11/30>
  26. - Large style cleanup
  27. - Use ether_crc in stock kernel (linux/crc32.h)
  28. - Copy mc_filter setup code from 8139cp
  29. (includes an optimization, and avoids set_bit use)
  30. VERSION 1.6LK <2004/04/14>
  31. - Merge of Realtek's version 1.6
  32. - Conversion to DMA API
  33. - Suspend/resume
  34. - Endianness
  35. - Misc Rx/Tx bugs
  36. VERSION 2.2LK <2005/01/25>
  37. - RX csum, TX csum/SG, TSO
  38. - VLAN
  39. - baby (< 7200) Jumbo frames support
  40. - Merge of Realtek's version 2.2 (new phy)
  41. */
  42. #include <linux/module.h>
  43. #include <linux/moduleparam.h>
  44. #include <linux/pci.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/mii.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/crc32.h>
  52. #include <linux/in.h>
  53. #include <linux/ip.h>
  54. #include <linux/tcp.h>
  55. #include <linux/init.h>
  56. #include <linux/dma-mapping.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #ifdef CONFIG_R8169_NAPI
  60. #define NAPI_SUFFIX "-NAPI"
  61. #else
  62. #define NAPI_SUFFIX ""
  63. #endif
  64. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  65. #define MODULENAME "r8169"
  66. #define PFX MODULENAME ": "
  67. #ifdef RTL8169_DEBUG
  68. #define assert(expr) \
  69. if (!(expr)) { \
  70. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  71. #expr,__FILE__,__FUNCTION__,__LINE__); \
  72. }
  73. #define dprintk(fmt, args...) do { printk(PFX fmt, ## args); } while (0)
  74. #else
  75. #define assert(expr) do {} while (0)
  76. #define dprintk(fmt, args...) do {} while (0)
  77. #endif /* RTL8169_DEBUG */
  78. #define R8169_MSG_DEFAULT \
  79. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  80. #define TX_BUFFS_AVAIL(tp) \
  81. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  82. #ifdef CONFIG_R8169_NAPI
  83. #define rtl8169_rx_skb netif_receive_skb
  84. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  85. #define rtl8169_rx_quota(count, quota) min(count, quota)
  86. #else
  87. #define rtl8169_rx_skb netif_rx
  88. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  89. #define rtl8169_rx_quota(count, quota) count
  90. #endif
  91. /* media options */
  92. #define MAX_UNITS 8
  93. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  94. static int num_media = 0;
  95. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  96. static const int max_interrupt_work = 20;
  97. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  98. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  99. static const int multicast_filter_limit = 32;
  100. /* MAC address length */
  101. #define MAC_ADDR_LEN 6
  102. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  103. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  104. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  105. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  106. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  107. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  108. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  109. #define R8169_REGS_SIZE 256
  110. #define R8169_NAPI_WEIGHT 64
  111. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  112. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  113. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  114. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  115. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  116. #define RTL8169_TX_TIMEOUT (6*HZ)
  117. #define RTL8169_PHY_TIMEOUT (10*HZ)
  118. /* write/read MMIO register */
  119. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  120. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  121. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  122. #define RTL_R8(reg) readb (ioaddr + (reg))
  123. #define RTL_R16(reg) readw (ioaddr + (reg))
  124. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  125. enum mac_version {
  126. RTL_GIGA_MAC_VER_01 = 0x00,
  127. RTL_GIGA_MAC_VER_02 = 0x01,
  128. RTL_GIGA_MAC_VER_03 = 0x02,
  129. RTL_GIGA_MAC_VER_04 = 0x03,
  130. RTL_GIGA_MAC_VER_05 = 0x04,
  131. RTL_GIGA_MAC_VER_11 = 0x0b,
  132. RTL_GIGA_MAC_VER_12 = 0x0c,
  133. RTL_GIGA_MAC_VER_13 = 0x0d,
  134. RTL_GIGA_MAC_VER_14 = 0x0e,
  135. RTL_GIGA_MAC_VER_15 = 0x0f
  136. };
  137. enum phy_version {
  138. RTL_GIGA_PHY_VER_C = 0x03, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  139. RTL_GIGA_PHY_VER_D = 0x04, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  140. RTL_GIGA_PHY_VER_E = 0x05, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  141. RTL_GIGA_PHY_VER_F = 0x06, /* PHY Reg 0x03 bit0-3 == 0x0001 */
  142. RTL_GIGA_PHY_VER_G = 0x07, /* PHY Reg 0x03 bit0-3 == 0x0002 */
  143. RTL_GIGA_PHY_VER_H = 0x08, /* PHY Reg 0x03 bit0-3 == 0x0003 */
  144. };
  145. #define _R(NAME,MAC,MASK) \
  146. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  147. static const struct {
  148. const char *name;
  149. u8 mac_version;
  150. u32 RxConfigMask; /* Clears the bits supported by this chip */
  151. } rtl_chip_info[] = {
  152. _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880),
  153. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_02, 0xff7e1880),
  154. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880),
  155. _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880),
  156. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880),
  157. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
  158. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
  159. _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
  160. _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
  161. _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880) // PCI-E 8139
  162. };
  163. #undef _R
  164. enum cfg_version {
  165. RTL_CFG_0 = 0x00,
  166. RTL_CFG_1,
  167. RTL_CFG_2
  168. };
  169. static const struct {
  170. unsigned int region;
  171. unsigned int align;
  172. } rtl_cfg_info[] = {
  173. [RTL_CFG_0] = { 1, NET_IP_ALIGN },
  174. [RTL_CFG_1] = { 2, NET_IP_ALIGN },
  175. [RTL_CFG_2] = { 2, 8 }
  176. };
  177. static struct pci_device_id rtl8169_pci_tbl[] = {
  178. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
  179. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_1 },
  180. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_1 },
  181. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_2 },
  182. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
  183. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
  184. { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
  185. { PCI_VENDOR_ID_LINKSYS, 0x1032,
  186. PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
  187. {0,},
  188. };
  189. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  190. static int rx_copybreak = 200;
  191. static int use_dac;
  192. static struct {
  193. u32 msg_enable;
  194. } debug = { -1 };
  195. enum RTL8169_registers {
  196. MAC0 = 0, /* Ethernet hardware address. */
  197. MAR0 = 8, /* Multicast filter. */
  198. CounterAddrLow = 0x10,
  199. CounterAddrHigh = 0x14,
  200. TxDescStartAddrLow = 0x20,
  201. TxDescStartAddrHigh = 0x24,
  202. TxHDescStartAddrLow = 0x28,
  203. TxHDescStartAddrHigh = 0x2c,
  204. FLASH = 0x30,
  205. ERSR = 0x36,
  206. ChipCmd = 0x37,
  207. TxPoll = 0x38,
  208. IntrMask = 0x3C,
  209. IntrStatus = 0x3E,
  210. TxConfig = 0x40,
  211. RxConfig = 0x44,
  212. RxMissed = 0x4C,
  213. Cfg9346 = 0x50,
  214. Config0 = 0x51,
  215. Config1 = 0x52,
  216. Config2 = 0x53,
  217. Config3 = 0x54,
  218. Config4 = 0x55,
  219. Config5 = 0x56,
  220. MultiIntr = 0x5C,
  221. PHYAR = 0x60,
  222. TBICSR = 0x64,
  223. TBI_ANAR = 0x68,
  224. TBI_LPAR = 0x6A,
  225. PHYstatus = 0x6C,
  226. RxMaxSize = 0xDA,
  227. CPlusCmd = 0xE0,
  228. IntrMitigate = 0xE2,
  229. RxDescAddrLow = 0xE4,
  230. RxDescAddrHigh = 0xE8,
  231. EarlyTxThres = 0xEC,
  232. FuncEvent = 0xF0,
  233. FuncEventMask = 0xF4,
  234. FuncPresetState = 0xF8,
  235. FuncForceEvent = 0xFC,
  236. };
  237. enum RTL8169_register_content {
  238. /* InterruptStatusBits */
  239. SYSErr = 0x8000,
  240. PCSTimeout = 0x4000,
  241. SWInt = 0x0100,
  242. TxDescUnavail = 0x80,
  243. RxFIFOOver = 0x40,
  244. LinkChg = 0x20,
  245. RxOverflow = 0x10,
  246. TxErr = 0x08,
  247. TxOK = 0x04,
  248. RxErr = 0x02,
  249. RxOK = 0x01,
  250. /* RxStatusDesc */
  251. RxFOVF = (1 << 23),
  252. RxRWT = (1 << 22),
  253. RxRES = (1 << 21),
  254. RxRUNT = (1 << 20),
  255. RxCRC = (1 << 19),
  256. /* ChipCmdBits */
  257. CmdReset = 0x10,
  258. CmdRxEnb = 0x08,
  259. CmdTxEnb = 0x04,
  260. RxBufEmpty = 0x01,
  261. /* Cfg9346Bits */
  262. Cfg9346_Lock = 0x00,
  263. Cfg9346_Unlock = 0xC0,
  264. /* rx_mode_bits */
  265. AcceptErr = 0x20,
  266. AcceptRunt = 0x10,
  267. AcceptBroadcast = 0x08,
  268. AcceptMulticast = 0x04,
  269. AcceptMyPhys = 0x02,
  270. AcceptAllPhys = 0x01,
  271. /* RxConfigBits */
  272. RxCfgFIFOShift = 13,
  273. RxCfgDMAShift = 8,
  274. /* TxConfigBits */
  275. TxInterFrameGapShift = 24,
  276. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  277. /* Config1 register p.24 */
  278. PMEnable = (1 << 0), /* Power Management Enable */
  279. /* Config3 register p.25 */
  280. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  281. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  282. /* Config5 register p.27 */
  283. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  284. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  285. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  286. LanWake = (1 << 1), /* LanWake enable/disable */
  287. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  288. /* TBICSR p.28 */
  289. TBIReset = 0x80000000,
  290. TBILoopback = 0x40000000,
  291. TBINwEnable = 0x20000000,
  292. TBINwRestart = 0x10000000,
  293. TBILinkOk = 0x02000000,
  294. TBINwComplete = 0x01000000,
  295. /* CPlusCmd p.31 */
  296. RxVlan = (1 << 6),
  297. RxChkSum = (1 << 5),
  298. PCIDAC = (1 << 4),
  299. PCIMulRW = (1 << 3),
  300. /* rtl8169_PHYstatus */
  301. TBI_Enable = 0x80,
  302. TxFlowCtrl = 0x40,
  303. RxFlowCtrl = 0x20,
  304. _1000bpsF = 0x10,
  305. _100bps = 0x08,
  306. _10bps = 0x04,
  307. LinkStatus = 0x02,
  308. FullDup = 0x01,
  309. /* GIGABIT_PHY_registers */
  310. PHY_CTRL_REG = 0,
  311. PHY_STAT_REG = 1,
  312. PHY_AUTO_NEGO_REG = 4,
  313. PHY_1000_CTRL_REG = 9,
  314. /* GIGABIT_PHY_REG_BIT */
  315. PHY_Restart_Auto_Nego = 0x0200,
  316. PHY_Enable_Auto_Nego = 0x1000,
  317. /* PHY_STAT_REG = 1 */
  318. PHY_Auto_Neco_Comp = 0x0020,
  319. /* PHY_AUTO_NEGO_REG = 4 */
  320. PHY_Cap_10_Half = 0x0020,
  321. PHY_Cap_10_Full = 0x0040,
  322. PHY_Cap_100_Half = 0x0080,
  323. PHY_Cap_100_Full = 0x0100,
  324. /* PHY_1000_CTRL_REG = 9 */
  325. PHY_Cap_1000_Half = 0x0100,
  326. PHY_Cap_1000_Full = 0x0200,
  327. PHY_Cap_Null = 0x0,
  328. /* _MediaType */
  329. _10_Half = 0x01,
  330. _10_Full = 0x02,
  331. _100_Half = 0x04,
  332. _100_Full = 0x08,
  333. _1000_Full = 0x10,
  334. /* _TBICSRBit */
  335. TBILinkOK = 0x02000000,
  336. /* DumpCounterCommand */
  337. CounterDump = 0x8,
  338. };
  339. enum _DescStatusBit {
  340. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  341. RingEnd = (1 << 30), /* End of descriptor ring */
  342. FirstFrag = (1 << 29), /* First segment of a packet */
  343. LastFrag = (1 << 28), /* Final segment of a packet */
  344. /* Tx private */
  345. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  346. MSSShift = 16, /* MSS value position */
  347. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  348. IPCS = (1 << 18), /* Calculate IP checksum */
  349. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  350. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  351. TxVlanTag = (1 << 17), /* Add VLAN tag */
  352. /* Rx private */
  353. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  354. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  355. #define RxProtoUDP (PID1)
  356. #define RxProtoTCP (PID0)
  357. #define RxProtoIP (PID1 | PID0)
  358. #define RxProtoMask RxProtoIP
  359. IPFail = (1 << 16), /* IP checksum failed */
  360. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  361. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  362. RxVlanTag = (1 << 16), /* VLAN tag available */
  363. };
  364. #define RsvdMask 0x3fffc000
  365. struct TxDesc {
  366. u32 opts1;
  367. u32 opts2;
  368. u64 addr;
  369. };
  370. struct RxDesc {
  371. u32 opts1;
  372. u32 opts2;
  373. u64 addr;
  374. };
  375. struct ring_info {
  376. struct sk_buff *skb;
  377. u32 len;
  378. u8 __pad[sizeof(void *) - sizeof(u32)];
  379. };
  380. struct rtl8169_private {
  381. void __iomem *mmio_addr; /* memory map physical address */
  382. struct pci_dev *pci_dev; /* Index of PCI device */
  383. struct net_device_stats stats; /* statistics of net device */
  384. spinlock_t lock; /* spin lock flag */
  385. u32 msg_enable;
  386. int chipset;
  387. int mac_version;
  388. int phy_version;
  389. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  390. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  391. u32 dirty_rx;
  392. u32 dirty_tx;
  393. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  394. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  395. dma_addr_t TxPhyAddr;
  396. dma_addr_t RxPhyAddr;
  397. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  398. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  399. unsigned align;
  400. unsigned rx_buf_sz;
  401. struct timer_list timer;
  402. u16 cp_cmd;
  403. u16 intr_mask;
  404. int phy_auto_nego_reg;
  405. int phy_1000_ctrl_reg;
  406. #ifdef CONFIG_R8169_VLAN
  407. struct vlan_group *vlgrp;
  408. #endif
  409. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  410. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  411. void (*phy_reset_enable)(void __iomem *);
  412. unsigned int (*phy_reset_pending)(void __iomem *);
  413. unsigned int (*link_ok)(void __iomem *);
  414. struct work_struct task;
  415. unsigned wol_enabled : 1;
  416. };
  417. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  418. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  419. module_param_array(media, int, &num_media, 0);
  420. MODULE_PARM_DESC(media, "force phy operation. Deprecated by ethtool (8).");
  421. module_param(rx_copybreak, int, 0);
  422. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  423. module_param(use_dac, int, 0);
  424. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  425. module_param_named(debug, debug.msg_enable, int, 0);
  426. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  427. MODULE_LICENSE("GPL");
  428. MODULE_VERSION(RTL8169_VERSION);
  429. static int rtl8169_open(struct net_device *dev);
  430. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  431. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance,
  432. struct pt_regs *regs);
  433. static int rtl8169_init_ring(struct net_device *dev);
  434. static void rtl8169_hw_start(struct net_device *dev);
  435. static int rtl8169_close(struct net_device *dev);
  436. static void rtl8169_set_rx_mode(struct net_device *dev);
  437. static void rtl8169_tx_timeout(struct net_device *dev);
  438. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  439. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  440. void __iomem *);
  441. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  442. static void rtl8169_down(struct net_device *dev);
  443. #ifdef CONFIG_R8169_NAPI
  444. static int rtl8169_poll(struct net_device *dev, int *budget);
  445. #endif
  446. static const u16 rtl8169_intr_mask =
  447. SYSErr | LinkChg | RxOverflow | RxFIFOOver | TxErr | TxOK | RxErr | RxOK;
  448. static const u16 rtl8169_napi_event =
  449. RxOK | RxOverflow | RxFIFOOver | TxOK | TxErr;
  450. static const unsigned int rtl8169_rx_config =
  451. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  452. #define PHY_Cap_10_Half_Or_Less PHY_Cap_10_Half
  453. #define PHY_Cap_10_Full_Or_Less PHY_Cap_10_Full | PHY_Cap_10_Half_Or_Less
  454. #define PHY_Cap_100_Half_Or_Less PHY_Cap_100_Half | PHY_Cap_10_Full_Or_Less
  455. #define PHY_Cap_100_Full_Or_Less PHY_Cap_100_Full | PHY_Cap_100_Half_Or_Less
  456. static void mdio_write(void __iomem *ioaddr, int RegAddr, int value)
  457. {
  458. int i;
  459. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  460. for (i = 20; i > 0; i--) {
  461. /* Check if the RTL8169 has completed writing to the specified MII register */
  462. if (!(RTL_R32(PHYAR) & 0x80000000))
  463. break;
  464. udelay(25);
  465. }
  466. }
  467. static int mdio_read(void __iomem *ioaddr, int RegAddr)
  468. {
  469. int i, value = -1;
  470. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  471. for (i = 20; i > 0; i--) {
  472. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  473. if (RTL_R32(PHYAR) & 0x80000000) {
  474. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  475. break;
  476. }
  477. udelay(25);
  478. }
  479. return value;
  480. }
  481. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  482. {
  483. RTL_W16(IntrMask, 0x0000);
  484. RTL_W16(IntrStatus, 0xffff);
  485. }
  486. static void rtl8169_asic_down(void __iomem *ioaddr)
  487. {
  488. RTL_W8(ChipCmd, 0x00);
  489. rtl8169_irq_mask_and_ack(ioaddr);
  490. RTL_R16(CPlusCmd);
  491. }
  492. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  493. {
  494. return RTL_R32(TBICSR) & TBIReset;
  495. }
  496. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  497. {
  498. return mdio_read(ioaddr, 0) & 0x8000;
  499. }
  500. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  501. {
  502. return RTL_R32(TBICSR) & TBILinkOk;
  503. }
  504. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  505. {
  506. return RTL_R8(PHYstatus) & LinkStatus;
  507. }
  508. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  509. {
  510. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  511. }
  512. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  513. {
  514. unsigned int val;
  515. val = (mdio_read(ioaddr, PHY_CTRL_REG) | 0x8000) & 0xffff;
  516. mdio_write(ioaddr, PHY_CTRL_REG, val);
  517. }
  518. static void rtl8169_check_link_status(struct net_device *dev,
  519. struct rtl8169_private *tp, void __iomem *ioaddr)
  520. {
  521. unsigned long flags;
  522. spin_lock_irqsave(&tp->lock, flags);
  523. if (tp->link_ok(ioaddr)) {
  524. netif_carrier_on(dev);
  525. if (netif_msg_ifup(tp))
  526. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  527. } else {
  528. if (netif_msg_ifdown(tp))
  529. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  530. netif_carrier_off(dev);
  531. }
  532. spin_unlock_irqrestore(&tp->lock, flags);
  533. }
  534. static void rtl8169_link_option(int idx, u8 *autoneg, u16 *speed, u8 *duplex)
  535. {
  536. struct {
  537. u16 speed;
  538. u8 duplex;
  539. u8 autoneg;
  540. u8 media;
  541. } link_settings[] = {
  542. { SPEED_10, DUPLEX_HALF, AUTONEG_DISABLE, _10_Half },
  543. { SPEED_10, DUPLEX_FULL, AUTONEG_DISABLE, _10_Full },
  544. { SPEED_100, DUPLEX_HALF, AUTONEG_DISABLE, _100_Half },
  545. { SPEED_100, DUPLEX_FULL, AUTONEG_DISABLE, _100_Full },
  546. { SPEED_1000, DUPLEX_FULL, AUTONEG_DISABLE, _1000_Full },
  547. /* Make TBI happy */
  548. { SPEED_1000, DUPLEX_FULL, AUTONEG_ENABLE, 0xff }
  549. }, *p;
  550. unsigned char option;
  551. option = ((idx < MAX_UNITS) && (idx >= 0)) ? media[idx] : 0xff;
  552. if ((option != 0xff) && !idx && netif_msg_drv(&debug))
  553. printk(KERN_WARNING PFX "media option is deprecated.\n");
  554. for (p = link_settings; p->media != 0xff; p++) {
  555. if (p->media == option)
  556. break;
  557. }
  558. *autoneg = p->autoneg;
  559. *speed = p->speed;
  560. *duplex = p->duplex;
  561. }
  562. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  563. {
  564. struct rtl8169_private *tp = netdev_priv(dev);
  565. void __iomem *ioaddr = tp->mmio_addr;
  566. u8 options;
  567. wol->wolopts = 0;
  568. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  569. wol->supported = WAKE_ANY;
  570. spin_lock_irq(&tp->lock);
  571. options = RTL_R8(Config1);
  572. if (!(options & PMEnable))
  573. goto out_unlock;
  574. options = RTL_R8(Config3);
  575. if (options & LinkUp)
  576. wol->wolopts |= WAKE_PHY;
  577. if (options & MagicPacket)
  578. wol->wolopts |= WAKE_MAGIC;
  579. options = RTL_R8(Config5);
  580. if (options & UWF)
  581. wol->wolopts |= WAKE_UCAST;
  582. if (options & BWF)
  583. wol->wolopts |= WAKE_BCAST;
  584. if (options & MWF)
  585. wol->wolopts |= WAKE_MCAST;
  586. out_unlock:
  587. spin_unlock_irq(&tp->lock);
  588. }
  589. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  590. {
  591. struct rtl8169_private *tp = netdev_priv(dev);
  592. void __iomem *ioaddr = tp->mmio_addr;
  593. int i;
  594. static struct {
  595. u32 opt;
  596. u16 reg;
  597. u8 mask;
  598. } cfg[] = {
  599. { WAKE_ANY, Config1, PMEnable },
  600. { WAKE_PHY, Config3, LinkUp },
  601. { WAKE_MAGIC, Config3, MagicPacket },
  602. { WAKE_UCAST, Config5, UWF },
  603. { WAKE_BCAST, Config5, BWF },
  604. { WAKE_MCAST, Config5, MWF },
  605. { WAKE_ANY, Config5, LanWake }
  606. };
  607. spin_lock_irq(&tp->lock);
  608. RTL_W8(Cfg9346, Cfg9346_Unlock);
  609. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  610. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  611. if (wol->wolopts & cfg[i].opt)
  612. options |= cfg[i].mask;
  613. RTL_W8(cfg[i].reg, options);
  614. }
  615. RTL_W8(Cfg9346, Cfg9346_Lock);
  616. tp->wol_enabled = (wol->wolopts) ? 1 : 0;
  617. spin_unlock_irq(&tp->lock);
  618. return 0;
  619. }
  620. static void rtl8169_get_drvinfo(struct net_device *dev,
  621. struct ethtool_drvinfo *info)
  622. {
  623. struct rtl8169_private *tp = netdev_priv(dev);
  624. strcpy(info->driver, MODULENAME);
  625. strcpy(info->version, RTL8169_VERSION);
  626. strcpy(info->bus_info, pci_name(tp->pci_dev));
  627. }
  628. static int rtl8169_get_regs_len(struct net_device *dev)
  629. {
  630. return R8169_REGS_SIZE;
  631. }
  632. static int rtl8169_set_speed_tbi(struct net_device *dev,
  633. u8 autoneg, u16 speed, u8 duplex)
  634. {
  635. struct rtl8169_private *tp = netdev_priv(dev);
  636. void __iomem *ioaddr = tp->mmio_addr;
  637. int ret = 0;
  638. u32 reg;
  639. reg = RTL_R32(TBICSR);
  640. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  641. (duplex == DUPLEX_FULL)) {
  642. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  643. } else if (autoneg == AUTONEG_ENABLE)
  644. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  645. else {
  646. if (netif_msg_link(tp)) {
  647. printk(KERN_WARNING "%s: "
  648. "incorrect speed setting refused in TBI mode\n",
  649. dev->name);
  650. }
  651. ret = -EOPNOTSUPP;
  652. }
  653. return ret;
  654. }
  655. static int rtl8169_set_speed_xmii(struct net_device *dev,
  656. u8 autoneg, u16 speed, u8 duplex)
  657. {
  658. struct rtl8169_private *tp = netdev_priv(dev);
  659. void __iomem *ioaddr = tp->mmio_addr;
  660. int auto_nego, giga_ctrl;
  661. auto_nego = mdio_read(ioaddr, PHY_AUTO_NEGO_REG);
  662. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_10_Full |
  663. PHY_Cap_100_Half | PHY_Cap_100_Full);
  664. giga_ctrl = mdio_read(ioaddr, PHY_1000_CTRL_REG);
  665. giga_ctrl &= ~(PHY_Cap_1000_Full | PHY_Cap_1000_Half | PHY_Cap_Null);
  666. if (autoneg == AUTONEG_ENABLE) {
  667. auto_nego |= (PHY_Cap_10_Half | PHY_Cap_10_Full |
  668. PHY_Cap_100_Half | PHY_Cap_100_Full);
  669. giga_ctrl |= PHY_Cap_1000_Full | PHY_Cap_1000_Half;
  670. } else {
  671. if (speed == SPEED_10)
  672. auto_nego |= PHY_Cap_10_Half | PHY_Cap_10_Full;
  673. else if (speed == SPEED_100)
  674. auto_nego |= PHY_Cap_100_Half | PHY_Cap_100_Full;
  675. else if (speed == SPEED_1000)
  676. giga_ctrl |= PHY_Cap_1000_Full | PHY_Cap_1000_Half;
  677. if (duplex == DUPLEX_HALF)
  678. auto_nego &= ~(PHY_Cap_10_Full | PHY_Cap_100_Full);
  679. if (duplex == DUPLEX_FULL)
  680. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_100_Half);
  681. /* This tweak comes straight from Realtek's driver. */
  682. if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
  683. (tp->mac_version == RTL_GIGA_MAC_VER_13)) {
  684. auto_nego = PHY_Cap_100_Half | 0x01;
  685. }
  686. }
  687. /* The 8100e/8101e do Fast Ethernet only. */
  688. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  689. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  690. (tp->mac_version == RTL_GIGA_MAC_VER_15)) {
  691. if ((giga_ctrl & (PHY_Cap_1000_Full | PHY_Cap_1000_Half)) &&
  692. netif_msg_link(tp)) {
  693. printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
  694. dev->name);
  695. }
  696. giga_ctrl &= ~(PHY_Cap_1000_Full | PHY_Cap_1000_Half);
  697. }
  698. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  699. tp->phy_auto_nego_reg = auto_nego;
  700. tp->phy_1000_ctrl_reg = giga_ctrl;
  701. mdio_write(ioaddr, PHY_AUTO_NEGO_REG, auto_nego);
  702. mdio_write(ioaddr, PHY_1000_CTRL_REG, giga_ctrl);
  703. mdio_write(ioaddr, PHY_CTRL_REG, PHY_Enable_Auto_Nego |
  704. PHY_Restart_Auto_Nego);
  705. return 0;
  706. }
  707. static int rtl8169_set_speed(struct net_device *dev,
  708. u8 autoneg, u16 speed, u8 duplex)
  709. {
  710. struct rtl8169_private *tp = netdev_priv(dev);
  711. int ret;
  712. ret = tp->set_speed(dev, autoneg, speed, duplex);
  713. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  714. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  715. return ret;
  716. }
  717. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  718. {
  719. struct rtl8169_private *tp = netdev_priv(dev);
  720. unsigned long flags;
  721. int ret;
  722. spin_lock_irqsave(&tp->lock, flags);
  723. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  724. spin_unlock_irqrestore(&tp->lock, flags);
  725. return ret;
  726. }
  727. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  728. {
  729. struct rtl8169_private *tp = netdev_priv(dev);
  730. return tp->cp_cmd & RxChkSum;
  731. }
  732. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  733. {
  734. struct rtl8169_private *tp = netdev_priv(dev);
  735. void __iomem *ioaddr = tp->mmio_addr;
  736. unsigned long flags;
  737. spin_lock_irqsave(&tp->lock, flags);
  738. if (data)
  739. tp->cp_cmd |= RxChkSum;
  740. else
  741. tp->cp_cmd &= ~RxChkSum;
  742. RTL_W16(CPlusCmd, tp->cp_cmd);
  743. RTL_R16(CPlusCmd);
  744. spin_unlock_irqrestore(&tp->lock, flags);
  745. return 0;
  746. }
  747. #ifdef CONFIG_R8169_VLAN
  748. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  749. struct sk_buff *skb)
  750. {
  751. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  752. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  753. }
  754. static void rtl8169_vlan_rx_register(struct net_device *dev,
  755. struct vlan_group *grp)
  756. {
  757. struct rtl8169_private *tp = netdev_priv(dev);
  758. void __iomem *ioaddr = tp->mmio_addr;
  759. unsigned long flags;
  760. spin_lock_irqsave(&tp->lock, flags);
  761. tp->vlgrp = grp;
  762. if (tp->vlgrp)
  763. tp->cp_cmd |= RxVlan;
  764. else
  765. tp->cp_cmd &= ~RxVlan;
  766. RTL_W16(CPlusCmd, tp->cp_cmd);
  767. RTL_R16(CPlusCmd);
  768. spin_unlock_irqrestore(&tp->lock, flags);
  769. }
  770. static void rtl8169_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  771. {
  772. struct rtl8169_private *tp = netdev_priv(dev);
  773. unsigned long flags;
  774. spin_lock_irqsave(&tp->lock, flags);
  775. if (tp->vlgrp)
  776. tp->vlgrp->vlan_devices[vid] = NULL;
  777. spin_unlock_irqrestore(&tp->lock, flags);
  778. }
  779. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  780. struct sk_buff *skb)
  781. {
  782. u32 opts2 = le32_to_cpu(desc->opts2);
  783. int ret;
  784. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  785. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp,
  786. swab16(opts2 & 0xffff));
  787. ret = 0;
  788. } else
  789. ret = -1;
  790. desc->opts2 = 0;
  791. return ret;
  792. }
  793. #else /* !CONFIG_R8169_VLAN */
  794. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  795. struct sk_buff *skb)
  796. {
  797. return 0;
  798. }
  799. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  800. struct sk_buff *skb)
  801. {
  802. return -1;
  803. }
  804. #endif
  805. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  806. {
  807. struct rtl8169_private *tp = netdev_priv(dev);
  808. void __iomem *ioaddr = tp->mmio_addr;
  809. u32 status;
  810. cmd->supported =
  811. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  812. cmd->port = PORT_FIBRE;
  813. cmd->transceiver = XCVR_INTERNAL;
  814. status = RTL_R32(TBICSR);
  815. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  816. cmd->autoneg = !!(status & TBINwEnable);
  817. cmd->speed = SPEED_1000;
  818. cmd->duplex = DUPLEX_FULL; /* Always set */
  819. }
  820. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  821. {
  822. struct rtl8169_private *tp = netdev_priv(dev);
  823. void __iomem *ioaddr = tp->mmio_addr;
  824. u8 status;
  825. cmd->supported = SUPPORTED_10baseT_Half |
  826. SUPPORTED_10baseT_Full |
  827. SUPPORTED_100baseT_Half |
  828. SUPPORTED_100baseT_Full |
  829. SUPPORTED_1000baseT_Full |
  830. SUPPORTED_Autoneg |
  831. SUPPORTED_TP;
  832. cmd->autoneg = 1;
  833. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  834. if (tp->phy_auto_nego_reg & PHY_Cap_10_Half)
  835. cmd->advertising |= ADVERTISED_10baseT_Half;
  836. if (tp->phy_auto_nego_reg & PHY_Cap_10_Full)
  837. cmd->advertising |= ADVERTISED_10baseT_Full;
  838. if (tp->phy_auto_nego_reg & PHY_Cap_100_Half)
  839. cmd->advertising |= ADVERTISED_100baseT_Half;
  840. if (tp->phy_auto_nego_reg & PHY_Cap_100_Full)
  841. cmd->advertising |= ADVERTISED_100baseT_Full;
  842. if (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full)
  843. cmd->advertising |= ADVERTISED_1000baseT_Full;
  844. status = RTL_R8(PHYstatus);
  845. if (status & _1000bpsF)
  846. cmd->speed = SPEED_1000;
  847. else if (status & _100bps)
  848. cmd->speed = SPEED_100;
  849. else if (status & _10bps)
  850. cmd->speed = SPEED_10;
  851. if (status & TxFlowCtrl)
  852. cmd->advertising |= ADVERTISED_Asym_Pause;
  853. if (status & RxFlowCtrl)
  854. cmd->advertising |= ADVERTISED_Pause;
  855. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  856. DUPLEX_FULL : DUPLEX_HALF;
  857. }
  858. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  859. {
  860. struct rtl8169_private *tp = netdev_priv(dev);
  861. unsigned long flags;
  862. spin_lock_irqsave(&tp->lock, flags);
  863. tp->get_settings(dev, cmd);
  864. spin_unlock_irqrestore(&tp->lock, flags);
  865. return 0;
  866. }
  867. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  868. void *p)
  869. {
  870. struct rtl8169_private *tp = netdev_priv(dev);
  871. unsigned long flags;
  872. if (regs->len > R8169_REGS_SIZE)
  873. regs->len = R8169_REGS_SIZE;
  874. spin_lock_irqsave(&tp->lock, flags);
  875. memcpy_fromio(p, tp->mmio_addr, regs->len);
  876. spin_unlock_irqrestore(&tp->lock, flags);
  877. }
  878. static u32 rtl8169_get_msglevel(struct net_device *dev)
  879. {
  880. struct rtl8169_private *tp = netdev_priv(dev);
  881. return tp->msg_enable;
  882. }
  883. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  884. {
  885. struct rtl8169_private *tp = netdev_priv(dev);
  886. tp->msg_enable = value;
  887. }
  888. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  889. "tx_packets",
  890. "rx_packets",
  891. "tx_errors",
  892. "rx_errors",
  893. "rx_missed",
  894. "align_errors",
  895. "tx_single_collisions",
  896. "tx_multi_collisions",
  897. "unicast",
  898. "broadcast",
  899. "multicast",
  900. "tx_aborted",
  901. "tx_underrun",
  902. };
  903. struct rtl8169_counters {
  904. u64 tx_packets;
  905. u64 rx_packets;
  906. u64 tx_errors;
  907. u32 rx_errors;
  908. u16 rx_missed;
  909. u16 align_errors;
  910. u32 tx_one_collision;
  911. u32 tx_multi_collision;
  912. u64 rx_unicast;
  913. u64 rx_broadcast;
  914. u32 rx_multicast;
  915. u16 tx_aborted;
  916. u16 tx_underun;
  917. };
  918. static int rtl8169_get_stats_count(struct net_device *dev)
  919. {
  920. return ARRAY_SIZE(rtl8169_gstrings);
  921. }
  922. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  923. struct ethtool_stats *stats, u64 *data)
  924. {
  925. struct rtl8169_private *tp = netdev_priv(dev);
  926. void __iomem *ioaddr = tp->mmio_addr;
  927. struct rtl8169_counters *counters;
  928. dma_addr_t paddr;
  929. u32 cmd;
  930. ASSERT_RTNL();
  931. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  932. if (!counters)
  933. return;
  934. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  935. cmd = (u64)paddr & DMA_32BIT_MASK;
  936. RTL_W32(CounterAddrLow, cmd);
  937. RTL_W32(CounterAddrLow, cmd | CounterDump);
  938. while (RTL_R32(CounterAddrLow) & CounterDump) {
  939. if (msleep_interruptible(1))
  940. break;
  941. }
  942. RTL_W32(CounterAddrLow, 0);
  943. RTL_W32(CounterAddrHigh, 0);
  944. data[0] = le64_to_cpu(counters->tx_packets);
  945. data[1] = le64_to_cpu(counters->rx_packets);
  946. data[2] = le64_to_cpu(counters->tx_errors);
  947. data[3] = le32_to_cpu(counters->rx_errors);
  948. data[4] = le16_to_cpu(counters->rx_missed);
  949. data[5] = le16_to_cpu(counters->align_errors);
  950. data[6] = le32_to_cpu(counters->tx_one_collision);
  951. data[7] = le32_to_cpu(counters->tx_multi_collision);
  952. data[8] = le64_to_cpu(counters->rx_unicast);
  953. data[9] = le64_to_cpu(counters->rx_broadcast);
  954. data[10] = le32_to_cpu(counters->rx_multicast);
  955. data[11] = le16_to_cpu(counters->tx_aborted);
  956. data[12] = le16_to_cpu(counters->tx_underun);
  957. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  958. }
  959. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  960. {
  961. switch(stringset) {
  962. case ETH_SS_STATS:
  963. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  964. break;
  965. }
  966. }
  967. static struct ethtool_ops rtl8169_ethtool_ops = {
  968. .get_drvinfo = rtl8169_get_drvinfo,
  969. .get_regs_len = rtl8169_get_regs_len,
  970. .get_link = ethtool_op_get_link,
  971. .get_settings = rtl8169_get_settings,
  972. .set_settings = rtl8169_set_settings,
  973. .get_msglevel = rtl8169_get_msglevel,
  974. .set_msglevel = rtl8169_set_msglevel,
  975. .get_rx_csum = rtl8169_get_rx_csum,
  976. .set_rx_csum = rtl8169_set_rx_csum,
  977. .get_tx_csum = ethtool_op_get_tx_csum,
  978. .set_tx_csum = ethtool_op_set_tx_csum,
  979. .get_sg = ethtool_op_get_sg,
  980. .set_sg = ethtool_op_set_sg,
  981. .get_tso = ethtool_op_get_tso,
  982. .set_tso = ethtool_op_set_tso,
  983. .get_regs = rtl8169_get_regs,
  984. .get_wol = rtl8169_get_wol,
  985. .set_wol = rtl8169_set_wol,
  986. .get_strings = rtl8169_get_strings,
  987. .get_stats_count = rtl8169_get_stats_count,
  988. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  989. .get_perm_addr = ethtool_op_get_perm_addr,
  990. };
  991. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg, int bitnum,
  992. int bitval)
  993. {
  994. int val;
  995. val = mdio_read(ioaddr, reg);
  996. val = (bitval == 1) ?
  997. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  998. mdio_write(ioaddr, reg, val & 0xffff);
  999. }
  1000. static void rtl8169_get_mac_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  1001. {
  1002. const struct {
  1003. u32 mask;
  1004. int mac_version;
  1005. } mac_info[] = {
  1006. { 0x38800000, RTL_GIGA_MAC_VER_15 },
  1007. { 0x38000000, RTL_GIGA_MAC_VER_12 },
  1008. { 0x34000000, RTL_GIGA_MAC_VER_13 },
  1009. { 0x30800000, RTL_GIGA_MAC_VER_14 },
  1010. { 0x30000000, RTL_GIGA_MAC_VER_11 },
  1011. { 0x18000000, RTL_GIGA_MAC_VER_05 },
  1012. { 0x10000000, RTL_GIGA_MAC_VER_04 },
  1013. { 0x04000000, RTL_GIGA_MAC_VER_03 },
  1014. { 0x00800000, RTL_GIGA_MAC_VER_02 },
  1015. { 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
  1016. }, *p = mac_info;
  1017. u32 reg;
  1018. reg = RTL_R32(TxConfig) & 0x7c800000;
  1019. while ((reg & p->mask) != p->mask)
  1020. p++;
  1021. tp->mac_version = p->mac_version;
  1022. }
  1023. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  1024. {
  1025. dprintk("mac_version = 0x%02x\n", tp->mac_version);
  1026. }
  1027. static void rtl8169_get_phy_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  1028. {
  1029. const struct {
  1030. u16 mask;
  1031. u16 set;
  1032. int phy_version;
  1033. } phy_info[] = {
  1034. { 0x000f, 0x0002, RTL_GIGA_PHY_VER_G },
  1035. { 0x000f, 0x0001, RTL_GIGA_PHY_VER_F },
  1036. { 0x000f, 0x0000, RTL_GIGA_PHY_VER_E },
  1037. { 0x0000, 0x0000, RTL_GIGA_PHY_VER_D } /* Catch-all */
  1038. }, *p = phy_info;
  1039. u16 reg;
  1040. reg = mdio_read(ioaddr, 3) & 0xffff;
  1041. while ((reg & p->mask) != p->set)
  1042. p++;
  1043. tp->phy_version = p->phy_version;
  1044. }
  1045. static void rtl8169_print_phy_version(struct rtl8169_private *tp)
  1046. {
  1047. struct {
  1048. int version;
  1049. char *msg;
  1050. u32 reg;
  1051. } phy_print[] = {
  1052. { RTL_GIGA_PHY_VER_G, "RTL_GIGA_PHY_VER_G", 0x0002 },
  1053. { RTL_GIGA_PHY_VER_F, "RTL_GIGA_PHY_VER_F", 0x0001 },
  1054. { RTL_GIGA_PHY_VER_E, "RTL_GIGA_PHY_VER_E", 0x0000 },
  1055. { RTL_GIGA_PHY_VER_D, "RTL_GIGA_PHY_VER_D", 0x0000 },
  1056. { 0, NULL, 0x0000 }
  1057. }, *p;
  1058. for (p = phy_print; p->msg; p++) {
  1059. if (tp->phy_version == p->version) {
  1060. dprintk("phy_version == %s (%04x)\n", p->msg, p->reg);
  1061. return;
  1062. }
  1063. }
  1064. dprintk("phy_version == Unknown\n");
  1065. }
  1066. static void rtl8169_hw_phy_config(struct net_device *dev)
  1067. {
  1068. struct rtl8169_private *tp = netdev_priv(dev);
  1069. void __iomem *ioaddr = tp->mmio_addr;
  1070. struct {
  1071. u16 regs[5]; /* Beware of bit-sign propagation */
  1072. } phy_magic[5] = { {
  1073. { 0x0000, //w 4 15 12 0
  1074. 0x00a1, //w 3 15 0 00a1
  1075. 0x0008, //w 2 15 0 0008
  1076. 0x1020, //w 1 15 0 1020
  1077. 0x1000 } },{ //w 0 15 0 1000
  1078. { 0x7000, //w 4 15 12 7
  1079. 0xff41, //w 3 15 0 ff41
  1080. 0xde60, //w 2 15 0 de60
  1081. 0x0140, //w 1 15 0 0140
  1082. 0x0077 } },{ //w 0 15 0 0077
  1083. { 0xa000, //w 4 15 12 a
  1084. 0xdf01, //w 3 15 0 df01
  1085. 0xdf20, //w 2 15 0 df20
  1086. 0xff95, //w 1 15 0 ff95
  1087. 0xfa00 } },{ //w 0 15 0 fa00
  1088. { 0xb000, //w 4 15 12 b
  1089. 0xff41, //w 3 15 0 ff41
  1090. 0xde20, //w 2 15 0 de20
  1091. 0x0140, //w 1 15 0 0140
  1092. 0x00bb } },{ //w 0 15 0 00bb
  1093. { 0xf000, //w 4 15 12 f
  1094. 0xdf01, //w 3 15 0 df01
  1095. 0xdf20, //w 2 15 0 df20
  1096. 0xff95, //w 1 15 0 ff95
  1097. 0xbf00 } //w 0 15 0 bf00
  1098. }
  1099. }, *p = phy_magic;
  1100. int i;
  1101. rtl8169_print_mac_version(tp);
  1102. rtl8169_print_phy_version(tp);
  1103. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1104. return;
  1105. if (tp->phy_version >= RTL_GIGA_PHY_VER_H)
  1106. return;
  1107. dprintk("MAC version != 0 && PHY version == 0 or 1\n");
  1108. dprintk("Do final_reg2.cfg\n");
  1109. /* Shazam ! */
  1110. if (tp->mac_version == RTL_GIGA_MAC_VER_04) {
  1111. mdio_write(ioaddr, 31, 0x0001);
  1112. mdio_write(ioaddr, 9, 0x273a);
  1113. mdio_write(ioaddr, 14, 0x7bfb);
  1114. mdio_write(ioaddr, 27, 0x841e);
  1115. mdio_write(ioaddr, 31, 0x0002);
  1116. mdio_write(ioaddr, 1, 0x90d0);
  1117. mdio_write(ioaddr, 31, 0x0000);
  1118. return;
  1119. }
  1120. /* phy config for RTL8169s mac_version C chip */
  1121. mdio_write(ioaddr, 31, 0x0001); //w 31 2 0 1
  1122. mdio_write(ioaddr, 21, 0x1000); //w 21 15 0 1000
  1123. mdio_write(ioaddr, 24, 0x65c7); //w 24 15 0 65c7
  1124. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1125. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1126. int val, pos = 4;
  1127. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1128. mdio_write(ioaddr, pos, val);
  1129. while (--pos >= 0)
  1130. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1131. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1132. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1133. }
  1134. mdio_write(ioaddr, 31, 0x0000); //w 31 2 0 0
  1135. }
  1136. static void rtl8169_phy_timer(unsigned long __opaque)
  1137. {
  1138. struct net_device *dev = (struct net_device *)__opaque;
  1139. struct rtl8169_private *tp = netdev_priv(dev);
  1140. struct timer_list *timer = &tp->timer;
  1141. void __iomem *ioaddr = tp->mmio_addr;
  1142. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1143. assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
  1144. assert(tp->phy_version < RTL_GIGA_PHY_VER_H);
  1145. if (!(tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  1146. return;
  1147. spin_lock_irq(&tp->lock);
  1148. if (tp->phy_reset_pending(ioaddr)) {
  1149. /*
  1150. * A busy loop could burn quite a few cycles on nowadays CPU.
  1151. * Let's delay the execution of the timer for a few ticks.
  1152. */
  1153. timeout = HZ/10;
  1154. goto out_mod_timer;
  1155. }
  1156. if (tp->link_ok(ioaddr))
  1157. goto out_unlock;
  1158. if (netif_msg_link(tp))
  1159. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1160. tp->phy_reset_enable(ioaddr);
  1161. out_mod_timer:
  1162. mod_timer(timer, jiffies + timeout);
  1163. out_unlock:
  1164. spin_unlock_irq(&tp->lock);
  1165. }
  1166. static inline void rtl8169_delete_timer(struct net_device *dev)
  1167. {
  1168. struct rtl8169_private *tp = netdev_priv(dev);
  1169. struct timer_list *timer = &tp->timer;
  1170. if ((tp->mac_version <= RTL_GIGA_MAC_VER_01) ||
  1171. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1172. return;
  1173. del_timer_sync(timer);
  1174. }
  1175. static inline void rtl8169_request_timer(struct net_device *dev)
  1176. {
  1177. struct rtl8169_private *tp = netdev_priv(dev);
  1178. struct timer_list *timer = &tp->timer;
  1179. if ((tp->mac_version <= RTL_GIGA_MAC_VER_01) ||
  1180. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1181. return;
  1182. init_timer(timer);
  1183. timer->expires = jiffies + RTL8169_PHY_TIMEOUT;
  1184. timer->data = (unsigned long)(dev);
  1185. timer->function = rtl8169_phy_timer;
  1186. add_timer(timer);
  1187. }
  1188. #ifdef CONFIG_NET_POLL_CONTROLLER
  1189. /*
  1190. * Polling 'interrupt' - used by things like netconsole to send skbs
  1191. * without having to re-enable interrupts. It's not called while
  1192. * the interrupt routine is executing.
  1193. */
  1194. static void rtl8169_netpoll(struct net_device *dev)
  1195. {
  1196. struct rtl8169_private *tp = netdev_priv(dev);
  1197. struct pci_dev *pdev = tp->pci_dev;
  1198. disable_irq(pdev->irq);
  1199. rtl8169_interrupt(pdev->irq, dev, NULL);
  1200. enable_irq(pdev->irq);
  1201. }
  1202. #endif
  1203. static void __rtl8169_set_mac_addr(struct net_device *dev, void __iomem *ioaddr)
  1204. {
  1205. unsigned int i, j;
  1206. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1207. for (i = 0; i < 2; i++) {
  1208. __le32 l = 0;
  1209. for (j = 0; j < 4; j++) {
  1210. l <<= 8;
  1211. l |= dev->dev_addr[4*i + j];
  1212. }
  1213. RTL_W32(MAC0 + 4*i, cpu_to_be32(l));
  1214. }
  1215. RTL_W8(Cfg9346, Cfg9346_Lock);
  1216. }
  1217. static int rtl8169_set_mac_addr(struct net_device *dev, void *p)
  1218. {
  1219. struct rtl8169_private *tp = netdev_priv(dev);
  1220. struct sockaddr *addr = p;
  1221. if (!is_valid_ether_addr(addr->sa_data))
  1222. return -EINVAL;
  1223. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1224. if (netif_running(dev)) {
  1225. spin_lock_irq(&tp->lock);
  1226. __rtl8169_set_mac_addr(dev, tp->mmio_addr);
  1227. spin_unlock_irq(&tp->lock);
  1228. }
  1229. return 0;
  1230. }
  1231. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1232. void __iomem *ioaddr)
  1233. {
  1234. iounmap(ioaddr);
  1235. pci_release_regions(pdev);
  1236. pci_disable_device(pdev);
  1237. free_netdev(dev);
  1238. }
  1239. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1240. {
  1241. void __iomem *ioaddr = tp->mmio_addr;
  1242. static int board_idx = -1;
  1243. u8 autoneg, duplex;
  1244. u16 speed;
  1245. board_idx++;
  1246. rtl8169_hw_phy_config(dev);
  1247. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1248. RTL_W8(0x82, 0x01);
  1249. if (tp->mac_version < RTL_GIGA_MAC_VER_03) {
  1250. dprintk("Set PCI Latency=0x40\n");
  1251. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1252. }
  1253. if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
  1254. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1255. RTL_W8(0x82, 0x01);
  1256. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1257. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1258. }
  1259. rtl8169_link_option(board_idx, &autoneg, &speed, &duplex);
  1260. rtl8169_set_speed(dev, autoneg, speed, duplex);
  1261. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1262. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1263. }
  1264. static int __devinit
  1265. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1266. {
  1267. const unsigned int region = rtl_cfg_info[ent->driver_data].region;
  1268. struct rtl8169_private *tp;
  1269. struct net_device *dev;
  1270. void __iomem *ioaddr;
  1271. unsigned int i, pm_cap;
  1272. int rc;
  1273. if (netif_msg_drv(&debug)) {
  1274. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1275. MODULENAME, RTL8169_VERSION);
  1276. }
  1277. dev = alloc_etherdev(sizeof (*tp));
  1278. if (!dev) {
  1279. if (netif_msg_drv(&debug))
  1280. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1281. rc = -ENOMEM;
  1282. goto out;
  1283. }
  1284. SET_MODULE_OWNER(dev);
  1285. SET_NETDEV_DEV(dev, &pdev->dev);
  1286. tp = netdev_priv(dev);
  1287. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1288. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1289. rc = pci_enable_device(pdev);
  1290. if (rc < 0) {
  1291. if (netif_msg_probe(tp))
  1292. dev_err(&pdev->dev, "enable failure\n");
  1293. goto err_out_free_dev_1;
  1294. }
  1295. rc = pci_set_mwi(pdev);
  1296. if (rc < 0)
  1297. goto err_out_disable_2;
  1298. /* save power state before pci_enable_device overwrites it */
  1299. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  1300. if (pm_cap) {
  1301. u16 pwr_command, acpi_idle_state;
  1302. pci_read_config_word(pdev, pm_cap + PCI_PM_CTRL, &pwr_command);
  1303. acpi_idle_state = pwr_command & PCI_PM_CTRL_STATE_MASK;
  1304. } else {
  1305. if (netif_msg_probe(tp)) {
  1306. dev_err(&pdev->dev,
  1307. "PowerManagement capability not found.\n");
  1308. }
  1309. }
  1310. /* make sure PCI base addr 1 is MMIO */
  1311. if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
  1312. if (netif_msg_probe(tp)) {
  1313. dev_err(&pdev->dev,
  1314. "region #%d not an MMIO resource, aborting\n",
  1315. region);
  1316. }
  1317. rc = -ENODEV;
  1318. goto err_out_mwi_3;
  1319. }
  1320. /* check for weird/broken PCI region reporting */
  1321. if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
  1322. if (netif_msg_probe(tp)) {
  1323. dev_err(&pdev->dev,
  1324. "Invalid PCI region size(s), aborting\n");
  1325. }
  1326. rc = -ENODEV;
  1327. goto err_out_mwi_3;
  1328. }
  1329. rc = pci_request_regions(pdev, MODULENAME);
  1330. if (rc < 0) {
  1331. if (netif_msg_probe(tp))
  1332. dev_err(&pdev->dev, "could not request regions.\n");
  1333. goto err_out_mwi_3;
  1334. }
  1335. tp->cp_cmd = PCIMulRW | RxChkSum;
  1336. if ((sizeof(dma_addr_t) > 4) &&
  1337. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1338. tp->cp_cmd |= PCIDAC;
  1339. dev->features |= NETIF_F_HIGHDMA;
  1340. } else {
  1341. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1342. if (rc < 0) {
  1343. if (netif_msg_probe(tp)) {
  1344. dev_err(&pdev->dev,
  1345. "DMA configuration failed.\n");
  1346. }
  1347. goto err_out_free_res_4;
  1348. }
  1349. }
  1350. pci_set_master(pdev);
  1351. /* ioremap MMIO region */
  1352. ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
  1353. if (!ioaddr) {
  1354. if (netif_msg_probe(tp))
  1355. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1356. rc = -EIO;
  1357. goto err_out_free_res_4;
  1358. }
  1359. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1360. rtl8169_irq_mask_and_ack(ioaddr);
  1361. /* Soft reset the chip. */
  1362. RTL_W8(ChipCmd, CmdReset);
  1363. /* Check that the chip has finished the reset. */
  1364. for (i = 100; i > 0; i--) {
  1365. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1366. break;
  1367. msleep_interruptible(1);
  1368. }
  1369. /* Identify chip attached to board */
  1370. rtl8169_get_mac_version(tp, ioaddr);
  1371. rtl8169_get_phy_version(tp, ioaddr);
  1372. rtl8169_print_mac_version(tp);
  1373. rtl8169_print_phy_version(tp);
  1374. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1375. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1376. break;
  1377. }
  1378. if (i < 0) {
  1379. /* Unknown chip: assume array element #0, original RTL-8169 */
  1380. if (netif_msg_probe(tp)) {
  1381. dev_printk(KERN_DEBUG, &pdev->dev,
  1382. "unknown chip version, assuming %s\n",
  1383. rtl_chip_info[0].name);
  1384. }
  1385. i++;
  1386. }
  1387. tp->chipset = i;
  1388. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1389. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1390. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1391. RTL_W8(Cfg9346, Cfg9346_Lock);
  1392. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1393. tp->set_speed = rtl8169_set_speed_tbi;
  1394. tp->get_settings = rtl8169_gset_tbi;
  1395. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1396. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1397. tp->link_ok = rtl8169_tbi_link_ok;
  1398. tp->phy_1000_ctrl_reg = PHY_Cap_1000_Full; /* Implied by TBI */
  1399. } else {
  1400. tp->set_speed = rtl8169_set_speed_xmii;
  1401. tp->get_settings = rtl8169_gset_xmii;
  1402. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1403. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1404. tp->link_ok = rtl8169_xmii_link_ok;
  1405. }
  1406. /* Get MAC address. FIXME: read EEPROM */
  1407. for (i = 0; i < MAC_ADDR_LEN; i++)
  1408. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1409. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1410. dev->open = rtl8169_open;
  1411. dev->hard_start_xmit = rtl8169_start_xmit;
  1412. dev->get_stats = rtl8169_get_stats;
  1413. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1414. dev->stop = rtl8169_close;
  1415. dev->tx_timeout = rtl8169_tx_timeout;
  1416. dev->set_multicast_list = rtl8169_set_rx_mode;
  1417. dev->set_mac_address = rtl8169_set_mac_addr;
  1418. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1419. dev->irq = pdev->irq;
  1420. dev->base_addr = (unsigned long) ioaddr;
  1421. dev->change_mtu = rtl8169_change_mtu;
  1422. #ifdef CONFIG_R8169_NAPI
  1423. dev->poll = rtl8169_poll;
  1424. dev->weight = R8169_NAPI_WEIGHT;
  1425. #endif
  1426. #ifdef CONFIG_R8169_VLAN
  1427. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1428. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1429. dev->vlan_rx_kill_vid = rtl8169_vlan_rx_kill_vid;
  1430. #endif
  1431. #ifdef CONFIG_NET_POLL_CONTROLLER
  1432. dev->poll_controller = rtl8169_netpoll;
  1433. #endif
  1434. tp->intr_mask = 0xffff;
  1435. tp->pci_dev = pdev;
  1436. tp->mmio_addr = ioaddr;
  1437. tp->align = rtl_cfg_info[ent->driver_data].align;
  1438. spin_lock_init(&tp->lock);
  1439. rc = register_netdev(dev);
  1440. if (rc < 0)
  1441. goto err_out_unmap_5;
  1442. pci_set_drvdata(pdev, dev);
  1443. if (netif_msg_probe(tp)) {
  1444. printk(KERN_INFO "%s: %s at 0x%lx, "
  1445. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1446. "IRQ %d\n",
  1447. dev->name,
  1448. rtl_chip_info[tp->chipset].name,
  1449. dev->base_addr,
  1450. dev->dev_addr[0], dev->dev_addr[1],
  1451. dev->dev_addr[2], dev->dev_addr[3],
  1452. dev->dev_addr[4], dev->dev_addr[5], dev->irq);
  1453. }
  1454. rtl8169_init_phy(dev, tp);
  1455. out:
  1456. return rc;
  1457. err_out_unmap_5:
  1458. iounmap(ioaddr);
  1459. err_out_free_res_4:
  1460. pci_release_regions(pdev);
  1461. err_out_mwi_3:
  1462. pci_clear_mwi(pdev);
  1463. err_out_disable_2:
  1464. pci_disable_device(pdev);
  1465. err_out_free_dev_1:
  1466. free_netdev(dev);
  1467. goto out;
  1468. }
  1469. static void __devexit
  1470. rtl8169_remove_one(struct pci_dev *pdev)
  1471. {
  1472. struct net_device *dev = pci_get_drvdata(pdev);
  1473. struct rtl8169_private *tp = netdev_priv(dev);
  1474. assert(dev != NULL);
  1475. assert(tp != NULL);
  1476. unregister_netdev(dev);
  1477. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1478. pci_set_drvdata(pdev, NULL);
  1479. }
  1480. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1481. struct net_device *dev)
  1482. {
  1483. unsigned int mtu = dev->mtu;
  1484. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1485. }
  1486. static int rtl8169_open(struct net_device *dev)
  1487. {
  1488. struct rtl8169_private *tp = netdev_priv(dev);
  1489. struct pci_dev *pdev = tp->pci_dev;
  1490. int retval;
  1491. rtl8169_set_rxbufsize(tp, dev);
  1492. retval =
  1493. request_irq(dev->irq, rtl8169_interrupt, IRQF_SHARED, dev->name, dev);
  1494. if (retval < 0)
  1495. goto out;
  1496. retval = -ENOMEM;
  1497. /*
  1498. * Rx and Tx desscriptors needs 256 bytes alignment.
  1499. * pci_alloc_consistent provides more.
  1500. */
  1501. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1502. &tp->TxPhyAddr);
  1503. if (!tp->TxDescArray)
  1504. goto err_free_irq;
  1505. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1506. &tp->RxPhyAddr);
  1507. if (!tp->RxDescArray)
  1508. goto err_free_tx;
  1509. retval = rtl8169_init_ring(dev);
  1510. if (retval < 0)
  1511. goto err_free_rx;
  1512. INIT_WORK(&tp->task, NULL, dev);
  1513. rtl8169_hw_start(dev);
  1514. rtl8169_request_timer(dev);
  1515. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1516. out:
  1517. return retval;
  1518. err_free_rx:
  1519. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1520. tp->RxPhyAddr);
  1521. err_free_tx:
  1522. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1523. tp->TxPhyAddr);
  1524. err_free_irq:
  1525. free_irq(dev->irq, dev);
  1526. goto out;
  1527. }
  1528. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1529. {
  1530. /* Disable interrupts */
  1531. rtl8169_irq_mask_and_ack(ioaddr);
  1532. /* Reset the chipset */
  1533. RTL_W8(ChipCmd, CmdReset);
  1534. /* PCI commit */
  1535. RTL_R8(ChipCmd);
  1536. }
  1537. static void
  1538. rtl8169_hw_start(struct net_device *dev)
  1539. {
  1540. struct rtl8169_private *tp = netdev_priv(dev);
  1541. void __iomem *ioaddr = tp->mmio_addr;
  1542. struct pci_dev *pdev = tp->pci_dev;
  1543. u32 i;
  1544. /* Soft reset the chip. */
  1545. RTL_W8(ChipCmd, CmdReset);
  1546. /* Check that the chip has finished the reset. */
  1547. for (i = 100; i > 0; i--) {
  1548. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1549. break;
  1550. msleep_interruptible(1);
  1551. }
  1552. if (tp->mac_version == RTL_GIGA_MAC_VER_13) {
  1553. pci_write_config_word(pdev, 0x68, 0x00);
  1554. pci_write_config_word(pdev, 0x69, 0x08);
  1555. }
  1556. /* Undocumented stuff. */
  1557. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  1558. u16 cmd;
  1559. /* Realtek's r1000_n.c driver uses '&& 0x01' here. Well... */
  1560. if ((RTL_R8(Config2) & 0x07) & 0x01)
  1561. RTL_W32(0x7c, 0x0007ffff);
  1562. RTL_W32(0x7c, 0x0007ff00);
  1563. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1564. cmd = cmd & 0xef;
  1565. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1566. }
  1567. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1568. RTL_W8(EarlyTxThres, EarlyTxThld);
  1569. /* Low hurts. Let's disable the filtering. */
  1570. RTL_W16(RxMaxSize, 16383);
  1571. /* Set Rx Config register */
  1572. i = rtl8169_rx_config |
  1573. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1574. RTL_W32(RxConfig, i);
  1575. /* Set DMA burst size and Interframe Gap Time */
  1576. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  1577. (InterFrameGap << TxInterFrameGapShift));
  1578. tp->cp_cmd |= RTL_R16(CPlusCmd) | PCIMulRW;
  1579. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1580. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  1581. dprintk(KERN_INFO PFX "Set MAC Reg C+CR Offset 0xE0. "
  1582. "Bit-3 and bit-14 MUST be 1\n");
  1583. tp->cp_cmd |= (1 << 14);
  1584. }
  1585. RTL_W16(CPlusCmd, tp->cp_cmd);
  1586. /*
  1587. * Undocumented corner. Supposedly:
  1588. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1589. */
  1590. RTL_W16(IntrMitigate, 0x0000);
  1591. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr & DMA_32BIT_MASK));
  1592. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr >> 32));
  1593. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr & DMA_32BIT_MASK));
  1594. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr >> 32));
  1595. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1596. RTL_W8(Cfg9346, Cfg9346_Lock);
  1597. /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
  1598. RTL_R8(IntrMask);
  1599. RTL_W32(RxMissed, 0);
  1600. rtl8169_set_rx_mode(dev);
  1601. /* no early-rx interrupts */
  1602. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1603. /* Enable all known interrupts by setting the interrupt mask. */
  1604. RTL_W16(IntrMask, rtl8169_intr_mask);
  1605. __rtl8169_set_mac_addr(dev, ioaddr);
  1606. netif_start_queue(dev);
  1607. }
  1608. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1609. {
  1610. struct rtl8169_private *tp = netdev_priv(dev);
  1611. int ret = 0;
  1612. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1613. return -EINVAL;
  1614. dev->mtu = new_mtu;
  1615. if (!netif_running(dev))
  1616. goto out;
  1617. rtl8169_down(dev);
  1618. rtl8169_set_rxbufsize(tp, dev);
  1619. ret = rtl8169_init_ring(dev);
  1620. if (ret < 0)
  1621. goto out;
  1622. netif_poll_enable(dev);
  1623. rtl8169_hw_start(dev);
  1624. rtl8169_request_timer(dev);
  1625. out:
  1626. return ret;
  1627. }
  1628. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1629. {
  1630. desc->addr = 0x0badbadbadbadbadull;
  1631. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1632. }
  1633. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1634. struct sk_buff **sk_buff, struct RxDesc *desc)
  1635. {
  1636. struct pci_dev *pdev = tp->pci_dev;
  1637. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1638. PCI_DMA_FROMDEVICE);
  1639. dev_kfree_skb(*sk_buff);
  1640. *sk_buff = NULL;
  1641. rtl8169_make_unusable_by_asic(desc);
  1642. }
  1643. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1644. {
  1645. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1646. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1647. }
  1648. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1649. u32 rx_buf_sz)
  1650. {
  1651. desc->addr = cpu_to_le64(mapping);
  1652. wmb();
  1653. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1654. }
  1655. static int rtl8169_alloc_rx_skb(struct pci_dev *pdev, struct sk_buff **sk_buff,
  1656. struct RxDesc *desc, int rx_buf_sz,
  1657. unsigned int align)
  1658. {
  1659. struct sk_buff *skb;
  1660. dma_addr_t mapping;
  1661. int ret = 0;
  1662. skb = dev_alloc_skb(rx_buf_sz + align);
  1663. if (!skb)
  1664. goto err_out;
  1665. skb_reserve(skb, align);
  1666. *sk_buff = skb;
  1667. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1668. PCI_DMA_FROMDEVICE);
  1669. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1670. out:
  1671. return ret;
  1672. err_out:
  1673. ret = -ENOMEM;
  1674. rtl8169_make_unusable_by_asic(desc);
  1675. goto out;
  1676. }
  1677. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1678. {
  1679. int i;
  1680. for (i = 0; i < NUM_RX_DESC; i++) {
  1681. if (tp->Rx_skbuff[i]) {
  1682. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1683. tp->RxDescArray + i);
  1684. }
  1685. }
  1686. }
  1687. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1688. u32 start, u32 end)
  1689. {
  1690. u32 cur;
  1691. for (cur = start; end - cur > 0; cur++) {
  1692. int ret, i = cur % NUM_RX_DESC;
  1693. if (tp->Rx_skbuff[i])
  1694. continue;
  1695. ret = rtl8169_alloc_rx_skb(tp->pci_dev, tp->Rx_skbuff + i,
  1696. tp->RxDescArray + i, tp->rx_buf_sz, tp->align);
  1697. if (ret < 0)
  1698. break;
  1699. }
  1700. return cur - start;
  1701. }
  1702. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1703. {
  1704. desc->opts1 |= cpu_to_le32(RingEnd);
  1705. }
  1706. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1707. {
  1708. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1709. }
  1710. static int rtl8169_init_ring(struct net_device *dev)
  1711. {
  1712. struct rtl8169_private *tp = netdev_priv(dev);
  1713. rtl8169_init_ring_indexes(tp);
  1714. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1715. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1716. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1717. goto err_out;
  1718. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1719. return 0;
  1720. err_out:
  1721. rtl8169_rx_clear(tp);
  1722. return -ENOMEM;
  1723. }
  1724. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1725. struct TxDesc *desc)
  1726. {
  1727. unsigned int len = tx_skb->len;
  1728. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1729. desc->opts1 = 0x00;
  1730. desc->opts2 = 0x00;
  1731. desc->addr = 0x00;
  1732. tx_skb->len = 0;
  1733. }
  1734. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1735. {
  1736. unsigned int i;
  1737. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1738. unsigned int entry = i % NUM_TX_DESC;
  1739. struct ring_info *tx_skb = tp->tx_skb + entry;
  1740. unsigned int len = tx_skb->len;
  1741. if (len) {
  1742. struct sk_buff *skb = tx_skb->skb;
  1743. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1744. tp->TxDescArray + entry);
  1745. if (skb) {
  1746. dev_kfree_skb(skb);
  1747. tx_skb->skb = NULL;
  1748. }
  1749. tp->stats.tx_dropped++;
  1750. }
  1751. }
  1752. tp->cur_tx = tp->dirty_tx = 0;
  1753. }
  1754. static void rtl8169_schedule_work(struct net_device *dev, void (*task)(void *))
  1755. {
  1756. struct rtl8169_private *tp = netdev_priv(dev);
  1757. PREPARE_WORK(&tp->task, task, dev);
  1758. schedule_delayed_work(&tp->task, 4);
  1759. }
  1760. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1761. {
  1762. struct rtl8169_private *tp = netdev_priv(dev);
  1763. void __iomem *ioaddr = tp->mmio_addr;
  1764. synchronize_irq(dev->irq);
  1765. /* Wait for any pending NAPI task to complete */
  1766. netif_poll_disable(dev);
  1767. rtl8169_irq_mask_and_ack(ioaddr);
  1768. netif_poll_enable(dev);
  1769. }
  1770. static void rtl8169_reinit_task(void *_data)
  1771. {
  1772. struct net_device *dev = _data;
  1773. int ret;
  1774. if (netif_running(dev)) {
  1775. rtl8169_wait_for_quiescence(dev);
  1776. rtl8169_close(dev);
  1777. }
  1778. ret = rtl8169_open(dev);
  1779. if (unlikely(ret < 0)) {
  1780. if (net_ratelimit()) {
  1781. struct rtl8169_private *tp = netdev_priv(dev);
  1782. if (netif_msg_drv(tp)) {
  1783. printk(PFX KERN_ERR
  1784. "%s: reinit failure (status = %d)."
  1785. " Rescheduling.\n", dev->name, ret);
  1786. }
  1787. }
  1788. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1789. }
  1790. }
  1791. static void rtl8169_reset_task(void *_data)
  1792. {
  1793. struct net_device *dev = _data;
  1794. struct rtl8169_private *tp = netdev_priv(dev);
  1795. if (!netif_running(dev))
  1796. return;
  1797. rtl8169_wait_for_quiescence(dev);
  1798. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr);
  1799. rtl8169_tx_clear(tp);
  1800. if (tp->dirty_rx == tp->cur_rx) {
  1801. rtl8169_init_ring_indexes(tp);
  1802. rtl8169_hw_start(dev);
  1803. netif_wake_queue(dev);
  1804. } else {
  1805. if (net_ratelimit()) {
  1806. struct rtl8169_private *tp = netdev_priv(dev);
  1807. if (netif_msg_intr(tp)) {
  1808. printk(PFX KERN_EMERG
  1809. "%s: Rx buffers shortage\n", dev->name);
  1810. }
  1811. }
  1812. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1813. }
  1814. }
  1815. static void rtl8169_tx_timeout(struct net_device *dev)
  1816. {
  1817. struct rtl8169_private *tp = netdev_priv(dev);
  1818. rtl8169_hw_reset(tp->mmio_addr);
  1819. /* Let's wait a bit while any (async) irq lands on */
  1820. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1821. }
  1822. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  1823. u32 opts1)
  1824. {
  1825. struct skb_shared_info *info = skb_shinfo(skb);
  1826. unsigned int cur_frag, entry;
  1827. struct TxDesc *txd;
  1828. entry = tp->cur_tx;
  1829. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  1830. skb_frag_t *frag = info->frags + cur_frag;
  1831. dma_addr_t mapping;
  1832. u32 status, len;
  1833. void *addr;
  1834. entry = (entry + 1) % NUM_TX_DESC;
  1835. txd = tp->TxDescArray + entry;
  1836. len = frag->size;
  1837. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  1838. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  1839. /* anti gcc 2.95.3 bugware (sic) */
  1840. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1841. txd->opts1 = cpu_to_le32(status);
  1842. txd->addr = cpu_to_le64(mapping);
  1843. tp->tx_skb[entry].len = len;
  1844. }
  1845. if (cur_frag) {
  1846. tp->tx_skb[entry].skb = skb;
  1847. txd->opts1 |= cpu_to_le32(LastFrag);
  1848. }
  1849. return cur_frag;
  1850. }
  1851. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  1852. {
  1853. if (dev->features & NETIF_F_TSO) {
  1854. u32 mss = skb_shinfo(skb)->gso_size;
  1855. if (mss)
  1856. return LargeSend | ((mss & MSSMask) << MSSShift);
  1857. }
  1858. if (skb->ip_summed == CHECKSUM_HW) {
  1859. const struct iphdr *ip = skb->nh.iph;
  1860. if (ip->protocol == IPPROTO_TCP)
  1861. return IPCS | TCPCS;
  1862. else if (ip->protocol == IPPROTO_UDP)
  1863. return IPCS | UDPCS;
  1864. WARN_ON(1); /* we need a WARN() */
  1865. }
  1866. return 0;
  1867. }
  1868. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1869. {
  1870. struct rtl8169_private *tp = netdev_priv(dev);
  1871. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  1872. struct TxDesc *txd = tp->TxDescArray + entry;
  1873. void __iomem *ioaddr = tp->mmio_addr;
  1874. dma_addr_t mapping;
  1875. u32 status, len;
  1876. u32 opts1;
  1877. int ret = NETDEV_TX_OK;
  1878. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  1879. if (netif_msg_drv(tp)) {
  1880. printk(KERN_ERR
  1881. "%s: BUG! Tx Ring full when queue awake!\n",
  1882. dev->name);
  1883. }
  1884. goto err_stop;
  1885. }
  1886. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  1887. goto err_stop;
  1888. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  1889. frags = rtl8169_xmit_frags(tp, skb, opts1);
  1890. if (frags) {
  1891. len = skb_headlen(skb);
  1892. opts1 |= FirstFrag;
  1893. } else {
  1894. len = skb->len;
  1895. if (unlikely(len < ETH_ZLEN)) {
  1896. if (skb_padto(skb, ETH_ZLEN))
  1897. goto err_update_stats;
  1898. len = ETH_ZLEN;
  1899. }
  1900. opts1 |= FirstFrag | LastFrag;
  1901. tp->tx_skb[entry].skb = skb;
  1902. }
  1903. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1904. tp->tx_skb[entry].len = len;
  1905. txd->addr = cpu_to_le64(mapping);
  1906. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  1907. wmb();
  1908. /* anti gcc 2.95.3 bugware (sic) */
  1909. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1910. txd->opts1 = cpu_to_le32(status);
  1911. dev->trans_start = jiffies;
  1912. tp->cur_tx += frags + 1;
  1913. smp_wmb();
  1914. RTL_W8(TxPoll, 0x40); /* set polling bit */
  1915. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  1916. netif_stop_queue(dev);
  1917. smp_rmb();
  1918. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  1919. netif_wake_queue(dev);
  1920. }
  1921. out:
  1922. return ret;
  1923. err_stop:
  1924. netif_stop_queue(dev);
  1925. ret = NETDEV_TX_BUSY;
  1926. err_update_stats:
  1927. tp->stats.tx_dropped++;
  1928. goto out;
  1929. }
  1930. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  1931. {
  1932. struct rtl8169_private *tp = netdev_priv(dev);
  1933. struct pci_dev *pdev = tp->pci_dev;
  1934. void __iomem *ioaddr = tp->mmio_addr;
  1935. u16 pci_status, pci_cmd;
  1936. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1937. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  1938. if (netif_msg_intr(tp)) {
  1939. printk(KERN_ERR
  1940. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  1941. dev->name, pci_cmd, pci_status);
  1942. }
  1943. /*
  1944. * The recovery sequence below admits a very elaborated explanation:
  1945. * - it seems to work;
  1946. * - I did not see what else could be done.
  1947. *
  1948. * Feel free to adjust to your needs.
  1949. */
  1950. pci_write_config_word(pdev, PCI_COMMAND,
  1951. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  1952. pci_write_config_word(pdev, PCI_STATUS,
  1953. pci_status & (PCI_STATUS_DETECTED_PARITY |
  1954. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  1955. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  1956. /* The infamous DAC f*ckup only happens at boot time */
  1957. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  1958. if (netif_msg_intr(tp))
  1959. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  1960. tp->cp_cmd &= ~PCIDAC;
  1961. RTL_W16(CPlusCmd, tp->cp_cmd);
  1962. dev->features &= ~NETIF_F_HIGHDMA;
  1963. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1964. }
  1965. rtl8169_hw_reset(ioaddr);
  1966. }
  1967. static void
  1968. rtl8169_tx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1969. void __iomem *ioaddr)
  1970. {
  1971. unsigned int dirty_tx, tx_left;
  1972. assert(dev != NULL);
  1973. assert(tp != NULL);
  1974. assert(ioaddr != NULL);
  1975. dirty_tx = tp->dirty_tx;
  1976. smp_rmb();
  1977. tx_left = tp->cur_tx - dirty_tx;
  1978. while (tx_left > 0) {
  1979. unsigned int entry = dirty_tx % NUM_TX_DESC;
  1980. struct ring_info *tx_skb = tp->tx_skb + entry;
  1981. u32 len = tx_skb->len;
  1982. u32 status;
  1983. rmb();
  1984. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  1985. if (status & DescOwn)
  1986. break;
  1987. tp->stats.tx_bytes += len;
  1988. tp->stats.tx_packets++;
  1989. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  1990. if (status & LastFrag) {
  1991. dev_kfree_skb_irq(tx_skb->skb);
  1992. tx_skb->skb = NULL;
  1993. }
  1994. dirty_tx++;
  1995. tx_left--;
  1996. }
  1997. if (tp->dirty_tx != dirty_tx) {
  1998. tp->dirty_tx = dirty_tx;
  1999. smp_wmb();
  2000. if (netif_queue_stopped(dev) &&
  2001. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  2002. netif_wake_queue(dev);
  2003. }
  2004. }
  2005. }
  2006. static inline int rtl8169_fragmented_frame(u32 status)
  2007. {
  2008. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  2009. }
  2010. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  2011. {
  2012. u32 opts1 = le32_to_cpu(desc->opts1);
  2013. u32 status = opts1 & RxProtoMask;
  2014. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  2015. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  2016. ((status == RxProtoIP) && !(opts1 & IPFail)))
  2017. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2018. else
  2019. skb->ip_summed = CHECKSUM_NONE;
  2020. }
  2021. static inline int rtl8169_try_rx_copy(struct sk_buff **sk_buff, int pkt_size,
  2022. struct RxDesc *desc, int rx_buf_sz,
  2023. unsigned int align)
  2024. {
  2025. int ret = -1;
  2026. if (pkt_size < rx_copybreak) {
  2027. struct sk_buff *skb;
  2028. skb = dev_alloc_skb(pkt_size + align);
  2029. if (skb) {
  2030. skb_reserve(skb, align);
  2031. eth_copy_and_sum(skb, sk_buff[0]->data, pkt_size, 0);
  2032. *sk_buff = skb;
  2033. rtl8169_mark_to_asic(desc, rx_buf_sz);
  2034. ret = 0;
  2035. }
  2036. }
  2037. return ret;
  2038. }
  2039. static int
  2040. rtl8169_rx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  2041. void __iomem *ioaddr)
  2042. {
  2043. unsigned int cur_rx, rx_left;
  2044. unsigned int delta, count;
  2045. assert(dev != NULL);
  2046. assert(tp != NULL);
  2047. assert(ioaddr != NULL);
  2048. cur_rx = tp->cur_rx;
  2049. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  2050. rx_left = rtl8169_rx_quota(rx_left, (u32) dev->quota);
  2051. for (; rx_left > 0; rx_left--, cur_rx++) {
  2052. unsigned int entry = cur_rx % NUM_RX_DESC;
  2053. struct RxDesc *desc = tp->RxDescArray + entry;
  2054. u32 status;
  2055. rmb();
  2056. status = le32_to_cpu(desc->opts1);
  2057. if (status & DescOwn)
  2058. break;
  2059. if (unlikely(status & RxRES)) {
  2060. if (netif_msg_rx_err(tp)) {
  2061. printk(KERN_INFO
  2062. "%s: Rx ERROR. status = %08x\n",
  2063. dev->name, status);
  2064. }
  2065. tp->stats.rx_errors++;
  2066. if (status & (RxRWT | RxRUNT))
  2067. tp->stats.rx_length_errors++;
  2068. if (status & RxCRC)
  2069. tp->stats.rx_crc_errors++;
  2070. if (status & RxFOVF) {
  2071. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2072. tp->stats.rx_fifo_errors++;
  2073. }
  2074. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2075. } else {
  2076. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2077. int pkt_size = (status & 0x00001FFF) - 4;
  2078. void (*pci_action)(struct pci_dev *, dma_addr_t,
  2079. size_t, int) = pci_dma_sync_single_for_device;
  2080. /*
  2081. * The driver does not support incoming fragmented
  2082. * frames. They are seen as a symptom of over-mtu
  2083. * sized frames.
  2084. */
  2085. if (unlikely(rtl8169_fragmented_frame(status))) {
  2086. tp->stats.rx_dropped++;
  2087. tp->stats.rx_length_errors++;
  2088. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2089. continue;
  2090. }
  2091. rtl8169_rx_csum(skb, desc);
  2092. pci_dma_sync_single_for_cpu(tp->pci_dev,
  2093. le64_to_cpu(desc->addr), tp->rx_buf_sz,
  2094. PCI_DMA_FROMDEVICE);
  2095. if (rtl8169_try_rx_copy(&skb, pkt_size, desc,
  2096. tp->rx_buf_sz, tp->align)) {
  2097. pci_action = pci_unmap_single;
  2098. tp->Rx_skbuff[entry] = NULL;
  2099. }
  2100. pci_action(tp->pci_dev, le64_to_cpu(desc->addr),
  2101. tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  2102. skb->dev = dev;
  2103. skb_put(skb, pkt_size);
  2104. skb->protocol = eth_type_trans(skb, dev);
  2105. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2106. rtl8169_rx_skb(skb);
  2107. dev->last_rx = jiffies;
  2108. tp->stats.rx_bytes += pkt_size;
  2109. tp->stats.rx_packets++;
  2110. }
  2111. }
  2112. count = cur_rx - tp->cur_rx;
  2113. tp->cur_rx = cur_rx;
  2114. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2115. if (!delta && count && netif_msg_intr(tp))
  2116. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2117. tp->dirty_rx += delta;
  2118. /*
  2119. * FIXME: until there is periodic timer to try and refill the ring,
  2120. * a temporary shortage may definitely kill the Rx process.
  2121. * - disable the asic to try and avoid an overflow and kick it again
  2122. * after refill ?
  2123. * - how do others driver handle this condition (Uh oh...).
  2124. */
  2125. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2126. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2127. return count;
  2128. }
  2129. /* The interrupt handler does all of the Rx thread work and cleans up after the Tx thread. */
  2130. static irqreturn_t
  2131. rtl8169_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  2132. {
  2133. struct net_device *dev = (struct net_device *) dev_instance;
  2134. struct rtl8169_private *tp = netdev_priv(dev);
  2135. int boguscnt = max_interrupt_work;
  2136. void __iomem *ioaddr = tp->mmio_addr;
  2137. int status;
  2138. int handled = 0;
  2139. do {
  2140. status = RTL_R16(IntrStatus);
  2141. /* hotplug/major error/no more work/shared irq */
  2142. if ((status == 0xFFFF) || !status)
  2143. break;
  2144. handled = 1;
  2145. if (unlikely(!netif_running(dev))) {
  2146. rtl8169_asic_down(ioaddr);
  2147. goto out;
  2148. }
  2149. status &= tp->intr_mask;
  2150. RTL_W16(IntrStatus,
  2151. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2152. if (!(status & rtl8169_intr_mask))
  2153. break;
  2154. if (unlikely(status & SYSErr)) {
  2155. rtl8169_pcierr_interrupt(dev);
  2156. break;
  2157. }
  2158. if (status & LinkChg)
  2159. rtl8169_check_link_status(dev, tp, ioaddr);
  2160. #ifdef CONFIG_R8169_NAPI
  2161. RTL_W16(IntrMask, rtl8169_intr_mask & ~rtl8169_napi_event);
  2162. tp->intr_mask = ~rtl8169_napi_event;
  2163. if (likely(netif_rx_schedule_prep(dev)))
  2164. __netif_rx_schedule(dev);
  2165. else if (netif_msg_intr(tp)) {
  2166. printk(KERN_INFO "%s: interrupt %04x taken in poll\n",
  2167. dev->name, status);
  2168. }
  2169. break;
  2170. #else
  2171. /* Rx interrupt */
  2172. if (status & (RxOK | RxOverflow | RxFIFOOver)) {
  2173. rtl8169_rx_interrupt(dev, tp, ioaddr);
  2174. }
  2175. /* Tx interrupt */
  2176. if (status & (TxOK | TxErr))
  2177. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2178. #endif
  2179. boguscnt--;
  2180. } while (boguscnt > 0);
  2181. if (boguscnt <= 0) {
  2182. if (netif_msg_intr(tp) && net_ratelimit() ) {
  2183. printk(KERN_WARNING
  2184. "%s: Too much work at interrupt!\n", dev->name);
  2185. }
  2186. /* Clear all interrupt sources. */
  2187. RTL_W16(IntrStatus, 0xffff);
  2188. }
  2189. out:
  2190. return IRQ_RETVAL(handled);
  2191. }
  2192. #ifdef CONFIG_R8169_NAPI
  2193. static int rtl8169_poll(struct net_device *dev, int *budget)
  2194. {
  2195. unsigned int work_done, work_to_do = min(*budget, dev->quota);
  2196. struct rtl8169_private *tp = netdev_priv(dev);
  2197. void __iomem *ioaddr = tp->mmio_addr;
  2198. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr);
  2199. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2200. *budget -= work_done;
  2201. dev->quota -= work_done;
  2202. if (work_done < work_to_do) {
  2203. netif_rx_complete(dev);
  2204. tp->intr_mask = 0xffff;
  2205. /*
  2206. * 20040426: the barrier is not strictly required but the
  2207. * behavior of the irq handler could be less predictable
  2208. * without it. Btw, the lack of flush for the posted pci
  2209. * write is safe - FR
  2210. */
  2211. smp_wmb();
  2212. RTL_W16(IntrMask, rtl8169_intr_mask);
  2213. }
  2214. return (work_done >= work_to_do);
  2215. }
  2216. #endif
  2217. static void rtl8169_down(struct net_device *dev)
  2218. {
  2219. struct rtl8169_private *tp = netdev_priv(dev);
  2220. void __iomem *ioaddr = tp->mmio_addr;
  2221. unsigned int poll_locked = 0;
  2222. rtl8169_delete_timer(dev);
  2223. netif_stop_queue(dev);
  2224. flush_scheduled_work();
  2225. core_down:
  2226. spin_lock_irq(&tp->lock);
  2227. rtl8169_asic_down(ioaddr);
  2228. /* Update the error counts. */
  2229. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2230. RTL_W32(RxMissed, 0);
  2231. spin_unlock_irq(&tp->lock);
  2232. synchronize_irq(dev->irq);
  2233. if (!poll_locked) {
  2234. netif_poll_disable(dev);
  2235. poll_locked++;
  2236. }
  2237. /* Give a racing hard_start_xmit a few cycles to complete. */
  2238. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2239. /*
  2240. * And now for the 50k$ question: are IRQ disabled or not ?
  2241. *
  2242. * Two paths lead here:
  2243. * 1) dev->close
  2244. * -> netif_running() is available to sync the current code and the
  2245. * IRQ handler. See rtl8169_interrupt for details.
  2246. * 2) dev->change_mtu
  2247. * -> rtl8169_poll can not be issued again and re-enable the
  2248. * interruptions. Let's simply issue the IRQ down sequence again.
  2249. */
  2250. if (RTL_R16(IntrMask))
  2251. goto core_down;
  2252. rtl8169_tx_clear(tp);
  2253. rtl8169_rx_clear(tp);
  2254. }
  2255. static int rtl8169_close(struct net_device *dev)
  2256. {
  2257. struct rtl8169_private *tp = netdev_priv(dev);
  2258. struct pci_dev *pdev = tp->pci_dev;
  2259. rtl8169_down(dev);
  2260. free_irq(dev->irq, dev);
  2261. netif_poll_enable(dev);
  2262. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2263. tp->RxPhyAddr);
  2264. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2265. tp->TxPhyAddr);
  2266. tp->TxDescArray = NULL;
  2267. tp->RxDescArray = NULL;
  2268. return 0;
  2269. }
  2270. static void
  2271. rtl8169_set_rx_mode(struct net_device *dev)
  2272. {
  2273. struct rtl8169_private *tp = netdev_priv(dev);
  2274. void __iomem *ioaddr = tp->mmio_addr;
  2275. unsigned long flags;
  2276. u32 mc_filter[2]; /* Multicast hash filter */
  2277. int i, rx_mode;
  2278. u32 tmp = 0;
  2279. if (dev->flags & IFF_PROMISC) {
  2280. /* Unconditionally log net taps. */
  2281. if (netif_msg_link(tp)) {
  2282. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2283. dev->name);
  2284. }
  2285. rx_mode =
  2286. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2287. AcceptAllPhys;
  2288. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2289. } else if ((dev->mc_count > multicast_filter_limit)
  2290. || (dev->flags & IFF_ALLMULTI)) {
  2291. /* Too many to filter perfectly -- accept all multicasts. */
  2292. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2293. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2294. } else {
  2295. struct dev_mc_list *mclist;
  2296. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2297. mc_filter[1] = mc_filter[0] = 0;
  2298. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2299. i++, mclist = mclist->next) {
  2300. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2301. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2302. rx_mode |= AcceptMulticast;
  2303. }
  2304. }
  2305. spin_lock_irqsave(&tp->lock, flags);
  2306. tmp = rtl8169_rx_config | rx_mode |
  2307. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2308. if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
  2309. (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  2310. (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  2311. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  2312. (tp->mac_version == RTL_GIGA_MAC_VER_15)) {
  2313. mc_filter[0] = 0xffffffff;
  2314. mc_filter[1] = 0xffffffff;
  2315. }
  2316. RTL_W32(RxConfig, tmp);
  2317. RTL_W32(MAR0 + 0, mc_filter[0]);
  2318. RTL_W32(MAR0 + 4, mc_filter[1]);
  2319. spin_unlock_irqrestore(&tp->lock, flags);
  2320. }
  2321. /**
  2322. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2323. * @dev: The Ethernet Device to get statistics for
  2324. *
  2325. * Get TX/RX statistics for rtl8169
  2326. */
  2327. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2328. {
  2329. struct rtl8169_private *tp = netdev_priv(dev);
  2330. void __iomem *ioaddr = tp->mmio_addr;
  2331. unsigned long flags;
  2332. if (netif_running(dev)) {
  2333. spin_lock_irqsave(&tp->lock, flags);
  2334. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2335. RTL_W32(RxMissed, 0);
  2336. spin_unlock_irqrestore(&tp->lock, flags);
  2337. }
  2338. return &tp->stats;
  2339. }
  2340. #ifdef CONFIG_PM
  2341. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  2342. {
  2343. struct net_device *dev = pci_get_drvdata(pdev);
  2344. struct rtl8169_private *tp = netdev_priv(dev);
  2345. void __iomem *ioaddr = tp->mmio_addr;
  2346. if (!netif_running(dev))
  2347. goto out;
  2348. netif_device_detach(dev);
  2349. netif_stop_queue(dev);
  2350. spin_lock_irq(&tp->lock);
  2351. rtl8169_asic_down(ioaddr);
  2352. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2353. RTL_W32(RxMissed, 0);
  2354. spin_unlock_irq(&tp->lock);
  2355. pci_save_state(pdev);
  2356. pci_enable_wake(pdev, pci_choose_state(pdev, state), tp->wol_enabled);
  2357. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2358. out:
  2359. return 0;
  2360. }
  2361. static int rtl8169_resume(struct pci_dev *pdev)
  2362. {
  2363. struct net_device *dev = pci_get_drvdata(pdev);
  2364. if (!netif_running(dev))
  2365. goto out;
  2366. netif_device_attach(dev);
  2367. pci_set_power_state(pdev, PCI_D0);
  2368. pci_restore_state(pdev);
  2369. pci_enable_wake(pdev, PCI_D0, 0);
  2370. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2371. out:
  2372. return 0;
  2373. }
  2374. #endif /* CONFIG_PM */
  2375. static struct pci_driver rtl8169_pci_driver = {
  2376. .name = MODULENAME,
  2377. .id_table = rtl8169_pci_tbl,
  2378. .probe = rtl8169_init_one,
  2379. .remove = __devexit_p(rtl8169_remove_one),
  2380. #ifdef CONFIG_PM
  2381. .suspend = rtl8169_suspend,
  2382. .resume = rtl8169_resume,
  2383. #endif
  2384. };
  2385. static int __init
  2386. rtl8169_init_module(void)
  2387. {
  2388. return pci_module_init(&rtl8169_pci_driver);
  2389. }
  2390. static void __exit
  2391. rtl8169_cleanup_module(void)
  2392. {
  2393. pci_unregister_driver(&rtl8169_pci_driver);
  2394. }
  2395. module_init(rtl8169_init_module);
  2396. module_exit(rtl8169_cleanup_module);