pxa2xx-i2s.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * pxa2xx-i2s.c -- ALSA Soc Audio Layer
  3. *
  4. * Copyright 2005 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood
  6. * lrg@slimlogic.co.uk
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/device.h>
  16. #include <linux/delay.h>
  17. #include <linux/clk.h>
  18. #include <linux/platform_device.h>
  19. #include <sound/core.h>
  20. #include <sound/pcm.h>
  21. #include <sound/initval.h>
  22. #include <sound/soc.h>
  23. #include <sound/pxa2xx-lib.h>
  24. #include <mach/hardware.h>
  25. #include <mach/dma.h>
  26. #include <mach/audio.h>
  27. #include "pxa2xx-pcm.h"
  28. #include "pxa2xx-i2s.h"
  29. /*
  30. * I2S Controller Register and Bit Definitions
  31. */
  32. #define SACR0 __REG(0x40400000) /* Global Control Register */
  33. #define SACR1 __REG(0x40400004) /* Serial Audio I 2 S/MSB-Justified Control Register */
  34. #define SASR0 __REG(0x4040000C) /* Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
  35. #define SAIMR __REG(0x40400014) /* Serial Audio Interrupt Mask Register */
  36. #define SAICR __REG(0x40400018) /* Serial Audio Interrupt Clear Register */
  37. #define SADIV __REG(0x40400060) /* Audio Clock Divider Register. */
  38. #define SADR __REG(0x40400080) /* Serial Audio Data Register (TX and RX FIFO access Register). */
  39. #define SACR0_RFTH(x) ((x) << 12) /* Rx FIFO Interrupt or DMA Trigger Threshold */
  40. #define SACR0_TFTH(x) ((x) << 8) /* Tx FIFO Interrupt or DMA Trigger Threshold */
  41. #define SACR0_STRF (1 << 5) /* FIFO Select for EFWR Special Function */
  42. #define SACR0_EFWR (1 << 4) /* Enable EFWR Function */
  43. #define SACR0_RST (1 << 3) /* FIFO, i2s Register Reset */
  44. #define SACR0_BCKD (1 << 2) /* Bit Clock Direction */
  45. #define SACR0_ENB (1 << 0) /* Enable I2S Link */
  46. #define SACR1_ENLBF (1 << 5) /* Enable Loopback */
  47. #define SACR1_DRPL (1 << 4) /* Disable Replaying Function */
  48. #define SACR1_DREC (1 << 3) /* Disable Recording Function */
  49. #define SACR1_AMSL (1 << 0) /* Specify Alternate Mode */
  50. #define SASR0_I2SOFF (1 << 7) /* Controller Status */
  51. #define SASR0_ROR (1 << 6) /* Rx FIFO Overrun */
  52. #define SASR0_TUR (1 << 5) /* Tx FIFO Underrun */
  53. #define SASR0_RFS (1 << 4) /* Rx FIFO Service Request */
  54. #define SASR0_TFS (1 << 3) /* Tx FIFO Service Request */
  55. #define SASR0_BSY (1 << 2) /* I2S Busy */
  56. #define SASR0_RNE (1 << 1) /* Rx FIFO Not Empty */
  57. #define SASR0_TNF (1 << 0) /* Tx FIFO Not Empty */
  58. #define SAICR_ROR (1 << 6) /* Clear Rx FIFO Overrun Interrupt */
  59. #define SAICR_TUR (1 << 5) /* Clear Tx FIFO Underrun Interrupt */
  60. #define SAIMR_ROR (1 << 6) /* Enable Rx FIFO Overrun Condition Interrupt */
  61. #define SAIMR_TUR (1 << 5) /* Enable Tx FIFO Underrun Condition Interrupt */
  62. #define SAIMR_RFS (1 << 4) /* Enable Rx FIFO Service Interrupt */
  63. #define SAIMR_TFS (1 << 3) /* Enable Tx FIFO Service Interrupt */
  64. struct pxa_i2s_port {
  65. u32 sadiv;
  66. u32 sacr0;
  67. u32 sacr1;
  68. u32 saimr;
  69. int master;
  70. u32 fmt;
  71. };
  72. static struct pxa_i2s_port pxa_i2s;
  73. static struct clk *clk_i2s;
  74. static struct pxa2xx_pcm_dma_params pxa2xx_i2s_pcm_stereo_out = {
  75. .name = "I2S PCM Stereo out",
  76. .dev_addr = __PREG(SADR),
  77. .drcmr = &DRCMR(3),
  78. .dcmd = DCMD_INCSRCADDR | DCMD_FLOWTRG |
  79. DCMD_BURST32 | DCMD_WIDTH4,
  80. };
  81. static struct pxa2xx_pcm_dma_params pxa2xx_i2s_pcm_stereo_in = {
  82. .name = "I2S PCM Stereo in",
  83. .dev_addr = __PREG(SADR),
  84. .drcmr = &DRCMR(2),
  85. .dcmd = DCMD_INCTRGADDR | DCMD_FLOWSRC |
  86. DCMD_BURST32 | DCMD_WIDTH4,
  87. };
  88. static int pxa2xx_i2s_startup(struct snd_pcm_substream *substream,
  89. struct snd_soc_dai *dai)
  90. {
  91. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  92. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  93. if (IS_ERR(clk_i2s))
  94. return PTR_ERR(clk_i2s);
  95. if (!cpu_dai->active) {
  96. SACR0 |= SACR0_RST;
  97. SACR0 = 0;
  98. }
  99. return 0;
  100. }
  101. /* wait for I2S controller to be ready */
  102. static int pxa_i2s_wait(void)
  103. {
  104. int i;
  105. /* flush the Rx FIFO */
  106. for(i = 0; i < 16; i++)
  107. SADR;
  108. return 0;
  109. }
  110. static int pxa2xx_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  111. unsigned int fmt)
  112. {
  113. /* interface format */
  114. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  115. case SND_SOC_DAIFMT_I2S:
  116. pxa_i2s.fmt = 0;
  117. break;
  118. case SND_SOC_DAIFMT_LEFT_J:
  119. pxa_i2s.fmt = SACR1_AMSL;
  120. break;
  121. }
  122. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  123. case SND_SOC_DAIFMT_CBS_CFS:
  124. pxa_i2s.master = 1;
  125. break;
  126. case SND_SOC_DAIFMT_CBM_CFS:
  127. pxa_i2s.master = 0;
  128. break;
  129. default:
  130. break;
  131. }
  132. return 0;
  133. }
  134. static int pxa2xx_i2s_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  135. int clk_id, unsigned int freq, int dir)
  136. {
  137. if (clk_id != PXA2XX_I2S_SYSCLK)
  138. return -ENODEV;
  139. return 0;
  140. }
  141. static int pxa2xx_i2s_hw_params(struct snd_pcm_substream *substream,
  142. struct snd_pcm_hw_params *params,
  143. struct snd_soc_dai *dai)
  144. {
  145. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  146. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  147. BUG_ON(IS_ERR(clk_i2s));
  148. clk_enable(clk_i2s);
  149. pxa_i2s_wait();
  150. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  151. cpu_dai->dma_data = &pxa2xx_i2s_pcm_stereo_out;
  152. else
  153. cpu_dai->dma_data = &pxa2xx_i2s_pcm_stereo_in;
  154. /* is port used by another stream */
  155. if (!(SACR0 & SACR0_ENB)) {
  156. SACR0 = 0;
  157. SACR1 = 0;
  158. if (pxa_i2s.master)
  159. SACR0 |= SACR0_BCKD;
  160. SACR0 |= SACR0_RFTH(14) | SACR0_TFTH(1);
  161. SACR1 |= pxa_i2s.fmt;
  162. }
  163. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  164. SAIMR |= SAIMR_TFS;
  165. else
  166. SAIMR |= SAIMR_RFS;
  167. switch (params_rate(params)) {
  168. case 8000:
  169. SADIV = 0x48;
  170. break;
  171. case 11025:
  172. SADIV = 0x34;
  173. break;
  174. case 16000:
  175. SADIV = 0x24;
  176. break;
  177. case 22050:
  178. SADIV = 0x1a;
  179. break;
  180. case 44100:
  181. SADIV = 0xd;
  182. break;
  183. case 48000:
  184. SADIV = 0xc;
  185. break;
  186. case 96000: /* not in manual and possibly slightly inaccurate */
  187. SADIV = 0x6;
  188. break;
  189. }
  190. return 0;
  191. }
  192. static int pxa2xx_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  193. struct snd_soc_dai *dai)
  194. {
  195. int ret = 0;
  196. switch (cmd) {
  197. case SNDRV_PCM_TRIGGER_START:
  198. SACR0 |= SACR0_ENB;
  199. break;
  200. case SNDRV_PCM_TRIGGER_RESUME:
  201. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  202. case SNDRV_PCM_TRIGGER_STOP:
  203. case SNDRV_PCM_TRIGGER_SUSPEND:
  204. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  205. break;
  206. default:
  207. ret = -EINVAL;
  208. }
  209. return ret;
  210. }
  211. static void pxa2xx_i2s_shutdown(struct snd_pcm_substream *substream,
  212. struct snd_soc_dai *dai)
  213. {
  214. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  215. SACR1 |= SACR1_DRPL;
  216. SAIMR &= ~SAIMR_TFS;
  217. } else {
  218. SACR1 |= SACR1_DREC;
  219. SAIMR &= ~SAIMR_RFS;
  220. }
  221. if (SACR1 & (SACR1_DREC | SACR1_DRPL)) {
  222. SACR0 &= ~SACR0_ENB;
  223. pxa_i2s_wait();
  224. clk_disable(clk_i2s);
  225. }
  226. clk_put(clk_i2s);
  227. }
  228. #ifdef CONFIG_PM
  229. static int pxa2xx_i2s_suspend(struct snd_soc_dai *dai)
  230. {
  231. if (!dai->active)
  232. return 0;
  233. /* store registers */
  234. pxa_i2s.sacr0 = SACR0;
  235. pxa_i2s.sacr1 = SACR1;
  236. pxa_i2s.saimr = SAIMR;
  237. pxa_i2s.sadiv = SADIV;
  238. /* deactivate link */
  239. SACR0 &= ~SACR0_ENB;
  240. pxa_i2s_wait();
  241. return 0;
  242. }
  243. static int pxa2xx_i2s_resume(struct snd_soc_dai *dai)
  244. {
  245. if (!dai->active)
  246. return 0;
  247. pxa_i2s_wait();
  248. SACR0 = pxa_i2s.sacr0 &= ~SACR0_ENB;
  249. SACR1 = pxa_i2s.sacr1;
  250. SAIMR = pxa_i2s.saimr;
  251. SADIV = pxa_i2s.sadiv;
  252. SACR0 |= SACR0_ENB;
  253. return 0;
  254. }
  255. #else
  256. #define pxa2xx_i2s_suspend NULL
  257. #define pxa2xx_i2s_resume NULL
  258. #endif
  259. #define PXA2XX_I2S_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  260. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  261. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000)
  262. static struct snd_soc_dai_ops pxa_i2s_dai_ops = {
  263. .startup = pxa2xx_i2s_startup,
  264. .shutdown = pxa2xx_i2s_shutdown,
  265. .trigger = pxa2xx_i2s_trigger,
  266. .hw_params = pxa2xx_i2s_hw_params,
  267. .set_fmt = pxa2xx_i2s_set_dai_fmt,
  268. .set_sysclk = pxa2xx_i2s_set_dai_sysclk,
  269. };
  270. struct snd_soc_dai pxa_i2s_dai = {
  271. .name = "pxa2xx-i2s",
  272. .id = 0,
  273. .suspend = pxa2xx_i2s_suspend,
  274. .resume = pxa2xx_i2s_resume,
  275. .playback = {
  276. .channels_min = 2,
  277. .channels_max = 2,
  278. .rates = PXA2XX_I2S_RATES,
  279. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  280. .capture = {
  281. .channels_min = 2,
  282. .channels_max = 2,
  283. .rates = PXA2XX_I2S_RATES,
  284. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  285. .ops = &pxa_i2s_dai_ops,
  286. };
  287. EXPORT_SYMBOL_GPL(pxa_i2s_dai);
  288. static int pxa2xx_i2s_probe(struct platform_device *dev)
  289. {
  290. int ret;
  291. clk_i2s = clk_get(&dev->dev, "I2SCLK");
  292. if (IS_ERR(clk_i2s))
  293. return PTR_ERR(clk_i2s);
  294. pxa_i2s_dai.dev = &dev->dev;
  295. ret = snd_soc_register_dai(&pxa_i2s_dai);
  296. if (ret != 0)
  297. clk_put(clk_i2s);
  298. return ret;
  299. }
  300. static int __devexit pxa2xx_i2s_remove(struct platform_device *dev)
  301. {
  302. snd_soc_unregister_dai(&pxa_i2s_dai);
  303. clk_put(clk_i2s);
  304. clk_i2s = ERR_PTR(-ENOENT);
  305. return 0;
  306. }
  307. static struct platform_driver pxa2xx_i2s_driver = {
  308. .probe = pxa2xx_i2s_probe,
  309. .remove = __devexit_p(pxa2xx_i2s_remove),
  310. .driver = {
  311. .name = "pxa2xx-i2s",
  312. .owner = THIS_MODULE,
  313. },
  314. };
  315. static int __init pxa2xx_i2s_init(void)
  316. {
  317. clk_i2s = ERR_PTR(-ENOENT);
  318. return platform_driver_register(&pxa2xx_i2s_driver);
  319. }
  320. static void __exit pxa2xx_i2s_exit(void)
  321. {
  322. platform_driver_unregister(&pxa2xx_i2s_driver);
  323. }
  324. module_init(pxa2xx_i2s_init);
  325. module_exit(pxa2xx_i2s_exit);
  326. /* Module information */
  327. MODULE_AUTHOR("Liam Girdwood, lrg@slimlogic.co.uk");
  328. MODULE_DESCRIPTION("pxa2xx I2S SoC Interface");
  329. MODULE_LICENSE("GPL");