davinci-i2s.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include "davinci-pcm.h"
  23. /*
  24. * NOTE: terminology here is confusing.
  25. *
  26. * - This driver supports the "Audio Serial Port" (ASP),
  27. * found on dm6446, dm355, and other DaVinci chips.
  28. *
  29. * - But it labels it a "Multi-channel Buffered Serial Port"
  30. * (McBSP) as on older chips like the dm642 ... which was
  31. * backward-compatible, possibly explaining that confusion.
  32. *
  33. * - OMAP chips have a controller called McBSP, which is
  34. * incompatible with the DaVinci flavor of McBSP.
  35. *
  36. * - Newer DaVinci chips have a controller called McASP,
  37. * incompatible with ASP and with either McBSP.
  38. *
  39. * In short: this uses ASP to implement I2S, not McBSP.
  40. * And it won't be the only DaVinci implemention of I2S.
  41. */
  42. #define DAVINCI_MCBSP_DRR_REG 0x00
  43. #define DAVINCI_MCBSP_DXR_REG 0x04
  44. #define DAVINCI_MCBSP_SPCR_REG 0x08
  45. #define DAVINCI_MCBSP_RCR_REG 0x0c
  46. #define DAVINCI_MCBSP_XCR_REG 0x10
  47. #define DAVINCI_MCBSP_SRGR_REG 0x14
  48. #define DAVINCI_MCBSP_PCR_REG 0x24
  49. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  50. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  51. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  52. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  53. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  54. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  55. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  56. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  57. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  58. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  59. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  60. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  61. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  62. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  63. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  64. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  65. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  66. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  67. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  68. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  69. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  70. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  71. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  72. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  73. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  74. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  75. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  76. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  77. #define MOD_REG_BIT(val, mask, set) do { \
  78. if (set) { \
  79. val |= mask; \
  80. } else { \
  81. val &= ~mask; \
  82. } \
  83. } while (0)
  84. enum {
  85. DAVINCI_MCBSP_WORD_8 = 0,
  86. DAVINCI_MCBSP_WORD_12,
  87. DAVINCI_MCBSP_WORD_16,
  88. DAVINCI_MCBSP_WORD_20,
  89. DAVINCI_MCBSP_WORD_24,
  90. DAVINCI_MCBSP_WORD_32,
  91. };
  92. static struct davinci_pcm_dma_params davinci_i2s_pcm_out = {
  93. .name = "I2S PCM Stereo out",
  94. };
  95. static struct davinci_pcm_dma_params davinci_i2s_pcm_in = {
  96. .name = "I2S PCM Stereo in",
  97. };
  98. struct davinci_mcbsp_dev {
  99. void __iomem *base;
  100. struct clk *clk;
  101. struct davinci_pcm_dma_params *dma_params[2];
  102. };
  103. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  104. int reg, u32 val)
  105. {
  106. __raw_writel(val, dev->base + reg);
  107. }
  108. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  109. {
  110. return __raw_readl(dev->base + reg);
  111. }
  112. static void davinci_mcbsp_start(struct snd_pcm_substream *substream)
  113. {
  114. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  115. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  116. struct snd_soc_device *socdev = rtd->socdev;
  117. struct snd_soc_platform *platform = socdev->card->platform;
  118. u32 w;
  119. int ret;
  120. /* Start the sample generator and enable transmitter/receiver */
  121. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  122. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_GRST, 1);
  123. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  124. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  125. /* Stop the DMA to avoid data loss */
  126. /* while the transmitter is out of reset to handle XSYNCERR */
  127. if (platform->pcm_ops->trigger) {
  128. ret = platform->pcm_ops->trigger(substream,
  129. SNDRV_PCM_TRIGGER_STOP);
  130. if (ret < 0)
  131. printk(KERN_DEBUG "Playback DMA stop failed\n");
  132. }
  133. /* Enable the transmitter */
  134. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  135. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 1);
  136. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  137. /* wait for any unexpected frame sync error to occur */
  138. udelay(100);
  139. /* Disable the transmitter to clear any outstanding XSYNCERR */
  140. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  141. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 0);
  142. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  143. /* Restart the DMA */
  144. if (platform->pcm_ops->trigger) {
  145. ret = platform->pcm_ops->trigger(substream,
  146. SNDRV_PCM_TRIGGER_START);
  147. if (ret < 0)
  148. printk(KERN_DEBUG "Playback DMA start failed\n");
  149. }
  150. /* Enable the transmitter */
  151. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  152. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 1);
  153. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  154. } else {
  155. /* Enable the reciever */
  156. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  157. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_RRST, 1);
  158. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  159. }
  160. /* Start frame sync */
  161. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  162. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_FRST, 1);
  163. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  164. }
  165. static void davinci_mcbsp_stop(struct snd_pcm_substream *substream)
  166. {
  167. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  168. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  169. u32 w;
  170. /* Reset transmitter/receiver and sample rate/frame sync generators */
  171. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  172. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_GRST |
  173. DAVINCI_MCBSP_SPCR_FRST, 0);
  174. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  175. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 0);
  176. else
  177. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_RRST, 0);
  178. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  179. }
  180. static int davinci_i2s_startup(struct snd_pcm_substream *substream,
  181. struct snd_soc_dai *dai)
  182. {
  183. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  184. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  185. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  186. cpu_dai->dma_data = dev->dma_params[substream->stream];
  187. return 0;
  188. }
  189. #define DEFAULT_BITPERSAMPLE 16
  190. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  191. unsigned int fmt)
  192. {
  193. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  194. unsigned int pcr;
  195. unsigned int srgr;
  196. unsigned int rcr;
  197. unsigned int xcr;
  198. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  199. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  200. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  201. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  202. case SND_SOC_DAIFMT_CBS_CFS:
  203. /* cpu is master */
  204. pcr = DAVINCI_MCBSP_PCR_FSXM |
  205. DAVINCI_MCBSP_PCR_FSRM |
  206. DAVINCI_MCBSP_PCR_CLKXM |
  207. DAVINCI_MCBSP_PCR_CLKRM;
  208. break;
  209. case SND_SOC_DAIFMT_CBM_CFS:
  210. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  211. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  212. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  213. DAVINCI_MCBSP_PCR_FSXM |
  214. DAVINCI_MCBSP_PCR_FSRM;
  215. break;
  216. case SND_SOC_DAIFMT_CBM_CFM:
  217. /* codec is master */
  218. pcr = 0;
  219. break;
  220. default:
  221. printk(KERN_ERR "%s:bad master\n", __func__);
  222. return -EINVAL;
  223. }
  224. rcr = DAVINCI_MCBSP_RCR_RFRLEN1(1);
  225. xcr = DAVINCI_MCBSP_XCR_XFIG | DAVINCI_MCBSP_XCR_XFRLEN1(1);
  226. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  227. case SND_SOC_DAIFMT_DSP_B:
  228. break;
  229. case SND_SOC_DAIFMT_I2S:
  230. /* Davinci doesn't support TRUE I2S, but some codecs will have
  231. * the left and right channels contiguous. This allows
  232. * dsp_a mode to be used with an inverted normal frame clk.
  233. * If your codec is master and does not have contiguous
  234. * channels, then you will have sound on only one channel.
  235. * Try using a different mode, or codec as slave.
  236. *
  237. * The TLV320AIC33 is an example of a codec where this works.
  238. * It has a variable bit clock frequency allowing it to have
  239. * valid data on every bit clock.
  240. *
  241. * The TLV320AIC23 is an example of a codec where this does not
  242. * work. It has a fixed bit clock frequency with progressively
  243. * more empty bit clock slots between channels as the sample
  244. * rate is lowered.
  245. */
  246. fmt ^= SND_SOC_DAIFMT_NB_IF;
  247. case SND_SOC_DAIFMT_DSP_A:
  248. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  249. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  250. break;
  251. default:
  252. printk(KERN_ERR "%s:bad format\n", __func__);
  253. return -EINVAL;
  254. }
  255. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  256. case SND_SOC_DAIFMT_NB_NF:
  257. /* CLKRP Receive clock polarity,
  258. * 1 - sampled on rising edge of CLKR
  259. * valid on rising edge
  260. * CLKXP Transmit clock polarity,
  261. * 1 - clocked on falling edge of CLKX
  262. * valid on rising edge
  263. * FSRP Receive frame sync pol, 0 - active high
  264. * FSXP Transmit frame sync pol, 0 - active high
  265. */
  266. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  267. break;
  268. case SND_SOC_DAIFMT_IB_IF:
  269. /* CLKRP Receive clock polarity,
  270. * 0 - sampled on falling edge of CLKR
  271. * valid on falling edge
  272. * CLKXP Transmit clock polarity,
  273. * 0 - clocked on rising edge of CLKX
  274. * valid on falling edge
  275. * FSRP Receive frame sync pol, 1 - active low
  276. * FSXP Transmit frame sync pol, 1 - active low
  277. */
  278. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  279. break;
  280. case SND_SOC_DAIFMT_NB_IF:
  281. /* CLKRP Receive clock polarity,
  282. * 1 - sampled on rising edge of CLKR
  283. * valid on rising edge
  284. * CLKXP Transmit clock polarity,
  285. * 1 - clocked on falling edge of CLKX
  286. * valid on rising edge
  287. * FSRP Receive frame sync pol, 1 - active low
  288. * FSXP Transmit frame sync pol, 1 - active low
  289. */
  290. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  291. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  292. break;
  293. case SND_SOC_DAIFMT_IB_NF:
  294. /* CLKRP Receive clock polarity,
  295. * 0 - sampled on falling edge of CLKR
  296. * valid on falling edge
  297. * CLKXP Transmit clock polarity,
  298. * 0 - clocked on rising edge of CLKX
  299. * valid on falling edge
  300. * FSRP Receive frame sync pol, 0 - active high
  301. * FSXP Transmit frame sync pol, 0 - active high
  302. */
  303. break;
  304. default:
  305. return -EINVAL;
  306. }
  307. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  308. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  309. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  310. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  311. return 0;
  312. }
  313. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  314. struct snd_pcm_hw_params *params,
  315. struct snd_soc_dai *dai)
  316. {
  317. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  318. struct davinci_pcm_dma_params *dma_params = rtd->dai->cpu_dai->dma_data;
  319. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  320. struct snd_interval *i = NULL;
  321. int mcbsp_word_length;
  322. u32 w;
  323. /* general line settings */
  324. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  325. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  326. w |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  327. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  328. } else {
  329. w |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  330. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  331. }
  332. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  333. w = DAVINCI_MCBSP_SRGR_FSGM;
  334. MOD_REG_BIT(w, DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1), 1);
  335. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  336. MOD_REG_BIT(w, DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1), 1);
  337. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, w);
  338. /* Determine xfer data type */
  339. switch (params_format(params)) {
  340. case SNDRV_PCM_FORMAT_S8:
  341. dma_params->data_type = 1;
  342. mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
  343. break;
  344. case SNDRV_PCM_FORMAT_S16_LE:
  345. dma_params->data_type = 2;
  346. mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
  347. break;
  348. case SNDRV_PCM_FORMAT_S32_LE:
  349. dma_params->data_type = 4;
  350. mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
  351. break;
  352. default:
  353. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  354. return -EINVAL;
  355. }
  356. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  357. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_RCR_REG);
  358. MOD_REG_BIT(w, DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  359. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length), 1);
  360. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, w);
  361. } else {
  362. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_XCR_REG);
  363. MOD_REG_BIT(w, DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  364. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length), 1);
  365. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, w);
  366. }
  367. return 0;
  368. }
  369. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  370. struct snd_soc_dai *dai)
  371. {
  372. int ret = 0;
  373. switch (cmd) {
  374. case SNDRV_PCM_TRIGGER_START:
  375. case SNDRV_PCM_TRIGGER_RESUME:
  376. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  377. davinci_mcbsp_start(substream);
  378. break;
  379. case SNDRV_PCM_TRIGGER_STOP:
  380. case SNDRV_PCM_TRIGGER_SUSPEND:
  381. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  382. davinci_mcbsp_stop(substream);
  383. break;
  384. default:
  385. ret = -EINVAL;
  386. }
  387. return ret;
  388. }
  389. static int davinci_i2s_probe(struct platform_device *pdev,
  390. struct snd_soc_dai *dai)
  391. {
  392. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  393. struct snd_soc_card *card = socdev->card;
  394. struct snd_soc_dai *cpu_dai = card->dai_link->cpu_dai;
  395. struct davinci_mcbsp_dev *dev;
  396. struct resource *mem, *ioarea;
  397. struct evm_snd_platform_data *pdata;
  398. int ret;
  399. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  400. if (!mem) {
  401. dev_err(&pdev->dev, "no mem resource?\n");
  402. return -ENODEV;
  403. }
  404. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  405. pdev->name);
  406. if (!ioarea) {
  407. dev_err(&pdev->dev, "McBSP region already claimed\n");
  408. return -EBUSY;
  409. }
  410. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  411. if (!dev) {
  412. ret = -ENOMEM;
  413. goto err_release_region;
  414. }
  415. cpu_dai->private_data = dev;
  416. dev->clk = clk_get(&pdev->dev, NULL);
  417. if (IS_ERR(dev->clk)) {
  418. ret = -ENODEV;
  419. goto err_free_mem;
  420. }
  421. clk_enable(dev->clk);
  422. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  423. pdata = pdev->dev.platform_data;
  424. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &davinci_i2s_pcm_out;
  425. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->channel = pdata->tx_dma_ch;
  426. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->dma_addr =
  427. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  428. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &davinci_i2s_pcm_in;
  429. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->channel = pdata->rx_dma_ch;
  430. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->dma_addr =
  431. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  432. return 0;
  433. err_free_mem:
  434. kfree(dev);
  435. err_release_region:
  436. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  437. return ret;
  438. }
  439. static void davinci_i2s_remove(struct platform_device *pdev,
  440. struct snd_soc_dai *dai)
  441. {
  442. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  443. struct snd_soc_card *card = socdev->card;
  444. struct snd_soc_dai *cpu_dai = card->dai_link->cpu_dai;
  445. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  446. struct resource *mem;
  447. clk_disable(dev->clk);
  448. clk_put(dev->clk);
  449. dev->clk = NULL;
  450. kfree(dev);
  451. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  452. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  453. }
  454. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  455. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  456. .startup = davinci_i2s_startup,
  457. .trigger = davinci_i2s_trigger,
  458. .hw_params = davinci_i2s_hw_params,
  459. .set_fmt = davinci_i2s_set_dai_fmt,
  460. };
  461. struct snd_soc_dai davinci_i2s_dai = {
  462. .name = "davinci-i2s",
  463. .id = 0,
  464. .probe = davinci_i2s_probe,
  465. .remove = davinci_i2s_remove,
  466. .playback = {
  467. .channels_min = 2,
  468. .channels_max = 2,
  469. .rates = DAVINCI_I2S_RATES,
  470. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  471. .capture = {
  472. .channels_min = 2,
  473. .channels_max = 2,
  474. .rates = DAVINCI_I2S_RATES,
  475. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  476. .ops = &davinci_i2s_dai_ops,
  477. };
  478. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  479. static int __init davinci_i2s_init(void)
  480. {
  481. return snd_soc_register_dai(&davinci_i2s_dai);
  482. }
  483. module_init(davinci_i2s_init);
  484. static void __exit davinci_i2s_exit(void)
  485. {
  486. snd_soc_unregister_dai(&davinci_i2s_dai);
  487. }
  488. module_exit(davinci_i2s_exit);
  489. MODULE_AUTHOR("Vladimir Barinov");
  490. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  491. MODULE_LICENSE("GPL");