wm8990.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <sound/core.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/initval.h>
  26. #include <sound/tlv.h>
  27. #include <asm/div64.h>
  28. #include "wm8990.h"
  29. #define WM8990_VERSION "0.2"
  30. /* codec private data */
  31. struct wm8990_priv {
  32. unsigned int sysclk;
  33. unsigned int pcmclk;
  34. };
  35. /*
  36. * wm8990 register cache. Note that register 0 is not included in the
  37. * cache.
  38. */
  39. static const u16 wm8990_reg[] = {
  40. 0x8990, /* R0 - Reset */
  41. 0x0000, /* R1 - Power Management (1) */
  42. 0x6000, /* R2 - Power Management (2) */
  43. 0x0000, /* R3 - Power Management (3) */
  44. 0x4050, /* R4 - Audio Interface (1) */
  45. 0x4000, /* R5 - Audio Interface (2) */
  46. 0x01C8, /* R6 - Clocking (1) */
  47. 0x0000, /* R7 - Clocking (2) */
  48. 0x0040, /* R8 - Audio Interface (3) */
  49. 0x0040, /* R9 - Audio Interface (4) */
  50. 0x0004, /* R10 - DAC CTRL */
  51. 0x00C0, /* R11 - Left DAC Digital Volume */
  52. 0x00C0, /* R12 - Right DAC Digital Volume */
  53. 0x0000, /* R13 - Digital Side Tone */
  54. 0x0100, /* R14 - ADC CTRL */
  55. 0x00C0, /* R15 - Left ADC Digital Volume */
  56. 0x00C0, /* R16 - Right ADC Digital Volume */
  57. 0x0000, /* R17 */
  58. 0x0000, /* R18 - GPIO CTRL 1 */
  59. 0x1000, /* R19 - GPIO1 & GPIO2 */
  60. 0x1010, /* R20 - GPIO3 & GPIO4 */
  61. 0x1010, /* R21 - GPIO5 & GPIO6 */
  62. 0x8000, /* R22 - GPIOCTRL 2 */
  63. 0x0800, /* R23 - GPIO_POL */
  64. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  65. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  66. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  67. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  68. 0x0000, /* R28 - Left Output Volume */
  69. 0x0000, /* R29 - Right Output Volume */
  70. 0x0066, /* R30 - Line Outputs Volume */
  71. 0x0022, /* R31 - Out3/4 Volume */
  72. 0x0079, /* R32 - Left OPGA Volume */
  73. 0x0079, /* R33 - Right OPGA Volume */
  74. 0x0003, /* R34 - Speaker Volume */
  75. 0x0003, /* R35 - ClassD1 */
  76. 0x0000, /* R36 */
  77. 0x0100, /* R37 - ClassD3 */
  78. 0x0079, /* R38 - ClassD4 */
  79. 0x0000, /* R39 - Input Mixer1 */
  80. 0x0000, /* R40 - Input Mixer2 */
  81. 0x0000, /* R41 - Input Mixer3 */
  82. 0x0000, /* R42 - Input Mixer4 */
  83. 0x0000, /* R43 - Input Mixer5 */
  84. 0x0000, /* R44 - Input Mixer6 */
  85. 0x0000, /* R45 - Output Mixer1 */
  86. 0x0000, /* R46 - Output Mixer2 */
  87. 0x0000, /* R47 - Output Mixer3 */
  88. 0x0000, /* R48 - Output Mixer4 */
  89. 0x0000, /* R49 - Output Mixer5 */
  90. 0x0000, /* R50 - Output Mixer6 */
  91. 0x0180, /* R51 - Out3/4 Mixer */
  92. 0x0000, /* R52 - Line Mixer1 */
  93. 0x0000, /* R53 - Line Mixer2 */
  94. 0x0000, /* R54 - Speaker Mixer */
  95. 0x0000, /* R55 - Additional Control */
  96. 0x0000, /* R56 - AntiPOP1 */
  97. 0x0000, /* R57 - AntiPOP2 */
  98. 0x0000, /* R58 - MICBIAS */
  99. 0x0000, /* R59 */
  100. 0x0008, /* R60 - PLL1 */
  101. 0x0031, /* R61 - PLL2 */
  102. 0x0026, /* R62 - PLL3 */
  103. 0x0000, /* R63 - Driver internal */
  104. };
  105. /*
  106. * read wm8990 register cache
  107. */
  108. static inline unsigned int wm8990_read_reg_cache(struct snd_soc_codec *codec,
  109. unsigned int reg)
  110. {
  111. u16 *cache = codec->reg_cache;
  112. BUG_ON(reg >= ARRAY_SIZE(wm8990_reg));
  113. return cache[reg];
  114. }
  115. /*
  116. * write wm8990 register cache
  117. */
  118. static inline void wm8990_write_reg_cache(struct snd_soc_codec *codec,
  119. unsigned int reg, unsigned int value)
  120. {
  121. u16 *cache = codec->reg_cache;
  122. /* Reset register and reserved registers are uncached */
  123. if (reg == 0 || reg >= ARRAY_SIZE(wm8990_reg))
  124. return;
  125. cache[reg] = value;
  126. }
  127. /*
  128. * write to the wm8990 register space
  129. */
  130. static int wm8990_write(struct snd_soc_codec *codec, unsigned int reg,
  131. unsigned int value)
  132. {
  133. u8 data[3];
  134. data[0] = reg & 0xFF;
  135. data[1] = (value >> 8) & 0xFF;
  136. data[2] = value & 0xFF;
  137. wm8990_write_reg_cache(codec, reg, value);
  138. if (codec->hw_write(codec->control_data, data, 3) == 2)
  139. return 0;
  140. else
  141. return -EIO;
  142. }
  143. #define wm8990_reset(c) wm8990_write(c, WM8990_RESET, 0)
  144. static const DECLARE_TLV_DB_LINEAR(rec_mix_tlv, -1500, 600);
  145. static const DECLARE_TLV_DB_LINEAR(in_pga_tlv, -1650, 3000);
  146. static const DECLARE_TLV_DB_LINEAR(out_mix_tlv, 0, -2100);
  147. static const DECLARE_TLV_DB_LINEAR(out_pga_tlv, -7300, 600);
  148. static const DECLARE_TLV_DB_LINEAR(out_omix_tlv, -600, 0);
  149. static const DECLARE_TLV_DB_LINEAR(out_dac_tlv, -7163, 0);
  150. static const DECLARE_TLV_DB_LINEAR(in_adc_tlv, -7163, 1763);
  151. static const DECLARE_TLV_DB_LINEAR(out_sidetone_tlv, -3600, 0);
  152. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  153. struct snd_ctl_elem_value *ucontrol)
  154. {
  155. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  156. struct soc_mixer_control *mc =
  157. (struct soc_mixer_control *)kcontrol->private_value;
  158. int reg = mc->reg;
  159. int ret;
  160. u16 val;
  161. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  162. if (ret < 0)
  163. return ret;
  164. /* now hit the volume update bits (always bit 8) */
  165. val = wm8990_read_reg_cache(codec, reg);
  166. return wm8990_write(codec, reg, val | 0x0100);
  167. }
  168. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  169. tlv_array) {\
  170. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  171. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  172. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  173. .tlv.p = (tlv_array), \
  174. .info = snd_soc_info_volsw, \
  175. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  176. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  177. static const char *wm8990_digital_sidetone[] =
  178. {"None", "Left ADC", "Right ADC", "Reserved"};
  179. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  180. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  181. WM8990_ADC_TO_DACL_SHIFT,
  182. WM8990_ADC_TO_DACL_MASK,
  183. wm8990_digital_sidetone);
  184. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  185. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  186. WM8990_ADC_TO_DACR_SHIFT,
  187. WM8990_ADC_TO_DACR_MASK,
  188. wm8990_digital_sidetone);
  189. static const char *wm8990_adcmode[] =
  190. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  191. static const struct soc_enum wm8990_right_adcmode_enum =
  192. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  193. WM8990_ADC_HPF_CUT_SHIFT,
  194. WM8990_ADC_HPF_CUT_MASK,
  195. wm8990_adcmode);
  196. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  197. /* INMIXL */
  198. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  199. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  200. /* INMIXR */
  201. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  202. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  203. /* LOMIX */
  204. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  205. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  206. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  207. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  208. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  209. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  210. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  211. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  212. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  213. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  214. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  215. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  216. /* ROMIX */
  217. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  218. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  219. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  220. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  221. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  222. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  223. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  224. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  225. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  226. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  227. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  228. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  229. /* LOUT */
  230. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  231. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  232. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  233. /* ROUT */
  234. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  235. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  236. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  237. /* LOPGA */
  238. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  239. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  240. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  241. WM8990_LOPGAZC_BIT, 1, 0),
  242. /* ROPGA */
  243. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  244. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  245. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  246. WM8990_ROPGAZC_BIT, 1, 0),
  247. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  248. WM8990_LONMUTE_BIT, 1, 0),
  249. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  250. WM8990_LOPMUTE_BIT, 1, 0),
  251. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  252. WM8990_LOATTN_BIT, 1, 0),
  253. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  254. WM8990_RONMUTE_BIT, 1, 0),
  255. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  256. WM8990_ROPMUTE_BIT, 1, 0),
  257. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  258. WM8990_ROATTN_BIT, 1, 0),
  259. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  260. WM8990_OUT3MUTE_BIT, 1, 0),
  261. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  262. WM8990_OUT3ATTN_BIT, 1, 0),
  263. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  264. WM8990_OUT4MUTE_BIT, 1, 0),
  265. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  266. WM8990_OUT4ATTN_BIT, 1, 0),
  267. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  268. WM8990_CDMODE_BIT, 1, 0),
  269. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  270. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  271. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  272. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  273. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  274. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  275. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  276. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  277. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  278. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  279. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  280. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  281. WM8990_DACL_VOL_SHIFT,
  282. WM8990_DACL_VOL_MASK,
  283. 0,
  284. out_dac_tlv),
  285. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  286. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  287. WM8990_DACR_VOL_SHIFT,
  288. WM8990_DACR_VOL_MASK,
  289. 0,
  290. out_dac_tlv),
  291. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  292. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  293. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  294. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  295. out_sidetone_tlv),
  296. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  297. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  298. out_sidetone_tlv),
  299. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  300. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  301. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  302. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  303. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  304. WM8990_ADCL_VOL_SHIFT,
  305. WM8990_ADCL_VOL_MASK,
  306. 0,
  307. in_adc_tlv),
  308. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  309. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  310. WM8990_ADCR_VOL_SHIFT,
  311. WM8990_ADCR_VOL_MASK,
  312. 0,
  313. in_adc_tlv),
  314. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  315. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  316. WM8990_LIN12VOL_SHIFT,
  317. WM8990_LIN12VOL_MASK,
  318. 0,
  319. in_pga_tlv),
  320. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  321. WM8990_LI12ZC_BIT, 1, 0),
  322. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  323. WM8990_LI12MUTE_BIT, 1, 0),
  324. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  325. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  326. WM8990_LIN34VOL_SHIFT,
  327. WM8990_LIN34VOL_MASK,
  328. 0,
  329. in_pga_tlv),
  330. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  331. WM8990_LI34ZC_BIT, 1, 0),
  332. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  333. WM8990_LI34MUTE_BIT, 1, 0),
  334. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  335. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  336. WM8990_RIN12VOL_SHIFT,
  337. WM8990_RIN12VOL_MASK,
  338. 0,
  339. in_pga_tlv),
  340. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  341. WM8990_RI12ZC_BIT, 1, 0),
  342. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  343. WM8990_RI12MUTE_BIT, 1, 0),
  344. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  345. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  346. WM8990_RIN34VOL_SHIFT,
  347. WM8990_RIN34VOL_MASK,
  348. 0,
  349. in_pga_tlv),
  350. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  351. WM8990_RI34ZC_BIT, 1, 0),
  352. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  353. WM8990_RI34MUTE_BIT, 1, 0),
  354. };
  355. /*
  356. * _DAPM_ Controls
  357. */
  358. static int inmixer_event(struct snd_soc_dapm_widget *w,
  359. struct snd_kcontrol *kcontrol, int event)
  360. {
  361. u16 reg, fakepower;
  362. reg = wm8990_read_reg_cache(w->codec, WM8990_POWER_MANAGEMENT_2);
  363. fakepower = wm8990_read_reg_cache(w->codec, WM8990_INTDRIVBITS);
  364. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  365. (1 << WM8990_AINLMUX_PWR_BIT))) {
  366. reg |= WM8990_AINL_ENA;
  367. } else {
  368. reg &= ~WM8990_AINL_ENA;
  369. }
  370. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  371. (1 << WM8990_AINRMUX_PWR_BIT))) {
  372. reg |= WM8990_AINR_ENA;
  373. } else {
  374. reg &= ~WM8990_AINL_ENA;
  375. }
  376. wm8990_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  377. return 0;
  378. }
  379. static int outmixer_event(struct snd_soc_dapm_widget *w,
  380. struct snd_kcontrol *kcontrol, int event)
  381. {
  382. u32 reg_shift = kcontrol->private_value & 0xfff;
  383. int ret = 0;
  384. u16 reg;
  385. switch (reg_shift) {
  386. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  387. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER1);
  388. if (reg & WM8990_LDLO) {
  389. printk(KERN_WARNING
  390. "Cannot set as Output Mixer 1 LDLO Set\n");
  391. ret = -1;
  392. }
  393. break;
  394. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  395. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER2);
  396. if (reg & WM8990_RDRO) {
  397. printk(KERN_WARNING
  398. "Cannot set as Output Mixer 2 RDRO Set\n");
  399. ret = -1;
  400. }
  401. break;
  402. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  403. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  404. if (reg & WM8990_LDSPK) {
  405. printk(KERN_WARNING
  406. "Cannot set as Speaker Mixer LDSPK Set\n");
  407. ret = -1;
  408. }
  409. break;
  410. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  411. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  412. if (reg & WM8990_RDSPK) {
  413. printk(KERN_WARNING
  414. "Cannot set as Speaker Mixer RDSPK Set\n");
  415. ret = -1;
  416. }
  417. break;
  418. }
  419. return ret;
  420. }
  421. /* INMIX dB values */
  422. static const unsigned int in_mix_tlv[] = {
  423. TLV_DB_RANGE_HEAD(1),
  424. 0, 7, TLV_DB_LINEAR_ITEM(-1200, 600),
  425. };
  426. /* Left In PGA Connections */
  427. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  428. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  429. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  430. };
  431. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  432. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  433. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  434. };
  435. /* Right In PGA Connections */
  436. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  437. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  438. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  439. };
  440. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  441. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  442. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  443. };
  444. /* INMIXL */
  445. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  446. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  447. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  448. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  449. 7, 0, in_mix_tlv),
  450. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  451. 1, 0),
  452. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  453. 1, 0),
  454. };
  455. /* INMIXR */
  456. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  457. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  458. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  459. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  460. 7, 0, in_mix_tlv),
  461. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  462. 1, 0),
  463. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  464. 1, 0),
  465. };
  466. /* AINLMUX */
  467. static const char *wm8990_ainlmux[] =
  468. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  469. static const struct soc_enum wm8990_ainlmux_enum =
  470. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  471. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  472. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  473. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  474. /* DIFFINL */
  475. /* AINRMUX */
  476. static const char *wm8990_ainrmux[] =
  477. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  478. static const struct soc_enum wm8990_ainrmux_enum =
  479. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  480. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  481. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  482. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  483. /* RXVOICE */
  484. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  485. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  486. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  487. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  488. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  489. };
  490. /* LOMIX */
  491. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  492. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  493. WM8990_LRBLO_BIT, 1, 0),
  494. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  495. WM8990_LLBLO_BIT, 1, 0),
  496. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  497. WM8990_LRI3LO_BIT, 1, 0),
  498. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  499. WM8990_LLI3LO_BIT, 1, 0),
  500. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  501. WM8990_LR12LO_BIT, 1, 0),
  502. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  503. WM8990_LL12LO_BIT, 1, 0),
  504. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  505. WM8990_LDLO_BIT, 1, 0),
  506. };
  507. /* ROMIX */
  508. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  509. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  510. WM8990_RLBRO_BIT, 1, 0),
  511. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  512. WM8990_RRBRO_BIT, 1, 0),
  513. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  514. WM8990_RLI3RO_BIT, 1, 0),
  515. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  516. WM8990_RRI3RO_BIT, 1, 0),
  517. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  518. WM8990_RL12RO_BIT, 1, 0),
  519. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  520. WM8990_RR12RO_BIT, 1, 0),
  521. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  522. WM8990_RDRO_BIT, 1, 0),
  523. };
  524. /* LONMIX */
  525. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  526. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  527. WM8990_LLOPGALON_BIT, 1, 0),
  528. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  529. WM8990_LROPGALON_BIT, 1, 0),
  530. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  531. WM8990_LOPLON_BIT, 1, 0),
  532. };
  533. /* LOPMIX */
  534. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  535. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  536. WM8990_LR12LOP_BIT, 1, 0),
  537. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  538. WM8990_LL12LOP_BIT, 1, 0),
  539. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  540. WM8990_LLOPGALOP_BIT, 1, 0),
  541. };
  542. /* RONMIX */
  543. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  544. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  545. WM8990_RROPGARON_BIT, 1, 0),
  546. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  547. WM8990_RLOPGARON_BIT, 1, 0),
  548. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  549. WM8990_ROPRON_BIT, 1, 0),
  550. };
  551. /* ROPMIX */
  552. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  553. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  554. WM8990_RL12ROP_BIT, 1, 0),
  555. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  556. WM8990_RR12ROP_BIT, 1, 0),
  557. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  558. WM8990_RROPGAROP_BIT, 1, 0),
  559. };
  560. /* OUT3MIX */
  561. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  562. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  563. WM8990_LI4O3_BIT, 1, 0),
  564. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  565. WM8990_LPGAO3_BIT, 1, 0),
  566. };
  567. /* OUT4MIX */
  568. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  569. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  570. WM8990_RPGAO4_BIT, 1, 0),
  571. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  572. WM8990_RI4O4_BIT, 1, 0),
  573. };
  574. /* SPKMIX */
  575. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  576. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  577. WM8990_LI2SPK_BIT, 1, 0),
  578. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  579. WM8990_LB2SPK_BIT, 1, 0),
  580. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  581. WM8990_LOPGASPK_BIT, 1, 0),
  582. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  583. WM8990_LDSPK_BIT, 1, 0),
  584. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  585. WM8990_RDSPK_BIT, 1, 0),
  586. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  587. WM8990_ROPGASPK_BIT, 1, 0),
  588. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  589. WM8990_RL12ROP_BIT, 1, 0),
  590. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  591. WM8990_RI2SPK_BIT, 1, 0),
  592. };
  593. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  594. /* Input Side */
  595. /* Input Lines */
  596. SND_SOC_DAPM_INPUT("LIN1"),
  597. SND_SOC_DAPM_INPUT("LIN2"),
  598. SND_SOC_DAPM_INPUT("LIN3"),
  599. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  600. SND_SOC_DAPM_INPUT("RIN3"),
  601. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  602. SND_SOC_DAPM_INPUT("RIN1"),
  603. SND_SOC_DAPM_INPUT("RIN2"),
  604. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  605. /* DACs */
  606. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  607. WM8990_ADCL_ENA_BIT, 0),
  608. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  609. WM8990_ADCR_ENA_BIT, 0),
  610. /* Input PGAs */
  611. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  612. 0, &wm8990_dapm_lin12_pga_controls[0],
  613. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  614. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  615. 0, &wm8990_dapm_lin34_pga_controls[0],
  616. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  617. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  618. 0, &wm8990_dapm_rin12_pga_controls[0],
  619. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  620. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  621. 0, &wm8990_dapm_rin34_pga_controls[0],
  622. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  623. /* INMIXL */
  624. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  625. &wm8990_dapm_inmixl_controls[0],
  626. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  627. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  628. /* AINLMUX */
  629. SND_SOC_DAPM_MUX_E("AINLMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  630. &wm8990_dapm_ainlmux_controls, inmixer_event,
  631. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  632. /* INMIXR */
  633. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  634. &wm8990_dapm_inmixr_controls[0],
  635. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  636. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  637. /* AINRMUX */
  638. SND_SOC_DAPM_MUX_E("AINRMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  639. &wm8990_dapm_ainrmux_controls, inmixer_event,
  640. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  641. /* Output Side */
  642. /* DACs */
  643. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  644. WM8990_DACL_ENA_BIT, 0),
  645. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  646. WM8990_DACR_ENA_BIT, 0),
  647. /* LOMIX */
  648. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  649. 0, &wm8990_dapm_lomix_controls[0],
  650. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  651. outmixer_event, SND_SOC_DAPM_PRE_REG),
  652. /* LONMIX */
  653. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  654. &wm8990_dapm_lonmix_controls[0],
  655. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  656. /* LOPMIX */
  657. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  658. &wm8990_dapm_lopmix_controls[0],
  659. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  660. /* OUT3MIX */
  661. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  662. &wm8990_dapm_out3mix_controls[0],
  663. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  664. /* SPKMIX */
  665. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  666. &wm8990_dapm_spkmix_controls[0],
  667. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  668. SND_SOC_DAPM_PRE_REG),
  669. /* OUT4MIX */
  670. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  671. &wm8990_dapm_out4mix_controls[0],
  672. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  673. /* ROPMIX */
  674. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  675. &wm8990_dapm_ropmix_controls[0],
  676. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  677. /* RONMIX */
  678. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  679. &wm8990_dapm_ronmix_controls[0],
  680. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  681. /* ROMIX */
  682. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  683. 0, &wm8990_dapm_romix_controls[0],
  684. ARRAY_SIZE(wm8990_dapm_romix_controls),
  685. outmixer_event, SND_SOC_DAPM_PRE_REG),
  686. /* LOUT PGA */
  687. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  688. NULL, 0),
  689. /* ROUT PGA */
  690. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  691. NULL, 0),
  692. /* LOPGA */
  693. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  694. NULL, 0),
  695. /* ROPGA */
  696. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  697. NULL, 0),
  698. /* MICBIAS */
  699. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  700. WM8990_MICBIAS_ENA_BIT, 0),
  701. SND_SOC_DAPM_OUTPUT("LON"),
  702. SND_SOC_DAPM_OUTPUT("LOP"),
  703. SND_SOC_DAPM_OUTPUT("OUT3"),
  704. SND_SOC_DAPM_OUTPUT("LOUT"),
  705. SND_SOC_DAPM_OUTPUT("SPKN"),
  706. SND_SOC_DAPM_OUTPUT("SPKP"),
  707. SND_SOC_DAPM_OUTPUT("ROUT"),
  708. SND_SOC_DAPM_OUTPUT("OUT4"),
  709. SND_SOC_DAPM_OUTPUT("ROP"),
  710. SND_SOC_DAPM_OUTPUT("RON"),
  711. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  712. };
  713. static const struct snd_soc_dapm_route audio_map[] = {
  714. /* Make DACs turn on when playing even if not mixed into any outputs */
  715. {"Internal DAC Sink", NULL, "Left DAC"},
  716. {"Internal DAC Sink", NULL, "Right DAC"},
  717. /* Make ADCs turn on when recording even if not mixed from any inputs */
  718. {"Left ADC", NULL, "Internal ADC Source"},
  719. {"Right ADC", NULL, "Internal ADC Source"},
  720. /* Input Side */
  721. /* LIN12 PGA */
  722. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  723. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  724. /* LIN34 PGA */
  725. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  726. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  727. /* INMIXL */
  728. {"INMIXL", "Record Left Volume", "LOMIX"},
  729. {"INMIXL", "LIN2 Volume", "LIN2"},
  730. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  731. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  732. /* AINLMUX */
  733. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  734. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  735. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  736. {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"},
  737. {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"},
  738. /* ADC */
  739. {"Left ADC", NULL, "AINLMUX"},
  740. /* RIN12 PGA */
  741. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  742. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  743. /* RIN34 PGA */
  744. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  745. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  746. /* INMIXL */
  747. {"INMIXR", "Record Right Volume", "ROMIX"},
  748. {"INMIXR", "RIN2 Volume", "RIN2"},
  749. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  750. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  751. /* AINRMUX */
  752. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  753. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  754. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  755. {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"},
  756. {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"},
  757. /* ADC */
  758. {"Right ADC", NULL, "AINRMUX"},
  759. /* LOMIX */
  760. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  761. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  762. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  763. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  764. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  765. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  766. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  767. /* ROMIX */
  768. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  769. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  770. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  771. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  772. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  773. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  774. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  775. /* SPKMIX */
  776. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  777. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  778. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  779. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  780. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  781. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  782. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  783. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  784. /* LONMIX */
  785. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  786. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  787. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  788. /* LOPMIX */
  789. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  790. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  791. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  792. /* OUT3MIX */
  793. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  794. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  795. /* OUT4MIX */
  796. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  797. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  798. /* RONMIX */
  799. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  800. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  801. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  802. /* ROPMIX */
  803. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  804. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  805. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  806. /* Out Mixer PGAs */
  807. {"LOPGA", NULL, "LOMIX"},
  808. {"ROPGA", NULL, "ROMIX"},
  809. {"LOUT PGA", NULL, "LOMIX"},
  810. {"ROUT PGA", NULL, "ROMIX"},
  811. /* Output Pins */
  812. {"LON", NULL, "LONMIX"},
  813. {"LOP", NULL, "LOPMIX"},
  814. {"OUT3", NULL, "OUT3MIX"},
  815. {"LOUT", NULL, "LOUT PGA"},
  816. {"SPKN", NULL, "SPKMIX"},
  817. {"ROUT", NULL, "ROUT PGA"},
  818. {"OUT4", NULL, "OUT4MIX"},
  819. {"ROP", NULL, "ROPMIX"},
  820. {"RON", NULL, "RONMIX"},
  821. };
  822. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  823. {
  824. snd_soc_dapm_new_controls(codec, wm8990_dapm_widgets,
  825. ARRAY_SIZE(wm8990_dapm_widgets));
  826. /* set up the WM8990 audio map */
  827. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  828. snd_soc_dapm_new_widgets(codec);
  829. return 0;
  830. }
  831. /* PLL divisors */
  832. struct _pll_div {
  833. u32 div2;
  834. u32 n;
  835. u32 k;
  836. };
  837. /* The size in bits of the pll divide multiplied by 10
  838. * to allow rounding later */
  839. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  840. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  841. unsigned int source)
  842. {
  843. u64 Kpart;
  844. unsigned int K, Ndiv, Nmod;
  845. Ndiv = target / source;
  846. if (Ndiv < 6) {
  847. source >>= 1;
  848. pll_div->div2 = 1;
  849. Ndiv = target / source;
  850. } else
  851. pll_div->div2 = 0;
  852. if ((Ndiv < 6) || (Ndiv > 12))
  853. printk(KERN_WARNING
  854. "WM8990 N value outwith recommended range! N = %d\n", Ndiv);
  855. pll_div->n = Ndiv;
  856. Nmod = target % source;
  857. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  858. do_div(Kpart, source);
  859. K = Kpart & 0xFFFFFFFF;
  860. /* Check if we need to round */
  861. if ((K % 10) >= 5)
  862. K += 5;
  863. /* Move down to proper range now rounding is done */
  864. K /= 10;
  865. pll_div->k = K;
  866. }
  867. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai,
  868. int pll_id, unsigned int freq_in, unsigned int freq_out)
  869. {
  870. u16 reg;
  871. struct snd_soc_codec *codec = codec_dai->codec;
  872. struct _pll_div pll_div;
  873. if (freq_in && freq_out) {
  874. pll_factors(&pll_div, freq_out * 4, freq_in);
  875. /* Turn on PLL */
  876. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  877. reg |= WM8990_PLL_ENA;
  878. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  879. /* sysclk comes from PLL */
  880. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2);
  881. wm8990_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
  882. /* set up N , fractional mode and pre-divisor if neccessary */
  883. wm8990_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  884. (pll_div.div2?WM8990_PRESCALE:0));
  885. wm8990_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  886. wm8990_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  887. } else {
  888. /* Turn on PLL */
  889. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  890. reg &= ~WM8990_PLL_ENA;
  891. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  892. }
  893. return 0;
  894. }
  895. /*
  896. * Clock after PLL and dividers
  897. */
  898. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  899. int clk_id, unsigned int freq, int dir)
  900. {
  901. struct snd_soc_codec *codec = codec_dai->codec;
  902. struct wm8990_priv *wm8990 = codec->private_data;
  903. wm8990->sysclk = freq;
  904. return 0;
  905. }
  906. /*
  907. * Set's ADC and Voice DAC format.
  908. */
  909. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  910. unsigned int fmt)
  911. {
  912. struct snd_soc_codec *codec = codec_dai->codec;
  913. u16 audio1, audio3;
  914. audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  915. audio3 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_3);
  916. /* set master/slave audio interface */
  917. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  918. case SND_SOC_DAIFMT_CBS_CFS:
  919. audio3 &= ~WM8990_AIF_MSTR1;
  920. break;
  921. case SND_SOC_DAIFMT_CBM_CFM:
  922. audio3 |= WM8990_AIF_MSTR1;
  923. break;
  924. default:
  925. return -EINVAL;
  926. }
  927. audio1 &= ~WM8990_AIF_FMT_MASK;
  928. /* interface format */
  929. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  930. case SND_SOC_DAIFMT_I2S:
  931. audio1 |= WM8990_AIF_TMF_I2S;
  932. audio1 &= ~WM8990_AIF_LRCLK_INV;
  933. break;
  934. case SND_SOC_DAIFMT_RIGHT_J:
  935. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  936. audio1 &= ~WM8990_AIF_LRCLK_INV;
  937. break;
  938. case SND_SOC_DAIFMT_LEFT_J:
  939. audio1 |= WM8990_AIF_TMF_LEFTJ;
  940. audio1 &= ~WM8990_AIF_LRCLK_INV;
  941. break;
  942. case SND_SOC_DAIFMT_DSP_A:
  943. audio1 |= WM8990_AIF_TMF_DSP;
  944. audio1 &= ~WM8990_AIF_LRCLK_INV;
  945. break;
  946. case SND_SOC_DAIFMT_DSP_B:
  947. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  948. break;
  949. default:
  950. return -EINVAL;
  951. }
  952. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  953. wm8990_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  954. return 0;
  955. }
  956. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  957. int div_id, int div)
  958. {
  959. struct snd_soc_codec *codec = codec_dai->codec;
  960. u16 reg;
  961. switch (div_id) {
  962. case WM8990_MCLK_DIV:
  963. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  964. ~WM8990_MCLK_DIV_MASK;
  965. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  966. break;
  967. case WM8990_DACCLK_DIV:
  968. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  969. ~WM8990_DAC_CLKDIV_MASK;
  970. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  971. break;
  972. case WM8990_ADCCLK_DIV:
  973. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  974. ~WM8990_ADC_CLKDIV_MASK;
  975. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  976. break;
  977. case WM8990_BCLK_DIV:
  978. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_1) &
  979. ~WM8990_BCLK_DIV_MASK;
  980. wm8990_write(codec, WM8990_CLOCKING_1, reg | div);
  981. break;
  982. default:
  983. return -EINVAL;
  984. }
  985. return 0;
  986. }
  987. /*
  988. * Set PCM DAI bit size and sample rate.
  989. */
  990. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  991. struct snd_pcm_hw_params *params,
  992. struct snd_soc_dai *dai)
  993. {
  994. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  995. struct snd_soc_device *socdev = rtd->socdev;
  996. struct snd_soc_codec *codec = socdev->card->codec;
  997. u16 audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  998. audio1 &= ~WM8990_AIF_WL_MASK;
  999. /* bit size */
  1000. switch (params_format(params)) {
  1001. case SNDRV_PCM_FORMAT_S16_LE:
  1002. break;
  1003. case SNDRV_PCM_FORMAT_S20_3LE:
  1004. audio1 |= WM8990_AIF_WL_20BITS;
  1005. break;
  1006. case SNDRV_PCM_FORMAT_S24_LE:
  1007. audio1 |= WM8990_AIF_WL_24BITS;
  1008. break;
  1009. case SNDRV_PCM_FORMAT_S32_LE:
  1010. audio1 |= WM8990_AIF_WL_32BITS;
  1011. break;
  1012. }
  1013. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  1014. return 0;
  1015. }
  1016. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  1017. {
  1018. struct snd_soc_codec *codec = dai->codec;
  1019. u16 val;
  1020. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  1021. if (mute)
  1022. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1023. else
  1024. wm8990_write(codec, WM8990_DAC_CTRL, val);
  1025. return 0;
  1026. }
  1027. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  1028. enum snd_soc_bias_level level)
  1029. {
  1030. u16 val;
  1031. switch (level) {
  1032. case SND_SOC_BIAS_ON:
  1033. break;
  1034. case SND_SOC_BIAS_PREPARE:
  1035. /* VMID=2*50k */
  1036. val = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_1) &
  1037. ~WM8990_VMID_MODE_MASK;
  1038. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x2);
  1039. break;
  1040. case SND_SOC_BIAS_STANDBY:
  1041. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1042. /* Enable all output discharge bits */
  1043. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1044. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1045. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1046. WM8990_DIS_ROUT);
  1047. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1048. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1049. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1050. WM8990_VMIDTOG);
  1051. /* Delay to allow output caps to discharge */
  1052. msleep(msecs_to_jiffies(300));
  1053. /* Disable VMIDTOG */
  1054. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1055. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1056. /* disable all output discharge bits */
  1057. wm8990_write(codec, WM8990_ANTIPOP1, 0);
  1058. /* Enable outputs */
  1059. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1060. msleep(msecs_to_jiffies(50));
  1061. /* Enable VMID at 2x50k */
  1062. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1063. msleep(msecs_to_jiffies(100));
  1064. /* Enable VREF */
  1065. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1066. msleep(msecs_to_jiffies(600));
  1067. /* Enable BUFIOEN */
  1068. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1069. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1070. WM8990_BUFIOEN);
  1071. /* Disable outputs */
  1072. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1073. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1074. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1075. /* Enable workaround for ADC clocking issue. */
  1076. wm8990_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  1077. wm8990_write(codec, WM8990_EXT_CTL1, 0xa003);
  1078. wm8990_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1079. }
  1080. /* VMID=2*250k */
  1081. val = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_1) &
  1082. ~WM8990_VMID_MODE_MASK;
  1083. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x4);
  1084. break;
  1085. case SND_SOC_BIAS_OFF:
  1086. /* Enable POBCTRL and SOFT_ST */
  1087. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1088. WM8990_POBCTRL | WM8990_BUFIOEN);
  1089. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1090. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1091. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1092. WM8990_BUFIOEN);
  1093. /* mute DAC */
  1094. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL);
  1095. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1096. /* Enable any disabled outputs */
  1097. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1098. /* Disable VMID */
  1099. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1100. msleep(msecs_to_jiffies(300));
  1101. /* Enable all output discharge bits */
  1102. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1103. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1104. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1105. WM8990_DIS_ROUT);
  1106. /* Disable VREF */
  1107. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1108. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1109. wm8990_write(codec, WM8990_ANTIPOP2, 0x0);
  1110. break;
  1111. }
  1112. codec->bias_level = level;
  1113. return 0;
  1114. }
  1115. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1116. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1117. SNDRV_PCM_RATE_48000)
  1118. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1119. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1120. /*
  1121. * The WM8990 supports 2 different and mutually exclusive DAI
  1122. * configurations.
  1123. *
  1124. * 1. ADC/DAC on Primary Interface
  1125. * 2. ADC on Primary Interface/DAC on secondary
  1126. */
  1127. static struct snd_soc_dai_ops wm8990_dai_ops = {
  1128. .hw_params = wm8990_hw_params,
  1129. .digital_mute = wm8990_mute,
  1130. .set_fmt = wm8990_set_dai_fmt,
  1131. .set_clkdiv = wm8990_set_dai_clkdiv,
  1132. .set_pll = wm8990_set_dai_pll,
  1133. .set_sysclk = wm8990_set_dai_sysclk,
  1134. };
  1135. struct snd_soc_dai wm8990_dai = {
  1136. /* ADC/DAC on primary */
  1137. .name = "WM8990 ADC/DAC Primary",
  1138. .id = 1,
  1139. .playback = {
  1140. .stream_name = "Playback",
  1141. .channels_min = 1,
  1142. .channels_max = 2,
  1143. .rates = WM8990_RATES,
  1144. .formats = WM8990_FORMATS,},
  1145. .capture = {
  1146. .stream_name = "Capture",
  1147. .channels_min = 1,
  1148. .channels_max = 2,
  1149. .rates = WM8990_RATES,
  1150. .formats = WM8990_FORMATS,},
  1151. .ops = &wm8990_dai_ops,
  1152. };
  1153. EXPORT_SYMBOL_GPL(wm8990_dai);
  1154. static int wm8990_suspend(struct platform_device *pdev, pm_message_t state)
  1155. {
  1156. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1157. struct snd_soc_codec *codec = socdev->card->codec;
  1158. /* we only need to suspend if we are a valid card */
  1159. if (!codec->card)
  1160. return 0;
  1161. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1162. return 0;
  1163. }
  1164. static int wm8990_resume(struct platform_device *pdev)
  1165. {
  1166. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1167. struct snd_soc_codec *codec = socdev->card->codec;
  1168. int i;
  1169. u8 data[2];
  1170. u16 *cache = codec->reg_cache;
  1171. /* we only need to resume if we are a valid card */
  1172. if (!codec->card)
  1173. return 0;
  1174. /* Sync reg_cache with the hardware */
  1175. for (i = 0; i < ARRAY_SIZE(wm8990_reg); i++) {
  1176. if (i + 1 == WM8990_RESET)
  1177. continue;
  1178. data[0] = ((i + 1) << 1) | ((cache[i] >> 8) & 0x0001);
  1179. data[1] = cache[i] & 0x00ff;
  1180. codec->hw_write(codec->control_data, data, 2);
  1181. }
  1182. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1183. return 0;
  1184. }
  1185. /*
  1186. * initialise the WM8990 driver
  1187. * register the mixer and dsp interfaces with the kernel
  1188. */
  1189. static int wm8990_init(struct snd_soc_device *socdev)
  1190. {
  1191. struct snd_soc_codec *codec = socdev->card->codec;
  1192. u16 reg;
  1193. int ret = 0;
  1194. codec->name = "WM8990";
  1195. codec->owner = THIS_MODULE;
  1196. codec->read = wm8990_read_reg_cache;
  1197. codec->write = wm8990_write;
  1198. codec->set_bias_level = wm8990_set_bias_level;
  1199. codec->dai = &wm8990_dai;
  1200. codec->num_dai = 2;
  1201. codec->reg_cache_size = ARRAY_SIZE(wm8990_reg);
  1202. codec->reg_cache = kmemdup(wm8990_reg, sizeof(wm8990_reg), GFP_KERNEL);
  1203. if (codec->reg_cache == NULL)
  1204. return -ENOMEM;
  1205. wm8990_reset(codec);
  1206. /* register pcms */
  1207. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1208. if (ret < 0) {
  1209. printk(KERN_ERR "wm8990: failed to create pcms\n");
  1210. goto pcm_err;
  1211. }
  1212. /* charge output caps */
  1213. codec->bias_level = SND_SOC_BIAS_OFF;
  1214. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1215. reg = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_4);
  1216. wm8990_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
  1217. reg = wm8990_read_reg_cache(codec, WM8990_GPIO1_GPIO2) &
  1218. ~WM8990_GPIO1_SEL_MASK;
  1219. wm8990_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
  1220. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  1221. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
  1222. wm8990_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1223. wm8990_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1224. snd_soc_add_controls(codec, wm8990_snd_controls,
  1225. ARRAY_SIZE(wm8990_snd_controls));
  1226. wm8990_add_widgets(codec);
  1227. ret = snd_soc_init_card(socdev);
  1228. if (ret < 0) {
  1229. printk(KERN_ERR "wm8990: failed to register card\n");
  1230. goto card_err;
  1231. }
  1232. return ret;
  1233. card_err:
  1234. snd_soc_free_pcms(socdev);
  1235. snd_soc_dapm_free(socdev);
  1236. pcm_err:
  1237. kfree(codec->reg_cache);
  1238. return ret;
  1239. }
  1240. /* If the i2c layer weren't so broken, we could pass this kind of data
  1241. around */
  1242. static struct snd_soc_device *wm8990_socdev;
  1243. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1244. /*
  1245. * WM891 2 wire address is determined by GPIO5
  1246. * state during powerup.
  1247. * low = 0x34
  1248. * high = 0x36
  1249. */
  1250. static int wm8990_i2c_probe(struct i2c_client *i2c,
  1251. const struct i2c_device_id *id)
  1252. {
  1253. struct snd_soc_device *socdev = wm8990_socdev;
  1254. struct snd_soc_codec *codec = socdev->card->codec;
  1255. int ret;
  1256. i2c_set_clientdata(i2c, codec);
  1257. codec->control_data = i2c;
  1258. ret = wm8990_init(socdev);
  1259. if (ret < 0)
  1260. pr_err("failed to initialise WM8990\n");
  1261. return ret;
  1262. }
  1263. static int wm8990_i2c_remove(struct i2c_client *client)
  1264. {
  1265. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  1266. kfree(codec->reg_cache);
  1267. return 0;
  1268. }
  1269. static const struct i2c_device_id wm8990_i2c_id[] = {
  1270. { "wm8990", 0 },
  1271. { }
  1272. };
  1273. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1274. static struct i2c_driver wm8990_i2c_driver = {
  1275. .driver = {
  1276. .name = "WM8990 I2C Codec",
  1277. .owner = THIS_MODULE,
  1278. },
  1279. .probe = wm8990_i2c_probe,
  1280. .remove = wm8990_i2c_remove,
  1281. .id_table = wm8990_i2c_id,
  1282. };
  1283. static int wm8990_add_i2c_device(struct platform_device *pdev,
  1284. const struct wm8990_setup_data *setup)
  1285. {
  1286. struct i2c_board_info info;
  1287. struct i2c_adapter *adapter;
  1288. struct i2c_client *client;
  1289. int ret;
  1290. ret = i2c_add_driver(&wm8990_i2c_driver);
  1291. if (ret != 0) {
  1292. dev_err(&pdev->dev, "can't add i2c driver\n");
  1293. return ret;
  1294. }
  1295. memset(&info, 0, sizeof(struct i2c_board_info));
  1296. info.addr = setup->i2c_address;
  1297. strlcpy(info.type, "wm8990", I2C_NAME_SIZE);
  1298. adapter = i2c_get_adapter(setup->i2c_bus);
  1299. if (!adapter) {
  1300. dev_err(&pdev->dev, "can't get i2c adapter %d\n",
  1301. setup->i2c_bus);
  1302. goto err_driver;
  1303. }
  1304. client = i2c_new_device(adapter, &info);
  1305. i2c_put_adapter(adapter);
  1306. if (!client) {
  1307. dev_err(&pdev->dev, "can't add i2c device at 0x%x\n",
  1308. (unsigned int)info.addr);
  1309. goto err_driver;
  1310. }
  1311. return 0;
  1312. err_driver:
  1313. i2c_del_driver(&wm8990_i2c_driver);
  1314. return -ENODEV;
  1315. }
  1316. #endif
  1317. static int wm8990_probe(struct platform_device *pdev)
  1318. {
  1319. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1320. struct wm8990_setup_data *setup;
  1321. struct snd_soc_codec *codec;
  1322. struct wm8990_priv *wm8990;
  1323. int ret;
  1324. pr_info("WM8990 Audio Codec %s\n", WM8990_VERSION);
  1325. setup = socdev->codec_data;
  1326. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1327. if (codec == NULL)
  1328. return -ENOMEM;
  1329. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1330. if (wm8990 == NULL) {
  1331. kfree(codec);
  1332. return -ENOMEM;
  1333. }
  1334. codec->private_data = wm8990;
  1335. socdev->card->codec = codec;
  1336. mutex_init(&codec->mutex);
  1337. INIT_LIST_HEAD(&codec->dapm_widgets);
  1338. INIT_LIST_HEAD(&codec->dapm_paths);
  1339. wm8990_socdev = socdev;
  1340. ret = -ENODEV;
  1341. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1342. if (setup->i2c_address) {
  1343. codec->hw_write = (hw_write_t)i2c_master_send;
  1344. ret = wm8990_add_i2c_device(pdev, setup);
  1345. }
  1346. #endif
  1347. if (ret != 0) {
  1348. kfree(codec->private_data);
  1349. kfree(codec);
  1350. }
  1351. return ret;
  1352. }
  1353. /* power down chip */
  1354. static int wm8990_remove(struct platform_device *pdev)
  1355. {
  1356. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1357. struct snd_soc_codec *codec = socdev->card->codec;
  1358. if (codec->control_data)
  1359. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1360. snd_soc_free_pcms(socdev);
  1361. snd_soc_dapm_free(socdev);
  1362. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1363. i2c_unregister_device(codec->control_data);
  1364. i2c_del_driver(&wm8990_i2c_driver);
  1365. #endif
  1366. kfree(codec->private_data);
  1367. kfree(codec);
  1368. return 0;
  1369. }
  1370. struct snd_soc_codec_device soc_codec_dev_wm8990 = {
  1371. .probe = wm8990_probe,
  1372. .remove = wm8990_remove,
  1373. .suspend = wm8990_suspend,
  1374. .resume = wm8990_resume,
  1375. };
  1376. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8990);
  1377. static int __init wm8990_modinit(void)
  1378. {
  1379. return snd_soc_register_dai(&wm8990_dai);
  1380. }
  1381. module_init(wm8990_modinit);
  1382. static void __exit wm8990_exit(void)
  1383. {
  1384. snd_soc_unregister_dai(&wm8990_dai);
  1385. }
  1386. module_exit(wm8990_exit);
  1387. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1388. MODULE_AUTHOR("Liam Girdwood");
  1389. MODULE_LICENSE("GPL");