wm8900.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480
  1. /*
  2. * wm8900.c -- WM8900 ALSA Soc Audio driver
  3. *
  4. * Copyright 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * TODO:
  13. * - Tristating.
  14. * - TDM.
  15. * - Jack detect.
  16. * - FLL source configuration, currently only MCLK is supported.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/platform_device.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/soc-dapm.h>
  31. #include <sound/initval.h>
  32. #include <sound/tlv.h>
  33. #include "wm8900.h"
  34. /* WM8900 register space */
  35. #define WM8900_REG_RESET 0x0
  36. #define WM8900_REG_ID 0x0
  37. #define WM8900_REG_POWER1 0x1
  38. #define WM8900_REG_POWER2 0x2
  39. #define WM8900_REG_POWER3 0x3
  40. #define WM8900_REG_AUDIO1 0x4
  41. #define WM8900_REG_AUDIO2 0x5
  42. #define WM8900_REG_CLOCKING1 0x6
  43. #define WM8900_REG_CLOCKING2 0x7
  44. #define WM8900_REG_AUDIO3 0x8
  45. #define WM8900_REG_AUDIO4 0x9
  46. #define WM8900_REG_DACCTRL 0xa
  47. #define WM8900_REG_LDAC_DV 0xb
  48. #define WM8900_REG_RDAC_DV 0xc
  49. #define WM8900_REG_SIDETONE 0xd
  50. #define WM8900_REG_ADCCTRL 0xe
  51. #define WM8900_REG_LADC_DV 0xf
  52. #define WM8900_REG_RADC_DV 0x10
  53. #define WM8900_REG_GPIO 0x12
  54. #define WM8900_REG_INCTL 0x15
  55. #define WM8900_REG_LINVOL 0x16
  56. #define WM8900_REG_RINVOL 0x17
  57. #define WM8900_REG_INBOOSTMIX1 0x18
  58. #define WM8900_REG_INBOOSTMIX2 0x19
  59. #define WM8900_REG_ADCPATH 0x1a
  60. #define WM8900_REG_AUXBOOST 0x1b
  61. #define WM8900_REG_ADDCTL 0x1e
  62. #define WM8900_REG_FLLCTL1 0x24
  63. #define WM8900_REG_FLLCTL2 0x25
  64. #define WM8900_REG_FLLCTL3 0x26
  65. #define WM8900_REG_FLLCTL4 0x27
  66. #define WM8900_REG_FLLCTL5 0x28
  67. #define WM8900_REG_FLLCTL6 0x29
  68. #define WM8900_REG_LOUTMIXCTL1 0x2c
  69. #define WM8900_REG_ROUTMIXCTL1 0x2d
  70. #define WM8900_REG_BYPASS1 0x2e
  71. #define WM8900_REG_BYPASS2 0x2f
  72. #define WM8900_REG_AUXOUT_CTL 0x30
  73. #define WM8900_REG_LOUT1CTL 0x33
  74. #define WM8900_REG_ROUT1CTL 0x34
  75. #define WM8900_REG_LOUT2CTL 0x35
  76. #define WM8900_REG_ROUT2CTL 0x36
  77. #define WM8900_REG_HPCTL1 0x3a
  78. #define WM8900_REG_OUTBIASCTL 0x73
  79. #define WM8900_MAXREG 0x80
  80. #define WM8900_REG_ADDCTL_OUT1_DIS 0x80
  81. #define WM8900_REG_ADDCTL_OUT2_DIS 0x40
  82. #define WM8900_REG_ADDCTL_VMID_DIS 0x20
  83. #define WM8900_REG_ADDCTL_BIAS_SRC 0x10
  84. #define WM8900_REG_ADDCTL_VMID_SOFTST 0x04
  85. #define WM8900_REG_ADDCTL_TEMP_SD 0x02
  86. #define WM8900_REG_GPIO_TEMP_ENA 0x2
  87. #define WM8900_REG_POWER1_STARTUP_BIAS_ENA 0x0100
  88. #define WM8900_REG_POWER1_BIAS_ENA 0x0008
  89. #define WM8900_REG_POWER1_VMID_BUF_ENA 0x0004
  90. #define WM8900_REG_POWER1_FLL_ENA 0x0040
  91. #define WM8900_REG_POWER2_SYSCLK_ENA 0x8000
  92. #define WM8900_REG_POWER2_ADCL_ENA 0x0002
  93. #define WM8900_REG_POWER2_ADCR_ENA 0x0001
  94. #define WM8900_REG_POWER3_DACL_ENA 0x0002
  95. #define WM8900_REG_POWER3_DACR_ENA 0x0001
  96. #define WM8900_REG_AUDIO1_AIF_FMT_MASK 0x0018
  97. #define WM8900_REG_AUDIO1_LRCLK_INV 0x0080
  98. #define WM8900_REG_AUDIO1_BCLK_INV 0x0100
  99. #define WM8900_REG_CLOCKING1_BCLK_DIR 0x1
  100. #define WM8900_REG_CLOCKING1_MCLK_SRC 0x100
  101. #define WM8900_REG_CLOCKING1_BCLK_MASK (~0x01e)
  102. #define WM8900_REG_CLOCKING1_OPCLK_MASK (~0x7000)
  103. #define WM8900_REG_CLOCKING2_ADC_CLKDIV 0xe0
  104. #define WM8900_REG_CLOCKING2_DAC_CLKDIV 0x1c
  105. #define WM8900_REG_DACCTRL_MUTE 0x004
  106. #define WM8900_REG_DACCTRL_AIF_LRCLKRATE 0x400
  107. #define WM8900_REG_AUDIO3_ADCLRC_DIR 0x0800
  108. #define WM8900_REG_AUDIO4_DACLRC_DIR 0x0800
  109. #define WM8900_REG_FLLCTL1_OSC_ENA 0x100
  110. #define WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF 0x100
  111. #define WM8900_REG_HPCTL1_HP_IPSTAGE_ENA 0x80
  112. #define WM8900_REG_HPCTL1_HP_OPSTAGE_ENA 0x40
  113. #define WM8900_REG_HPCTL1_HP_CLAMP_IP 0x20
  114. #define WM8900_REG_HPCTL1_HP_CLAMP_OP 0x10
  115. #define WM8900_REG_HPCTL1_HP_SHORT 0x08
  116. #define WM8900_REG_HPCTL1_HP_SHORT2 0x04
  117. #define WM8900_LRC_MASK 0xfc00
  118. struct snd_soc_codec_device soc_codec_dev_wm8900;
  119. struct wm8900_priv {
  120. struct snd_soc_codec codec;
  121. u16 reg_cache[WM8900_MAXREG];
  122. u32 fll_in; /* FLL input frequency */
  123. u32 fll_out; /* FLL output frequency */
  124. };
  125. /*
  126. * wm8900 register cache. We can't read the entire register space and we
  127. * have slow control buses so we cache the registers.
  128. */
  129. static const u16 wm8900_reg_defaults[WM8900_MAXREG] = {
  130. 0x8900, 0x0000,
  131. 0xc000, 0x0000,
  132. 0x4050, 0x4000,
  133. 0x0008, 0x0000,
  134. 0x0040, 0x0040,
  135. 0x1004, 0x00c0,
  136. 0x00c0, 0x0000,
  137. 0x0100, 0x00c0,
  138. 0x00c0, 0x0000,
  139. 0xb001, 0x0000,
  140. 0x0000, 0x0044,
  141. 0x004c, 0x004c,
  142. 0x0044, 0x0044,
  143. 0x0000, 0x0044,
  144. 0x0000, 0x0000,
  145. 0x0002, 0x0000,
  146. 0x0000, 0x0000,
  147. 0x0000, 0x0000,
  148. 0x0008, 0x0000,
  149. 0x0000, 0x0008,
  150. 0x0097, 0x0100,
  151. 0x0000, 0x0000,
  152. 0x0050, 0x0050,
  153. 0x0055, 0x0055,
  154. 0x0055, 0x0000,
  155. 0x0000, 0x0079,
  156. 0x0079, 0x0079,
  157. 0x0079, 0x0000,
  158. /* Remaining registers all zero */
  159. };
  160. /*
  161. * read wm8900 register cache
  162. */
  163. static inline unsigned int wm8900_read_reg_cache(struct snd_soc_codec *codec,
  164. unsigned int reg)
  165. {
  166. u16 *cache = codec->reg_cache;
  167. BUG_ON(reg >= WM8900_MAXREG);
  168. if (reg == WM8900_REG_ID)
  169. return 0;
  170. return cache[reg];
  171. }
  172. /*
  173. * write wm8900 register cache
  174. */
  175. static inline void wm8900_write_reg_cache(struct snd_soc_codec *codec,
  176. u16 reg, unsigned int value)
  177. {
  178. u16 *cache = codec->reg_cache;
  179. BUG_ON(reg >= WM8900_MAXREG);
  180. cache[reg] = value;
  181. }
  182. /*
  183. * write to the WM8900 register space
  184. */
  185. static int wm8900_write(struct snd_soc_codec *codec, unsigned int reg,
  186. unsigned int value)
  187. {
  188. u8 data[3];
  189. if (value == wm8900_read_reg_cache(codec, reg))
  190. return 0;
  191. /* data is
  192. * D15..D9 WM8900 register offset
  193. * D8...D0 register data
  194. */
  195. data[0] = reg;
  196. data[1] = value >> 8;
  197. data[2] = value & 0x00ff;
  198. wm8900_write_reg_cache(codec, reg, value);
  199. if (codec->hw_write(codec->control_data, data, 3) == 3)
  200. return 0;
  201. else
  202. return -EIO;
  203. }
  204. /*
  205. * Read from the wm8900.
  206. */
  207. static unsigned int wm8900_chip_read(struct snd_soc_codec *codec, u8 reg)
  208. {
  209. struct i2c_msg xfer[2];
  210. u16 data;
  211. int ret;
  212. struct i2c_client *client = codec->control_data;
  213. BUG_ON(reg != WM8900_REG_ID && reg != WM8900_REG_POWER1);
  214. /* Write register */
  215. xfer[0].addr = client->addr;
  216. xfer[0].flags = 0;
  217. xfer[0].len = 1;
  218. xfer[0].buf = &reg;
  219. /* Read data */
  220. xfer[1].addr = client->addr;
  221. xfer[1].flags = I2C_M_RD;
  222. xfer[1].len = 2;
  223. xfer[1].buf = (u8 *)&data;
  224. ret = i2c_transfer(client->adapter, xfer, 2);
  225. if (ret != 2) {
  226. printk(KERN_CRIT "i2c_transfer returned %d\n", ret);
  227. return 0;
  228. }
  229. return (data >> 8) | ((data & 0xff) << 8);
  230. }
  231. /*
  232. * Read from the WM8900 register space. Most registers can't be read
  233. * and are therefore supplied from cache.
  234. */
  235. static unsigned int wm8900_read(struct snd_soc_codec *codec, unsigned int reg)
  236. {
  237. switch (reg) {
  238. case WM8900_REG_ID:
  239. return wm8900_chip_read(codec, reg);
  240. default:
  241. return wm8900_read_reg_cache(codec, reg);
  242. }
  243. }
  244. static void wm8900_reset(struct snd_soc_codec *codec)
  245. {
  246. wm8900_write(codec, WM8900_REG_RESET, 0);
  247. memcpy(codec->reg_cache, wm8900_reg_defaults,
  248. sizeof(codec->reg_cache));
  249. }
  250. static int wm8900_hp_event(struct snd_soc_dapm_widget *w,
  251. struct snd_kcontrol *kcontrol, int event)
  252. {
  253. struct snd_soc_codec *codec = w->codec;
  254. u16 hpctl1 = wm8900_read(codec, WM8900_REG_HPCTL1);
  255. switch (event) {
  256. case SND_SOC_DAPM_PRE_PMU:
  257. /* Clamp headphone outputs */
  258. hpctl1 = WM8900_REG_HPCTL1_HP_CLAMP_IP |
  259. WM8900_REG_HPCTL1_HP_CLAMP_OP;
  260. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  261. break;
  262. case SND_SOC_DAPM_POST_PMU:
  263. /* Enable the input stage */
  264. hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_IP;
  265. hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT |
  266. WM8900_REG_HPCTL1_HP_SHORT2 |
  267. WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
  268. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  269. msleep(400);
  270. /* Enable the output stage */
  271. hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_OP;
  272. hpctl1 |= WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
  273. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  274. /* Remove the shorts */
  275. hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT2;
  276. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  277. hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT;
  278. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  279. break;
  280. case SND_SOC_DAPM_PRE_PMD:
  281. /* Short the output */
  282. hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT;
  283. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  284. /* Disable the output stage */
  285. hpctl1 &= ~WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
  286. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  287. /* Clamp the outputs and power down input */
  288. hpctl1 |= WM8900_REG_HPCTL1_HP_CLAMP_IP |
  289. WM8900_REG_HPCTL1_HP_CLAMP_OP;
  290. hpctl1 &= ~WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
  291. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  292. break;
  293. case SND_SOC_DAPM_POST_PMD:
  294. /* Disable everything */
  295. wm8900_write(codec, WM8900_REG_HPCTL1, 0);
  296. break;
  297. default:
  298. BUG();
  299. }
  300. return 0;
  301. }
  302. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 100, 0);
  303. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 0);
  304. static const DECLARE_TLV_DB_SCALE(in_boost_tlv, -1200, 600, 0);
  305. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1200, 100, 0);
  306. static const DECLARE_TLV_DB_SCALE(dac_boost_tlv, 0, 600, 0);
  307. static const DECLARE_TLV_DB_SCALE(dac_tlv, -7200, 75, 1);
  308. static const DECLARE_TLV_DB_SCALE(adc_svol_tlv, -3600, 300, 0);
  309. static const DECLARE_TLV_DB_SCALE(adc_tlv, -7200, 75, 1);
  310. static const char *mic_bias_level_txt[] = { "0.9*AVDD", "0.65*AVDD" };
  311. static const struct soc_enum mic_bias_level =
  312. SOC_ENUM_SINGLE(WM8900_REG_INCTL, 8, 2, mic_bias_level_txt);
  313. static const char *dac_mute_rate_txt[] = { "Fast", "Slow" };
  314. static const struct soc_enum dac_mute_rate =
  315. SOC_ENUM_SINGLE(WM8900_REG_DACCTRL, 7, 2, dac_mute_rate_txt);
  316. static const char *dac_deemphasis_txt[] = {
  317. "Disabled", "32kHz", "44.1kHz", "48kHz"
  318. };
  319. static const struct soc_enum dac_deemphasis =
  320. SOC_ENUM_SINGLE(WM8900_REG_DACCTRL, 4, 4, dac_deemphasis_txt);
  321. static const char *adc_hpf_cut_txt[] = {
  322. "Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"
  323. };
  324. static const struct soc_enum adc_hpf_cut =
  325. SOC_ENUM_SINGLE(WM8900_REG_ADCCTRL, 5, 4, adc_hpf_cut_txt);
  326. static const char *lr_txt[] = {
  327. "Left", "Right"
  328. };
  329. static const struct soc_enum aifl_src =
  330. SOC_ENUM_SINGLE(WM8900_REG_AUDIO1, 15, 2, lr_txt);
  331. static const struct soc_enum aifr_src =
  332. SOC_ENUM_SINGLE(WM8900_REG_AUDIO1, 14, 2, lr_txt);
  333. static const struct soc_enum dacl_src =
  334. SOC_ENUM_SINGLE(WM8900_REG_AUDIO2, 15, 2, lr_txt);
  335. static const struct soc_enum dacr_src =
  336. SOC_ENUM_SINGLE(WM8900_REG_AUDIO2, 14, 2, lr_txt);
  337. static const char *sidetone_txt[] = {
  338. "Disabled", "Left ADC", "Right ADC"
  339. };
  340. static const struct soc_enum dacl_sidetone =
  341. SOC_ENUM_SINGLE(WM8900_REG_SIDETONE, 2, 3, sidetone_txt);
  342. static const struct soc_enum dacr_sidetone =
  343. SOC_ENUM_SINGLE(WM8900_REG_SIDETONE, 0, 3, sidetone_txt);
  344. static const struct snd_kcontrol_new wm8900_snd_controls[] = {
  345. SOC_ENUM("Mic Bias Level", mic_bias_level),
  346. SOC_SINGLE_TLV("Left Input PGA Volume", WM8900_REG_LINVOL, 0, 31, 0,
  347. in_pga_tlv),
  348. SOC_SINGLE("Left Input PGA Switch", WM8900_REG_LINVOL, 6, 1, 1),
  349. SOC_SINGLE("Left Input PGA ZC Switch", WM8900_REG_LINVOL, 7, 1, 0),
  350. SOC_SINGLE_TLV("Right Input PGA Volume", WM8900_REG_RINVOL, 0, 31, 0,
  351. in_pga_tlv),
  352. SOC_SINGLE("Right Input PGA Switch", WM8900_REG_RINVOL, 6, 1, 1),
  353. SOC_SINGLE("Right Input PGA ZC Switch", WM8900_REG_RINVOL, 7, 1, 0),
  354. SOC_SINGLE("DAC Soft Mute Switch", WM8900_REG_DACCTRL, 6, 1, 1),
  355. SOC_ENUM("DAC Mute Rate", dac_mute_rate),
  356. SOC_SINGLE("DAC Mono Switch", WM8900_REG_DACCTRL, 9, 1, 0),
  357. SOC_ENUM("DAC Deemphasis", dac_deemphasis),
  358. SOC_SINGLE("DAC Sloping Stopband Filter Switch", WM8900_REG_DACCTRL, 8, 1, 0),
  359. SOC_SINGLE("DAC Sigma-Delta Modulator Clock Switch", WM8900_REG_DACCTRL,
  360. 12, 1, 0),
  361. SOC_SINGLE("ADC HPF Switch", WM8900_REG_ADCCTRL, 8, 1, 0),
  362. SOC_ENUM("ADC HPF Cut-Off", adc_hpf_cut),
  363. SOC_DOUBLE("ADC Invert Switch", WM8900_REG_ADCCTRL, 1, 0, 1, 0),
  364. SOC_SINGLE_TLV("Left ADC Sidetone Volume", WM8900_REG_SIDETONE, 9, 12, 0,
  365. adc_svol_tlv),
  366. SOC_SINGLE_TLV("Right ADC Sidetone Volume", WM8900_REG_SIDETONE, 5, 12, 0,
  367. adc_svol_tlv),
  368. SOC_ENUM("Left Digital Audio Source", aifl_src),
  369. SOC_ENUM("Right Digital Audio Source", aifr_src),
  370. SOC_SINGLE_TLV("DAC Input Boost Volume", WM8900_REG_AUDIO2, 10, 4, 0,
  371. dac_boost_tlv),
  372. SOC_ENUM("Left DAC Source", dacl_src),
  373. SOC_ENUM("Right DAC Source", dacr_src),
  374. SOC_ENUM("Left DAC Sidetone", dacl_sidetone),
  375. SOC_ENUM("Right DAC Sidetone", dacr_sidetone),
  376. SOC_DOUBLE("DAC Invert Switch", WM8900_REG_DACCTRL, 1, 0, 1, 0),
  377. SOC_DOUBLE_R_TLV("Digital Playback Volume",
  378. WM8900_REG_LDAC_DV, WM8900_REG_RDAC_DV,
  379. 1, 96, 0, dac_tlv),
  380. SOC_DOUBLE_R_TLV("Digital Capture Volume",
  381. WM8900_REG_LADC_DV, WM8900_REG_RADC_DV, 1, 119, 0, adc_tlv),
  382. SOC_SINGLE_TLV("LINPUT3 Bypass Volume", WM8900_REG_LOUTMIXCTL1, 4, 7, 0,
  383. out_mix_tlv),
  384. SOC_SINGLE_TLV("RINPUT3 Bypass Volume", WM8900_REG_ROUTMIXCTL1, 4, 7, 0,
  385. out_mix_tlv),
  386. SOC_SINGLE_TLV("Left AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 4, 7, 0,
  387. out_mix_tlv),
  388. SOC_SINGLE_TLV("Right AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 0, 7, 0,
  389. out_mix_tlv),
  390. SOC_SINGLE_TLV("LeftIn to RightOut Mixer Volume", WM8900_REG_BYPASS1, 0, 7, 0,
  391. out_mix_tlv),
  392. SOC_SINGLE_TLV("LeftIn to LeftOut Mixer Volume", WM8900_REG_BYPASS1, 4, 7, 0,
  393. out_mix_tlv),
  394. SOC_SINGLE_TLV("RightIn to LeftOut Mixer Volume", WM8900_REG_BYPASS2, 0, 7, 0,
  395. out_mix_tlv),
  396. SOC_SINGLE_TLV("RightIn to RightOut Mixer Volume", WM8900_REG_BYPASS2, 4, 7, 0,
  397. out_mix_tlv),
  398. SOC_SINGLE_TLV("IN2L Boost Volume", WM8900_REG_INBOOSTMIX1, 0, 3, 0,
  399. in_boost_tlv),
  400. SOC_SINGLE_TLV("IN3L Boost Volume", WM8900_REG_INBOOSTMIX1, 4, 3, 0,
  401. in_boost_tlv),
  402. SOC_SINGLE_TLV("IN2R Boost Volume", WM8900_REG_INBOOSTMIX2, 0, 3, 0,
  403. in_boost_tlv),
  404. SOC_SINGLE_TLV("IN3R Boost Volume", WM8900_REG_INBOOSTMIX2, 4, 3, 0,
  405. in_boost_tlv),
  406. SOC_SINGLE_TLV("Left AUX Boost Volume", WM8900_REG_AUXBOOST, 4, 3, 0,
  407. in_boost_tlv),
  408. SOC_SINGLE_TLV("Right AUX Boost Volume", WM8900_REG_AUXBOOST, 0, 3, 0,
  409. in_boost_tlv),
  410. SOC_DOUBLE_R_TLV("LINEOUT1 Volume", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
  411. 0, 63, 0, out_pga_tlv),
  412. SOC_DOUBLE_R("LINEOUT1 Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
  413. 6, 1, 1),
  414. SOC_DOUBLE_R("LINEOUT1 ZC Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
  415. 7, 1, 0),
  416. SOC_DOUBLE_R_TLV("LINEOUT2 Volume",
  417. WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL,
  418. 0, 63, 0, out_pga_tlv),
  419. SOC_DOUBLE_R("LINEOUT2 Switch",
  420. WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 6, 1, 1),
  421. SOC_DOUBLE_R("LINEOUT2 ZC Switch",
  422. WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 7, 1, 0),
  423. SOC_SINGLE("LINEOUT2 LP -12dB", WM8900_REG_LOUTMIXCTL1,
  424. 0, 1, 1),
  425. };
  426. static const struct snd_kcontrol_new wm8900_dapm_loutput2_control =
  427. SOC_DAPM_SINGLE("LINEOUT2L Switch", WM8900_REG_POWER3, 6, 1, 0);
  428. static const struct snd_kcontrol_new wm8900_dapm_routput2_control =
  429. SOC_DAPM_SINGLE("LINEOUT2R Switch", WM8900_REG_POWER3, 5, 1, 0);
  430. static const struct snd_kcontrol_new wm8900_loutmix_controls[] = {
  431. SOC_DAPM_SINGLE("LINPUT3 Bypass Switch", WM8900_REG_LOUTMIXCTL1, 7, 1, 0),
  432. SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 7, 1, 0),
  433. SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 7, 1, 0),
  434. SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 3, 1, 0),
  435. SOC_DAPM_SINGLE("DACL Switch", WM8900_REG_LOUTMIXCTL1, 8, 1, 0),
  436. };
  437. static const struct snd_kcontrol_new wm8900_routmix_controls[] = {
  438. SOC_DAPM_SINGLE("RINPUT3 Bypass Switch", WM8900_REG_ROUTMIXCTL1, 7, 1, 0),
  439. SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 3, 1, 0),
  440. SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 3, 1, 0),
  441. SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 7, 1, 0),
  442. SOC_DAPM_SINGLE("DACR Switch", WM8900_REG_ROUTMIXCTL1, 8, 1, 0),
  443. };
  444. static const struct snd_kcontrol_new wm8900_linmix_controls[] = {
  445. SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INBOOSTMIX1, 2, 1, 1),
  446. SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INBOOSTMIX1, 6, 1, 1),
  447. SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 6, 1, 1),
  448. SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 6, 1, 0),
  449. };
  450. static const struct snd_kcontrol_new wm8900_rinmix_controls[] = {
  451. SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INBOOSTMIX2, 2, 1, 1),
  452. SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INBOOSTMIX2, 6, 1, 1),
  453. SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 2, 1, 1),
  454. SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 2, 1, 0),
  455. };
  456. static const struct snd_kcontrol_new wm8900_linpga_controls[] = {
  457. SOC_DAPM_SINGLE("LINPUT1 Switch", WM8900_REG_INCTL, 6, 1, 0),
  458. SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INCTL, 5, 1, 0),
  459. SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INCTL, 4, 1, 0),
  460. };
  461. static const struct snd_kcontrol_new wm8900_rinpga_controls[] = {
  462. SOC_DAPM_SINGLE("RINPUT1 Switch", WM8900_REG_INCTL, 2, 1, 0),
  463. SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INCTL, 1, 1, 0),
  464. SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INCTL, 0, 1, 0),
  465. };
  466. static const char *wm9700_lp_mux[] = { "Disabled", "Enabled" };
  467. static const struct soc_enum wm8900_lineout2_lp_mux =
  468. SOC_ENUM_SINGLE(WM8900_REG_LOUTMIXCTL1, 1, 2, wm9700_lp_mux);
  469. static const struct snd_kcontrol_new wm8900_lineout2_lp =
  470. SOC_DAPM_ENUM("Route", wm8900_lineout2_lp_mux);
  471. static const struct snd_soc_dapm_widget wm8900_dapm_widgets[] = {
  472. /* Externally visible pins */
  473. SND_SOC_DAPM_OUTPUT("LINEOUT1L"),
  474. SND_SOC_DAPM_OUTPUT("LINEOUT1R"),
  475. SND_SOC_DAPM_OUTPUT("LINEOUT2L"),
  476. SND_SOC_DAPM_OUTPUT("LINEOUT2R"),
  477. SND_SOC_DAPM_OUTPUT("HP_L"),
  478. SND_SOC_DAPM_OUTPUT("HP_R"),
  479. SND_SOC_DAPM_INPUT("RINPUT1"),
  480. SND_SOC_DAPM_INPUT("LINPUT1"),
  481. SND_SOC_DAPM_INPUT("RINPUT2"),
  482. SND_SOC_DAPM_INPUT("LINPUT2"),
  483. SND_SOC_DAPM_INPUT("RINPUT3"),
  484. SND_SOC_DAPM_INPUT("LINPUT3"),
  485. SND_SOC_DAPM_INPUT("AUX"),
  486. SND_SOC_DAPM_VMID("VMID"),
  487. /* Input */
  488. SND_SOC_DAPM_MIXER("Left Input PGA", WM8900_REG_POWER2, 3, 0,
  489. wm8900_linpga_controls,
  490. ARRAY_SIZE(wm8900_linpga_controls)),
  491. SND_SOC_DAPM_MIXER("Right Input PGA", WM8900_REG_POWER2, 2, 0,
  492. wm8900_rinpga_controls,
  493. ARRAY_SIZE(wm8900_rinpga_controls)),
  494. SND_SOC_DAPM_MIXER("Left Input Mixer", WM8900_REG_POWER2, 5, 0,
  495. wm8900_linmix_controls,
  496. ARRAY_SIZE(wm8900_linmix_controls)),
  497. SND_SOC_DAPM_MIXER("Right Input Mixer", WM8900_REG_POWER2, 4, 0,
  498. wm8900_rinmix_controls,
  499. ARRAY_SIZE(wm8900_rinmix_controls)),
  500. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8900_REG_POWER1, 4, 0),
  501. SND_SOC_DAPM_ADC("ADCL", "Left HiFi Capture", WM8900_REG_POWER2, 1, 0),
  502. SND_SOC_DAPM_ADC("ADCR", "Right HiFi Capture", WM8900_REG_POWER2, 0, 0),
  503. /* Output */
  504. SND_SOC_DAPM_DAC("DACL", "Left HiFi Playback", WM8900_REG_POWER3, 1, 0),
  505. SND_SOC_DAPM_DAC("DACR", "Right HiFi Playback", WM8900_REG_POWER3, 0, 0),
  506. SND_SOC_DAPM_PGA_E("Headphone Amplifier", WM8900_REG_POWER3, 7, 0, NULL, 0,
  507. wm8900_hp_event,
  508. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  509. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  510. SND_SOC_DAPM_PGA("LINEOUT1L PGA", WM8900_REG_POWER2, 8, 0, NULL, 0),
  511. SND_SOC_DAPM_PGA("LINEOUT1R PGA", WM8900_REG_POWER2, 7, 0, NULL, 0),
  512. SND_SOC_DAPM_MUX("LINEOUT2 LP", SND_SOC_NOPM, 0, 0, &wm8900_lineout2_lp),
  513. SND_SOC_DAPM_PGA("LINEOUT2L PGA", WM8900_REG_POWER3, 6, 0, NULL, 0),
  514. SND_SOC_DAPM_PGA("LINEOUT2R PGA", WM8900_REG_POWER3, 5, 0, NULL, 0),
  515. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8900_REG_POWER3, 3, 0,
  516. wm8900_loutmix_controls,
  517. ARRAY_SIZE(wm8900_loutmix_controls)),
  518. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8900_REG_POWER3, 2, 0,
  519. wm8900_routmix_controls,
  520. ARRAY_SIZE(wm8900_routmix_controls)),
  521. };
  522. /* Target, Path, Source */
  523. static const struct snd_soc_dapm_route audio_map[] = {
  524. /* Inputs */
  525. {"Left Input PGA", "LINPUT1 Switch", "LINPUT1"},
  526. {"Left Input PGA", "LINPUT2 Switch", "LINPUT2"},
  527. {"Left Input PGA", "LINPUT3 Switch", "LINPUT3"},
  528. {"Right Input PGA", "RINPUT1 Switch", "RINPUT1"},
  529. {"Right Input PGA", "RINPUT2 Switch", "RINPUT2"},
  530. {"Right Input PGA", "RINPUT3 Switch", "RINPUT3"},
  531. {"Left Input Mixer", "LINPUT2 Switch", "LINPUT2"},
  532. {"Left Input Mixer", "LINPUT3 Switch", "LINPUT3"},
  533. {"Left Input Mixer", "AUX Switch", "AUX"},
  534. {"Left Input Mixer", "Input PGA Switch", "Left Input PGA"},
  535. {"Right Input Mixer", "RINPUT2 Switch", "RINPUT2"},
  536. {"Right Input Mixer", "RINPUT3 Switch", "RINPUT3"},
  537. {"Right Input Mixer", "AUX Switch", "AUX"},
  538. {"Right Input Mixer", "Input PGA Switch", "Right Input PGA"},
  539. {"ADCL", NULL, "Left Input Mixer"},
  540. {"ADCR", NULL, "Right Input Mixer"},
  541. /* Outputs */
  542. {"LINEOUT1L", NULL, "LINEOUT1L PGA"},
  543. {"LINEOUT1L PGA", NULL, "Left Output Mixer"},
  544. {"LINEOUT1R", NULL, "LINEOUT1R PGA"},
  545. {"LINEOUT1R PGA", NULL, "Right Output Mixer"},
  546. {"LINEOUT2L PGA", NULL, "Left Output Mixer"},
  547. {"LINEOUT2 LP", "Disabled", "LINEOUT2L PGA"},
  548. {"LINEOUT2 LP", "Enabled", "Left Output Mixer"},
  549. {"LINEOUT2L", NULL, "LINEOUT2 LP"},
  550. {"LINEOUT2R PGA", NULL, "Right Output Mixer"},
  551. {"LINEOUT2 LP", "Disabled", "LINEOUT2R PGA"},
  552. {"LINEOUT2 LP", "Enabled", "Right Output Mixer"},
  553. {"LINEOUT2R", NULL, "LINEOUT2 LP"},
  554. {"Left Output Mixer", "LINPUT3 Bypass Switch", "LINPUT3"},
  555. {"Left Output Mixer", "AUX Bypass Switch", "AUX"},
  556. {"Left Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
  557. {"Left Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
  558. {"Left Output Mixer", "DACL Switch", "DACL"},
  559. {"Right Output Mixer", "RINPUT3 Bypass Switch", "RINPUT3"},
  560. {"Right Output Mixer", "AUX Bypass Switch", "AUX"},
  561. {"Right Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
  562. {"Right Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
  563. {"Right Output Mixer", "DACR Switch", "DACR"},
  564. /* Note that the headphone output stage needs to be connected
  565. * externally to LINEOUT2 via DC blocking capacitors. Other
  566. * configurations are not supported.
  567. *
  568. * Note also that left and right headphone paths are treated as a
  569. * mono path.
  570. */
  571. {"Headphone Amplifier", NULL, "LINEOUT2 LP"},
  572. {"Headphone Amplifier", NULL, "LINEOUT2 LP"},
  573. {"HP_L", NULL, "Headphone Amplifier"},
  574. {"HP_R", NULL, "Headphone Amplifier"},
  575. };
  576. static int wm8900_add_widgets(struct snd_soc_codec *codec)
  577. {
  578. snd_soc_dapm_new_controls(codec, wm8900_dapm_widgets,
  579. ARRAY_SIZE(wm8900_dapm_widgets));
  580. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  581. snd_soc_dapm_new_widgets(codec);
  582. return 0;
  583. }
  584. static int wm8900_hw_params(struct snd_pcm_substream *substream,
  585. struct snd_pcm_hw_params *params,
  586. struct snd_soc_dai *dai)
  587. {
  588. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  589. struct snd_soc_device *socdev = rtd->socdev;
  590. struct snd_soc_codec *codec = socdev->card->codec;
  591. u16 reg;
  592. reg = wm8900_read(codec, WM8900_REG_AUDIO1) & ~0x60;
  593. switch (params_format(params)) {
  594. case SNDRV_PCM_FORMAT_S16_LE:
  595. break;
  596. case SNDRV_PCM_FORMAT_S20_3LE:
  597. reg |= 0x20;
  598. break;
  599. case SNDRV_PCM_FORMAT_S24_LE:
  600. reg |= 0x40;
  601. break;
  602. case SNDRV_PCM_FORMAT_S32_LE:
  603. reg |= 0x60;
  604. break;
  605. default:
  606. return -EINVAL;
  607. }
  608. wm8900_write(codec, WM8900_REG_AUDIO1, reg);
  609. return 0;
  610. }
  611. /* FLL divisors */
  612. struct _fll_div {
  613. u16 fll_ratio;
  614. u16 fllclk_div;
  615. u16 fll_slow_lock_ref;
  616. u16 n;
  617. u16 k;
  618. };
  619. /* The size in bits of the FLL divide multiplied by 10
  620. * to allow rounding later */
  621. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  622. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  623. unsigned int Fout)
  624. {
  625. u64 Kpart;
  626. unsigned int K, Ndiv, Nmod, target;
  627. unsigned int div;
  628. BUG_ON(!Fout);
  629. /* The FLL must run at 90-100MHz which is then scaled down to
  630. * the output value by FLLCLK_DIV. */
  631. target = Fout;
  632. div = 1;
  633. while (target < 90000000) {
  634. div *= 2;
  635. target *= 2;
  636. }
  637. if (target > 100000000)
  638. printk(KERN_WARNING "wm8900: FLL rate %d out of range, Fref=%d"
  639. " Fout=%d\n", target, Fref, Fout);
  640. if (div > 32) {
  641. printk(KERN_ERR "wm8900: Invalid FLL division rate %u, "
  642. "Fref=%d, Fout=%d, target=%d\n",
  643. div, Fref, Fout, target);
  644. return -EINVAL;
  645. }
  646. fll_div->fllclk_div = div >> 2;
  647. if (Fref < 48000)
  648. fll_div->fll_slow_lock_ref = 1;
  649. else
  650. fll_div->fll_slow_lock_ref = 0;
  651. Ndiv = target / Fref;
  652. if (Fref < 1000000)
  653. fll_div->fll_ratio = 8;
  654. else
  655. fll_div->fll_ratio = 1;
  656. fll_div->n = Ndiv / fll_div->fll_ratio;
  657. Nmod = (target / fll_div->fll_ratio) % Fref;
  658. /* Calculate fractional part - scale up so we can round. */
  659. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  660. do_div(Kpart, Fref);
  661. K = Kpart & 0xFFFFFFFF;
  662. if ((K % 10) >= 5)
  663. K += 5;
  664. /* Move down to proper range now rounding is done */
  665. fll_div->k = K / 10;
  666. BUG_ON(target != Fout * (fll_div->fllclk_div << 2));
  667. BUG_ON(!K && target != Fref * fll_div->fll_ratio * fll_div->n);
  668. return 0;
  669. }
  670. static int wm8900_set_fll(struct snd_soc_codec *codec,
  671. int fll_id, unsigned int freq_in, unsigned int freq_out)
  672. {
  673. struct wm8900_priv *wm8900 = codec->private_data;
  674. struct _fll_div fll_div;
  675. unsigned int reg;
  676. if (wm8900->fll_in == freq_in && wm8900->fll_out == freq_out)
  677. return 0;
  678. /* The digital side should be disabled during any change. */
  679. reg = wm8900_read(codec, WM8900_REG_POWER1);
  680. wm8900_write(codec, WM8900_REG_POWER1,
  681. reg & (~WM8900_REG_POWER1_FLL_ENA));
  682. /* Disable the FLL? */
  683. if (!freq_in || !freq_out) {
  684. reg = wm8900_read(codec, WM8900_REG_CLOCKING1);
  685. wm8900_write(codec, WM8900_REG_CLOCKING1,
  686. reg & (~WM8900_REG_CLOCKING1_MCLK_SRC));
  687. reg = wm8900_read(codec, WM8900_REG_FLLCTL1);
  688. wm8900_write(codec, WM8900_REG_FLLCTL1,
  689. reg & (~WM8900_REG_FLLCTL1_OSC_ENA));
  690. wm8900->fll_in = freq_in;
  691. wm8900->fll_out = freq_out;
  692. return 0;
  693. }
  694. if (fll_factors(&fll_div, freq_in, freq_out) != 0)
  695. goto reenable;
  696. wm8900->fll_in = freq_in;
  697. wm8900->fll_out = freq_out;
  698. /* The osclilator *MUST* be enabled before we enable the
  699. * digital circuit. */
  700. wm8900_write(codec, WM8900_REG_FLLCTL1,
  701. fll_div.fll_ratio | WM8900_REG_FLLCTL1_OSC_ENA);
  702. wm8900_write(codec, WM8900_REG_FLLCTL4, fll_div.n >> 5);
  703. wm8900_write(codec, WM8900_REG_FLLCTL5,
  704. (fll_div.fllclk_div << 6) | (fll_div.n & 0x1f));
  705. if (fll_div.k) {
  706. wm8900_write(codec, WM8900_REG_FLLCTL2,
  707. (fll_div.k >> 8) | 0x100);
  708. wm8900_write(codec, WM8900_REG_FLLCTL3, fll_div.k & 0xff);
  709. } else
  710. wm8900_write(codec, WM8900_REG_FLLCTL2, 0);
  711. if (fll_div.fll_slow_lock_ref)
  712. wm8900_write(codec, WM8900_REG_FLLCTL6,
  713. WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF);
  714. else
  715. wm8900_write(codec, WM8900_REG_FLLCTL6, 0);
  716. reg = wm8900_read(codec, WM8900_REG_POWER1);
  717. wm8900_write(codec, WM8900_REG_POWER1,
  718. reg | WM8900_REG_POWER1_FLL_ENA);
  719. reenable:
  720. reg = wm8900_read(codec, WM8900_REG_CLOCKING1);
  721. wm8900_write(codec, WM8900_REG_CLOCKING1,
  722. reg | WM8900_REG_CLOCKING1_MCLK_SRC);
  723. return 0;
  724. }
  725. static int wm8900_set_dai_pll(struct snd_soc_dai *codec_dai,
  726. int pll_id, unsigned int freq_in, unsigned int freq_out)
  727. {
  728. return wm8900_set_fll(codec_dai->codec, pll_id, freq_in, freq_out);
  729. }
  730. static int wm8900_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  731. int div_id, int div)
  732. {
  733. struct snd_soc_codec *codec = codec_dai->codec;
  734. unsigned int reg;
  735. switch (div_id) {
  736. case WM8900_BCLK_DIV:
  737. reg = wm8900_read(codec, WM8900_REG_CLOCKING1);
  738. wm8900_write(codec, WM8900_REG_CLOCKING1,
  739. div | (reg & WM8900_REG_CLOCKING1_BCLK_MASK));
  740. break;
  741. case WM8900_OPCLK_DIV:
  742. reg = wm8900_read(codec, WM8900_REG_CLOCKING1);
  743. wm8900_write(codec, WM8900_REG_CLOCKING1,
  744. div | (reg & WM8900_REG_CLOCKING1_OPCLK_MASK));
  745. break;
  746. case WM8900_DAC_LRCLK:
  747. reg = wm8900_read(codec, WM8900_REG_AUDIO4);
  748. wm8900_write(codec, WM8900_REG_AUDIO4,
  749. div | (reg & WM8900_LRC_MASK));
  750. break;
  751. case WM8900_ADC_LRCLK:
  752. reg = wm8900_read(codec, WM8900_REG_AUDIO3);
  753. wm8900_write(codec, WM8900_REG_AUDIO3,
  754. div | (reg & WM8900_LRC_MASK));
  755. break;
  756. case WM8900_DAC_CLKDIV:
  757. reg = wm8900_read(codec, WM8900_REG_CLOCKING2);
  758. wm8900_write(codec, WM8900_REG_CLOCKING2,
  759. div | (reg & WM8900_REG_CLOCKING2_DAC_CLKDIV));
  760. break;
  761. case WM8900_ADC_CLKDIV:
  762. reg = wm8900_read(codec, WM8900_REG_CLOCKING2);
  763. wm8900_write(codec, WM8900_REG_CLOCKING2,
  764. div | (reg & WM8900_REG_CLOCKING2_ADC_CLKDIV));
  765. break;
  766. case WM8900_LRCLK_MODE:
  767. reg = wm8900_read(codec, WM8900_REG_DACCTRL);
  768. wm8900_write(codec, WM8900_REG_DACCTRL,
  769. div | (reg & WM8900_REG_DACCTRL_AIF_LRCLKRATE));
  770. break;
  771. default:
  772. return -EINVAL;
  773. }
  774. return 0;
  775. }
  776. static int wm8900_set_dai_fmt(struct snd_soc_dai *codec_dai,
  777. unsigned int fmt)
  778. {
  779. struct snd_soc_codec *codec = codec_dai->codec;
  780. unsigned int clocking1, aif1, aif3, aif4;
  781. clocking1 = wm8900_read(codec, WM8900_REG_CLOCKING1);
  782. aif1 = wm8900_read(codec, WM8900_REG_AUDIO1);
  783. aif3 = wm8900_read(codec, WM8900_REG_AUDIO3);
  784. aif4 = wm8900_read(codec, WM8900_REG_AUDIO4);
  785. /* set master/slave audio interface */
  786. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  787. case SND_SOC_DAIFMT_CBS_CFS:
  788. clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
  789. aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
  790. aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
  791. break;
  792. case SND_SOC_DAIFMT_CBS_CFM:
  793. clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
  794. aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
  795. aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
  796. break;
  797. case SND_SOC_DAIFMT_CBM_CFM:
  798. clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
  799. aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
  800. aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
  801. break;
  802. case SND_SOC_DAIFMT_CBM_CFS:
  803. clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
  804. aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
  805. aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
  806. break;
  807. default:
  808. return -EINVAL;
  809. }
  810. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  811. case SND_SOC_DAIFMT_DSP_A:
  812. aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
  813. aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
  814. break;
  815. case SND_SOC_DAIFMT_DSP_B:
  816. aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
  817. aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
  818. break;
  819. case SND_SOC_DAIFMT_I2S:
  820. aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
  821. aif1 |= 0x10;
  822. break;
  823. case SND_SOC_DAIFMT_RIGHT_J:
  824. aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
  825. break;
  826. case SND_SOC_DAIFMT_LEFT_J:
  827. aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
  828. aif1 |= 0x8;
  829. break;
  830. default:
  831. return -EINVAL;
  832. }
  833. /* Clock inversion */
  834. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  835. case SND_SOC_DAIFMT_DSP_A:
  836. case SND_SOC_DAIFMT_DSP_B:
  837. /* frame inversion not valid for DSP modes */
  838. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  839. case SND_SOC_DAIFMT_NB_NF:
  840. aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
  841. break;
  842. case SND_SOC_DAIFMT_IB_NF:
  843. aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
  844. break;
  845. default:
  846. return -EINVAL;
  847. }
  848. break;
  849. case SND_SOC_DAIFMT_I2S:
  850. case SND_SOC_DAIFMT_RIGHT_J:
  851. case SND_SOC_DAIFMT_LEFT_J:
  852. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  853. case SND_SOC_DAIFMT_NB_NF:
  854. aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
  855. aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
  856. break;
  857. case SND_SOC_DAIFMT_IB_IF:
  858. aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
  859. aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
  860. break;
  861. case SND_SOC_DAIFMT_IB_NF:
  862. aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
  863. aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
  864. break;
  865. case SND_SOC_DAIFMT_NB_IF:
  866. aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
  867. aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
  868. break;
  869. default:
  870. return -EINVAL;
  871. }
  872. break;
  873. default:
  874. return -EINVAL;
  875. }
  876. wm8900_write(codec, WM8900_REG_CLOCKING1, clocking1);
  877. wm8900_write(codec, WM8900_REG_AUDIO1, aif1);
  878. wm8900_write(codec, WM8900_REG_AUDIO3, aif3);
  879. wm8900_write(codec, WM8900_REG_AUDIO4, aif4);
  880. return 0;
  881. }
  882. static int wm8900_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  883. {
  884. struct snd_soc_codec *codec = codec_dai->codec;
  885. u16 reg;
  886. reg = wm8900_read(codec, WM8900_REG_DACCTRL);
  887. if (mute)
  888. reg |= WM8900_REG_DACCTRL_MUTE;
  889. else
  890. reg &= ~WM8900_REG_DACCTRL_MUTE;
  891. wm8900_write(codec, WM8900_REG_DACCTRL, reg);
  892. return 0;
  893. }
  894. #define WM8900_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  895. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\
  896. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
  897. #define WM8900_PCM_FORMATS \
  898. (SNDRV_PCM_FORMAT_S16_LE | SNDRV_PCM_FORMAT_S20_3LE | \
  899. SNDRV_PCM_FORMAT_S24_LE)
  900. static struct snd_soc_dai_ops wm8900_dai_ops = {
  901. .hw_params = wm8900_hw_params,
  902. .set_clkdiv = wm8900_set_dai_clkdiv,
  903. .set_pll = wm8900_set_dai_pll,
  904. .set_fmt = wm8900_set_dai_fmt,
  905. .digital_mute = wm8900_digital_mute,
  906. };
  907. struct snd_soc_dai wm8900_dai = {
  908. .name = "WM8900 HiFi",
  909. .playback = {
  910. .stream_name = "HiFi Playback",
  911. .channels_min = 1,
  912. .channels_max = 2,
  913. .rates = WM8900_RATES,
  914. .formats = WM8900_PCM_FORMATS,
  915. },
  916. .capture = {
  917. .stream_name = "HiFi Capture",
  918. .channels_min = 1,
  919. .channels_max = 2,
  920. .rates = WM8900_RATES,
  921. .formats = WM8900_PCM_FORMATS,
  922. },
  923. .ops = &wm8900_dai_ops,
  924. };
  925. EXPORT_SYMBOL_GPL(wm8900_dai);
  926. static int wm8900_set_bias_level(struct snd_soc_codec *codec,
  927. enum snd_soc_bias_level level)
  928. {
  929. u16 reg;
  930. switch (level) {
  931. case SND_SOC_BIAS_ON:
  932. /* Enable thermal shutdown */
  933. reg = wm8900_read(codec, WM8900_REG_GPIO);
  934. wm8900_write(codec, WM8900_REG_GPIO,
  935. reg | WM8900_REG_GPIO_TEMP_ENA);
  936. reg = wm8900_read(codec, WM8900_REG_ADDCTL);
  937. wm8900_write(codec, WM8900_REG_ADDCTL,
  938. reg | WM8900_REG_ADDCTL_TEMP_SD);
  939. break;
  940. case SND_SOC_BIAS_PREPARE:
  941. break;
  942. case SND_SOC_BIAS_STANDBY:
  943. /* Charge capacitors if initial power up */
  944. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  945. /* STARTUP_BIAS_ENA on */
  946. wm8900_write(codec, WM8900_REG_POWER1,
  947. WM8900_REG_POWER1_STARTUP_BIAS_ENA);
  948. /* Startup bias mode */
  949. wm8900_write(codec, WM8900_REG_ADDCTL,
  950. WM8900_REG_ADDCTL_BIAS_SRC |
  951. WM8900_REG_ADDCTL_VMID_SOFTST);
  952. /* VMID 2x50k */
  953. wm8900_write(codec, WM8900_REG_POWER1,
  954. WM8900_REG_POWER1_STARTUP_BIAS_ENA | 0x1);
  955. /* Allow capacitors to charge */
  956. schedule_timeout_interruptible(msecs_to_jiffies(400));
  957. /* Enable bias */
  958. wm8900_write(codec, WM8900_REG_POWER1,
  959. WM8900_REG_POWER1_STARTUP_BIAS_ENA |
  960. WM8900_REG_POWER1_BIAS_ENA | 0x1);
  961. wm8900_write(codec, WM8900_REG_ADDCTL, 0);
  962. wm8900_write(codec, WM8900_REG_POWER1,
  963. WM8900_REG_POWER1_BIAS_ENA | 0x1);
  964. }
  965. reg = wm8900_read(codec, WM8900_REG_POWER1);
  966. wm8900_write(codec, WM8900_REG_POWER1,
  967. (reg & WM8900_REG_POWER1_FLL_ENA) |
  968. WM8900_REG_POWER1_BIAS_ENA | 0x1);
  969. wm8900_write(codec, WM8900_REG_POWER2,
  970. WM8900_REG_POWER2_SYSCLK_ENA);
  971. wm8900_write(codec, WM8900_REG_POWER3, 0);
  972. break;
  973. case SND_SOC_BIAS_OFF:
  974. /* Startup bias enable */
  975. reg = wm8900_read(codec, WM8900_REG_POWER1);
  976. wm8900_write(codec, WM8900_REG_POWER1,
  977. reg & WM8900_REG_POWER1_STARTUP_BIAS_ENA);
  978. wm8900_write(codec, WM8900_REG_ADDCTL,
  979. WM8900_REG_ADDCTL_BIAS_SRC |
  980. WM8900_REG_ADDCTL_VMID_SOFTST);
  981. /* Discharge caps */
  982. wm8900_write(codec, WM8900_REG_POWER1,
  983. WM8900_REG_POWER1_STARTUP_BIAS_ENA);
  984. schedule_timeout_interruptible(msecs_to_jiffies(500));
  985. /* Remove clamp */
  986. wm8900_write(codec, WM8900_REG_HPCTL1, 0);
  987. /* Power down */
  988. wm8900_write(codec, WM8900_REG_ADDCTL, 0);
  989. wm8900_write(codec, WM8900_REG_POWER1, 0);
  990. wm8900_write(codec, WM8900_REG_POWER2, 0);
  991. wm8900_write(codec, WM8900_REG_POWER3, 0);
  992. /* Need to let things settle before stopping the clock
  993. * to ensure that restart works, see "Stopping the
  994. * master clock" in the datasheet. */
  995. schedule_timeout_interruptible(msecs_to_jiffies(1));
  996. wm8900_write(codec, WM8900_REG_POWER2,
  997. WM8900_REG_POWER2_SYSCLK_ENA);
  998. break;
  999. }
  1000. codec->bias_level = level;
  1001. return 0;
  1002. }
  1003. static int wm8900_suspend(struct platform_device *pdev, pm_message_t state)
  1004. {
  1005. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1006. struct snd_soc_codec *codec = socdev->card->codec;
  1007. struct wm8900_priv *wm8900 = codec->private_data;
  1008. int fll_out = wm8900->fll_out;
  1009. int fll_in = wm8900->fll_in;
  1010. int ret;
  1011. /* Stop the FLL in an orderly fashion */
  1012. ret = wm8900_set_fll(codec, 0, 0, 0);
  1013. if (ret != 0) {
  1014. dev_err(&pdev->dev, "Failed to stop FLL\n");
  1015. return ret;
  1016. }
  1017. wm8900->fll_out = fll_out;
  1018. wm8900->fll_in = fll_in;
  1019. wm8900_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1020. return 0;
  1021. }
  1022. static int wm8900_resume(struct platform_device *pdev)
  1023. {
  1024. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1025. struct snd_soc_codec *codec = socdev->card->codec;
  1026. struct wm8900_priv *wm8900 = codec->private_data;
  1027. u16 *cache;
  1028. int i, ret;
  1029. cache = kmemdup(codec->reg_cache, sizeof(wm8900_reg_defaults),
  1030. GFP_KERNEL);
  1031. wm8900_reset(codec);
  1032. wm8900_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1033. /* Restart the FLL? */
  1034. if (wm8900->fll_out) {
  1035. int fll_out = wm8900->fll_out;
  1036. int fll_in = wm8900->fll_in;
  1037. wm8900->fll_in = 0;
  1038. wm8900->fll_out = 0;
  1039. ret = wm8900_set_fll(codec, 0, fll_in, fll_out);
  1040. if (ret != 0) {
  1041. dev_err(&pdev->dev, "Failed to restart FLL\n");
  1042. return ret;
  1043. }
  1044. }
  1045. if (cache) {
  1046. for (i = 0; i < WM8900_MAXREG; i++)
  1047. wm8900_write(codec, i, cache[i]);
  1048. kfree(cache);
  1049. } else
  1050. dev_err(&pdev->dev, "Unable to allocate register cache\n");
  1051. return 0;
  1052. }
  1053. static struct snd_soc_codec *wm8900_codec;
  1054. static __devinit int wm8900_i2c_probe(struct i2c_client *i2c,
  1055. const struct i2c_device_id *id)
  1056. {
  1057. struct wm8900_priv *wm8900;
  1058. struct snd_soc_codec *codec;
  1059. unsigned int reg;
  1060. int ret;
  1061. wm8900 = kzalloc(sizeof(struct wm8900_priv), GFP_KERNEL);
  1062. if (wm8900 == NULL)
  1063. return -ENOMEM;
  1064. codec = &wm8900->codec;
  1065. codec->private_data = wm8900;
  1066. codec->reg_cache = &wm8900->reg_cache[0];
  1067. codec->reg_cache_size = WM8900_MAXREG;
  1068. mutex_init(&codec->mutex);
  1069. INIT_LIST_HEAD(&codec->dapm_widgets);
  1070. INIT_LIST_HEAD(&codec->dapm_paths);
  1071. codec->name = "WM8900";
  1072. codec->owner = THIS_MODULE;
  1073. codec->read = wm8900_read;
  1074. codec->write = wm8900_write;
  1075. codec->dai = &wm8900_dai;
  1076. codec->num_dai = 1;
  1077. codec->hw_write = (hw_write_t)i2c_master_send;
  1078. codec->control_data = i2c;
  1079. codec->set_bias_level = wm8900_set_bias_level;
  1080. codec->dev = &i2c->dev;
  1081. reg = wm8900_read(codec, WM8900_REG_ID);
  1082. if (reg != 0x8900) {
  1083. dev_err(&i2c->dev, "Device is not a WM8900 - ID %x\n", reg);
  1084. ret = -ENODEV;
  1085. goto err;
  1086. }
  1087. /* Read back from the chip */
  1088. reg = wm8900_chip_read(codec, WM8900_REG_POWER1);
  1089. reg = (reg >> 12) & 0xf;
  1090. dev_info(&i2c->dev, "WM8900 revision %d\n", reg);
  1091. wm8900_reset(codec);
  1092. /* Turn the chip on */
  1093. wm8900_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1094. /* Latch the volume update bits */
  1095. wm8900_write(codec, WM8900_REG_LINVOL,
  1096. wm8900_read(codec, WM8900_REG_LINVOL) | 0x100);
  1097. wm8900_write(codec, WM8900_REG_RINVOL,
  1098. wm8900_read(codec, WM8900_REG_RINVOL) | 0x100);
  1099. wm8900_write(codec, WM8900_REG_LOUT1CTL,
  1100. wm8900_read(codec, WM8900_REG_LOUT1CTL) | 0x100);
  1101. wm8900_write(codec, WM8900_REG_ROUT1CTL,
  1102. wm8900_read(codec, WM8900_REG_ROUT1CTL) | 0x100);
  1103. wm8900_write(codec, WM8900_REG_LOUT2CTL,
  1104. wm8900_read(codec, WM8900_REG_LOUT2CTL) | 0x100);
  1105. wm8900_write(codec, WM8900_REG_ROUT2CTL,
  1106. wm8900_read(codec, WM8900_REG_ROUT2CTL) | 0x100);
  1107. wm8900_write(codec, WM8900_REG_LDAC_DV,
  1108. wm8900_read(codec, WM8900_REG_LDAC_DV) | 0x100);
  1109. wm8900_write(codec, WM8900_REG_RDAC_DV,
  1110. wm8900_read(codec, WM8900_REG_RDAC_DV) | 0x100);
  1111. wm8900_write(codec, WM8900_REG_LADC_DV,
  1112. wm8900_read(codec, WM8900_REG_LADC_DV) | 0x100);
  1113. wm8900_write(codec, WM8900_REG_RADC_DV,
  1114. wm8900_read(codec, WM8900_REG_RADC_DV) | 0x100);
  1115. /* Set the DAC and mixer output bias */
  1116. wm8900_write(codec, WM8900_REG_OUTBIASCTL, 0x81);
  1117. wm8900_dai.dev = &i2c->dev;
  1118. wm8900_codec = codec;
  1119. ret = snd_soc_register_codec(codec);
  1120. if (ret != 0) {
  1121. dev_err(&i2c->dev, "Failed to register codec: %d\n", ret);
  1122. goto err;
  1123. }
  1124. ret = snd_soc_register_dai(&wm8900_dai);
  1125. if (ret != 0) {
  1126. dev_err(&i2c->dev, "Failed to register DAI: %d\n", ret);
  1127. goto err_codec;
  1128. }
  1129. return ret;
  1130. err_codec:
  1131. snd_soc_unregister_codec(codec);
  1132. err:
  1133. kfree(wm8900);
  1134. wm8900_codec = NULL;
  1135. return ret;
  1136. }
  1137. static __devexit int wm8900_i2c_remove(struct i2c_client *client)
  1138. {
  1139. snd_soc_unregister_dai(&wm8900_dai);
  1140. snd_soc_unregister_codec(wm8900_codec);
  1141. wm8900_set_bias_level(wm8900_codec, SND_SOC_BIAS_OFF);
  1142. wm8900_dai.dev = NULL;
  1143. kfree(wm8900_codec->private_data);
  1144. wm8900_codec = NULL;
  1145. return 0;
  1146. }
  1147. static const struct i2c_device_id wm8900_i2c_id[] = {
  1148. { "wm8900", 0 },
  1149. { }
  1150. };
  1151. MODULE_DEVICE_TABLE(i2c, wm8900_i2c_id);
  1152. static struct i2c_driver wm8900_i2c_driver = {
  1153. .driver = {
  1154. .name = "WM8900",
  1155. .owner = THIS_MODULE,
  1156. },
  1157. .probe = wm8900_i2c_probe,
  1158. .remove = __devexit_p(wm8900_i2c_remove),
  1159. .id_table = wm8900_i2c_id,
  1160. };
  1161. static int wm8900_probe(struct platform_device *pdev)
  1162. {
  1163. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1164. struct snd_soc_codec *codec;
  1165. int ret = 0;
  1166. if (!wm8900_codec) {
  1167. dev_err(&pdev->dev, "I2C client not yet instantiated\n");
  1168. return -ENODEV;
  1169. }
  1170. codec = wm8900_codec;
  1171. socdev->card->codec = codec;
  1172. /* Register pcms */
  1173. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1174. if (ret < 0) {
  1175. dev_err(&pdev->dev, "Failed to register new PCMs\n");
  1176. goto pcm_err;
  1177. }
  1178. snd_soc_add_controls(codec, wm8900_snd_controls,
  1179. ARRAY_SIZE(wm8900_snd_controls));
  1180. wm8900_add_widgets(codec);
  1181. ret = snd_soc_init_card(socdev);
  1182. if (ret < 0) {
  1183. dev_err(&pdev->dev, "Failed to register card\n");
  1184. goto card_err;
  1185. }
  1186. return ret;
  1187. card_err:
  1188. snd_soc_free_pcms(socdev);
  1189. snd_soc_dapm_free(socdev);
  1190. pcm_err:
  1191. return ret;
  1192. }
  1193. /* power down chip */
  1194. static int wm8900_remove(struct platform_device *pdev)
  1195. {
  1196. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1197. snd_soc_free_pcms(socdev);
  1198. snd_soc_dapm_free(socdev);
  1199. return 0;
  1200. }
  1201. struct snd_soc_codec_device soc_codec_dev_wm8900 = {
  1202. .probe = wm8900_probe,
  1203. .remove = wm8900_remove,
  1204. .suspend = wm8900_suspend,
  1205. .resume = wm8900_resume,
  1206. };
  1207. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8900);
  1208. static int __init wm8900_modinit(void)
  1209. {
  1210. return i2c_add_driver(&wm8900_i2c_driver);
  1211. }
  1212. module_init(wm8900_modinit);
  1213. static void __exit wm8900_exit(void)
  1214. {
  1215. i2c_del_driver(&wm8900_i2c_driver);
  1216. }
  1217. module_exit(wm8900_exit);
  1218. MODULE_DESCRIPTION("ASoC WM8900 driver");
  1219. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfonmicro.com>");
  1220. MODULE_LICENSE("GPL");