wm8580.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040
  1. /*
  2. * wm8580.c -- WM8580 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008, 2009 Wolfson Microelectronics PLC.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Notes:
  12. * The WM8580 is a multichannel codec with S/PDIF support, featuring six
  13. * DAC channels and two ADC channels.
  14. *
  15. * Currently only the primary audio interface is supported - S/PDIF and
  16. * the secondary audio interfaces are not.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/platform_device.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/soc-dapm.h>
  31. #include <sound/tlv.h>
  32. #include <sound/initval.h>
  33. #include <asm/div64.h>
  34. #include "wm8580.h"
  35. /* WM8580 register space */
  36. #define WM8580_PLLA1 0x00
  37. #define WM8580_PLLA2 0x01
  38. #define WM8580_PLLA3 0x02
  39. #define WM8580_PLLA4 0x03
  40. #define WM8580_PLLB1 0x04
  41. #define WM8580_PLLB2 0x05
  42. #define WM8580_PLLB3 0x06
  43. #define WM8580_PLLB4 0x07
  44. #define WM8580_CLKSEL 0x08
  45. #define WM8580_PAIF1 0x09
  46. #define WM8580_PAIF2 0x0A
  47. #define WM8580_SAIF1 0x0B
  48. #define WM8580_PAIF3 0x0C
  49. #define WM8580_PAIF4 0x0D
  50. #define WM8580_SAIF2 0x0E
  51. #define WM8580_DAC_CONTROL1 0x0F
  52. #define WM8580_DAC_CONTROL2 0x10
  53. #define WM8580_DAC_CONTROL3 0x11
  54. #define WM8580_DAC_CONTROL4 0x12
  55. #define WM8580_DAC_CONTROL5 0x13
  56. #define WM8580_DIGITAL_ATTENUATION_DACL1 0x14
  57. #define WM8580_DIGITAL_ATTENUATION_DACR1 0x15
  58. #define WM8580_DIGITAL_ATTENUATION_DACL2 0x16
  59. #define WM8580_DIGITAL_ATTENUATION_DACR2 0x17
  60. #define WM8580_DIGITAL_ATTENUATION_DACL3 0x18
  61. #define WM8580_DIGITAL_ATTENUATION_DACR3 0x19
  62. #define WM8580_MASTER_DIGITAL_ATTENUATION 0x1C
  63. #define WM8580_ADC_CONTROL1 0x1D
  64. #define WM8580_SPDTXCHAN0 0x1E
  65. #define WM8580_SPDTXCHAN1 0x1F
  66. #define WM8580_SPDTXCHAN2 0x20
  67. #define WM8580_SPDTXCHAN3 0x21
  68. #define WM8580_SPDTXCHAN4 0x22
  69. #define WM8580_SPDTXCHAN5 0x23
  70. #define WM8580_SPDMODE 0x24
  71. #define WM8580_INTMASK 0x25
  72. #define WM8580_GPO1 0x26
  73. #define WM8580_GPO2 0x27
  74. #define WM8580_GPO3 0x28
  75. #define WM8580_GPO4 0x29
  76. #define WM8580_GPO5 0x2A
  77. #define WM8580_INTSTAT 0x2B
  78. #define WM8580_SPDRXCHAN1 0x2C
  79. #define WM8580_SPDRXCHAN2 0x2D
  80. #define WM8580_SPDRXCHAN3 0x2E
  81. #define WM8580_SPDRXCHAN4 0x2F
  82. #define WM8580_SPDRXCHAN5 0x30
  83. #define WM8580_SPDSTAT 0x31
  84. #define WM8580_PWRDN1 0x32
  85. #define WM8580_PWRDN2 0x33
  86. #define WM8580_READBACK 0x34
  87. #define WM8580_RESET 0x35
  88. #define WM8580_MAX_REGISTER 0x35
  89. /* PLLB4 (register 7h) */
  90. #define WM8580_PLLB4_MCLKOUTSRC_MASK 0x60
  91. #define WM8580_PLLB4_MCLKOUTSRC_PLLA 0x20
  92. #define WM8580_PLLB4_MCLKOUTSRC_PLLB 0x40
  93. #define WM8580_PLLB4_MCLKOUTSRC_OSC 0x60
  94. #define WM8580_PLLB4_CLKOUTSRC_MASK 0x180
  95. #define WM8580_PLLB4_CLKOUTSRC_PLLACLK 0x080
  96. #define WM8580_PLLB4_CLKOUTSRC_PLLBCLK 0x100
  97. #define WM8580_PLLB4_CLKOUTSRC_OSCCLK 0x180
  98. /* CLKSEL (register 8h) */
  99. #define WM8580_CLKSEL_DAC_CLKSEL_MASK 0x03
  100. #define WM8580_CLKSEL_DAC_CLKSEL_PLLA 0x01
  101. #define WM8580_CLKSEL_DAC_CLKSEL_PLLB 0x02
  102. /* AIF control 1 (registers 9h-bh) */
  103. #define WM8580_AIF_RATE_MASK 0x7
  104. #define WM8580_AIF_RATE_128 0x0
  105. #define WM8580_AIF_RATE_192 0x1
  106. #define WM8580_AIF_RATE_256 0x2
  107. #define WM8580_AIF_RATE_384 0x3
  108. #define WM8580_AIF_RATE_512 0x4
  109. #define WM8580_AIF_RATE_768 0x5
  110. #define WM8580_AIF_RATE_1152 0x6
  111. #define WM8580_AIF_BCLKSEL_MASK 0x18
  112. #define WM8580_AIF_BCLKSEL_64 0x00
  113. #define WM8580_AIF_BCLKSEL_128 0x08
  114. #define WM8580_AIF_BCLKSEL_256 0x10
  115. #define WM8580_AIF_BCLKSEL_SYSCLK 0x18
  116. #define WM8580_AIF_MS 0x20
  117. #define WM8580_AIF_CLKSRC_MASK 0xc0
  118. #define WM8580_AIF_CLKSRC_PLLA 0x40
  119. #define WM8580_AIF_CLKSRC_PLLB 0x40
  120. #define WM8580_AIF_CLKSRC_MCLK 0xc0
  121. /* AIF control 2 (registers ch-eh) */
  122. #define WM8580_AIF_FMT_MASK 0x03
  123. #define WM8580_AIF_FMT_RIGHTJ 0x00
  124. #define WM8580_AIF_FMT_LEFTJ 0x01
  125. #define WM8580_AIF_FMT_I2S 0x02
  126. #define WM8580_AIF_FMT_DSP 0x03
  127. #define WM8580_AIF_LENGTH_MASK 0x0c
  128. #define WM8580_AIF_LENGTH_16 0x00
  129. #define WM8580_AIF_LENGTH_20 0x04
  130. #define WM8580_AIF_LENGTH_24 0x08
  131. #define WM8580_AIF_LENGTH_32 0x0c
  132. #define WM8580_AIF_LRP 0x10
  133. #define WM8580_AIF_BCP 0x20
  134. /* Powerdown Register 1 (register 32h) */
  135. #define WM8580_PWRDN1_PWDN 0x001
  136. #define WM8580_PWRDN1_ALLDACPD 0x040
  137. /* Powerdown Register 2 (register 33h) */
  138. #define WM8580_PWRDN2_OSSCPD 0x001
  139. #define WM8580_PWRDN2_PLLAPD 0x002
  140. #define WM8580_PWRDN2_PLLBPD 0x004
  141. #define WM8580_PWRDN2_SPDIFPD 0x008
  142. #define WM8580_PWRDN2_SPDIFTXD 0x010
  143. #define WM8580_PWRDN2_SPDIFRXD 0x020
  144. #define WM8580_DAC_CONTROL5_MUTEALL 0x10
  145. /*
  146. * wm8580 register cache
  147. * We can't read the WM8580 register space when we
  148. * are using 2 wire for device control, so we cache them instead.
  149. */
  150. static const u16 wm8580_reg[] = {
  151. 0x0121, 0x017e, 0x007d, 0x0014, /*R3*/
  152. 0x0121, 0x017e, 0x007d, 0x0194, /*R7*/
  153. 0x001c, 0x0002, 0x0002, 0x00c2, /*R11*/
  154. 0x0182, 0x0082, 0x000a, 0x0024, /*R15*/
  155. 0x0009, 0x0000, 0x00ff, 0x0000, /*R19*/
  156. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R23*/
  157. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R27*/
  158. 0x01f0, 0x0040, 0x0000, 0x0000, /*R31(0x1F)*/
  159. 0x0000, 0x0000, 0x0031, 0x000b, /*R35*/
  160. 0x0039, 0x0000, 0x0010, 0x0032, /*R39*/
  161. 0x0054, 0x0076, 0x0098, 0x0000, /*R43(0x2B)*/
  162. 0x0000, 0x0000, 0x0000, 0x0000, /*R47*/
  163. 0x0000, 0x0000, 0x005e, 0x003e, /*R51(0x33)*/
  164. 0x0000, 0x0000 /*R53*/
  165. };
  166. struct pll_state {
  167. unsigned int in;
  168. unsigned int out;
  169. };
  170. /* codec private data */
  171. struct wm8580_priv {
  172. struct snd_soc_codec codec;
  173. u16 reg_cache[WM8580_MAX_REGISTER + 1];
  174. struct pll_state a;
  175. struct pll_state b;
  176. };
  177. /*
  178. * read wm8580 register cache
  179. */
  180. static inline unsigned int wm8580_read_reg_cache(struct snd_soc_codec *codec,
  181. unsigned int reg)
  182. {
  183. u16 *cache = codec->reg_cache;
  184. BUG_ON(reg >= ARRAY_SIZE(wm8580_reg));
  185. return cache[reg];
  186. }
  187. /*
  188. * write wm8580 register cache
  189. */
  190. static inline void wm8580_write_reg_cache(struct snd_soc_codec *codec,
  191. unsigned int reg, unsigned int value)
  192. {
  193. u16 *cache = codec->reg_cache;
  194. cache[reg] = value;
  195. }
  196. /*
  197. * write to the WM8580 register space
  198. */
  199. static int wm8580_write(struct snd_soc_codec *codec, unsigned int reg,
  200. unsigned int value)
  201. {
  202. u8 data[2];
  203. BUG_ON(reg >= ARRAY_SIZE(wm8580_reg));
  204. /* Registers are 9 bits wide */
  205. value &= 0x1ff;
  206. switch (reg) {
  207. case WM8580_RESET:
  208. /* Uncached */
  209. break;
  210. default:
  211. if (value == wm8580_read_reg_cache(codec, reg))
  212. return 0;
  213. }
  214. /* data is
  215. * D15..D9 WM8580 register offset
  216. * D8...D0 register data
  217. */
  218. data[0] = (reg << 1) | ((value >> 8) & 0x0001);
  219. data[1] = value & 0x00ff;
  220. wm8580_write_reg_cache(codec, reg, value);
  221. if (codec->hw_write(codec->control_data, data, 2) == 2)
  222. return 0;
  223. else
  224. return -EIO;
  225. }
  226. static inline unsigned int wm8580_read(struct snd_soc_codec *codec,
  227. unsigned int reg)
  228. {
  229. switch (reg) {
  230. default:
  231. return wm8580_read_reg_cache(codec, reg);
  232. }
  233. }
  234. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 1);
  235. static int wm8580_out_vu(struct snd_kcontrol *kcontrol,
  236. struct snd_ctl_elem_value *ucontrol)
  237. {
  238. struct soc_mixer_control *mc =
  239. (struct soc_mixer_control *)kcontrol->private_value;
  240. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  241. unsigned int reg = mc->reg;
  242. unsigned int reg2 = mc->rreg;
  243. int ret;
  244. u16 val;
  245. /* Clear the register cache so we write without VU set */
  246. wm8580_write_reg_cache(codec, reg, 0);
  247. wm8580_write_reg_cache(codec, reg2, 0);
  248. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  249. if (ret < 0)
  250. return ret;
  251. /* Now write again with the volume update bit set */
  252. val = wm8580_read_reg_cache(codec, reg);
  253. wm8580_write(codec, reg, val | 0x0100);
  254. val = wm8580_read_reg_cache(codec, reg2);
  255. wm8580_write(codec, reg2, val | 0x0100);
  256. return 0;
  257. }
  258. #define SOC_WM8580_OUT_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  259. xinvert, tlv_array) \
  260. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  261. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  262. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  263. .tlv.p = (tlv_array), \
  264. .info = snd_soc_info_volsw_2r, \
  265. .get = snd_soc_get_volsw_2r, .put = wm8580_out_vu, \
  266. .private_value = (unsigned long)&(struct soc_mixer_control) \
  267. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  268. .max = xmax, .invert = xinvert} }
  269. static const struct snd_kcontrol_new wm8580_snd_controls[] = {
  270. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC1 Playback Volume",
  271. WM8580_DIGITAL_ATTENUATION_DACL1,
  272. WM8580_DIGITAL_ATTENUATION_DACR1,
  273. 0, 0xff, 0, dac_tlv),
  274. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC2 Playback Volume",
  275. WM8580_DIGITAL_ATTENUATION_DACL2,
  276. WM8580_DIGITAL_ATTENUATION_DACR2,
  277. 0, 0xff, 0, dac_tlv),
  278. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC3 Playback Volume",
  279. WM8580_DIGITAL_ATTENUATION_DACL3,
  280. WM8580_DIGITAL_ATTENUATION_DACR3,
  281. 0, 0xff, 0, dac_tlv),
  282. SOC_SINGLE("DAC1 Deemphasis Switch", WM8580_DAC_CONTROL3, 0, 1, 0),
  283. SOC_SINGLE("DAC2 Deemphasis Switch", WM8580_DAC_CONTROL3, 1, 1, 0),
  284. SOC_SINGLE("DAC3 Deemphasis Switch", WM8580_DAC_CONTROL3, 2, 1, 0),
  285. SOC_DOUBLE("DAC1 Invert Switch", WM8580_DAC_CONTROL4, 0, 1, 1, 0),
  286. SOC_DOUBLE("DAC2 Invert Switch", WM8580_DAC_CONTROL4, 2, 3, 1, 0),
  287. SOC_DOUBLE("DAC3 Invert Switch", WM8580_DAC_CONTROL4, 4, 5, 1, 0),
  288. SOC_SINGLE("DAC ZC Switch", WM8580_DAC_CONTROL5, 5, 1, 0),
  289. SOC_SINGLE("DAC1 Switch", WM8580_DAC_CONTROL5, 0, 1, 0),
  290. SOC_SINGLE("DAC2 Switch", WM8580_DAC_CONTROL5, 1, 1, 0),
  291. SOC_SINGLE("DAC3 Switch", WM8580_DAC_CONTROL5, 2, 1, 0),
  292. SOC_DOUBLE("ADC Mute Switch", WM8580_ADC_CONTROL1, 0, 1, 1, 0),
  293. SOC_SINGLE("ADC High-Pass Filter Switch", WM8580_ADC_CONTROL1, 4, 1, 0),
  294. };
  295. static const struct snd_soc_dapm_widget wm8580_dapm_widgets[] = {
  296. SND_SOC_DAPM_DAC("DAC1", "Playback", WM8580_PWRDN1, 2, 1),
  297. SND_SOC_DAPM_DAC("DAC2", "Playback", WM8580_PWRDN1, 3, 1),
  298. SND_SOC_DAPM_DAC("DAC3", "Playback", WM8580_PWRDN1, 4, 1),
  299. SND_SOC_DAPM_OUTPUT("VOUT1L"),
  300. SND_SOC_DAPM_OUTPUT("VOUT1R"),
  301. SND_SOC_DAPM_OUTPUT("VOUT2L"),
  302. SND_SOC_DAPM_OUTPUT("VOUT2R"),
  303. SND_SOC_DAPM_OUTPUT("VOUT3L"),
  304. SND_SOC_DAPM_OUTPUT("VOUT3R"),
  305. SND_SOC_DAPM_ADC("ADC", "Capture", WM8580_PWRDN1, 1, 1),
  306. SND_SOC_DAPM_INPUT("AINL"),
  307. SND_SOC_DAPM_INPUT("AINR"),
  308. };
  309. static const struct snd_soc_dapm_route audio_map[] = {
  310. { "VOUT1L", NULL, "DAC1" },
  311. { "VOUT1R", NULL, "DAC1" },
  312. { "VOUT2L", NULL, "DAC2" },
  313. { "VOUT2R", NULL, "DAC2" },
  314. { "VOUT3L", NULL, "DAC3" },
  315. { "VOUT3R", NULL, "DAC3" },
  316. { "ADC", NULL, "AINL" },
  317. { "ADC", NULL, "AINR" },
  318. };
  319. static int wm8580_add_widgets(struct snd_soc_codec *codec)
  320. {
  321. snd_soc_dapm_new_controls(codec, wm8580_dapm_widgets,
  322. ARRAY_SIZE(wm8580_dapm_widgets));
  323. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  324. snd_soc_dapm_new_widgets(codec);
  325. return 0;
  326. }
  327. /* PLL divisors */
  328. struct _pll_div {
  329. u32 prescale:1;
  330. u32 postscale:1;
  331. u32 freqmode:2;
  332. u32 n:4;
  333. u32 k:24;
  334. };
  335. /* The size in bits of the pll divide */
  336. #define FIXED_PLL_SIZE (1 << 22)
  337. /* PLL rate to output rate divisions */
  338. static struct {
  339. unsigned int div;
  340. unsigned int freqmode;
  341. unsigned int postscale;
  342. } post_table[] = {
  343. { 2, 0, 0 },
  344. { 4, 0, 1 },
  345. { 4, 1, 0 },
  346. { 8, 1, 1 },
  347. { 8, 2, 0 },
  348. { 16, 2, 1 },
  349. { 12, 3, 0 },
  350. { 24, 3, 1 }
  351. };
  352. static int pll_factors(struct _pll_div *pll_div, unsigned int target,
  353. unsigned int source)
  354. {
  355. u64 Kpart;
  356. unsigned int K, Ndiv, Nmod;
  357. int i;
  358. pr_debug("wm8580: PLL %dHz->%dHz\n", source, target);
  359. /* Scale the output frequency up; the PLL should run in the
  360. * region of 90-100MHz.
  361. */
  362. for (i = 0; i < ARRAY_SIZE(post_table); i++) {
  363. if (target * post_table[i].div >= 90000000 &&
  364. target * post_table[i].div <= 100000000) {
  365. pll_div->freqmode = post_table[i].freqmode;
  366. pll_div->postscale = post_table[i].postscale;
  367. target *= post_table[i].div;
  368. break;
  369. }
  370. }
  371. if (i == ARRAY_SIZE(post_table)) {
  372. printk(KERN_ERR "wm8580: Unable to scale output frequency "
  373. "%u\n", target);
  374. return -EINVAL;
  375. }
  376. Ndiv = target / source;
  377. if (Ndiv < 5) {
  378. source /= 2;
  379. pll_div->prescale = 1;
  380. Ndiv = target / source;
  381. } else
  382. pll_div->prescale = 0;
  383. if ((Ndiv < 5) || (Ndiv > 13)) {
  384. printk(KERN_ERR
  385. "WM8580 N=%d outside supported range\n", Ndiv);
  386. return -EINVAL;
  387. }
  388. pll_div->n = Ndiv;
  389. Nmod = target % source;
  390. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  391. do_div(Kpart, source);
  392. K = Kpart & 0xFFFFFFFF;
  393. pll_div->k = K;
  394. pr_debug("PLL %x.%x prescale %d freqmode %d postscale %d\n",
  395. pll_div->n, pll_div->k, pll_div->prescale, pll_div->freqmode,
  396. pll_div->postscale);
  397. return 0;
  398. }
  399. static int wm8580_set_dai_pll(struct snd_soc_dai *codec_dai,
  400. int pll_id, unsigned int freq_in, unsigned int freq_out)
  401. {
  402. int offset;
  403. struct snd_soc_codec *codec = codec_dai->codec;
  404. struct wm8580_priv *wm8580 = codec->private_data;
  405. struct pll_state *state;
  406. struct _pll_div pll_div;
  407. unsigned int reg;
  408. unsigned int pwr_mask;
  409. int ret;
  410. /* GCC isn't able to work out the ifs below for initialising/using
  411. * pll_div so suppress warnings.
  412. */
  413. memset(&pll_div, 0, sizeof(pll_div));
  414. switch (pll_id) {
  415. case WM8580_PLLA:
  416. state = &wm8580->a;
  417. offset = 0;
  418. pwr_mask = WM8580_PWRDN2_PLLAPD;
  419. break;
  420. case WM8580_PLLB:
  421. state = &wm8580->b;
  422. offset = 4;
  423. pwr_mask = WM8580_PWRDN2_PLLBPD;
  424. break;
  425. default:
  426. return -ENODEV;
  427. }
  428. if (freq_in && freq_out) {
  429. ret = pll_factors(&pll_div, freq_out, freq_in);
  430. if (ret != 0)
  431. return ret;
  432. }
  433. state->in = freq_in;
  434. state->out = freq_out;
  435. /* Always disable the PLL - it is not safe to leave it running
  436. * while reprogramming it.
  437. */
  438. reg = wm8580_read(codec, WM8580_PWRDN2);
  439. wm8580_write(codec, WM8580_PWRDN2, reg | pwr_mask);
  440. if (!freq_in || !freq_out)
  441. return 0;
  442. wm8580_write(codec, WM8580_PLLA1 + offset, pll_div.k & 0x1ff);
  443. wm8580_write(codec, WM8580_PLLA2 + offset, (pll_div.k >> 9) & 0xff);
  444. wm8580_write(codec, WM8580_PLLA3 + offset,
  445. (pll_div.k >> 18 & 0xf) | (pll_div.n << 4));
  446. reg = wm8580_read(codec, WM8580_PLLA4 + offset);
  447. reg &= ~0x3f;
  448. reg |= pll_div.prescale | pll_div.postscale << 1 |
  449. pll_div.freqmode << 3;
  450. wm8580_write(codec, WM8580_PLLA4 + offset, reg);
  451. /* All done, turn it on */
  452. reg = wm8580_read(codec, WM8580_PWRDN2);
  453. wm8580_write(codec, WM8580_PWRDN2, reg & ~pwr_mask);
  454. return 0;
  455. }
  456. /*
  457. * Set PCM DAI bit size and sample rate.
  458. */
  459. static int wm8580_paif_hw_params(struct snd_pcm_substream *substream,
  460. struct snd_pcm_hw_params *params,
  461. struct snd_soc_dai *dai)
  462. {
  463. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  464. struct snd_soc_device *socdev = rtd->socdev;
  465. struct snd_soc_codec *codec = socdev->card->codec;
  466. u16 paifb = wm8580_read(codec, WM8580_PAIF3 + dai->id);
  467. paifb &= ~WM8580_AIF_LENGTH_MASK;
  468. /* bit size */
  469. switch (params_format(params)) {
  470. case SNDRV_PCM_FORMAT_S16_LE:
  471. break;
  472. case SNDRV_PCM_FORMAT_S20_3LE:
  473. paifb |= WM8580_AIF_LENGTH_20;
  474. break;
  475. case SNDRV_PCM_FORMAT_S24_LE:
  476. paifb |= WM8580_AIF_LENGTH_24;
  477. break;
  478. case SNDRV_PCM_FORMAT_S32_LE:
  479. paifb |= WM8580_AIF_LENGTH_24;
  480. break;
  481. default:
  482. return -EINVAL;
  483. }
  484. wm8580_write(codec, WM8580_PAIF3 + dai->id, paifb);
  485. return 0;
  486. }
  487. static int wm8580_set_paif_dai_fmt(struct snd_soc_dai *codec_dai,
  488. unsigned int fmt)
  489. {
  490. struct snd_soc_codec *codec = codec_dai->codec;
  491. unsigned int aifa;
  492. unsigned int aifb;
  493. int can_invert_lrclk;
  494. aifa = wm8580_read(codec, WM8580_PAIF1 + codec_dai->id);
  495. aifb = wm8580_read(codec, WM8580_PAIF3 + codec_dai->id);
  496. aifb &= ~(WM8580_AIF_FMT_MASK | WM8580_AIF_LRP | WM8580_AIF_BCP);
  497. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  498. case SND_SOC_DAIFMT_CBS_CFS:
  499. aifa &= ~WM8580_AIF_MS;
  500. break;
  501. case SND_SOC_DAIFMT_CBM_CFM:
  502. aifa |= WM8580_AIF_MS;
  503. break;
  504. default:
  505. return -EINVAL;
  506. }
  507. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  508. case SND_SOC_DAIFMT_I2S:
  509. can_invert_lrclk = 1;
  510. aifb |= WM8580_AIF_FMT_I2S;
  511. break;
  512. case SND_SOC_DAIFMT_RIGHT_J:
  513. can_invert_lrclk = 1;
  514. aifb |= WM8580_AIF_FMT_RIGHTJ;
  515. break;
  516. case SND_SOC_DAIFMT_LEFT_J:
  517. can_invert_lrclk = 1;
  518. aifb |= WM8580_AIF_FMT_LEFTJ;
  519. break;
  520. case SND_SOC_DAIFMT_DSP_A:
  521. can_invert_lrclk = 0;
  522. aifb |= WM8580_AIF_FMT_DSP;
  523. break;
  524. case SND_SOC_DAIFMT_DSP_B:
  525. can_invert_lrclk = 0;
  526. aifb |= WM8580_AIF_FMT_DSP;
  527. aifb |= WM8580_AIF_LRP;
  528. break;
  529. default:
  530. return -EINVAL;
  531. }
  532. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  533. case SND_SOC_DAIFMT_NB_NF:
  534. break;
  535. case SND_SOC_DAIFMT_IB_IF:
  536. if (!can_invert_lrclk)
  537. return -EINVAL;
  538. aifb |= WM8580_AIF_BCP;
  539. aifb |= WM8580_AIF_LRP;
  540. break;
  541. case SND_SOC_DAIFMT_IB_NF:
  542. aifb |= WM8580_AIF_BCP;
  543. break;
  544. case SND_SOC_DAIFMT_NB_IF:
  545. if (!can_invert_lrclk)
  546. return -EINVAL;
  547. aifb |= WM8580_AIF_LRP;
  548. break;
  549. default:
  550. return -EINVAL;
  551. }
  552. wm8580_write(codec, WM8580_PAIF1 + codec_dai->id, aifa);
  553. wm8580_write(codec, WM8580_PAIF3 + codec_dai->id, aifb);
  554. return 0;
  555. }
  556. static int wm8580_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  557. int div_id, int div)
  558. {
  559. struct snd_soc_codec *codec = codec_dai->codec;
  560. unsigned int reg;
  561. switch (div_id) {
  562. case WM8580_MCLK:
  563. reg = wm8580_read(codec, WM8580_PLLB4);
  564. reg &= ~WM8580_PLLB4_MCLKOUTSRC_MASK;
  565. switch (div) {
  566. case WM8580_CLKSRC_MCLK:
  567. /* Input */
  568. break;
  569. case WM8580_CLKSRC_PLLA:
  570. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLA;
  571. break;
  572. case WM8580_CLKSRC_PLLB:
  573. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLB;
  574. break;
  575. case WM8580_CLKSRC_OSC:
  576. reg |= WM8580_PLLB4_MCLKOUTSRC_OSC;
  577. break;
  578. default:
  579. return -EINVAL;
  580. }
  581. wm8580_write(codec, WM8580_PLLB4, reg);
  582. break;
  583. case WM8580_DAC_CLKSEL:
  584. reg = wm8580_read(codec, WM8580_CLKSEL);
  585. reg &= ~WM8580_CLKSEL_DAC_CLKSEL_MASK;
  586. switch (div) {
  587. case WM8580_CLKSRC_MCLK:
  588. break;
  589. case WM8580_CLKSRC_PLLA:
  590. reg |= WM8580_CLKSEL_DAC_CLKSEL_PLLA;
  591. break;
  592. case WM8580_CLKSRC_PLLB:
  593. reg |= WM8580_CLKSEL_DAC_CLKSEL_PLLB;
  594. break;
  595. default:
  596. return -EINVAL;
  597. }
  598. wm8580_write(codec, WM8580_CLKSEL, reg);
  599. break;
  600. case WM8580_CLKOUTSRC:
  601. reg = wm8580_read(codec, WM8580_PLLB4);
  602. reg &= ~WM8580_PLLB4_CLKOUTSRC_MASK;
  603. switch (div) {
  604. case WM8580_CLKSRC_NONE:
  605. break;
  606. case WM8580_CLKSRC_PLLA:
  607. reg |= WM8580_PLLB4_CLKOUTSRC_PLLACLK;
  608. break;
  609. case WM8580_CLKSRC_PLLB:
  610. reg |= WM8580_PLLB4_CLKOUTSRC_PLLBCLK;
  611. break;
  612. case WM8580_CLKSRC_OSC:
  613. reg |= WM8580_PLLB4_CLKOUTSRC_OSCCLK;
  614. break;
  615. default:
  616. return -EINVAL;
  617. }
  618. wm8580_write(codec, WM8580_PLLB4, reg);
  619. break;
  620. default:
  621. return -EINVAL;
  622. }
  623. return 0;
  624. }
  625. static int wm8580_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  626. {
  627. struct snd_soc_codec *codec = codec_dai->codec;
  628. unsigned int reg;
  629. reg = wm8580_read(codec, WM8580_DAC_CONTROL5);
  630. if (mute)
  631. reg |= WM8580_DAC_CONTROL5_MUTEALL;
  632. else
  633. reg &= ~WM8580_DAC_CONTROL5_MUTEALL;
  634. wm8580_write(codec, WM8580_DAC_CONTROL5, reg);
  635. return 0;
  636. }
  637. static int wm8580_set_bias_level(struct snd_soc_codec *codec,
  638. enum snd_soc_bias_level level)
  639. {
  640. u16 reg;
  641. switch (level) {
  642. case SND_SOC_BIAS_ON:
  643. case SND_SOC_BIAS_PREPARE:
  644. break;
  645. case SND_SOC_BIAS_STANDBY:
  646. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  647. /* Power up and get individual control of the DACs */
  648. reg = wm8580_read(codec, WM8580_PWRDN1);
  649. reg &= ~(WM8580_PWRDN1_PWDN | WM8580_PWRDN1_ALLDACPD);
  650. wm8580_write(codec, WM8580_PWRDN1, reg);
  651. /* Make VMID high impedence */
  652. reg = wm8580_read(codec, WM8580_ADC_CONTROL1);
  653. reg &= ~0x100;
  654. wm8580_write(codec, WM8580_ADC_CONTROL1, reg);
  655. }
  656. break;
  657. case SND_SOC_BIAS_OFF:
  658. reg = wm8580_read(codec, WM8580_PWRDN1);
  659. wm8580_write(codec, WM8580_PWRDN1, reg | WM8580_PWRDN1_PWDN);
  660. break;
  661. }
  662. codec->bias_level = level;
  663. return 0;
  664. }
  665. #define WM8580_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  666. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  667. static struct snd_soc_dai_ops wm8580_dai_ops_playback = {
  668. .hw_params = wm8580_paif_hw_params,
  669. .set_fmt = wm8580_set_paif_dai_fmt,
  670. .set_clkdiv = wm8580_set_dai_clkdiv,
  671. .set_pll = wm8580_set_dai_pll,
  672. .digital_mute = wm8580_digital_mute,
  673. };
  674. static struct snd_soc_dai_ops wm8580_dai_ops_capture = {
  675. .hw_params = wm8580_paif_hw_params,
  676. .set_fmt = wm8580_set_paif_dai_fmt,
  677. .set_clkdiv = wm8580_set_dai_clkdiv,
  678. .set_pll = wm8580_set_dai_pll,
  679. };
  680. struct snd_soc_dai wm8580_dai[] = {
  681. {
  682. .name = "WM8580 PAIFRX",
  683. .id = 0,
  684. .playback = {
  685. .stream_name = "Playback",
  686. .channels_min = 1,
  687. .channels_max = 6,
  688. .rates = SNDRV_PCM_RATE_8000_192000,
  689. .formats = WM8580_FORMATS,
  690. },
  691. .ops = &wm8580_dai_ops_playback,
  692. },
  693. {
  694. .name = "WM8580 PAIFTX",
  695. .id = 1,
  696. .capture = {
  697. .stream_name = "Capture",
  698. .channels_min = 2,
  699. .channels_max = 2,
  700. .rates = SNDRV_PCM_RATE_8000_192000,
  701. .formats = WM8580_FORMATS,
  702. },
  703. .ops = &wm8580_dai_ops_capture,
  704. },
  705. };
  706. EXPORT_SYMBOL_GPL(wm8580_dai);
  707. static struct snd_soc_codec *wm8580_codec;
  708. static int wm8580_probe(struct platform_device *pdev)
  709. {
  710. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  711. struct snd_soc_codec *codec;
  712. int ret = 0;
  713. if (wm8580_codec == NULL) {
  714. dev_err(&pdev->dev, "Codec device not registered\n");
  715. return -ENODEV;
  716. }
  717. socdev->card->codec = wm8580_codec;
  718. codec = wm8580_codec;
  719. /* register pcms */
  720. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  721. if (ret < 0) {
  722. dev_err(codec->dev, "failed to create pcms: %d\n", ret);
  723. goto pcm_err;
  724. }
  725. snd_soc_add_controls(codec, wm8580_snd_controls,
  726. ARRAY_SIZE(wm8580_snd_controls));
  727. wm8580_add_widgets(codec);
  728. ret = snd_soc_init_card(socdev);
  729. if (ret < 0) {
  730. dev_err(codec->dev, "failed to register card: %d\n", ret);
  731. goto card_err;
  732. }
  733. return ret;
  734. card_err:
  735. snd_soc_free_pcms(socdev);
  736. snd_soc_dapm_free(socdev);
  737. pcm_err:
  738. return ret;
  739. }
  740. /* power down chip */
  741. static int wm8580_remove(struct platform_device *pdev)
  742. {
  743. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  744. snd_soc_free_pcms(socdev);
  745. snd_soc_dapm_free(socdev);
  746. return 0;
  747. }
  748. struct snd_soc_codec_device soc_codec_dev_wm8580 = {
  749. .probe = wm8580_probe,
  750. .remove = wm8580_remove,
  751. };
  752. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8580);
  753. static int wm8580_register(struct wm8580_priv *wm8580)
  754. {
  755. int ret, i;
  756. struct snd_soc_codec *codec = &wm8580->codec;
  757. if (wm8580_codec) {
  758. dev_err(codec->dev, "Another WM8580 is registered\n");
  759. ret = -EINVAL;
  760. goto err;
  761. }
  762. mutex_init(&codec->mutex);
  763. INIT_LIST_HEAD(&codec->dapm_widgets);
  764. INIT_LIST_HEAD(&codec->dapm_paths);
  765. codec->private_data = wm8580;
  766. codec->name = "WM8580";
  767. codec->owner = THIS_MODULE;
  768. codec->read = wm8580_read_reg_cache;
  769. codec->write = wm8580_write;
  770. codec->bias_level = SND_SOC_BIAS_OFF;
  771. codec->set_bias_level = wm8580_set_bias_level;
  772. codec->dai = wm8580_dai;
  773. codec->num_dai = ARRAY_SIZE(wm8580_dai);
  774. codec->reg_cache_size = ARRAY_SIZE(wm8580->reg_cache);
  775. codec->reg_cache = &wm8580->reg_cache;
  776. memcpy(codec->reg_cache, wm8580_reg, sizeof(wm8580_reg));
  777. /* Get the codec into a known state */
  778. ret = wm8580_write(codec, WM8580_RESET, 0);
  779. if (ret != 0) {
  780. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  781. goto err;
  782. }
  783. for (i = 0; i < ARRAY_SIZE(wm8580_dai); i++)
  784. wm8580_dai[i].dev = codec->dev;
  785. wm8580_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  786. wm8580_codec = codec;
  787. ret = snd_soc_register_codec(codec);
  788. if (ret != 0) {
  789. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  790. goto err;
  791. }
  792. ret = snd_soc_register_dais(wm8580_dai, ARRAY_SIZE(wm8580_dai));
  793. if (ret != 0) {
  794. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  795. goto err_codec;
  796. }
  797. return 0;
  798. err_codec:
  799. snd_soc_unregister_codec(codec);
  800. err:
  801. kfree(wm8580);
  802. return ret;
  803. }
  804. static void wm8580_unregister(struct wm8580_priv *wm8580)
  805. {
  806. wm8580_set_bias_level(&wm8580->codec, SND_SOC_BIAS_OFF);
  807. snd_soc_unregister_dais(wm8580_dai, ARRAY_SIZE(wm8580_dai));
  808. snd_soc_unregister_codec(&wm8580->codec);
  809. kfree(wm8580);
  810. wm8580_codec = NULL;
  811. }
  812. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  813. static int wm8580_i2c_probe(struct i2c_client *i2c,
  814. const struct i2c_device_id *id)
  815. {
  816. struct wm8580_priv *wm8580;
  817. struct snd_soc_codec *codec;
  818. wm8580 = kzalloc(sizeof(struct wm8580_priv), GFP_KERNEL);
  819. if (wm8580 == NULL)
  820. return -ENOMEM;
  821. codec = &wm8580->codec;
  822. codec->hw_write = (hw_write_t)i2c_master_send;
  823. i2c_set_clientdata(i2c, wm8580);
  824. codec->control_data = i2c;
  825. codec->dev = &i2c->dev;
  826. return wm8580_register(wm8580);
  827. }
  828. static int wm8580_i2c_remove(struct i2c_client *client)
  829. {
  830. struct wm8580_priv *wm8580 = i2c_get_clientdata(client);
  831. wm8580_unregister(wm8580);
  832. return 0;
  833. }
  834. static const struct i2c_device_id wm8580_i2c_id[] = {
  835. { "wm8580", 0 },
  836. { }
  837. };
  838. MODULE_DEVICE_TABLE(i2c, wm8580_i2c_id);
  839. static struct i2c_driver wm8580_i2c_driver = {
  840. .driver = {
  841. .name = "wm8580",
  842. .owner = THIS_MODULE,
  843. },
  844. .probe = wm8580_i2c_probe,
  845. .remove = wm8580_i2c_remove,
  846. .id_table = wm8580_i2c_id,
  847. };
  848. #endif
  849. static int __init wm8580_modinit(void)
  850. {
  851. int ret;
  852. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  853. ret = i2c_add_driver(&wm8580_i2c_driver);
  854. if (ret != 0) {
  855. pr_err("Failed to register WM8580 I2C driver: %d\n", ret);
  856. }
  857. #endif
  858. return 0;
  859. }
  860. module_init(wm8580_modinit);
  861. static void __exit wm8580_exit(void)
  862. {
  863. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  864. i2c_del_driver(&wm8580_i2c_driver);
  865. #endif
  866. }
  867. module_exit(wm8580_exit);
  868. MODULE_DESCRIPTION("ASoC WM8580 driver");
  869. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  870. MODULE_LICENSE("GPL");