rme96.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/pci.h>
  29. #include <linux/slab.h>
  30. #include <linux/moduleparam.h>
  31. #include <sound/core.h>
  32. #include <sound/info.h>
  33. #include <sound/control.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/asoundef.h>
  37. #include <sound/initval.h>
  38. #include <asm/io.h>
  39. /* note, two last pcis should be equal, it is not a bug */
  40. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  41. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  42. "Digi96/8 PAD");
  43. MODULE_LICENSE("GPL");
  44. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  45. "{RME,Digi96/8},"
  46. "{RME,Digi96/8 PRO},"
  47. "{RME,Digi96/8 PST},"
  48. "{RME,Digi96/8 PAD}}");
  49. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  50. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  51. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  52. module_param_array(index, int, NULL, 0444);
  53. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  54. module_param_array(id, charp, NULL, 0444);
  55. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  56. module_param_array(enable, bool, NULL, 0444);
  57. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  58. /*
  59. * Defines for RME Digi96 series, from internal RME reference documents
  60. * dated 12.01.00
  61. */
  62. #define RME96_SPDIF_NCHANNELS 2
  63. /* Playback and capture buffer size */
  64. #define RME96_BUFFER_SIZE 0x10000
  65. /* IO area size */
  66. #define RME96_IO_SIZE 0x60000
  67. /* IO area offsets */
  68. #define RME96_IO_PLAY_BUFFER 0x0
  69. #define RME96_IO_REC_BUFFER 0x10000
  70. #define RME96_IO_CONTROL_REGISTER 0x20000
  71. #define RME96_IO_ADDITIONAL_REG 0x20004
  72. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  73. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  74. #define RME96_IO_SET_PLAY_POS 0x40000
  75. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  76. #define RME96_IO_SET_REC_POS 0x50000
  77. #define RME96_IO_RESET_REC_POS 0x5FFFC
  78. #define RME96_IO_GET_PLAY_POS 0x20000
  79. #define RME96_IO_GET_REC_POS 0x30000
  80. /* Write control register bits */
  81. #define RME96_WCR_START (1 << 0)
  82. #define RME96_WCR_START_2 (1 << 1)
  83. #define RME96_WCR_GAIN_0 (1 << 2)
  84. #define RME96_WCR_GAIN_1 (1 << 3)
  85. #define RME96_WCR_MODE24 (1 << 4)
  86. #define RME96_WCR_MODE24_2 (1 << 5)
  87. #define RME96_WCR_BM (1 << 6)
  88. #define RME96_WCR_BM_2 (1 << 7)
  89. #define RME96_WCR_ADAT (1 << 8)
  90. #define RME96_WCR_FREQ_0 (1 << 9)
  91. #define RME96_WCR_FREQ_1 (1 << 10)
  92. #define RME96_WCR_DS (1 << 11)
  93. #define RME96_WCR_PRO (1 << 12)
  94. #define RME96_WCR_EMP (1 << 13)
  95. #define RME96_WCR_SEL (1 << 14)
  96. #define RME96_WCR_MASTER (1 << 15)
  97. #define RME96_WCR_PD (1 << 16)
  98. #define RME96_WCR_INP_0 (1 << 17)
  99. #define RME96_WCR_INP_1 (1 << 18)
  100. #define RME96_WCR_THRU_0 (1 << 19)
  101. #define RME96_WCR_THRU_1 (1 << 20)
  102. #define RME96_WCR_THRU_2 (1 << 21)
  103. #define RME96_WCR_THRU_3 (1 << 22)
  104. #define RME96_WCR_THRU_4 (1 << 23)
  105. #define RME96_WCR_THRU_5 (1 << 24)
  106. #define RME96_WCR_THRU_6 (1 << 25)
  107. #define RME96_WCR_THRU_7 (1 << 26)
  108. #define RME96_WCR_DOLBY (1 << 27)
  109. #define RME96_WCR_MONITOR_0 (1 << 28)
  110. #define RME96_WCR_MONITOR_1 (1 << 29)
  111. #define RME96_WCR_ISEL (1 << 30)
  112. #define RME96_WCR_IDIS (1 << 31)
  113. #define RME96_WCR_BITPOS_GAIN_0 2
  114. #define RME96_WCR_BITPOS_GAIN_1 3
  115. #define RME96_WCR_BITPOS_FREQ_0 9
  116. #define RME96_WCR_BITPOS_FREQ_1 10
  117. #define RME96_WCR_BITPOS_INP_0 17
  118. #define RME96_WCR_BITPOS_INP_1 18
  119. #define RME96_WCR_BITPOS_MONITOR_0 28
  120. #define RME96_WCR_BITPOS_MONITOR_1 29
  121. /* Read control register bits */
  122. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  123. #define RME96_RCR_IRQ_2 (1 << 16)
  124. #define RME96_RCR_T_OUT (1 << 17)
  125. #define RME96_RCR_DEV_ID_0 (1 << 21)
  126. #define RME96_RCR_DEV_ID_1 (1 << 22)
  127. #define RME96_RCR_LOCK (1 << 23)
  128. #define RME96_RCR_VERF (1 << 26)
  129. #define RME96_RCR_F0 (1 << 27)
  130. #define RME96_RCR_F1 (1 << 28)
  131. #define RME96_RCR_F2 (1 << 29)
  132. #define RME96_RCR_AUTOSYNC (1 << 30)
  133. #define RME96_RCR_IRQ (1 << 31)
  134. #define RME96_RCR_BITPOS_F0 27
  135. #define RME96_RCR_BITPOS_F1 28
  136. #define RME96_RCR_BITPOS_F2 29
  137. /* Additonal register bits */
  138. #define RME96_AR_WSEL (1 << 0)
  139. #define RME96_AR_ANALOG (1 << 1)
  140. #define RME96_AR_FREQPAD_0 (1 << 2)
  141. #define RME96_AR_FREQPAD_1 (1 << 3)
  142. #define RME96_AR_FREQPAD_2 (1 << 4)
  143. #define RME96_AR_PD2 (1 << 5)
  144. #define RME96_AR_DAC_EN (1 << 6)
  145. #define RME96_AR_CLATCH (1 << 7)
  146. #define RME96_AR_CCLK (1 << 8)
  147. #define RME96_AR_CDATA (1 << 9)
  148. #define RME96_AR_BITPOS_F0 2
  149. #define RME96_AR_BITPOS_F1 3
  150. #define RME96_AR_BITPOS_F2 4
  151. /* Monitor tracks */
  152. #define RME96_MONITOR_TRACKS_1_2 0
  153. #define RME96_MONITOR_TRACKS_3_4 1
  154. #define RME96_MONITOR_TRACKS_5_6 2
  155. #define RME96_MONITOR_TRACKS_7_8 3
  156. /* Attenuation */
  157. #define RME96_ATTENUATION_0 0
  158. #define RME96_ATTENUATION_6 1
  159. #define RME96_ATTENUATION_12 2
  160. #define RME96_ATTENUATION_18 3
  161. /* Input types */
  162. #define RME96_INPUT_OPTICAL 0
  163. #define RME96_INPUT_COAXIAL 1
  164. #define RME96_INPUT_INTERNAL 2
  165. #define RME96_INPUT_XLR 3
  166. #define RME96_INPUT_ANALOG 4
  167. /* Clock modes */
  168. #define RME96_CLOCKMODE_SLAVE 0
  169. #define RME96_CLOCKMODE_MASTER 1
  170. #define RME96_CLOCKMODE_WORDCLOCK 2
  171. /* Block sizes in bytes */
  172. #define RME96_SMALL_BLOCK_SIZE 2048
  173. #define RME96_LARGE_BLOCK_SIZE 8192
  174. /* Volume control */
  175. #define RME96_AD1852_VOL_BITS 14
  176. #define RME96_AD1855_VOL_BITS 10
  177. struct rme96 {
  178. spinlock_t lock;
  179. int irq;
  180. unsigned long port;
  181. void __iomem *iobase;
  182. u32 wcreg; /* cached write control register value */
  183. u32 wcreg_spdif; /* S/PDIF setup */
  184. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  185. u32 rcreg; /* cached read control register value */
  186. u32 areg; /* cached additional register value */
  187. u16 vol[2]; /* cached volume of analog output */
  188. u8 rev; /* card revision number */
  189. struct snd_pcm_substream *playback_substream;
  190. struct snd_pcm_substream *capture_substream;
  191. int playback_frlog; /* log2 of framesize */
  192. int capture_frlog;
  193. size_t playback_periodsize; /* in bytes, zero if not used */
  194. size_t capture_periodsize; /* in bytes, zero if not used */
  195. struct snd_card *card;
  196. struct snd_pcm *spdif_pcm;
  197. struct snd_pcm *adat_pcm;
  198. struct pci_dev *pci;
  199. struct snd_kcontrol *spdif_ctl;
  200. };
  201. static struct pci_device_id snd_rme96_ids[] = {
  202. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  204. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96_8,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  206. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  208. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  210. { 0, }
  211. };
  212. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  213. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  214. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  215. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  216. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  217. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  218. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  219. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  220. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  221. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  222. static int
  223. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  224. static int
  225. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  226. static int
  227. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  228. int cmd);
  229. static int
  230. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  231. int cmd);
  232. static snd_pcm_uframes_t
  233. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  234. static snd_pcm_uframes_t
  235. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  236. static void __devinit
  237. snd_rme96_proc_init(struct rme96 *rme96);
  238. static int
  239. snd_rme96_create_switches(struct snd_card *card,
  240. struct rme96 *rme96);
  241. static int
  242. snd_rme96_getinputtype(struct rme96 *rme96);
  243. static inline unsigned int
  244. snd_rme96_playback_ptr(struct rme96 *rme96)
  245. {
  246. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  247. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  248. }
  249. static inline unsigned int
  250. snd_rme96_capture_ptr(struct rme96 *rme96)
  251. {
  252. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  253. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  254. }
  255. static int
  256. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  257. int channel, /* not used (interleaved data) */
  258. snd_pcm_uframes_t pos,
  259. snd_pcm_uframes_t count)
  260. {
  261. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  262. count <<= rme96->playback_frlog;
  263. pos <<= rme96->playback_frlog;
  264. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  265. 0, count);
  266. return 0;
  267. }
  268. static int
  269. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  270. int channel, /* not used (interleaved data) */
  271. snd_pcm_uframes_t pos,
  272. void __user *src,
  273. snd_pcm_uframes_t count)
  274. {
  275. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  276. count <<= rme96->playback_frlog;
  277. pos <<= rme96->playback_frlog;
  278. copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src,
  279. count);
  280. return 0;
  281. }
  282. static int
  283. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  284. int channel, /* not used (interleaved data) */
  285. snd_pcm_uframes_t pos,
  286. void __user *dst,
  287. snd_pcm_uframes_t count)
  288. {
  289. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  290. count <<= rme96->capture_frlog;
  291. pos <<= rme96->capture_frlog;
  292. copy_to_user_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos,
  293. count);
  294. return 0;
  295. }
  296. /*
  297. * Digital output capabilities (S/PDIF)
  298. */
  299. static struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  300. {
  301. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  302. SNDRV_PCM_INFO_MMAP_VALID |
  303. SNDRV_PCM_INFO_INTERLEAVED |
  304. SNDRV_PCM_INFO_PAUSE),
  305. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  306. SNDRV_PCM_FMTBIT_S32_LE),
  307. .rates = (SNDRV_PCM_RATE_32000 |
  308. SNDRV_PCM_RATE_44100 |
  309. SNDRV_PCM_RATE_48000 |
  310. SNDRV_PCM_RATE_64000 |
  311. SNDRV_PCM_RATE_88200 |
  312. SNDRV_PCM_RATE_96000),
  313. .rate_min = 32000,
  314. .rate_max = 96000,
  315. .channels_min = 2,
  316. .channels_max = 2,
  317. .buffer_bytes_max = RME96_BUFFER_SIZE,
  318. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  319. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  320. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  321. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  322. .fifo_size = 0,
  323. };
  324. /*
  325. * Digital input capabilities (S/PDIF)
  326. */
  327. static struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  328. {
  329. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  330. SNDRV_PCM_INFO_MMAP_VALID |
  331. SNDRV_PCM_INFO_INTERLEAVED |
  332. SNDRV_PCM_INFO_PAUSE),
  333. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  334. SNDRV_PCM_FMTBIT_S32_LE),
  335. .rates = (SNDRV_PCM_RATE_32000 |
  336. SNDRV_PCM_RATE_44100 |
  337. SNDRV_PCM_RATE_48000 |
  338. SNDRV_PCM_RATE_64000 |
  339. SNDRV_PCM_RATE_88200 |
  340. SNDRV_PCM_RATE_96000),
  341. .rate_min = 32000,
  342. .rate_max = 96000,
  343. .channels_min = 2,
  344. .channels_max = 2,
  345. .buffer_bytes_max = RME96_BUFFER_SIZE,
  346. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  347. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  348. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  349. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  350. .fifo_size = 0,
  351. };
  352. /*
  353. * Digital output capabilities (ADAT)
  354. */
  355. static struct snd_pcm_hardware snd_rme96_playback_adat_info =
  356. {
  357. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  358. SNDRV_PCM_INFO_MMAP_VALID |
  359. SNDRV_PCM_INFO_INTERLEAVED |
  360. SNDRV_PCM_INFO_PAUSE),
  361. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  362. SNDRV_PCM_FMTBIT_S32_LE),
  363. .rates = (SNDRV_PCM_RATE_44100 |
  364. SNDRV_PCM_RATE_48000),
  365. .rate_min = 44100,
  366. .rate_max = 48000,
  367. .channels_min = 8,
  368. .channels_max = 8,
  369. .buffer_bytes_max = RME96_BUFFER_SIZE,
  370. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  371. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  372. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  373. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  374. .fifo_size = 0,
  375. };
  376. /*
  377. * Digital input capabilities (ADAT)
  378. */
  379. static struct snd_pcm_hardware snd_rme96_capture_adat_info =
  380. {
  381. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  382. SNDRV_PCM_INFO_MMAP_VALID |
  383. SNDRV_PCM_INFO_INTERLEAVED |
  384. SNDRV_PCM_INFO_PAUSE),
  385. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  386. SNDRV_PCM_FMTBIT_S32_LE),
  387. .rates = (SNDRV_PCM_RATE_44100 |
  388. SNDRV_PCM_RATE_48000),
  389. .rate_min = 44100,
  390. .rate_max = 48000,
  391. .channels_min = 8,
  392. .channels_max = 8,
  393. .buffer_bytes_max = RME96_BUFFER_SIZE,
  394. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  395. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  396. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  397. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  398. .fifo_size = 0,
  399. };
  400. /*
  401. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  402. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  403. * on the falling edge of CCLK and be stable on the rising edge. The rising
  404. * edge of CLATCH after the last data bit clocks in the whole data word.
  405. * A fast processor could probably drive the SPI interface faster than the
  406. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  407. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  408. *
  409. * NOTE: increased delay from 1 to 10, since there where problems setting
  410. * the volume.
  411. */
  412. static void
  413. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  414. {
  415. int i;
  416. for (i = 0; i < 16; i++) {
  417. if (val & 0x8000) {
  418. rme96->areg |= RME96_AR_CDATA;
  419. } else {
  420. rme96->areg &= ~RME96_AR_CDATA;
  421. }
  422. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  423. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  424. udelay(10);
  425. rme96->areg |= RME96_AR_CCLK;
  426. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  427. udelay(10);
  428. val <<= 1;
  429. }
  430. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  431. rme96->areg |= RME96_AR_CLATCH;
  432. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  433. udelay(10);
  434. rme96->areg &= ~RME96_AR_CLATCH;
  435. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  436. }
  437. static void
  438. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  439. {
  440. if (RME96_DAC_IS_1852(rme96)) {
  441. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  442. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  443. } else if (RME96_DAC_IS_1855(rme96)) {
  444. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  445. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  446. }
  447. }
  448. static void
  449. snd_rme96_reset_dac(struct rme96 *rme96)
  450. {
  451. writel(rme96->wcreg | RME96_WCR_PD,
  452. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  453. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  454. }
  455. static int
  456. snd_rme96_getmontracks(struct rme96 *rme96)
  457. {
  458. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  459. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  460. }
  461. static int
  462. snd_rme96_setmontracks(struct rme96 *rme96,
  463. int montracks)
  464. {
  465. if (montracks & 1) {
  466. rme96->wcreg |= RME96_WCR_MONITOR_0;
  467. } else {
  468. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  469. }
  470. if (montracks & 2) {
  471. rme96->wcreg |= RME96_WCR_MONITOR_1;
  472. } else {
  473. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  474. }
  475. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  476. return 0;
  477. }
  478. static int
  479. snd_rme96_getattenuation(struct rme96 *rme96)
  480. {
  481. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  482. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  483. }
  484. static int
  485. snd_rme96_setattenuation(struct rme96 *rme96,
  486. int attenuation)
  487. {
  488. switch (attenuation) {
  489. case 0:
  490. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  491. ~RME96_WCR_GAIN_1;
  492. break;
  493. case 1:
  494. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  495. ~RME96_WCR_GAIN_1;
  496. break;
  497. case 2:
  498. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  499. RME96_WCR_GAIN_1;
  500. break;
  501. case 3:
  502. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  503. RME96_WCR_GAIN_1;
  504. break;
  505. default:
  506. return -EINVAL;
  507. }
  508. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  509. return 0;
  510. }
  511. static int
  512. snd_rme96_capture_getrate(struct rme96 *rme96,
  513. int *is_adat)
  514. {
  515. int n, rate;
  516. *is_adat = 0;
  517. if (rme96->areg & RME96_AR_ANALOG) {
  518. /* Analog input, overrides S/PDIF setting */
  519. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  520. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  521. switch (n) {
  522. case 1:
  523. rate = 32000;
  524. break;
  525. case 2:
  526. rate = 44100;
  527. break;
  528. case 3:
  529. rate = 48000;
  530. break;
  531. default:
  532. return -1;
  533. }
  534. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  535. }
  536. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  537. if (rme96->rcreg & RME96_RCR_LOCK) {
  538. /* ADAT rate */
  539. *is_adat = 1;
  540. if (rme96->rcreg & RME96_RCR_T_OUT) {
  541. return 48000;
  542. }
  543. return 44100;
  544. }
  545. if (rme96->rcreg & RME96_RCR_VERF) {
  546. return -1;
  547. }
  548. /* S/PDIF rate */
  549. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  550. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  551. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  552. switch (n) {
  553. case 0:
  554. if (rme96->rcreg & RME96_RCR_T_OUT) {
  555. return 64000;
  556. }
  557. return -1;
  558. case 3: return 96000;
  559. case 4: return 88200;
  560. case 5: return 48000;
  561. case 6: return 44100;
  562. case 7: return 32000;
  563. default:
  564. break;
  565. }
  566. return -1;
  567. }
  568. static int
  569. snd_rme96_playback_getrate(struct rme96 *rme96)
  570. {
  571. int rate, dummy;
  572. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  573. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  574. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  575. {
  576. /* slave clock */
  577. return rate;
  578. }
  579. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  580. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  581. switch (rate) {
  582. case 1:
  583. rate = 32000;
  584. break;
  585. case 2:
  586. rate = 44100;
  587. break;
  588. case 3:
  589. rate = 48000;
  590. break;
  591. default:
  592. return -1;
  593. }
  594. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  595. }
  596. static int
  597. snd_rme96_playback_setrate(struct rme96 *rme96,
  598. int rate)
  599. {
  600. int ds;
  601. ds = rme96->wcreg & RME96_WCR_DS;
  602. switch (rate) {
  603. case 32000:
  604. rme96->wcreg &= ~RME96_WCR_DS;
  605. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  606. ~RME96_WCR_FREQ_1;
  607. break;
  608. case 44100:
  609. rme96->wcreg &= ~RME96_WCR_DS;
  610. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  611. ~RME96_WCR_FREQ_0;
  612. break;
  613. case 48000:
  614. rme96->wcreg &= ~RME96_WCR_DS;
  615. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  616. RME96_WCR_FREQ_1;
  617. break;
  618. case 64000:
  619. rme96->wcreg |= RME96_WCR_DS;
  620. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  621. ~RME96_WCR_FREQ_1;
  622. break;
  623. case 88200:
  624. rme96->wcreg |= RME96_WCR_DS;
  625. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  626. ~RME96_WCR_FREQ_0;
  627. break;
  628. case 96000:
  629. rme96->wcreg |= RME96_WCR_DS;
  630. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  631. RME96_WCR_FREQ_1;
  632. break;
  633. default:
  634. return -EINVAL;
  635. }
  636. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  637. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  638. {
  639. /* change to/from double-speed: reset the DAC (if available) */
  640. snd_rme96_reset_dac(rme96);
  641. } else {
  642. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  643. }
  644. return 0;
  645. }
  646. static int
  647. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  648. int rate)
  649. {
  650. switch (rate) {
  651. case 32000:
  652. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  653. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  654. break;
  655. case 44100:
  656. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  657. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  658. break;
  659. case 48000:
  660. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  661. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  662. break;
  663. case 64000:
  664. if (rme96->rev < 4) {
  665. return -EINVAL;
  666. }
  667. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  668. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  669. break;
  670. case 88200:
  671. if (rme96->rev < 4) {
  672. return -EINVAL;
  673. }
  674. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  675. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  676. break;
  677. case 96000:
  678. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  679. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  680. break;
  681. default:
  682. return -EINVAL;
  683. }
  684. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  685. return 0;
  686. }
  687. static int
  688. snd_rme96_setclockmode(struct rme96 *rme96,
  689. int mode)
  690. {
  691. switch (mode) {
  692. case RME96_CLOCKMODE_SLAVE:
  693. /* AutoSync */
  694. rme96->wcreg &= ~RME96_WCR_MASTER;
  695. rme96->areg &= ~RME96_AR_WSEL;
  696. break;
  697. case RME96_CLOCKMODE_MASTER:
  698. /* Internal */
  699. rme96->wcreg |= RME96_WCR_MASTER;
  700. rme96->areg &= ~RME96_AR_WSEL;
  701. break;
  702. case RME96_CLOCKMODE_WORDCLOCK:
  703. /* Word clock is a master mode */
  704. rme96->wcreg |= RME96_WCR_MASTER;
  705. rme96->areg |= RME96_AR_WSEL;
  706. break;
  707. default:
  708. return -EINVAL;
  709. }
  710. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  711. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  712. return 0;
  713. }
  714. static int
  715. snd_rme96_getclockmode(struct rme96 *rme96)
  716. {
  717. if (rme96->areg & RME96_AR_WSEL) {
  718. return RME96_CLOCKMODE_WORDCLOCK;
  719. }
  720. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  721. RME96_CLOCKMODE_SLAVE;
  722. }
  723. static int
  724. snd_rme96_setinputtype(struct rme96 *rme96,
  725. int type)
  726. {
  727. int n;
  728. switch (type) {
  729. case RME96_INPUT_OPTICAL:
  730. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  731. ~RME96_WCR_INP_1;
  732. break;
  733. case RME96_INPUT_COAXIAL:
  734. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  735. ~RME96_WCR_INP_1;
  736. break;
  737. case RME96_INPUT_INTERNAL:
  738. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  739. RME96_WCR_INP_1;
  740. break;
  741. case RME96_INPUT_XLR:
  742. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  743. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  744. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  745. rme96->rev > 4))
  746. {
  747. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  748. return -EINVAL;
  749. }
  750. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  751. RME96_WCR_INP_1;
  752. break;
  753. case RME96_INPUT_ANALOG:
  754. if (!RME96_HAS_ANALOG_IN(rme96)) {
  755. return -EINVAL;
  756. }
  757. rme96->areg |= RME96_AR_ANALOG;
  758. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  759. if (rme96->rev < 4) {
  760. /*
  761. * Revision less than 004 does not support 64 and
  762. * 88.2 kHz
  763. */
  764. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  765. snd_rme96_capture_analog_setrate(rme96, 44100);
  766. }
  767. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  768. snd_rme96_capture_analog_setrate(rme96, 32000);
  769. }
  770. }
  771. return 0;
  772. default:
  773. return -EINVAL;
  774. }
  775. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  776. rme96->areg &= ~RME96_AR_ANALOG;
  777. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  778. }
  779. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  780. return 0;
  781. }
  782. static int
  783. snd_rme96_getinputtype(struct rme96 *rme96)
  784. {
  785. if (rme96->areg & RME96_AR_ANALOG) {
  786. return RME96_INPUT_ANALOG;
  787. }
  788. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  789. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  790. }
  791. static void
  792. snd_rme96_setframelog(struct rme96 *rme96,
  793. int n_channels,
  794. int is_playback)
  795. {
  796. int frlog;
  797. if (n_channels == 2) {
  798. frlog = 1;
  799. } else {
  800. /* assume 8 channels */
  801. frlog = 3;
  802. }
  803. if (is_playback) {
  804. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  805. rme96->playback_frlog = frlog;
  806. } else {
  807. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  808. rme96->capture_frlog = frlog;
  809. }
  810. }
  811. static int
  812. snd_rme96_playback_setformat(struct rme96 *rme96,
  813. int format)
  814. {
  815. switch (format) {
  816. case SNDRV_PCM_FORMAT_S16_LE:
  817. rme96->wcreg &= ~RME96_WCR_MODE24;
  818. break;
  819. case SNDRV_PCM_FORMAT_S32_LE:
  820. rme96->wcreg |= RME96_WCR_MODE24;
  821. break;
  822. default:
  823. return -EINVAL;
  824. }
  825. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  826. return 0;
  827. }
  828. static int
  829. snd_rme96_capture_setformat(struct rme96 *rme96,
  830. int format)
  831. {
  832. switch (format) {
  833. case SNDRV_PCM_FORMAT_S16_LE:
  834. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  835. break;
  836. case SNDRV_PCM_FORMAT_S32_LE:
  837. rme96->wcreg |= RME96_WCR_MODE24_2;
  838. break;
  839. default:
  840. return -EINVAL;
  841. }
  842. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  843. return 0;
  844. }
  845. static void
  846. snd_rme96_set_period_properties(struct rme96 *rme96,
  847. size_t period_bytes)
  848. {
  849. switch (period_bytes) {
  850. case RME96_LARGE_BLOCK_SIZE:
  851. rme96->wcreg &= ~RME96_WCR_ISEL;
  852. break;
  853. case RME96_SMALL_BLOCK_SIZE:
  854. rme96->wcreg |= RME96_WCR_ISEL;
  855. break;
  856. default:
  857. snd_BUG();
  858. break;
  859. }
  860. rme96->wcreg &= ~RME96_WCR_IDIS;
  861. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  862. }
  863. static int
  864. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  865. struct snd_pcm_hw_params *params)
  866. {
  867. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  868. struct snd_pcm_runtime *runtime = substream->runtime;
  869. int err, rate, dummy;
  870. runtime->dma_area = (void __force *)(rme96->iobase +
  871. RME96_IO_PLAY_BUFFER);
  872. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  873. runtime->dma_bytes = RME96_BUFFER_SIZE;
  874. spin_lock_irq(&rme96->lock);
  875. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  876. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  877. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  878. {
  879. /* slave clock */
  880. if ((int)params_rate(params) != rate) {
  881. spin_unlock_irq(&rme96->lock);
  882. return -EIO;
  883. }
  884. } else if ((err = snd_rme96_playback_setrate(rme96, params_rate(params))) < 0) {
  885. spin_unlock_irq(&rme96->lock);
  886. return err;
  887. }
  888. if ((err = snd_rme96_playback_setformat(rme96, params_format(params))) < 0) {
  889. spin_unlock_irq(&rme96->lock);
  890. return err;
  891. }
  892. snd_rme96_setframelog(rme96, params_channels(params), 1);
  893. if (rme96->capture_periodsize != 0) {
  894. if (params_period_size(params) << rme96->playback_frlog !=
  895. rme96->capture_periodsize)
  896. {
  897. spin_unlock_irq(&rme96->lock);
  898. return -EBUSY;
  899. }
  900. }
  901. rme96->playback_periodsize =
  902. params_period_size(params) << rme96->playback_frlog;
  903. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  904. /* S/PDIF setup */
  905. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  906. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  907. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  908. }
  909. spin_unlock_irq(&rme96->lock);
  910. return 0;
  911. }
  912. static int
  913. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  914. struct snd_pcm_hw_params *params)
  915. {
  916. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  917. struct snd_pcm_runtime *runtime = substream->runtime;
  918. int err, isadat, rate;
  919. runtime->dma_area = (void __force *)(rme96->iobase +
  920. RME96_IO_REC_BUFFER);
  921. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  922. runtime->dma_bytes = RME96_BUFFER_SIZE;
  923. spin_lock_irq(&rme96->lock);
  924. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  925. spin_unlock_irq(&rme96->lock);
  926. return err;
  927. }
  928. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  929. if ((err = snd_rme96_capture_analog_setrate(rme96,
  930. params_rate(params))) < 0)
  931. {
  932. spin_unlock_irq(&rme96->lock);
  933. return err;
  934. }
  935. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  936. if ((int)params_rate(params) != rate) {
  937. spin_unlock_irq(&rme96->lock);
  938. return -EIO;
  939. }
  940. if ((isadat && runtime->hw.channels_min == 2) ||
  941. (!isadat && runtime->hw.channels_min == 8))
  942. {
  943. spin_unlock_irq(&rme96->lock);
  944. return -EIO;
  945. }
  946. }
  947. snd_rme96_setframelog(rme96, params_channels(params), 0);
  948. if (rme96->playback_periodsize != 0) {
  949. if (params_period_size(params) << rme96->capture_frlog !=
  950. rme96->playback_periodsize)
  951. {
  952. spin_unlock_irq(&rme96->lock);
  953. return -EBUSY;
  954. }
  955. }
  956. rme96->capture_periodsize =
  957. params_period_size(params) << rme96->capture_frlog;
  958. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  959. spin_unlock_irq(&rme96->lock);
  960. return 0;
  961. }
  962. static void
  963. snd_rme96_playback_start(struct rme96 *rme96,
  964. int from_pause)
  965. {
  966. if (!from_pause) {
  967. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  968. }
  969. rme96->wcreg |= RME96_WCR_START;
  970. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  971. }
  972. static void
  973. snd_rme96_capture_start(struct rme96 *rme96,
  974. int from_pause)
  975. {
  976. if (!from_pause) {
  977. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  978. }
  979. rme96->wcreg |= RME96_WCR_START_2;
  980. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  981. }
  982. static void
  983. snd_rme96_playback_stop(struct rme96 *rme96)
  984. {
  985. /*
  986. * Check if there is an unconfirmed IRQ, if so confirm it, or else
  987. * the hardware will not stop generating interrupts
  988. */
  989. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  990. if (rme96->rcreg & RME96_RCR_IRQ) {
  991. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  992. }
  993. rme96->wcreg &= ~RME96_WCR_START;
  994. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  995. }
  996. static void
  997. snd_rme96_capture_stop(struct rme96 *rme96)
  998. {
  999. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1000. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1001. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1002. }
  1003. rme96->wcreg &= ~RME96_WCR_START_2;
  1004. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1005. }
  1006. static irqreturn_t
  1007. snd_rme96_interrupt(int irq,
  1008. void *dev_id)
  1009. {
  1010. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1011. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1012. /* fastpath out, to ease interrupt sharing */
  1013. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1014. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1015. {
  1016. return IRQ_NONE;
  1017. }
  1018. if (rme96->rcreg & RME96_RCR_IRQ) {
  1019. /* playback */
  1020. snd_pcm_period_elapsed(rme96->playback_substream);
  1021. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1022. }
  1023. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1024. /* capture */
  1025. snd_pcm_period_elapsed(rme96->capture_substream);
  1026. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1027. }
  1028. return IRQ_HANDLED;
  1029. }
  1030. static unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1031. static struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1032. .count = ARRAY_SIZE(period_bytes),
  1033. .list = period_bytes,
  1034. .mask = 0
  1035. };
  1036. static void
  1037. rme96_set_buffer_size_constraint(struct rme96 *rme96,
  1038. struct snd_pcm_runtime *runtime)
  1039. {
  1040. unsigned int size;
  1041. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1042. RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1043. if ((size = rme96->playback_periodsize) != 0 ||
  1044. (size = rme96->capture_periodsize) != 0)
  1045. snd_pcm_hw_constraint_minmax(runtime,
  1046. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1047. size, size);
  1048. else
  1049. snd_pcm_hw_constraint_list(runtime, 0,
  1050. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1051. &hw_constraints_period_bytes);
  1052. }
  1053. static int
  1054. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1055. {
  1056. int rate, dummy;
  1057. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1058. struct snd_pcm_runtime *runtime = substream->runtime;
  1059. spin_lock_irq(&rme96->lock);
  1060. if (rme96->playback_substream != NULL) {
  1061. spin_unlock_irq(&rme96->lock);
  1062. return -EBUSY;
  1063. }
  1064. rme96->wcreg &= ~RME96_WCR_ADAT;
  1065. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1066. rme96->playback_substream = substream;
  1067. spin_unlock_irq(&rme96->lock);
  1068. runtime->hw = snd_rme96_playback_spdif_info;
  1069. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1070. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1071. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1072. {
  1073. /* slave clock */
  1074. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1075. runtime->hw.rate_min = rate;
  1076. runtime->hw.rate_max = rate;
  1077. }
  1078. rme96_set_buffer_size_constraint(rme96, runtime);
  1079. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1080. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1081. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1082. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1083. return 0;
  1084. }
  1085. static int
  1086. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1087. {
  1088. int isadat, rate;
  1089. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1090. struct snd_pcm_runtime *runtime = substream->runtime;
  1091. runtime->hw = snd_rme96_capture_spdif_info;
  1092. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1093. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1094. {
  1095. if (isadat) {
  1096. return -EIO;
  1097. }
  1098. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1099. runtime->hw.rate_min = rate;
  1100. runtime->hw.rate_max = rate;
  1101. }
  1102. spin_lock_irq(&rme96->lock);
  1103. if (rme96->capture_substream != NULL) {
  1104. spin_unlock_irq(&rme96->lock);
  1105. return -EBUSY;
  1106. }
  1107. rme96->capture_substream = substream;
  1108. spin_unlock_irq(&rme96->lock);
  1109. rme96_set_buffer_size_constraint(rme96, runtime);
  1110. return 0;
  1111. }
  1112. static int
  1113. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1114. {
  1115. int rate, dummy;
  1116. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1117. struct snd_pcm_runtime *runtime = substream->runtime;
  1118. spin_lock_irq(&rme96->lock);
  1119. if (rme96->playback_substream != NULL) {
  1120. spin_unlock_irq(&rme96->lock);
  1121. return -EBUSY;
  1122. }
  1123. rme96->wcreg |= RME96_WCR_ADAT;
  1124. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1125. rme96->playback_substream = substream;
  1126. spin_unlock_irq(&rme96->lock);
  1127. runtime->hw = snd_rme96_playback_adat_info;
  1128. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1129. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1130. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1131. {
  1132. /* slave clock */
  1133. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1134. runtime->hw.rate_min = rate;
  1135. runtime->hw.rate_max = rate;
  1136. }
  1137. rme96_set_buffer_size_constraint(rme96, runtime);
  1138. return 0;
  1139. }
  1140. static int
  1141. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1142. {
  1143. int isadat, rate;
  1144. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1145. struct snd_pcm_runtime *runtime = substream->runtime;
  1146. runtime->hw = snd_rme96_capture_adat_info;
  1147. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1148. /* makes no sense to use analog input. Note that analog
  1149. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1150. return -EIO;
  1151. }
  1152. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1153. if (!isadat) {
  1154. return -EIO;
  1155. }
  1156. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1157. runtime->hw.rate_min = rate;
  1158. runtime->hw.rate_max = rate;
  1159. }
  1160. spin_lock_irq(&rme96->lock);
  1161. if (rme96->capture_substream != NULL) {
  1162. spin_unlock_irq(&rme96->lock);
  1163. return -EBUSY;
  1164. }
  1165. rme96->capture_substream = substream;
  1166. spin_unlock_irq(&rme96->lock);
  1167. rme96_set_buffer_size_constraint(rme96, runtime);
  1168. return 0;
  1169. }
  1170. static int
  1171. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1172. {
  1173. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1174. int spdif = 0;
  1175. spin_lock_irq(&rme96->lock);
  1176. if (RME96_ISPLAYING(rme96)) {
  1177. snd_rme96_playback_stop(rme96);
  1178. }
  1179. rme96->playback_substream = NULL;
  1180. rme96->playback_periodsize = 0;
  1181. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1182. spin_unlock_irq(&rme96->lock);
  1183. if (spdif) {
  1184. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1185. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1186. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1187. }
  1188. return 0;
  1189. }
  1190. static int
  1191. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1192. {
  1193. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1194. spin_lock_irq(&rme96->lock);
  1195. if (RME96_ISRECORDING(rme96)) {
  1196. snd_rme96_capture_stop(rme96);
  1197. }
  1198. rme96->capture_substream = NULL;
  1199. rme96->capture_periodsize = 0;
  1200. spin_unlock_irq(&rme96->lock);
  1201. return 0;
  1202. }
  1203. static int
  1204. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1205. {
  1206. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1207. spin_lock_irq(&rme96->lock);
  1208. if (RME96_ISPLAYING(rme96)) {
  1209. snd_rme96_playback_stop(rme96);
  1210. }
  1211. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1212. spin_unlock_irq(&rme96->lock);
  1213. return 0;
  1214. }
  1215. static int
  1216. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1217. {
  1218. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1219. spin_lock_irq(&rme96->lock);
  1220. if (RME96_ISRECORDING(rme96)) {
  1221. snd_rme96_capture_stop(rme96);
  1222. }
  1223. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1224. spin_unlock_irq(&rme96->lock);
  1225. return 0;
  1226. }
  1227. static int
  1228. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1229. int cmd)
  1230. {
  1231. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1232. switch (cmd) {
  1233. case SNDRV_PCM_TRIGGER_START:
  1234. if (!RME96_ISPLAYING(rme96)) {
  1235. if (substream != rme96->playback_substream) {
  1236. return -EBUSY;
  1237. }
  1238. snd_rme96_playback_start(rme96, 0);
  1239. }
  1240. break;
  1241. case SNDRV_PCM_TRIGGER_STOP:
  1242. if (RME96_ISPLAYING(rme96)) {
  1243. if (substream != rme96->playback_substream) {
  1244. return -EBUSY;
  1245. }
  1246. snd_rme96_playback_stop(rme96);
  1247. }
  1248. break;
  1249. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1250. if (RME96_ISPLAYING(rme96)) {
  1251. snd_rme96_playback_stop(rme96);
  1252. }
  1253. break;
  1254. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1255. if (!RME96_ISPLAYING(rme96)) {
  1256. snd_rme96_playback_start(rme96, 1);
  1257. }
  1258. break;
  1259. default:
  1260. return -EINVAL;
  1261. }
  1262. return 0;
  1263. }
  1264. static int
  1265. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1266. int cmd)
  1267. {
  1268. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1269. switch (cmd) {
  1270. case SNDRV_PCM_TRIGGER_START:
  1271. if (!RME96_ISRECORDING(rme96)) {
  1272. if (substream != rme96->capture_substream) {
  1273. return -EBUSY;
  1274. }
  1275. snd_rme96_capture_start(rme96, 0);
  1276. }
  1277. break;
  1278. case SNDRV_PCM_TRIGGER_STOP:
  1279. if (RME96_ISRECORDING(rme96)) {
  1280. if (substream != rme96->capture_substream) {
  1281. return -EBUSY;
  1282. }
  1283. snd_rme96_capture_stop(rme96);
  1284. }
  1285. break;
  1286. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1287. if (RME96_ISRECORDING(rme96)) {
  1288. snd_rme96_capture_stop(rme96);
  1289. }
  1290. break;
  1291. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1292. if (!RME96_ISRECORDING(rme96)) {
  1293. snd_rme96_capture_start(rme96, 1);
  1294. }
  1295. break;
  1296. default:
  1297. return -EINVAL;
  1298. }
  1299. return 0;
  1300. }
  1301. static snd_pcm_uframes_t
  1302. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1303. {
  1304. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1305. return snd_rme96_playback_ptr(rme96);
  1306. }
  1307. static snd_pcm_uframes_t
  1308. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1309. {
  1310. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1311. return snd_rme96_capture_ptr(rme96);
  1312. }
  1313. static struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1314. .open = snd_rme96_playback_spdif_open,
  1315. .close = snd_rme96_playback_close,
  1316. .ioctl = snd_pcm_lib_ioctl,
  1317. .hw_params = snd_rme96_playback_hw_params,
  1318. .prepare = snd_rme96_playback_prepare,
  1319. .trigger = snd_rme96_playback_trigger,
  1320. .pointer = snd_rme96_playback_pointer,
  1321. .copy = snd_rme96_playback_copy,
  1322. .silence = snd_rme96_playback_silence,
  1323. .mmap = snd_pcm_lib_mmap_iomem,
  1324. };
  1325. static struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1326. .open = snd_rme96_capture_spdif_open,
  1327. .close = snd_rme96_capture_close,
  1328. .ioctl = snd_pcm_lib_ioctl,
  1329. .hw_params = snd_rme96_capture_hw_params,
  1330. .prepare = snd_rme96_capture_prepare,
  1331. .trigger = snd_rme96_capture_trigger,
  1332. .pointer = snd_rme96_capture_pointer,
  1333. .copy = snd_rme96_capture_copy,
  1334. .mmap = snd_pcm_lib_mmap_iomem,
  1335. };
  1336. static struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1337. .open = snd_rme96_playback_adat_open,
  1338. .close = snd_rme96_playback_close,
  1339. .ioctl = snd_pcm_lib_ioctl,
  1340. .hw_params = snd_rme96_playback_hw_params,
  1341. .prepare = snd_rme96_playback_prepare,
  1342. .trigger = snd_rme96_playback_trigger,
  1343. .pointer = snd_rme96_playback_pointer,
  1344. .copy = snd_rme96_playback_copy,
  1345. .silence = snd_rme96_playback_silence,
  1346. .mmap = snd_pcm_lib_mmap_iomem,
  1347. };
  1348. static struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1349. .open = snd_rme96_capture_adat_open,
  1350. .close = snd_rme96_capture_close,
  1351. .ioctl = snd_pcm_lib_ioctl,
  1352. .hw_params = snd_rme96_capture_hw_params,
  1353. .prepare = snd_rme96_capture_prepare,
  1354. .trigger = snd_rme96_capture_trigger,
  1355. .pointer = snd_rme96_capture_pointer,
  1356. .copy = snd_rme96_capture_copy,
  1357. .mmap = snd_pcm_lib_mmap_iomem,
  1358. };
  1359. static void
  1360. snd_rme96_free(void *private_data)
  1361. {
  1362. struct rme96 *rme96 = (struct rme96 *)private_data;
  1363. if (rme96 == NULL) {
  1364. return;
  1365. }
  1366. if (rme96->irq >= 0) {
  1367. snd_rme96_playback_stop(rme96);
  1368. snd_rme96_capture_stop(rme96);
  1369. rme96->areg &= ~RME96_AR_DAC_EN;
  1370. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1371. free_irq(rme96->irq, (void *)rme96);
  1372. rme96->irq = -1;
  1373. }
  1374. if (rme96->iobase) {
  1375. iounmap(rme96->iobase);
  1376. rme96->iobase = NULL;
  1377. }
  1378. if (rme96->port) {
  1379. pci_release_regions(rme96->pci);
  1380. rme96->port = 0;
  1381. }
  1382. pci_disable_device(rme96->pci);
  1383. }
  1384. static void
  1385. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1386. {
  1387. struct rme96 *rme96 = (struct rme96 *) pcm->private_data;
  1388. rme96->spdif_pcm = NULL;
  1389. }
  1390. static void
  1391. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1392. {
  1393. struct rme96 *rme96 = (struct rme96 *) pcm->private_data;
  1394. rme96->adat_pcm = NULL;
  1395. }
  1396. static int __devinit
  1397. snd_rme96_create(struct rme96 *rme96)
  1398. {
  1399. struct pci_dev *pci = rme96->pci;
  1400. int err;
  1401. rme96->irq = -1;
  1402. spin_lock_init(&rme96->lock);
  1403. if ((err = pci_enable_device(pci)) < 0)
  1404. return err;
  1405. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1406. return err;
  1407. rme96->port = pci_resource_start(rme96->pci, 0);
  1408. rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE);
  1409. if (!rme96->iobase) {
  1410. snd_printk(KERN_ERR "unable to remap memory region 0x%lx-0x%lx\n", rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1411. return -ENOMEM;
  1412. }
  1413. if (request_irq(pci->irq, snd_rme96_interrupt, IRQF_SHARED,
  1414. "RME96", rme96)) {
  1415. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1416. return -EBUSY;
  1417. }
  1418. rme96->irq = pci->irq;
  1419. /* read the card's revision number */
  1420. pci_read_config_byte(pci, 8, &rme96->rev);
  1421. /* set up ALSA pcm device for S/PDIF */
  1422. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1423. 1, 1, &rme96->spdif_pcm)) < 0)
  1424. {
  1425. return err;
  1426. }
  1427. rme96->spdif_pcm->private_data = rme96;
  1428. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1429. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1430. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1431. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1432. rme96->spdif_pcm->info_flags = 0;
  1433. /* set up ALSA pcm device for ADAT */
  1434. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1435. /* ADAT is not available on the base model */
  1436. rme96->adat_pcm = NULL;
  1437. } else {
  1438. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1439. 1, 1, &rme96->adat_pcm)) < 0)
  1440. {
  1441. return err;
  1442. }
  1443. rme96->adat_pcm->private_data = rme96;
  1444. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1445. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1446. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1447. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1448. rme96->adat_pcm->info_flags = 0;
  1449. }
  1450. rme96->playback_periodsize = 0;
  1451. rme96->capture_periodsize = 0;
  1452. /* make sure playback/capture is stopped, if by some reason active */
  1453. snd_rme96_playback_stop(rme96);
  1454. snd_rme96_capture_stop(rme96);
  1455. /* set default values in registers */
  1456. rme96->wcreg =
  1457. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1458. RME96_WCR_SEL | /* normal playback */
  1459. RME96_WCR_MASTER | /* set to master clock mode */
  1460. RME96_WCR_INP_0; /* set coaxial input */
  1461. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1462. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1463. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1464. /* reset the ADC */
  1465. writel(rme96->areg | RME96_AR_PD2,
  1466. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1467. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1468. /* reset and enable the DAC (order is important). */
  1469. snd_rme96_reset_dac(rme96);
  1470. rme96->areg |= RME96_AR_DAC_EN;
  1471. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1472. /* reset playback and record buffer pointers */
  1473. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1474. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1475. /* reset volume */
  1476. rme96->vol[0] = rme96->vol[1] = 0;
  1477. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1478. snd_rme96_apply_dac_volume(rme96);
  1479. }
  1480. /* init switch interface */
  1481. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1482. return err;
  1483. }
  1484. /* init proc interface */
  1485. snd_rme96_proc_init(rme96);
  1486. return 0;
  1487. }
  1488. /*
  1489. * proc interface
  1490. */
  1491. static void
  1492. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1493. {
  1494. int n;
  1495. struct rme96 *rme96 = (struct rme96 *)entry->private_data;
  1496. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1497. snd_iprintf(buffer, rme96->card->longname);
  1498. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1499. snd_iprintf(buffer, "\nGeneral settings\n");
  1500. if (rme96->wcreg & RME96_WCR_IDIS) {
  1501. snd_iprintf(buffer, " period size: N/A (interrupts "
  1502. "disabled)\n");
  1503. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1504. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1505. } else {
  1506. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1507. }
  1508. snd_iprintf(buffer, "\nInput settings\n");
  1509. switch (snd_rme96_getinputtype(rme96)) {
  1510. case RME96_INPUT_OPTICAL:
  1511. snd_iprintf(buffer, " input: optical");
  1512. break;
  1513. case RME96_INPUT_COAXIAL:
  1514. snd_iprintf(buffer, " input: coaxial");
  1515. break;
  1516. case RME96_INPUT_INTERNAL:
  1517. snd_iprintf(buffer, " input: internal");
  1518. break;
  1519. case RME96_INPUT_XLR:
  1520. snd_iprintf(buffer, " input: XLR");
  1521. break;
  1522. case RME96_INPUT_ANALOG:
  1523. snd_iprintf(buffer, " input: analog");
  1524. break;
  1525. }
  1526. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1527. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1528. } else {
  1529. if (n) {
  1530. snd_iprintf(buffer, " (8 channels)\n");
  1531. } else {
  1532. snd_iprintf(buffer, " (2 channels)\n");
  1533. }
  1534. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1535. snd_rme96_capture_getrate(rme96, &n));
  1536. }
  1537. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1538. snd_iprintf(buffer, " sample format: 24 bit\n");
  1539. } else {
  1540. snd_iprintf(buffer, " sample format: 16 bit\n");
  1541. }
  1542. snd_iprintf(buffer, "\nOutput settings\n");
  1543. if (rme96->wcreg & RME96_WCR_SEL) {
  1544. snd_iprintf(buffer, " output signal: normal playback\n");
  1545. } else {
  1546. snd_iprintf(buffer, " output signal: same as input\n");
  1547. }
  1548. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1549. snd_rme96_playback_getrate(rme96));
  1550. if (rme96->wcreg & RME96_WCR_MODE24) {
  1551. snd_iprintf(buffer, " sample format: 24 bit\n");
  1552. } else {
  1553. snd_iprintf(buffer, " sample format: 16 bit\n");
  1554. }
  1555. if (rme96->areg & RME96_AR_WSEL) {
  1556. snd_iprintf(buffer, " sample clock source: word clock\n");
  1557. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1558. snd_iprintf(buffer, " sample clock source: internal\n");
  1559. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1560. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1561. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1562. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1563. } else {
  1564. snd_iprintf(buffer, " sample clock source: autosync\n");
  1565. }
  1566. if (rme96->wcreg & RME96_WCR_PRO) {
  1567. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1568. } else {
  1569. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1570. }
  1571. if (rme96->wcreg & RME96_WCR_EMP) {
  1572. snd_iprintf(buffer, " emphasis: on\n");
  1573. } else {
  1574. snd_iprintf(buffer, " emphasis: off\n");
  1575. }
  1576. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1577. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1578. } else {
  1579. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1580. }
  1581. if (RME96_HAS_ANALOG_IN(rme96)) {
  1582. snd_iprintf(buffer, "\nAnalog output settings\n");
  1583. switch (snd_rme96_getmontracks(rme96)) {
  1584. case RME96_MONITOR_TRACKS_1_2:
  1585. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1586. break;
  1587. case RME96_MONITOR_TRACKS_3_4:
  1588. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1589. break;
  1590. case RME96_MONITOR_TRACKS_5_6:
  1591. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1592. break;
  1593. case RME96_MONITOR_TRACKS_7_8:
  1594. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1595. break;
  1596. }
  1597. switch (snd_rme96_getattenuation(rme96)) {
  1598. case RME96_ATTENUATION_0:
  1599. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1600. break;
  1601. case RME96_ATTENUATION_6:
  1602. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1603. break;
  1604. case RME96_ATTENUATION_12:
  1605. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1606. break;
  1607. case RME96_ATTENUATION_18:
  1608. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1609. break;
  1610. }
  1611. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1612. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1613. }
  1614. }
  1615. static void __devinit
  1616. snd_rme96_proc_init(struct rme96 *rme96)
  1617. {
  1618. struct snd_info_entry *entry;
  1619. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1620. snd_info_set_text_ops(entry, rme96, snd_rme96_proc_read);
  1621. }
  1622. /*
  1623. * control interface
  1624. */
  1625. #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
  1626. static int
  1627. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1628. {
  1629. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1630. spin_lock_irq(&rme96->lock);
  1631. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1632. spin_unlock_irq(&rme96->lock);
  1633. return 0;
  1634. }
  1635. static int
  1636. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1637. {
  1638. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1639. unsigned int val;
  1640. int change;
  1641. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1642. spin_lock_irq(&rme96->lock);
  1643. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1644. change = val != rme96->wcreg;
  1645. rme96->wcreg = val;
  1646. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1647. spin_unlock_irq(&rme96->lock);
  1648. return change;
  1649. }
  1650. static int
  1651. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1652. {
  1653. static char *_texts[5] = { "Optical", "Coaxial", "Internal", "XLR", "Analog" };
  1654. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1655. char *texts[5] = { _texts[0], _texts[1], _texts[2], _texts[3], _texts[4] };
  1656. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1657. uinfo->count = 1;
  1658. switch (rme96->pci->device) {
  1659. case PCI_DEVICE_ID_RME_DIGI96:
  1660. case PCI_DEVICE_ID_RME_DIGI96_8:
  1661. uinfo->value.enumerated.items = 3;
  1662. break;
  1663. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1664. uinfo->value.enumerated.items = 4;
  1665. break;
  1666. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1667. if (rme96->rev > 4) {
  1668. /* PST */
  1669. uinfo->value.enumerated.items = 4;
  1670. texts[3] = _texts[4]; /* Analog instead of XLR */
  1671. } else {
  1672. /* PAD */
  1673. uinfo->value.enumerated.items = 5;
  1674. }
  1675. break;
  1676. default:
  1677. snd_BUG();
  1678. break;
  1679. }
  1680. if (uinfo->value.enumerated.item > uinfo->value.enumerated.items - 1) {
  1681. uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
  1682. }
  1683. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1684. return 0;
  1685. }
  1686. static int
  1687. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1688. {
  1689. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1690. unsigned int items = 3;
  1691. spin_lock_irq(&rme96->lock);
  1692. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1693. switch (rme96->pci->device) {
  1694. case PCI_DEVICE_ID_RME_DIGI96:
  1695. case PCI_DEVICE_ID_RME_DIGI96_8:
  1696. items = 3;
  1697. break;
  1698. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1699. items = 4;
  1700. break;
  1701. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1702. if (rme96->rev > 4) {
  1703. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1704. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1705. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1706. }
  1707. items = 4;
  1708. } else {
  1709. items = 5;
  1710. }
  1711. break;
  1712. default:
  1713. snd_BUG();
  1714. break;
  1715. }
  1716. if (ucontrol->value.enumerated.item[0] >= items) {
  1717. ucontrol->value.enumerated.item[0] = items - 1;
  1718. }
  1719. spin_unlock_irq(&rme96->lock);
  1720. return 0;
  1721. }
  1722. static int
  1723. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1724. {
  1725. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1726. unsigned int val;
  1727. int change, items = 3;
  1728. switch (rme96->pci->device) {
  1729. case PCI_DEVICE_ID_RME_DIGI96:
  1730. case PCI_DEVICE_ID_RME_DIGI96_8:
  1731. items = 3;
  1732. break;
  1733. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1734. items = 4;
  1735. break;
  1736. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1737. if (rme96->rev > 4) {
  1738. items = 4;
  1739. } else {
  1740. items = 5;
  1741. }
  1742. break;
  1743. default:
  1744. snd_BUG();
  1745. break;
  1746. }
  1747. val = ucontrol->value.enumerated.item[0] % items;
  1748. /* special case for PST */
  1749. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1750. if (val == RME96_INPUT_XLR) {
  1751. val = RME96_INPUT_ANALOG;
  1752. }
  1753. }
  1754. spin_lock_irq(&rme96->lock);
  1755. change = (int)val != snd_rme96_getinputtype(rme96);
  1756. snd_rme96_setinputtype(rme96, val);
  1757. spin_unlock_irq(&rme96->lock);
  1758. return change;
  1759. }
  1760. static int
  1761. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1762. {
  1763. static char *texts[3] = { "AutoSync", "Internal", "Word" };
  1764. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1765. uinfo->count = 1;
  1766. uinfo->value.enumerated.items = 3;
  1767. if (uinfo->value.enumerated.item > 2) {
  1768. uinfo->value.enumerated.item = 2;
  1769. }
  1770. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1771. return 0;
  1772. }
  1773. static int
  1774. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1775. {
  1776. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1777. spin_lock_irq(&rme96->lock);
  1778. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1779. spin_unlock_irq(&rme96->lock);
  1780. return 0;
  1781. }
  1782. static int
  1783. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1784. {
  1785. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1786. unsigned int val;
  1787. int change;
  1788. val = ucontrol->value.enumerated.item[0] % 3;
  1789. spin_lock_irq(&rme96->lock);
  1790. change = (int)val != snd_rme96_getclockmode(rme96);
  1791. snd_rme96_setclockmode(rme96, val);
  1792. spin_unlock_irq(&rme96->lock);
  1793. return change;
  1794. }
  1795. static int
  1796. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1797. {
  1798. static char *texts[4] = { "0 dB", "-6 dB", "-12 dB", "-18 dB" };
  1799. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1800. uinfo->count = 1;
  1801. uinfo->value.enumerated.items = 4;
  1802. if (uinfo->value.enumerated.item > 3) {
  1803. uinfo->value.enumerated.item = 3;
  1804. }
  1805. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1806. return 0;
  1807. }
  1808. static int
  1809. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1810. {
  1811. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1812. spin_lock_irq(&rme96->lock);
  1813. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1814. spin_unlock_irq(&rme96->lock);
  1815. return 0;
  1816. }
  1817. static int
  1818. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1819. {
  1820. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1821. unsigned int val;
  1822. int change;
  1823. val = ucontrol->value.enumerated.item[0] % 4;
  1824. spin_lock_irq(&rme96->lock);
  1825. change = (int)val != snd_rme96_getattenuation(rme96);
  1826. snd_rme96_setattenuation(rme96, val);
  1827. spin_unlock_irq(&rme96->lock);
  1828. return change;
  1829. }
  1830. static int
  1831. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1832. {
  1833. static char *texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1834. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1835. uinfo->count = 1;
  1836. uinfo->value.enumerated.items = 4;
  1837. if (uinfo->value.enumerated.item > 3) {
  1838. uinfo->value.enumerated.item = 3;
  1839. }
  1840. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1841. return 0;
  1842. }
  1843. static int
  1844. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1845. {
  1846. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1847. spin_lock_irq(&rme96->lock);
  1848. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1849. spin_unlock_irq(&rme96->lock);
  1850. return 0;
  1851. }
  1852. static int
  1853. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1854. {
  1855. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1856. unsigned int val;
  1857. int change;
  1858. val = ucontrol->value.enumerated.item[0] % 4;
  1859. spin_lock_irq(&rme96->lock);
  1860. change = (int)val != snd_rme96_getmontracks(rme96);
  1861. snd_rme96_setmontracks(rme96, val);
  1862. spin_unlock_irq(&rme96->lock);
  1863. return change;
  1864. }
  1865. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1866. {
  1867. u32 val = 0;
  1868. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1869. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1870. if (val & RME96_WCR_PRO)
  1871. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1872. else
  1873. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1874. return val;
  1875. }
  1876. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1877. {
  1878. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1879. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1880. if (val & RME96_WCR_PRO)
  1881. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1882. else
  1883. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1884. }
  1885. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1886. {
  1887. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1888. uinfo->count = 1;
  1889. return 0;
  1890. }
  1891. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1892. {
  1893. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1894. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1895. return 0;
  1896. }
  1897. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1898. {
  1899. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1900. int change;
  1901. u32 val;
  1902. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1903. spin_lock_irq(&rme96->lock);
  1904. change = val != rme96->wcreg_spdif;
  1905. rme96->wcreg_spdif = val;
  1906. spin_unlock_irq(&rme96->lock);
  1907. return change;
  1908. }
  1909. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1910. {
  1911. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1912. uinfo->count = 1;
  1913. return 0;
  1914. }
  1915. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1916. {
  1917. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1918. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1919. return 0;
  1920. }
  1921. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1922. {
  1923. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1924. int change;
  1925. u32 val;
  1926. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1927. spin_lock_irq(&rme96->lock);
  1928. change = val != rme96->wcreg_spdif_stream;
  1929. rme96->wcreg_spdif_stream = val;
  1930. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1931. rme96->wcreg |= val;
  1932. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1933. spin_unlock_irq(&rme96->lock);
  1934. return change;
  1935. }
  1936. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1937. {
  1938. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1939. uinfo->count = 1;
  1940. return 0;
  1941. }
  1942. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1943. {
  1944. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1945. return 0;
  1946. }
  1947. static int
  1948. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1949. {
  1950. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1951. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1952. uinfo->count = 2;
  1953. uinfo->value.integer.min = 0;
  1954. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1955. return 0;
  1956. }
  1957. static int
  1958. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1959. {
  1960. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1961. spin_lock_irq(&rme96->lock);
  1962. u->value.integer.value[0] = rme96->vol[0];
  1963. u->value.integer.value[1] = rme96->vol[1];
  1964. spin_unlock_irq(&rme96->lock);
  1965. return 0;
  1966. }
  1967. static int
  1968. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1969. {
  1970. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1971. int change = 0;
  1972. unsigned int vol, maxvol;
  1973. if (!RME96_HAS_ANALOG_OUT(rme96))
  1974. return -EINVAL;
  1975. maxvol = RME96_185X_MAX_OUT(rme96);
  1976. spin_lock_irq(&rme96->lock);
  1977. vol = u->value.integer.value[0];
  1978. if (vol != rme96->vol[0] && vol <= maxvol) {
  1979. rme96->vol[0] = vol;
  1980. change = 1;
  1981. }
  1982. vol = u->value.integer.value[1];
  1983. if (vol != rme96->vol[1] && vol <= maxvol) {
  1984. rme96->vol[1] = vol;
  1985. change = 1;
  1986. }
  1987. if (change)
  1988. snd_rme96_apply_dac_volume(rme96);
  1989. spin_unlock_irq(&rme96->lock);
  1990. return change;
  1991. }
  1992. static struct snd_kcontrol_new snd_rme96_controls[] = {
  1993. {
  1994. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1995. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  1996. .info = snd_rme96_control_spdif_info,
  1997. .get = snd_rme96_control_spdif_get,
  1998. .put = snd_rme96_control_spdif_put
  1999. },
  2000. {
  2001. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  2002. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2003. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  2004. .info = snd_rme96_control_spdif_stream_info,
  2005. .get = snd_rme96_control_spdif_stream_get,
  2006. .put = snd_rme96_control_spdif_stream_put
  2007. },
  2008. {
  2009. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2010. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2011. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2012. .info = snd_rme96_control_spdif_mask_info,
  2013. .get = snd_rme96_control_spdif_mask_get,
  2014. .private_value = IEC958_AES0_NONAUDIO |
  2015. IEC958_AES0_PROFESSIONAL |
  2016. IEC958_AES0_CON_EMPHASIS
  2017. },
  2018. {
  2019. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2020. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2021. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2022. .info = snd_rme96_control_spdif_mask_info,
  2023. .get = snd_rme96_control_spdif_mask_get,
  2024. .private_value = IEC958_AES0_NONAUDIO |
  2025. IEC958_AES0_PROFESSIONAL |
  2026. IEC958_AES0_PRO_EMPHASIS
  2027. },
  2028. {
  2029. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2030. .name = "Input Connector",
  2031. .info = snd_rme96_info_inputtype_control,
  2032. .get = snd_rme96_get_inputtype_control,
  2033. .put = snd_rme96_put_inputtype_control
  2034. },
  2035. {
  2036. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2037. .name = "Loopback Input",
  2038. .info = snd_rme96_info_loopback_control,
  2039. .get = snd_rme96_get_loopback_control,
  2040. .put = snd_rme96_put_loopback_control
  2041. },
  2042. {
  2043. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2044. .name = "Sample Clock Source",
  2045. .info = snd_rme96_info_clockmode_control,
  2046. .get = snd_rme96_get_clockmode_control,
  2047. .put = snd_rme96_put_clockmode_control
  2048. },
  2049. {
  2050. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2051. .name = "Monitor Tracks",
  2052. .info = snd_rme96_info_montracks_control,
  2053. .get = snd_rme96_get_montracks_control,
  2054. .put = snd_rme96_put_montracks_control
  2055. },
  2056. {
  2057. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2058. .name = "Attenuation",
  2059. .info = snd_rme96_info_attenuation_control,
  2060. .get = snd_rme96_get_attenuation_control,
  2061. .put = snd_rme96_put_attenuation_control
  2062. },
  2063. {
  2064. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2065. .name = "DAC Playback Volume",
  2066. .info = snd_rme96_dac_volume_info,
  2067. .get = snd_rme96_dac_volume_get,
  2068. .put = snd_rme96_dac_volume_put
  2069. }
  2070. };
  2071. static int
  2072. snd_rme96_create_switches(struct snd_card *card,
  2073. struct rme96 *rme96)
  2074. {
  2075. int idx, err;
  2076. struct snd_kcontrol *kctl;
  2077. for (idx = 0; idx < 7; idx++) {
  2078. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2079. return err;
  2080. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2081. rme96->spdif_ctl = kctl;
  2082. }
  2083. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2084. for (idx = 7; idx < 10; idx++)
  2085. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2086. return err;
  2087. }
  2088. return 0;
  2089. }
  2090. /*
  2091. * Card initialisation
  2092. */
  2093. static void snd_rme96_card_free(struct snd_card *card)
  2094. {
  2095. snd_rme96_free(card->private_data);
  2096. }
  2097. static int __devinit
  2098. snd_rme96_probe(struct pci_dev *pci,
  2099. const struct pci_device_id *pci_id)
  2100. {
  2101. static int dev;
  2102. struct rme96 *rme96;
  2103. struct snd_card *card;
  2104. int err;
  2105. u8 val;
  2106. if (dev >= SNDRV_CARDS) {
  2107. return -ENODEV;
  2108. }
  2109. if (!enable[dev]) {
  2110. dev++;
  2111. return -ENOENT;
  2112. }
  2113. err = snd_card_create(index[dev], id[dev], THIS_MODULE,
  2114. sizeof(struct rme96), &card);
  2115. if (err < 0)
  2116. return err;
  2117. card->private_free = snd_rme96_card_free;
  2118. rme96 = (struct rme96 *)card->private_data;
  2119. rme96->card = card;
  2120. rme96->pci = pci;
  2121. snd_card_set_dev(card, &pci->dev);
  2122. if ((err = snd_rme96_create(rme96)) < 0) {
  2123. snd_card_free(card);
  2124. return err;
  2125. }
  2126. strcpy(card->driver, "Digi96");
  2127. switch (rme96->pci->device) {
  2128. case PCI_DEVICE_ID_RME_DIGI96:
  2129. strcpy(card->shortname, "RME Digi96");
  2130. break;
  2131. case PCI_DEVICE_ID_RME_DIGI96_8:
  2132. strcpy(card->shortname, "RME Digi96/8");
  2133. break;
  2134. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2135. strcpy(card->shortname, "RME Digi96/8 PRO");
  2136. break;
  2137. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2138. pci_read_config_byte(rme96->pci, 8, &val);
  2139. if (val < 5) {
  2140. strcpy(card->shortname, "RME Digi96/8 PAD");
  2141. } else {
  2142. strcpy(card->shortname, "RME Digi96/8 PST");
  2143. }
  2144. break;
  2145. }
  2146. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2147. rme96->port, rme96->irq);
  2148. if ((err = snd_card_register(card)) < 0) {
  2149. snd_card_free(card);
  2150. return err;
  2151. }
  2152. pci_set_drvdata(pci, card);
  2153. dev++;
  2154. return 0;
  2155. }
  2156. static void __devexit snd_rme96_remove(struct pci_dev *pci)
  2157. {
  2158. snd_card_free(pci_get_drvdata(pci));
  2159. pci_set_drvdata(pci, NULL);
  2160. }
  2161. static struct pci_driver driver = {
  2162. .name = "RME Digi96",
  2163. .id_table = snd_rme96_ids,
  2164. .probe = snd_rme96_probe,
  2165. .remove = __devexit_p(snd_rme96_remove),
  2166. };
  2167. static int __init alsa_card_rme96_init(void)
  2168. {
  2169. return pci_register_driver(&driver);
  2170. }
  2171. static void __exit alsa_card_rme96_exit(void)
  2172. {
  2173. pci_unregister_driver(&driver);
  2174. }
  2175. module_init(alsa_card_rme96_init)
  2176. module_exit(alsa_card_rme96_exit)