ds1wm.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. /*
  2. * 1-wire busmaster driver for DS1WM and ASICs with embedded DS1WMs
  3. * such as HP iPAQs (including h5xxx, h2200, and devices with ASIC3
  4. * like hx4700).
  5. *
  6. * Copyright (c) 2004-2005, Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>
  7. * Copyright (c) 2004-2007, Matt Reimer <mreimer@vpop.net>
  8. *
  9. * Use consistent with the GNU GPL is permitted,
  10. * provided that this copyright notice is
  11. * preserved in its entirety in all copies and derived works.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/pm.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/err.h>
  19. #include <linux/delay.h>
  20. #include <linux/mfd/core.h>
  21. #include <linux/mfd/ds1wm.h>
  22. #include <asm/io.h>
  23. #include "../w1.h"
  24. #include "../w1_int.h"
  25. #define DS1WM_CMD 0x00 /* R/W 4 bits command */
  26. #define DS1WM_DATA 0x01 /* R/W 8 bits, transmit/receive buffer */
  27. #define DS1WM_INT 0x02 /* R/W interrupt status */
  28. #define DS1WM_INT_EN 0x03 /* R/W interrupt enable */
  29. #define DS1WM_CLKDIV 0x04 /* R/W 5 bits of divisor and pre-scale */
  30. #define DS1WM_CMD_1W_RESET (1 << 0) /* force reset on 1-wire bus */
  31. #define DS1WM_CMD_SRA (1 << 1) /* enable Search ROM accelerator mode */
  32. #define DS1WM_CMD_DQ_OUTPUT (1 << 2) /* write only - forces bus low */
  33. #define DS1WM_CMD_DQ_INPUT (1 << 3) /* read only - reflects state of bus */
  34. #define DS1WM_CMD_RST (1 << 5) /* software reset */
  35. #define DS1WM_CMD_OD (1 << 7) /* overdrive */
  36. #define DS1WM_INT_PD (1 << 0) /* presence detect */
  37. #define DS1WM_INT_PDR (1 << 1) /* presence detect result */
  38. #define DS1WM_INT_TBE (1 << 2) /* tx buffer empty */
  39. #define DS1WM_INT_TSRE (1 << 3) /* tx shift register empty */
  40. #define DS1WM_INT_RBF (1 << 4) /* rx buffer full */
  41. #define DS1WM_INT_RSRF (1 << 5) /* rx shift register full */
  42. #define DS1WM_INTEN_EPD (1 << 0) /* enable presence detect int */
  43. #define DS1WM_INTEN_IAS (1 << 1) /* INTR active state */
  44. #define DS1WM_INTEN_ETBE (1 << 2) /* enable tx buffer empty int */
  45. #define DS1WM_INTEN_ETMT (1 << 3) /* enable tx shift register empty int */
  46. #define DS1WM_INTEN_ERBF (1 << 4) /* enable rx buffer full int */
  47. #define DS1WM_INTEN_ERSRF (1 << 5) /* enable rx shift register full int */
  48. #define DS1WM_INTEN_DQO (1 << 6) /* enable direct bus driving ops */
  49. #define DS1WM_TIMEOUT (HZ * 5)
  50. static struct {
  51. unsigned long freq;
  52. unsigned long divisor;
  53. } freq[] = {
  54. { 4000000, 0x8 },
  55. { 5000000, 0x2 },
  56. { 6000000, 0x5 },
  57. { 7000000, 0x3 },
  58. { 8000000, 0xc },
  59. { 10000000, 0x6 },
  60. { 12000000, 0x9 },
  61. { 14000000, 0x7 },
  62. { 16000000, 0x10 },
  63. { 20000000, 0xa },
  64. { 24000000, 0xd },
  65. { 28000000, 0xb },
  66. { 32000000, 0x14 },
  67. { 40000000, 0xe },
  68. { 48000000, 0x11 },
  69. { 56000000, 0xf },
  70. { 64000000, 0x18 },
  71. { 80000000, 0x12 },
  72. { 96000000, 0x15 },
  73. { 112000000, 0x13 },
  74. { 128000000, 0x1c },
  75. };
  76. struct ds1wm_data {
  77. void __iomem *map;
  78. int bus_shift; /* # of shifts to calc register offsets */
  79. struct platform_device *pdev;
  80. struct mfd_cell *cell;
  81. int irq;
  82. int active_high;
  83. int slave_present;
  84. void *reset_complete;
  85. void *read_complete;
  86. void *write_complete;
  87. u8 read_byte; /* last byte received */
  88. };
  89. static inline void ds1wm_write_register(struct ds1wm_data *ds1wm_data, u32 reg,
  90. u8 val)
  91. {
  92. __raw_writeb(val, ds1wm_data->map + (reg << ds1wm_data->bus_shift));
  93. }
  94. static inline u8 ds1wm_read_register(struct ds1wm_data *ds1wm_data, u32 reg)
  95. {
  96. return __raw_readb(ds1wm_data->map + (reg << ds1wm_data->bus_shift));
  97. }
  98. static irqreturn_t ds1wm_isr(int isr, void *data)
  99. {
  100. struct ds1wm_data *ds1wm_data = data;
  101. u8 intr = ds1wm_read_register(ds1wm_data, DS1WM_INT);
  102. ds1wm_data->slave_present = (intr & DS1WM_INT_PDR) ? 0 : 1;
  103. if ((intr & DS1WM_INT_PD) && ds1wm_data->reset_complete)
  104. complete(ds1wm_data->reset_complete);
  105. if ((intr & DS1WM_INT_TSRE) && ds1wm_data->write_complete)
  106. complete(ds1wm_data->write_complete);
  107. if (intr & DS1WM_INT_RBF) {
  108. ds1wm_data->read_byte = ds1wm_read_register(ds1wm_data,
  109. DS1WM_DATA);
  110. if (ds1wm_data->read_complete)
  111. complete(ds1wm_data->read_complete);
  112. }
  113. return IRQ_HANDLED;
  114. }
  115. static int ds1wm_reset(struct ds1wm_data *ds1wm_data)
  116. {
  117. unsigned long timeleft;
  118. DECLARE_COMPLETION_ONSTACK(reset_done);
  119. ds1wm_data->reset_complete = &reset_done;
  120. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, DS1WM_INTEN_EPD |
  121. (ds1wm_data->active_high ? DS1WM_INTEN_IAS : 0));
  122. ds1wm_write_register(ds1wm_data, DS1WM_CMD, DS1WM_CMD_1W_RESET);
  123. timeleft = wait_for_completion_timeout(&reset_done, DS1WM_TIMEOUT);
  124. ds1wm_data->reset_complete = NULL;
  125. if (!timeleft) {
  126. dev_err(&ds1wm_data->pdev->dev, "reset failed\n");
  127. return 1;
  128. }
  129. /* Wait for the end of the reset. According to the specs, the time
  130. * from when the interrupt is asserted to the end of the reset is:
  131. * tRSTH - tPDH - tPDL - tPDI
  132. * 625 us - 60 us - 240 us - 100 ns = 324.9 us
  133. *
  134. * We'll wait a bit longer just to be sure.
  135. * Was udelay(500), but if it is going to busywait the cpu that long,
  136. * might as well come back later.
  137. */
  138. msleep(1);
  139. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN,
  140. DS1WM_INTEN_ERBF | DS1WM_INTEN_ETMT | DS1WM_INTEN_EPD |
  141. (ds1wm_data->active_high ? DS1WM_INTEN_IAS : 0));
  142. if (!ds1wm_data->slave_present) {
  143. dev_dbg(&ds1wm_data->pdev->dev, "reset: no devices found\n");
  144. return 1;
  145. }
  146. return 0;
  147. }
  148. static int ds1wm_write(struct ds1wm_data *ds1wm_data, u8 data)
  149. {
  150. DECLARE_COMPLETION_ONSTACK(write_done);
  151. ds1wm_data->write_complete = &write_done;
  152. ds1wm_write_register(ds1wm_data, DS1WM_DATA, data);
  153. wait_for_completion_timeout(&write_done, DS1WM_TIMEOUT);
  154. ds1wm_data->write_complete = NULL;
  155. return 0;
  156. }
  157. static int ds1wm_read(struct ds1wm_data *ds1wm_data, unsigned char write_data)
  158. {
  159. DECLARE_COMPLETION_ONSTACK(read_done);
  160. ds1wm_data->read_complete = &read_done;
  161. ds1wm_write(ds1wm_data, write_data);
  162. wait_for_completion_timeout(&read_done, DS1WM_TIMEOUT);
  163. ds1wm_data->read_complete = NULL;
  164. return ds1wm_data->read_byte;
  165. }
  166. static int ds1wm_find_divisor(int gclk)
  167. {
  168. int i;
  169. for (i = 0; i < ARRAY_SIZE(freq); i++)
  170. if (gclk <= freq[i].freq)
  171. return freq[i].divisor;
  172. return 0;
  173. }
  174. static void ds1wm_up(struct ds1wm_data *ds1wm_data)
  175. {
  176. int divisor;
  177. struct ds1wm_driver_data *plat = ds1wm_data->cell->driver_data;
  178. if (ds1wm_data->cell->enable)
  179. ds1wm_data->cell->enable(ds1wm_data->pdev);
  180. divisor = ds1wm_find_divisor(plat->clock_rate);
  181. if (divisor == 0) {
  182. dev_err(&ds1wm_data->pdev->dev,
  183. "no suitable divisor for %dHz clock\n",
  184. plat->clock_rate);
  185. return;
  186. }
  187. ds1wm_write_register(ds1wm_data, DS1WM_CLKDIV, divisor);
  188. /* Let the w1 clock stabilize. */
  189. msleep(1);
  190. ds1wm_reset(ds1wm_data);
  191. }
  192. static void ds1wm_down(struct ds1wm_data *ds1wm_data)
  193. {
  194. ds1wm_reset(ds1wm_data);
  195. /* Disable interrupts. */
  196. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN,
  197. ds1wm_data->active_high ? DS1WM_INTEN_IAS : 0);
  198. if (ds1wm_data->cell->disable)
  199. ds1wm_data->cell->disable(ds1wm_data->pdev);
  200. }
  201. /* --------------------------------------------------------------------- */
  202. /* w1 methods */
  203. static u8 ds1wm_read_byte(void *data)
  204. {
  205. struct ds1wm_data *ds1wm_data = data;
  206. return ds1wm_read(ds1wm_data, 0xff);
  207. }
  208. static void ds1wm_write_byte(void *data, u8 byte)
  209. {
  210. struct ds1wm_data *ds1wm_data = data;
  211. ds1wm_write(ds1wm_data, byte);
  212. }
  213. static u8 ds1wm_reset_bus(void *data)
  214. {
  215. struct ds1wm_data *ds1wm_data = data;
  216. ds1wm_reset(ds1wm_data);
  217. return 0;
  218. }
  219. static void ds1wm_search(void *data, struct w1_master *master_dev,
  220. u8 search_type, w1_slave_found_callback slave_found)
  221. {
  222. struct ds1wm_data *ds1wm_data = data;
  223. int i;
  224. unsigned long long rom_id;
  225. /* XXX We need to iterate for multiple devices per the DS1WM docs.
  226. * See http://www.maxim-ic.com/appnotes.cfm/appnote_number/120. */
  227. if (ds1wm_reset(ds1wm_data))
  228. return;
  229. ds1wm_write(ds1wm_data, search_type);
  230. ds1wm_write_register(ds1wm_data, DS1WM_CMD, DS1WM_CMD_SRA);
  231. for (rom_id = 0, i = 0; i < 16; i++) {
  232. unsigned char resp, r, d;
  233. resp = ds1wm_read(ds1wm_data, 0x00);
  234. r = ((resp & 0x02) >> 1) |
  235. ((resp & 0x08) >> 2) |
  236. ((resp & 0x20) >> 3) |
  237. ((resp & 0x80) >> 4);
  238. d = ((resp & 0x01) >> 0) |
  239. ((resp & 0x04) >> 1) |
  240. ((resp & 0x10) >> 2) |
  241. ((resp & 0x40) >> 3);
  242. rom_id |= (unsigned long long) r << (i * 4);
  243. }
  244. dev_dbg(&ds1wm_data->pdev->dev, "found 0x%08llX\n", rom_id);
  245. ds1wm_write_register(ds1wm_data, DS1WM_CMD, ~DS1WM_CMD_SRA);
  246. ds1wm_reset(ds1wm_data);
  247. slave_found(master_dev, rom_id);
  248. }
  249. /* --------------------------------------------------------------------- */
  250. static struct w1_bus_master ds1wm_master = {
  251. .read_byte = ds1wm_read_byte,
  252. .write_byte = ds1wm_write_byte,
  253. .reset_bus = ds1wm_reset_bus,
  254. .search = ds1wm_search,
  255. };
  256. static int ds1wm_probe(struct platform_device *pdev)
  257. {
  258. struct ds1wm_data *ds1wm_data;
  259. struct ds1wm_driver_data *plat;
  260. struct resource *res;
  261. struct mfd_cell *cell;
  262. int ret;
  263. if (!pdev)
  264. return -ENODEV;
  265. cell = pdev->dev.platform_data;
  266. if (!cell)
  267. return -ENODEV;
  268. ds1wm_data = kzalloc(sizeof(*ds1wm_data), GFP_KERNEL);
  269. if (!ds1wm_data)
  270. return -ENOMEM;
  271. platform_set_drvdata(pdev, ds1wm_data);
  272. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  273. if (!res) {
  274. ret = -ENXIO;
  275. goto err0;
  276. }
  277. ds1wm_data->map = ioremap(res->start, resource_size(res));
  278. if (!ds1wm_data->map) {
  279. ret = -ENOMEM;
  280. goto err0;
  281. }
  282. plat = cell->driver_data;
  283. /* calculate bus shift from mem resource */
  284. ds1wm_data->bus_shift = resource_size(res) >> 3;
  285. ds1wm_data->pdev = pdev;
  286. ds1wm_data->cell = cell;
  287. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  288. if (!res) {
  289. ret = -ENXIO;
  290. goto err1;
  291. }
  292. ds1wm_data->irq = res->start;
  293. ds1wm_data->active_high = plat->active_high;
  294. if (res->flags & IORESOURCE_IRQ_HIGHEDGE)
  295. set_irq_type(ds1wm_data->irq, IRQ_TYPE_EDGE_RISING);
  296. if (res->flags & IORESOURCE_IRQ_LOWEDGE)
  297. set_irq_type(ds1wm_data->irq, IRQ_TYPE_EDGE_FALLING);
  298. ret = request_irq(ds1wm_data->irq, ds1wm_isr, IRQF_DISABLED,
  299. "ds1wm", ds1wm_data);
  300. if (ret)
  301. goto err1;
  302. ds1wm_up(ds1wm_data);
  303. ds1wm_master.data = (void *)ds1wm_data;
  304. ret = w1_add_master_device(&ds1wm_master);
  305. if (ret)
  306. goto err2;
  307. return 0;
  308. err2:
  309. ds1wm_down(ds1wm_data);
  310. free_irq(ds1wm_data->irq, ds1wm_data);
  311. err1:
  312. iounmap(ds1wm_data->map);
  313. err0:
  314. kfree(ds1wm_data);
  315. return ret;
  316. }
  317. #ifdef CONFIG_PM
  318. static int ds1wm_suspend(struct platform_device *pdev, pm_message_t state)
  319. {
  320. struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
  321. ds1wm_down(ds1wm_data);
  322. return 0;
  323. }
  324. static int ds1wm_resume(struct platform_device *pdev)
  325. {
  326. struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
  327. ds1wm_up(ds1wm_data);
  328. return 0;
  329. }
  330. #else
  331. #define ds1wm_suspend NULL
  332. #define ds1wm_resume NULL
  333. #endif
  334. static int ds1wm_remove(struct platform_device *pdev)
  335. {
  336. struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
  337. w1_remove_master_device(&ds1wm_master);
  338. ds1wm_down(ds1wm_data);
  339. free_irq(ds1wm_data->irq, ds1wm_data);
  340. iounmap(ds1wm_data->map);
  341. kfree(ds1wm_data);
  342. return 0;
  343. }
  344. static struct platform_driver ds1wm_driver = {
  345. .driver = {
  346. .name = "ds1wm",
  347. },
  348. .probe = ds1wm_probe,
  349. .remove = ds1wm_remove,
  350. .suspend = ds1wm_suspend,
  351. .resume = ds1wm_resume
  352. };
  353. static int __init ds1wm_init(void)
  354. {
  355. printk("DS1WM w1 busmaster driver - (c) 2004 Szabolcs Gyurko\n");
  356. return platform_driver_register(&ds1wm_driver);
  357. }
  358. static void __exit ds1wm_exit(void)
  359. {
  360. platform_driver_unregister(&ds1wm_driver);
  361. }
  362. module_init(ds1wm_init);
  363. module_exit(ds1wm_exit);
  364. MODULE_LICENSE("GPL");
  365. MODULE_AUTHOR("Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>, "
  366. "Matt Reimer <mreimer@vpop.net>");
  367. MODULE_DESCRIPTION("DS1WM w1 busmaster driver");