viamode.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. struct res_map_refresh res_map_refresh_tbl[] = {
  20. /*hres, vres, vclock, vmode_refresh*/
  21. {480, 640, RES_480X640_60HZ_PIXCLOCK, 60},
  22. {640, 480, RES_640X480_60HZ_PIXCLOCK, 60},
  23. {640, 480, RES_640X480_75HZ_PIXCLOCK, 75},
  24. {640, 480, RES_640X480_85HZ_PIXCLOCK, 85},
  25. {640, 480, RES_640X480_100HZ_PIXCLOCK, 100},
  26. {640, 480, RES_640X480_120HZ_PIXCLOCK, 120},
  27. {720, 480, RES_720X480_60HZ_PIXCLOCK, 60},
  28. {720, 576, RES_720X576_60HZ_PIXCLOCK, 60},
  29. {800, 480, RES_800X480_60HZ_PIXCLOCK, 60},
  30. {800, 600, RES_800X600_60HZ_PIXCLOCK, 60},
  31. {800, 600, RES_800X600_75HZ_PIXCLOCK, 75},
  32. {800, 600, RES_800X600_85HZ_PIXCLOCK, 85},
  33. {800, 600, RES_800X600_100HZ_PIXCLOCK, 100},
  34. {800, 600, RES_800X600_120HZ_PIXCLOCK, 120},
  35. {848, 480, RES_848X480_60HZ_PIXCLOCK, 60},
  36. {856, 480, RES_856X480_60HZ_PIXCLOCK, 60},
  37. {1024, 512, RES_1024X512_60HZ_PIXCLOCK, 60},
  38. {1024, 600, RES_1024X600_60HZ_PIXCLOCK, 60},
  39. {1024, 768, RES_1024X768_60HZ_PIXCLOCK, 60},
  40. {1024, 768, RES_1024X768_75HZ_PIXCLOCK, 75},
  41. {1024, 768, RES_1024X768_85HZ_PIXCLOCK, 85},
  42. {1024, 768, RES_1024X768_100HZ_PIXCLOCK, 100},
  43. /* {1152,864, RES_1152X864_70HZ_PIXCLOCK, 70},*/
  44. {1152, 864, RES_1152X864_75HZ_PIXCLOCK, 75},
  45. {1280, 768, RES_1280X768_60HZ_PIXCLOCK, 60},
  46. {1280, 800, RES_1280X800_60HZ_PIXCLOCK, 60},
  47. {1280, 960, RES_1280X960_60HZ_PIXCLOCK, 60},
  48. {1280, 1024, RES_1280X1024_60HZ_PIXCLOCK, 60},
  49. {1280, 1024, RES_1280X1024_75HZ_PIXCLOCK, 75},
  50. {1280, 1024, RES_1280X768_85HZ_PIXCLOCK, 85},
  51. {1440, 1050, RES_1440X1050_60HZ_PIXCLOCK, 60},
  52. {1600, 1200, RES_1600X1200_60HZ_PIXCLOCK, 60},
  53. {1600, 1200, RES_1600X1200_75HZ_PIXCLOCK, 75},
  54. {1280, 720, RES_1280X720_60HZ_PIXCLOCK, 60},
  55. {1920, 1080, RES_1920X1080_60HZ_PIXCLOCK, 60},
  56. {1400, 1050, RES_1400X1050_60HZ_PIXCLOCK, 60},
  57. {1400, 1050, RES_1400X1050_75HZ_PIXCLOCK, 75},
  58. {1368, 768, RES_1368X768_60HZ_PIXCLOCK, 60},
  59. {960, 600, RES_960X600_60HZ_PIXCLOCK, 60},
  60. {1000, 600, RES_1000X600_60HZ_PIXCLOCK, 60},
  61. {1024, 576, RES_1024X576_60HZ_PIXCLOCK, 60},
  62. {1088, 612, RES_1088X612_60HZ_PIXCLOCK, 60},
  63. {1152, 720, RES_1152X720_60HZ_PIXCLOCK, 60},
  64. {1200, 720, RES_1200X720_60HZ_PIXCLOCK, 60},
  65. {1280, 600, RES_1280X600_60HZ_PIXCLOCK, 60},
  66. {1280, 720, RES_1280X720_50HZ_PIXCLOCK, 50},
  67. {1280, 768, RES_1280X768_50HZ_PIXCLOCK, 50},
  68. {1360, 768, RES_1360X768_60HZ_PIXCLOCK, 60},
  69. {1366, 768, RES_1366X768_50HZ_PIXCLOCK, 50},
  70. {1366, 768, RES_1366X768_60HZ_PIXCLOCK, 60},
  71. {1440, 900, RES_1440X900_60HZ_PIXCLOCK, 60},
  72. {1440, 900, RES_1440X900_75HZ_PIXCLOCK, 75},
  73. {1600, 900, RES_1600X900_60HZ_PIXCLOCK, 60},
  74. {1600, 1024, RES_1600X1024_60HZ_PIXCLOCK, 60},
  75. {1680, 1050, RES_1680X1050_60HZ_PIXCLOCK, 60},
  76. {1680, 1050, RES_1680X1050_75HZ_PIXCLOCK, 75},
  77. {1792, 1344, RES_1792X1344_60HZ_PIXCLOCK, 60},
  78. {1856, 1392, RES_1856X1392_60HZ_PIXCLOCK, 60},
  79. {1920, 1200, RES_1920X1200_60HZ_PIXCLOCK, 60},
  80. {1920, 1440, RES_1920X1440_60HZ_PIXCLOCK, 60},
  81. {1920, 1440, RES_1920X1440_75HZ_PIXCLOCK, 75},
  82. {2048, 1536, RES_2048X1536_60HZ_PIXCLOCK, 60}
  83. };
  84. struct io_reg CN400_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  85. {VIASR, SR15, 0x02, 0x02},
  86. {VIASR, SR16, 0xBF, 0x08},
  87. {VIASR, SR17, 0xFF, 0x1F},
  88. {VIASR, SR18, 0xFF, 0x4E},
  89. {VIASR, SR1A, 0xFB, 0x08},
  90. {VIASR, SR1E, 0x0F, 0x01},
  91. {VIASR, SR2A, 0xFF, 0x00},
  92. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  93. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  94. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  95. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  96. {VIACR, CR32, 0xFF, 0x00},
  97. {VIACR, CR33, 0xFF, 0x00},
  98. {VIACR, CR34, 0xFF, 0x00},
  99. {VIACR, CR35, 0xFF, 0x00},
  100. {VIACR, CR36, 0x08, 0x00},
  101. {VIACR, CR62, 0xFF, 0x00}, /* Secondary Display Starting Address */
  102. {VIACR, CR63, 0xFF, 0x00}, /* Secondary Display Starting Address */
  103. {VIACR, CR64, 0xFF, 0x00}, /* Secondary Display Starting Address */
  104. {VIACR, CR69, 0xFF, 0x00},
  105. {VIACR, CR6A, 0xFF, 0x40},
  106. {VIACR, CR6B, 0xFF, 0x00},
  107. {VIACR, CR6C, 0xFF, 0x00},
  108. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  109. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  110. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  111. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  112. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  113. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  114. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  115. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  116. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  117. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  118. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  119. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  120. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  121. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  122. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  123. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  124. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  125. {VIACR, CR8B, 0xFF, 0x69}, /* LCD Power Sequence Control 0 */
  126. {VIACR, CR8C, 0xFF, 0x57}, /* LCD Power Sequence Control 1 */
  127. {VIACR, CR8D, 0xFF, 0x00}, /* LCD Power Sequence Control 2 */
  128. {VIACR, CR8E, 0xFF, 0x7B}, /* LCD Power Sequence Control 3 */
  129. {VIACR, CR8F, 0xFF, 0x03}, /* LCD Power Sequence Control 4 */
  130. {VIACR, CR90, 0xFF, 0x30}, /* LCD Power Sequence Control 5 */
  131. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  132. {VIACR, CR96, 0xFF, 0x00},
  133. {VIACR, CR97, 0xFF, 0x00},
  134. {VIACR, CR99, 0xFF, 0x00},
  135. {VIACR, CR9B, 0xFF, 0x00}
  136. };
  137. /* Video Mode Table for VT3314 chipset*/
  138. /* Common Setting for Video Mode */
  139. struct io_reg CN700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  140. {VIASR, SR15, 0x02, 0x02},
  141. {VIASR, SR16, 0xBF, 0x08},
  142. {VIASR, SR17, 0xFF, 0x1F},
  143. {VIASR, SR18, 0xFF, 0x4E},
  144. {VIASR, SR1A, 0xFB, 0x82},
  145. {VIASR, SR1B, 0xFF, 0xF0},
  146. {VIASR, SR1F, 0xFF, 0x00},
  147. {VIASR, SR1E, 0xFF, 0x01},
  148. {VIASR, SR22, 0xFF, 0x1F},
  149. {VIASR, SR2A, 0x0F, 0x00},
  150. {VIASR, SR2E, 0xFF, 0xFF},
  151. {VIASR, SR3F, 0xFF, 0xFF},
  152. {VIASR, SR40, 0xF7, 0x00},
  153. {VIASR, CR30, 0xFF, 0x04},
  154. {VIACR, CR32, 0xFF, 0x00},
  155. {VIACR, CR33, 0x7F, 0x00},
  156. {VIACR, CR34, 0xFF, 0x00},
  157. {VIACR, CR35, 0xFF, 0x00},
  158. {VIACR, CR36, 0xFF, 0x31},
  159. {VIACR, CR41, 0xFF, 0x80},
  160. {VIACR, CR42, 0xFF, 0x00},
  161. {VIACR, CR55, 0x80, 0x00},
  162. {VIACR, CR5D, 0x80, 0x00}, /*Horizontal Retrace Start bit[11] should be 0*/
  163. {VIACR, CR62, 0xFF, 0x00}, /* Secondary Display Starting Address */
  164. {VIACR, CR63, 0xFF, 0x00}, /* Secondary Display Starting Address */
  165. {VIACR, CR64, 0xFF, 0x00}, /* Secondary Display Starting Address */
  166. {VIACR, CR68, 0xFF, 0x67}, /* Default FIFO For IGA2 */
  167. {VIACR, CR69, 0xFF, 0x00},
  168. {VIACR, CR6A, 0xFD, 0x40},
  169. {VIACR, CR6B, 0xFF, 0x00},
  170. {VIACR, CR6C, 0xFF, 0x00},
  171. {VIACR, CR77, 0xFF, 0x00}, /* LCD scaling Factor */
  172. {VIACR, CR78, 0xFF, 0x00}, /* LCD scaling Factor */
  173. {VIACR, CR79, 0xFF, 0x00}, /* LCD scaling Factor */
  174. {VIACR, CR9F, 0x03, 0x00}, /* LCD scaling Factor */
  175. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  176. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  177. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  178. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  179. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  180. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  181. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  182. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  183. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  184. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  185. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  186. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  187. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  188. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  189. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  190. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  191. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  192. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  193. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  194. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  195. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  196. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  197. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  198. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  199. {VIACR, CR96, 0xFF, 0x00},
  200. {VIACR, CR97, 0xFF, 0x00},
  201. {VIACR, CR99, 0xFF, 0x00},
  202. {VIACR, CR9B, 0xFF, 0x00},
  203. {VIACR, CR9D, 0xFF, 0x80},
  204. {VIACR, CR9E, 0xFF, 0x80}
  205. };
  206. struct io_reg KM400_ModeXregs[] = {
  207. {VIASR, SR10, 0xFF, 0x01}, /* Unlock Register */
  208. {VIASR, SR16, 0xFF, 0x08}, /* Display FIFO threshold Control */
  209. {VIASR, SR17, 0xFF, 0x1F}, /* Display FIFO Control */
  210. {VIASR, SR18, 0xFF, 0x4E}, /* GFX PREQ threshold */
  211. {VIASR, SR1A, 0xFF, 0x0a}, /* GFX PREQ threshold */
  212. {VIASR, SR1F, 0xFF, 0x00}, /* Memory Control 0 */
  213. {VIASR, SR1B, 0xFF, 0xF0}, /* Power Management Control 0 */
  214. {VIASR, SR1E, 0xFF, 0x01}, /* Power Management Control */
  215. {VIASR, SR20, 0xFF, 0x00}, /* Sequencer Arbiter Control 0 */
  216. {VIASR, SR21, 0xFF, 0x00}, /* Sequencer Arbiter Control 1 */
  217. {VIASR, SR22, 0xFF, 0x1F}, /* Display Arbiter Control 1 */
  218. {VIASR, SR2A, 0xFF, 0x00}, /* Power Management Control 5 */
  219. {VIASR, SR2D, 0xFF, 0xFF}, /* Power Management Control 1 */
  220. {VIASR, SR2E, 0xFF, 0xFF}, /* Power Management Control 2 */
  221. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  222. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  223. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  224. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  225. {VIACR, CR33, 0xFF, 0x00},
  226. {VIACR, CR55, 0x80, 0x00},
  227. {VIACR, CR5D, 0x80, 0x00},
  228. {VIACR, CR36, 0xFF, 0x01}, /* Power Mangement 3 */
  229. {VIACR, CR62, 0xFF, 0x00}, /* Secondary Display Starting Address */
  230. {VIACR, CR63, 0xFF, 0x00}, /* Secondary Display Starting Address */
  231. {VIACR, CR64, 0xFF, 0x00}, /* Secondary Display Starting Address */
  232. {VIACR, CR68, 0xFF, 0x67}, /* Default FIFO For IGA2 */
  233. {VIACR, CR6A, 0x20, 0x20}, /* Extended FIFO On */
  234. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  235. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  236. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  237. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  238. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  239. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  240. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  241. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  242. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  243. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  244. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  245. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  246. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  247. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  248. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  249. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  250. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  251. {VIACR, CR8B, 0xFF, 0x2D}, /* LCD Power Sequence Control 0 */
  252. {VIACR, CR8C, 0xFF, 0x2D}, /* LCD Power Sequence Control 1 */
  253. {VIACR, CR8D, 0xFF, 0xC8}, /* LCD Power Sequence Control 2 */
  254. {VIACR, CR8E, 0xFF, 0x36}, /* LCD Power Sequence Control 3 */
  255. {VIACR, CR8F, 0xFF, 0x00}, /* LCD Power Sequence Control 4 */
  256. {VIACR, CR90, 0xFF, 0x10}, /* LCD Power Sequence Control 5 */
  257. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  258. {VIACR, CR96, 0xFF, 0x03}, /* DVP0 ; DVP0 Clock Skew */
  259. {VIACR, CR97, 0xFF, 0x03}, /* DFP high ; DFPH Clock Skew */
  260. {VIACR, CR99, 0xFF, 0x03}, /* DFP low ; DFPL Clock Skew*/
  261. {VIACR, CR9B, 0xFF, 0x07} /* DVI on DVP1 ; DVP1 Clock Skew*/
  262. };
  263. /* For VT3324: Common Setting for Video Mode */
  264. struct io_reg CX700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  265. {VIASR, SR15, 0x02, 0x02},
  266. {VIASR, SR16, 0xBF, 0x08},
  267. {VIASR, SR17, 0xFF, 0x1F},
  268. {VIASR, SR18, 0xFF, 0x4E},
  269. {VIASR, SR1A, 0xFB, 0x08},
  270. {VIASR, SR1B, 0xFF, 0xF0},
  271. {VIASR, SR1E, 0xFF, 0x01},
  272. {VIASR, SR2A, 0xFF, 0x00},
  273. {VIASR, SR2D, 0xFF, 0xFF}, /* VCK and LCK PLL power on. */
  274. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  275. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  276. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  277. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  278. {VIACR, CR32, 0xFF, 0x00},
  279. {VIACR, CR33, 0xFF, 0x00},
  280. {VIACR, CR34, 0xFF, 0x00},
  281. {VIACR, CR35, 0xFF, 0x00},
  282. {VIACR, CR36, 0x08, 0x00},
  283. {VIACR, CR47, 0xC8, 0x00}, /* Clear VCK Plus. */
  284. {VIACR, CR62, 0xFF, 0x00}, /* Secondary Display Starting Address */
  285. {VIACR, CR63, 0xFF, 0x00}, /* Secondary Display Starting Address */
  286. {VIACR, CR64, 0xFF, 0x00}, /* Secondary Display Starting Address */
  287. {VIACR, CRA3, 0xFF, 0x00}, /* Secondary Display Starting Address */
  288. {VIACR, CR69, 0xFF, 0x00},
  289. {VIACR, CR6A, 0xFF, 0x40},
  290. {VIACR, CR6B, 0xFF, 0x00},
  291. {VIACR, CR6C, 0xFF, 0x00},
  292. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  293. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  294. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  295. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  296. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  297. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  298. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  299. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  300. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  301. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  302. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  303. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  304. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  305. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  306. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  307. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  308. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  309. {VIACR, CRD4, 0xFF, 0x81}, /* Second power sequence control */
  310. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  311. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  312. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  313. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  314. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  315. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  316. {VIACR, CR91, 0xFF, 0x80}, /* 24/12 bit LVDS Data off */
  317. {VIACR, CR96, 0xFF, 0x00},
  318. {VIACR, CR97, 0xFF, 0x00},
  319. {VIACR, CR99, 0xFF, 0x00},
  320. {VIACR, CR9B, 0xFF, 0x00},
  321. {VIACR, CRD2, 0xFF, 0xFF} /* TMDS/LVDS control register. */
  322. };
  323. /* For VT3353: Common Setting for Video Mode */
  324. struct io_reg VX800_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  325. {VIASR, SR15, 0x02, 0x02},
  326. {VIASR, SR16, 0xBF, 0x08},
  327. {VIASR, SR17, 0xFF, 0x1F},
  328. {VIASR, SR18, 0xFF, 0x4E},
  329. {VIASR, SR1A, 0xFB, 0x08},
  330. {VIASR, SR1B, 0xFF, 0xF0},
  331. {VIASR, SR1E, 0xFF, 0x01},
  332. {VIASR, SR2A, 0xFF, 0x00},
  333. {VIASR, SR2D, 0xFF, 0xFF}, /* VCK and LCK PLL power on. */
  334. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  335. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  336. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  337. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  338. {VIACR, CR32, 0xFF, 0x00},
  339. {VIACR, CR33, 0xFF, 0x00},
  340. {VIACR, CR34, 0xFF, 0x00},
  341. {VIACR, CR35, 0xFF, 0x00},
  342. {VIACR, CR36, 0x08, 0x00},
  343. {VIACR, CR47, 0xC8, 0x00}, /* Clear VCK Plus. */
  344. {VIACR, CR62, 0xFF, 0x00}, /* Secondary Display Starting Address */
  345. {VIACR, CR63, 0xFF, 0x00}, /* Secondary Display Starting Address */
  346. {VIACR, CR64, 0xFF, 0x00}, /* Secondary Display Starting Address */
  347. {VIACR, CRA3, 0xFF, 0x00}, /* Secondary Display Starting Address */
  348. {VIACR, CR69, 0xFF, 0x00},
  349. {VIACR, CR6A, 0xFF, 0x40},
  350. {VIACR, CR6B, 0xFF, 0x00},
  351. {VIACR, CR6C, 0xFF, 0x00},
  352. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  353. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  354. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  355. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  356. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  357. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  358. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  359. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  360. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  361. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  362. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  363. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  364. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  365. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  366. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  367. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  368. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  369. {VIACR, CRD4, 0xFF, 0x81}, /* Second power sequence control */
  370. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  371. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  372. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  373. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  374. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  375. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  376. {VIACR, CR91, 0xFF, 0x80}, /* 24/12 bit LVDS Data off */
  377. {VIACR, CR96, 0xFF, 0x00},
  378. {VIACR, CR97, 0xFF, 0x00},
  379. {VIACR, CR99, 0xFF, 0x00},
  380. {VIACR, CR9B, 0xFF, 0x00},
  381. {VIACR, CRD2, 0xFF, 0xFF} /* TMDS/LVDS control register. */
  382. };
  383. /* Video Mode Table */
  384. /* Common Setting for Video Mode */
  385. struct io_reg CLE266_ModeXregs[] = { {VIASR, SR1E, 0xF0, 0x00},
  386. {VIASR, SR2A, 0x0F, 0x00},
  387. {VIASR, SR15, 0x02, 0x02},
  388. {VIASR, SR16, 0xBF, 0x08},
  389. {VIASR, SR17, 0xFF, 0x1F},
  390. {VIASR, SR18, 0xFF, 0x4E},
  391. {VIASR, SR1A, 0xFB, 0x08},
  392. {VIACR, CR32, 0xFF, 0x00},
  393. {VIACR, CR34, 0xFF, 0x00},
  394. {VIACR, CR35, 0xFF, 0x00},
  395. {VIACR, CR36, 0x08, 0x00},
  396. {VIACR, CR6A, 0xFF, 0x80},
  397. {VIACR, CR6A, 0xFF, 0xC0},
  398. {VIACR, CR55, 0x80, 0x00},
  399. {VIACR, CR5D, 0x80, 0x00},
  400. {VIAGR, GR20, 0xFF, 0x00},
  401. {VIAGR, GR21, 0xFF, 0x00},
  402. {VIAGR, GR22, 0xFF, 0x00},
  403. /* LCD Parameters */
  404. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Parameter 1 */
  405. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Parameter 2 */
  406. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Parameter 3 */
  407. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Parameter 4 */
  408. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Parameter 5 */
  409. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Parameter 6 */
  410. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Parameter 7 */
  411. {VIACR, CR81, 0xFF, 0x13}, /* LCD Parameter 8 */
  412. {VIACR, CR82, 0xFF, 0x16}, /* LCD Parameter 9 */
  413. {VIACR, CR83, 0xFF, 0x19}, /* LCD Parameter 10 */
  414. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Parameter 11 */
  415. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Parameter 12 */
  416. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Parameter 13 */
  417. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Parameter 14 */
  418. };
  419. /* Mode:1024X768 */
  420. struct io_reg PM1024x768[] = { {VIASR, 0x16, 0xBF, 0x0C},
  421. {VIASR, 0x18, 0xFF, 0x4C}
  422. };
  423. struct patch_table res_patch_table[] = {
  424. {VIA_RES_1024X768, ARRAY_SIZE(PM1024x768), PM1024x768}
  425. };
  426. /* struct VPITTable {
  427. unsigned char Misc;
  428. unsigned char SR[StdSR];
  429. unsigned char CR[StdCR];
  430. unsigned char GR[StdGR];
  431. unsigned char AR[StdAR];
  432. };*/
  433. struct VPITTable VPIT = {
  434. /* Msic */
  435. 0xC7,
  436. /* Sequencer */
  437. {0x01, 0x0F, 0x00, 0x0E},
  438. /* Graphic Controller */
  439. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x05, 0x0F, 0xFF},
  440. /* Attribute Controller */
  441. {0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
  442. 0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D, 0x0E, 0x0F,
  443. 0x01, 0x00, 0x0F, 0x00}
  444. };
  445. /********************/
  446. /* Mode Table */
  447. /********************/
  448. /* 480x640 */
  449. struct crt_mode_table CRTM480x640[] = {
  450. /* r_rate, vclk, hsp, vsp */
  451. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  452. {REFRESH_60, CLK_25_175M, M480X640_R60_HSP, M480X640_R60_VSP,
  453. {624, 480, 480, 144, 504, 48, 663, 640, 640, 23, 641, 3} } /* GTF*/
  454. };
  455. /* 640x480*/
  456. struct crt_mode_table CRTM640x480[] = {
  457. /*r_rate,vclk,hsp,vsp */
  458. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  459. {REFRESH_60, CLK_25_175M, M640X480_R60_HSP, M640X480_R60_VSP,
  460. {800, 640, 648, 144, 656, 96, 525, 480, 480, 45, 490, 2} },
  461. {REFRESH_75, CLK_31_500M, M640X480_R75_HSP, M640X480_R75_VSP,
  462. {840, 640, 640, 200, 656, 64, 500, 480, 480, 20, 481, 3} },
  463. {REFRESH_85, CLK_36_000M, M640X480_R85_HSP, M640X480_R85_VSP,
  464. {832, 640, 640, 192, 696, 56, 509, 480, 480, 29, 481, 3} },
  465. {REFRESH_100, CLK_43_163M, M640X480_R100_HSP, M640X480_R100_VSP,
  466. {848, 640, 640, 208, 680, 64, 509, 480, 480, 29, 481, 3} }, /*GTF*/
  467. {REFRESH_120, CLK_52_406M, M640X480_R120_HSP,
  468. M640X480_R120_VSP,
  469. {848, 640, 640, 208, 680, 64, 515, 480, 480, 35, 481,
  470. 3} } /*GTF*/
  471. };
  472. /*720x480 (GTF)*/
  473. struct crt_mode_table CRTM720x480[] = {
  474. /*r_rate,vclk,hsp,vsp */
  475. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  476. {REFRESH_60, CLK_26_880M, M720X480_R60_HSP, M720X480_R60_VSP,
  477. {896, 720, 720, 176, 736, 72, 497, 480, 480, 17, 481, 3} }
  478. };
  479. /*720x576 (GTF)*/
  480. struct crt_mode_table CRTM720x576[] = {
  481. /*r_rate,vclk,hsp,vsp */
  482. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  483. {REFRESH_60, CLK_32_668M, M720X576_R60_HSP, M720X576_R60_VSP,
  484. {912, 720, 720, 192, 744, 72, 597, 576, 576, 21, 577, 3} }
  485. };
  486. /* 800x480 (CVT) */
  487. struct crt_mode_table CRTM800x480[] = {
  488. /* r_rate, vclk, hsp, vsp */
  489. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  490. {REFRESH_60, CLK_29_581M, M800X480_R60_HSP, M800X480_R60_VSP,
  491. {992, 800, 800, 192, 824, 72, 500, 480, 480, 20, 483, 7} }
  492. };
  493. /* 800x600*/
  494. struct crt_mode_table CRTM800x600[] = {
  495. /*r_rate,vclk,hsp,vsp */
  496. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  497. {REFRESH_60, CLK_40_000M, M800X600_R60_HSP, M800X600_R60_VSP,
  498. {1056, 800, 800, 256, 840, 128, 628, 600, 600, 28, 601, 4} },
  499. {REFRESH_75, CLK_49_500M, M800X600_R75_HSP, M800X600_R75_VSP,
  500. {1056, 800, 800, 256, 816, 80, 625, 600, 600, 25, 601, 3} },
  501. {REFRESH_85, CLK_56_250M, M800X600_R85_HSP, M800X600_R85_VSP,
  502. {1048, 800, 800, 248, 832, 64, 631, 600, 600, 31, 601, 3} },
  503. {REFRESH_100, CLK_68_179M, M800X600_R100_HSP, M800X600_R100_VSP,
  504. {1072, 800, 800, 272, 848, 88, 636, 600, 600, 36, 601, 3} },
  505. {REFRESH_120, CLK_83_950M, M800X600_R120_HSP,
  506. M800X600_R120_VSP,
  507. {1088, 800, 800, 288, 856, 88, 643, 600, 600, 43, 601,
  508. 3} }
  509. };
  510. /* 848x480 (CVT) */
  511. struct crt_mode_table CRTM848x480[] = {
  512. /* r_rate, vclk, hsp, vsp */
  513. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  514. {REFRESH_60, CLK_31_500M, M848X480_R60_HSP, M848X480_R60_VSP,
  515. {1056, 848, 848, 208, 872, 80, 500, 480, 480, 20, 483, 5} }
  516. };
  517. /*856x480 (GTF) convert to 852x480*/
  518. struct crt_mode_table CRTM852x480[] = {
  519. /*r_rate,vclk,hsp,vsp */
  520. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  521. {REFRESH_60, CLK_31_728M, M852X480_R60_HSP, M852X480_R60_VSP,
  522. {1064, 856, 856, 208, 872, 88, 497, 480, 480, 17, 481, 3} }
  523. };
  524. /*1024x512 (GTF)*/
  525. struct crt_mode_table CRTM1024x512[] = {
  526. /*r_rate,vclk,hsp,vsp */
  527. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  528. {REFRESH_60, CLK_41_291M, M1024X512_R60_HSP, M1024X512_R60_VSP,
  529. {1296, 1024, 1024, 272, 1056, 104, 531, 512, 512, 19, 513, 3} }
  530. };
  531. /* 1024x600*/
  532. struct crt_mode_table CRTM1024x600[] = {
  533. /*r_rate,vclk,hsp,vsp */
  534. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  535. {REFRESH_60, CLK_48_875M, M1024X600_R60_HSP, M1024X600_R60_VSP,
  536. {1312, 1024, 1024, 288, 1064, 104, 622, 600, 600, 22, 601, 3} },
  537. };
  538. /* 1024x768*/
  539. struct crt_mode_table CRTM1024x768[] = {
  540. /*r_rate,vclk,hsp,vsp */
  541. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  542. {REFRESH_60, CLK_65_000M, M1024X768_R60_HSP, M1024X768_R60_VSP,
  543. {1344, 1024, 1024, 320, 1048, 136, 806, 768, 768, 38, 771, 6} },
  544. {REFRESH_75, CLK_78_750M, M1024X768_R75_HSP, M1024X768_R75_VSP,
  545. {1312, 1024, 1024, 288, 1040, 96, 800, 768, 768, 32, 769, 3} },
  546. {REFRESH_85, CLK_94_500M, M1024X768_R85_HSP, M1024X768_R85_VSP,
  547. {1376, 1024, 1024, 352, 1072, 96, 808, 768, 768, 40, 769, 3} },
  548. {REFRESH_100, CLK_113_309M, M1024X768_R100_HSP, M1024X768_R100_VSP,
  549. {1392, 1024, 1024, 368, 1096, 112, 814, 768, 768, 46, 769, 3} }
  550. };
  551. /* 1152x864*/
  552. struct crt_mode_table CRTM1152x864[] = {
  553. /*r_rate,vclk,hsp,vsp */
  554. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  555. {REFRESH_75, CLK_108_000M, M1152X864_R75_HSP, M1152X864_R75_VSP,
  556. {1600, 1152, 1152, 448, 1216, 128, 900, 864, 864, 36, 865, 3} }
  557. };
  558. /* 1280x720 (HDMI 720P)*/
  559. struct crt_mode_table CRTM1280x720[] = {
  560. /*r_rate,vclk,hsp,vsp */
  561. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  562. {REFRESH_60, CLK_74_481M, M1280X720_R60_HSP, M1280X720_R60_VSP,
  563. {1648, 1280, 1280, 368, 1392, 40, 750, 720, 720, 30, 725, 5} },
  564. {REFRESH_50, CLK_60_466M, M1280X720_R50_HSP, M1280X720_R50_VSP,
  565. {1632, 1280, 1280, 352, 1328, 128, 741, 720, 720, 21, 721, 3} }
  566. };
  567. /*1280x768 (GTF)*/
  568. struct crt_mode_table CRTM1280x768[] = {
  569. /*r_rate,vclk,hsp,vsp */
  570. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  571. {REFRESH_60, CLK_80_136M, M1280X768_R60_HSP, M1280X768_R60_VSP,
  572. {1680, 1280, 1280, 400, 1344, 136, 795, 768, 768, 27, 769, 3} },
  573. {REFRESH_50, CLK_65_178M, M1280X768_R50_HSP, M1280X768_R50_VSP,
  574. {1648, 1280, 1280, 368, 1336, 128, 791, 768, 768, 23, 769, 3} }
  575. };
  576. /* 1280x800 (CVT) */
  577. struct crt_mode_table CRTM1280x800[] = {
  578. /* r_rate, vclk, hsp, vsp */
  579. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  580. {REFRESH_60, CLK_83_375M, M1280X800_R60_HSP, M1280X800_R60_VSP,
  581. {1680, 1280, 1280, 400, 1352, 128, 831, 800, 800, 31, 803, 6} }
  582. };
  583. /*1280x960*/
  584. struct crt_mode_table CRTM1280x960[] = {
  585. /*r_rate,vclk,hsp,vsp */
  586. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  587. {REFRESH_60, CLK_108_000M, M1280X960_R60_HSP, M1280X960_R60_VSP,
  588. {1800, 1280, 1280, 520, 1376, 112, 1000, 960, 960, 40, 961, 3} }
  589. };
  590. /* 1280x1024*/
  591. struct crt_mode_table CRTM1280x1024[] = {
  592. /*r_rate,vclk,,hsp,vsp */
  593. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  594. {REFRESH_60, CLK_108_000M, M1280X1024_R60_HSP, M1280X1024_R60_VSP,
  595. {1688, 1280, 1280, 408, 1328, 112, 1066, 1024, 1024, 42, 1025,
  596. 3} },
  597. {REFRESH_75, CLK_135_000M, M1280X1024_R75_HSP, M1280X1024_R75_VSP,
  598. {1688, 1280, 1280, 408, 1296, 144, 1066, 1024, 1024, 42, 1025,
  599. 3} },
  600. {REFRESH_85, CLK_157_500M, M1280X1024_R85_HSP, M1280X1024_R85_VSP,
  601. {1728, 1280, 1280, 448, 1344, 160, 1072, 1024, 1024, 48, 1025, 3} }
  602. };
  603. /* 1368x768 (GTF) */
  604. struct crt_mode_table CRTM1368x768[] = {
  605. /* r_rate, vclk, hsp, vsp */
  606. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  607. {REFRESH_60, CLK_85_860M, M1368X768_R60_HSP, M1368X768_R60_VSP,
  608. {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} }
  609. };
  610. /*1440x1050 (GTF)*/
  611. struct crt_mode_table CRTM1440x1050[] = {
  612. /*r_rate,vclk,hsp,vsp */
  613. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  614. {REFRESH_60, CLK_125_104M, M1440X1050_R60_HSP, M1440X1050_R60_VSP,
  615. {1936, 1440, 1440, 496, 1536, 152, 1077, 1040, 1040, 37, 1041, 3} }
  616. };
  617. /* 1600x1200*/
  618. struct crt_mode_table CRTM1600x1200[] = {
  619. /*r_rate,vclk,hsp,vsp */
  620. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  621. {REFRESH_60, CLK_162_000M, M1600X1200_R60_HSP, M1600X1200_R60_VSP,
  622. {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201,
  623. 3} },
  624. {REFRESH_75, CLK_202_500M, M1600X1200_R75_HSP, M1600X1200_R75_VSP,
  625. {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201, 3} }
  626. };
  627. /* 1680x1050 (CVT) */
  628. struct crt_mode_table CRTM1680x1050[] = {
  629. /* r_rate, vclk, hsp, vsp */
  630. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  631. {REFRESH_60, CLK_146_760M, M1680x1050_R60_HSP, M1680x1050_R60_VSP,
  632. {2240, 1680, 1680, 560, 1784, 176, 1089, 1050, 1050, 39, 1053,
  633. 6} },
  634. {REFRESH_75, CLK_187_000M, M1680x1050_R75_HSP, M1680x1050_R75_VSP,
  635. {2272, 1680, 1680, 592, 1800, 176, 1099, 1050, 1050, 49, 1053, 6} }
  636. };
  637. /* 1680x1050 (CVT Reduce Blanking) */
  638. struct crt_mode_table CRTM1680x1050_RB[] = {
  639. /* r_rate, vclk, hsp, vsp */
  640. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  641. {REFRESH_60, CLK_119_000M, M1680x1050_RB_R60_HSP,
  642. M1680x1050_RB_R60_VSP,
  643. {1840, 1680, 1680, 160, 1728, 32, 1080, 1050, 1050, 30, 1053, 6} }
  644. };
  645. /* 1920x1080 (CVT)*/
  646. struct crt_mode_table CRTM1920x1080[] = {
  647. /*r_rate,vclk,hsp,vsp */
  648. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  649. {REFRESH_60, CLK_172_798M, M1920X1080_R60_HSP, M1920X1080_R60_VSP,
  650. {2576, 1920, 1920, 656, 2048, 200, 1120, 1080, 1080, 40, 1083, 5} }
  651. };
  652. /* 1920x1080 (CVT with Reduce Blanking) */
  653. struct crt_mode_table CRTM1920x1080_RB[] = {
  654. /* r_rate, vclk, hsp, vsp */
  655. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  656. {REFRESH_60, CLK_138_400M, M1920X1080_RB_R60_HSP,
  657. M1920X1080_RB_R60_VSP,
  658. {2080, 1920, 1920, 160, 1968, 32, 1111, 1080, 1080, 31, 1083, 5} }
  659. };
  660. /* 1920x1440*/
  661. struct crt_mode_table CRTM1920x1440[] = {
  662. /*r_rate,vclk,hsp,vsp */
  663. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  664. {REFRESH_60, CLK_234_000M, M1920X1440_R60_HSP, M1920X1440_R60_VSP,
  665. {2600, 1920, 1920, 680, 2048, 208, 1500, 1440, 1440, 60, 1441,
  666. 3} },
  667. {REFRESH_75, CLK_297_500M, M1920X1440_R75_HSP, M1920X1440_R75_VSP,
  668. {2640, 1920, 1920, 720, 2064, 224, 1500, 1440, 1440, 60, 1441, 3} }
  669. };
  670. /* 1400x1050 (CVT) */
  671. struct crt_mode_table CRTM1400x1050[] = {
  672. /* r_rate, vclk, hsp, vsp */
  673. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  674. {REFRESH_60, CLK_121_750M, M1400X1050_R60_HSP, M1400X1050_R60_VSP,
  675. {1864, 1400, 1400, 464, 1488, 144, 1089, 1050, 1050, 39, 1053,
  676. 4} },
  677. {REFRESH_75, CLK_156_000M, M1400X1050_R75_HSP, M1400X1050_R75_VSP,
  678. {1896, 1400, 1400, 496, 1504, 144, 1099, 1050, 1050, 49, 1053, 4} }
  679. };
  680. /* 1400x1050 (CVT Reduce Blanking) */
  681. struct crt_mode_table CRTM1400x1050_RB[] = {
  682. /* r_rate, vclk, hsp, vsp */
  683. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  684. {REFRESH_60, CLK_101_000M, M1400X1050_RB_R60_HSP,
  685. M1400X1050_RB_R60_VSP,
  686. {1560, 1400, 1400, 160, 1448, 32, 1080, 1050, 1050, 30, 1053, 4} }
  687. };
  688. /* 960x600 (CVT) */
  689. struct crt_mode_table CRTM960x600[] = {
  690. /* r_rate, vclk, hsp, vsp */
  691. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  692. {REFRESH_60, CLK_45_250M, M960X600_R60_HSP, M960X600_R60_VSP,
  693. {1216, 960, 960, 256, 992, 96, 624, 600, 600, 24, 603, 6} }
  694. };
  695. /* 1000x600 (GTF) */
  696. struct crt_mode_table CRTM1000x600[] = {
  697. /* r_rate, vclk, hsp, vsp */
  698. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  699. {REFRESH_60, CLK_48_000M, M1000X600_R60_HSP, M1000X600_R60_VSP,
  700. {1288, 1000, 1000, 288, 1040, 104, 622, 600, 600, 22, 601, 3} }
  701. };
  702. /* 1024x576 (GTF) */
  703. struct crt_mode_table CRTM1024x576[] = {
  704. /* r_rate, vclk, hsp, vsp */
  705. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  706. {REFRESH_60, CLK_46_996M, M1024X576_R60_HSP, M1024X576_R60_VSP,
  707. {1312, 1024, 1024, 288, 1064, 104, 597, 576, 576, 21, 577, 3} }
  708. };
  709. /* 1088x612 (CVT) */
  710. struct crt_mode_table CRTM1088x612[] = {
  711. /* r_rate, vclk, hsp, vsp */
  712. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  713. {REFRESH_60, CLK_52_977M, M1088X612_R60_HSP, M1088X612_R60_VSP,
  714. {1392, 1088, 1088, 304, 1136, 104, 636, 612, 612, 24, 615, 5} }
  715. };
  716. /* 1152x720 (CVT) */
  717. struct crt_mode_table CRTM1152x720[] = {
  718. /* r_rate, vclk, hsp, vsp */
  719. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  720. {REFRESH_60, CLK_66_750M, M1152X720_R60_HSP, M1152X720_R60_VSP,
  721. {1488, 1152, 1152, 336, 1208, 112, 748, 720, 720, 28, 723, 6} }
  722. };
  723. /* 1200x720 (GTF) */
  724. struct crt_mode_table CRTM1200x720[] = {
  725. /* r_rate, vclk, hsp, vsp */
  726. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  727. {REFRESH_60, CLK_70_159M, M1200X720_R60_HSP, M1200X720_R60_VSP,
  728. {1568, 1200, 1200, 368, 1256, 128, 746, 720, 720, 26, 721, 3} }
  729. };
  730. /* 1280x600 (GTF) */
  731. struct crt_mode_table CRTM1280x600[] = {
  732. /* r_rate, vclk, hsp, vsp */
  733. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  734. {REFRESH_60, CLK_61_500M, M1280x600_R60_HSP, M1280x600_R60_VSP,
  735. {1648, 1280, 1280, 368, 1336, 128, 622, 600, 600, 22, 601, 3} }
  736. };
  737. /* 1360x768 (CVT) */
  738. struct crt_mode_table CRTM1360x768[] = {
  739. /* r_rate, vclk, hsp, vsp */
  740. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  741. {REFRESH_60, CLK_84_750M, M1360X768_R60_HSP, M1360X768_R60_VSP,
  742. {1776, 1360, 1360, 416, 1432, 136, 798, 768, 768, 30, 771, 5} }
  743. };
  744. /* 1360x768 (CVT Reduce Blanking) */
  745. struct crt_mode_table CRTM1360x768_RB[] = {
  746. /* r_rate, vclk, hsp, vsp */
  747. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  748. {REFRESH_60, CLK_72_000M, M1360X768_RB_R60_HSP,
  749. M1360X768_RB_R60_VSP,
  750. {1520, 1360, 1360, 160, 1408, 32, 790, 768, 768, 22, 771, 5} }
  751. };
  752. /* 1366x768 (GTF) */
  753. struct crt_mode_table CRTM1366x768[] = {
  754. /* r_rate, vclk, hsp, vsp */
  755. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  756. {REFRESH_60, CLK_85_860M, M1368X768_R60_HSP, M1368X768_R60_VSP,
  757. {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} },
  758. {REFRESH_50, CLK_69_924M, M1368X768_R50_HSP, M1368X768_R50_VSP,
  759. {1768, 1368, 1368, 400, 1424, 144, 791, 768, 768, 23, 769, 3} }
  760. };
  761. /* 1440x900 (CVT) */
  762. struct crt_mode_table CRTM1440x900[] = {
  763. /* r_rate, vclk, hsp, vsp */
  764. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  765. {REFRESH_60, CLK_106_500M, M1440X900_R60_HSP, M1440X900_R60_VSP,
  766. {1904, 1440, 1440, 464, 1520, 152, 934, 900, 900, 34, 903, 6} },
  767. {REFRESH_75, CLK_136_700M, M1440X900_R75_HSP, M1440X900_R75_VSP,
  768. {1936, 1440, 1440, 496, 1536, 152, 942, 900, 900, 42, 903, 6} }
  769. };
  770. /* 1440x900 (CVT Reduce Blanking) */
  771. struct crt_mode_table CRTM1440x900_RB[] = {
  772. /* r_rate, vclk, hsp, vsp */
  773. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  774. {REFRESH_60, CLK_88_750M, M1440X900_RB_R60_HSP,
  775. M1440X900_RB_R60_VSP,
  776. {1600, 1440, 1440, 160, 1488, 32, 926, 900, 900, 26, 903, 6} }
  777. };
  778. /* 1600x900 (CVT) */
  779. struct crt_mode_table CRTM1600x900[] = {
  780. /* r_rate, vclk, hsp, vsp */
  781. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  782. {REFRESH_60, CLK_118_840M, M1600X900_R60_HSP, M1600X900_R60_VSP,
  783. {2112, 1600, 1600, 512, 1688, 168, 934, 900, 900, 34, 903, 5} }
  784. };
  785. /* 1600x900 (CVT Reduce Blanking) */
  786. struct crt_mode_table CRTM1600x900_RB[] = {
  787. /* r_rate, vclk, hsp, vsp */
  788. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  789. {REFRESH_60, CLK_97_750M, M1600X900_RB_R60_HSP,
  790. M1600X900_RB_R60_VSP,
  791. {1760, 1600, 1600, 160, 1648, 32, 926, 900, 900, 26, 903, 5} }
  792. };
  793. /* 1600x1024 (GTF) */
  794. struct crt_mode_table CRTM1600x1024[] = {
  795. /* r_rate, vclk, hsp, vsp */
  796. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  797. {REFRESH_60, CLK_136_700M, M1600X1024_R60_HSP, M1600X1024_R60_VSP,
  798. {2144, 1600, 1600, 544, 1704, 168, 1060, 1024, 1024, 36, 1025, 3} }
  799. };
  800. /* 1792x1344 (DMT) */
  801. struct crt_mode_table CRTM1792x1344[] = {
  802. /* r_rate, vclk, hsp, vsp */
  803. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  804. {REFRESH_60, CLK_204_000M, M1792x1344_R60_HSP, M1792x1344_R60_VSP,
  805. {2448, 1792, 1792, 656, 1920, 200, 1394, 1344, 1344, 50, 1345, 3} }
  806. };
  807. /* 1856x1392 (DMT) */
  808. struct crt_mode_table CRTM1856x1392[] = {
  809. /* r_rate, vclk, hsp, vsp */
  810. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  811. {REFRESH_60, CLK_218_500M, M1856x1392_R60_HSP, M1856x1392_R60_VSP,
  812. {2528, 1856, 1856, 672, 1952, 224, 1439, 1392, 1392, 47, 1393, 3} }
  813. };
  814. /* 1920x1200 (CVT) */
  815. struct crt_mode_table CRTM1920x1200[] = {
  816. /* r_rate, vclk, hsp, vsp */
  817. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  818. {REFRESH_60, CLK_193_295M, M1920X1200_R60_HSP, M1920X1200_R60_VSP,
  819. {2592, 1920, 1920, 672, 2056, 200, 1245, 1200, 1200, 45, 1203, 6} }
  820. };
  821. /* 1920x1200 (CVT with Reduce Blanking) */
  822. struct crt_mode_table CRTM1920x1200_RB[] = {
  823. /* r_rate, vclk, hsp, vsp */
  824. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  825. {REFRESH_60, CLK_153_920M, M1920X1200_RB_R60_HSP,
  826. M1920X1200_RB_R60_VSP,
  827. {2080, 1920, 1920, 160, 1968, 32, 1235, 1200, 1200, 35, 1203, 6} }
  828. };
  829. /* 2048x1536 (CVT) */
  830. struct crt_mode_table CRTM2048x1536[] = {
  831. /* r_rate, vclk, hsp, vsp */
  832. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  833. {REFRESH_60, CLK_267_250M, M2048x1536_R60_HSP, M2048x1536_R60_VSP,
  834. {2800, 2048, 2048, 752, 2200, 224, 1592, 1536, 1536, 56, 1539, 4} }
  835. };
  836. /* Video Mode Table */
  837. /* struct VideoModeTable {*/
  838. /* int ModeIndex;*/
  839. /* struct crt_mode_table *crtc;*/
  840. /* int mode_array;*/
  841. /* };*/
  842. struct VideoModeTable CLE266Modes[] = {
  843. /* Display : 480x640 (GTF) */
  844. {VIA_RES_480X640, CRTM480x640, ARRAY_SIZE(CRTM480x640)},
  845. /* Display : 640x480 */
  846. {VIA_RES_640X480, CRTM640x480, ARRAY_SIZE(CRTM640x480)},
  847. /* Display : 720x480 (GTF) */
  848. {VIA_RES_720X480, CRTM720x480, ARRAY_SIZE(CRTM720x480)},
  849. /* Display : 720x576 (GTF) */
  850. {VIA_RES_720X576, CRTM720x576, ARRAY_SIZE(CRTM720x576)},
  851. /* Display : 800x600 */
  852. {VIA_RES_800X600, CRTM800x600, ARRAY_SIZE(CRTM800x600)},
  853. /* Display : 800x480 (CVT) */
  854. {VIA_RES_800X480, CRTM800x480, ARRAY_SIZE(CRTM800x480)},
  855. /* Display : 848x480 (CVT) */
  856. {VIA_RES_848X480, CRTM848x480, ARRAY_SIZE(CRTM848x480)},
  857. /* Display : 852x480 (GTF) */
  858. {VIA_RES_856X480, CRTM852x480, ARRAY_SIZE(CRTM852x480)},
  859. /* Display : 1024x512 (GTF) */
  860. {VIA_RES_1024X512, CRTM1024x512, ARRAY_SIZE(CRTM1024x512)},
  861. /* Display : 1024x600 */
  862. {VIA_RES_1024X600, CRTM1024x600, ARRAY_SIZE(CRTM1024x600)},
  863. /* Display : 1024x576 (GTF) */
  864. /*{ VIA_RES_1024X576, CRTM1024x576, ARRAY_SIZE(CRTM1024x576)}, */
  865. /* Display : 1024x768 */
  866. {VIA_RES_1024X768, CRTM1024x768, ARRAY_SIZE(CRTM1024x768)},
  867. /* Display : 1152x864 */
  868. {VIA_RES_1152X864, CRTM1152x864, ARRAY_SIZE(CRTM1152x864)},
  869. /* Display : 1280x768 (GTF) */
  870. {VIA_RES_1280X768, CRTM1280x768, ARRAY_SIZE(CRTM1280x768)},
  871. /* Display : 960x600 (CVT) */
  872. {VIA_RES_960X600, CRTM960x600, ARRAY_SIZE(CRTM960x600)},
  873. /* Display : 1000x600 (GTF) */
  874. {VIA_RES_1000X600, CRTM1000x600, ARRAY_SIZE(CRTM1000x600)},
  875. /* Display : 1024x576 (GTF) */
  876. {VIA_RES_1024X576, CRTM1024x576, ARRAY_SIZE(CRTM1024x576)},
  877. /* Display : 1088x612 (GTF) */
  878. {VIA_RES_1088X612, CRTM1088x612, ARRAY_SIZE(CRTM1088x612)},
  879. /* Display : 1152x720 (CVT) */
  880. {VIA_RES_1152X720, CRTM1152x720, ARRAY_SIZE(CRTM1152x720)},
  881. /* Display : 1200x720 (GTF) */
  882. {VIA_RES_1200X720, CRTM1200x720, ARRAY_SIZE(CRTM1200x720)},
  883. /* Display : 1280x600 (GTF) */
  884. {VIA_RES_1280X600, CRTM1280x600, ARRAY_SIZE(CRTM1280x600)},
  885. /* Display : 1280x800 (CVT) */
  886. {VIA_RES_1280X800, CRTM1280x800, ARRAY_SIZE(CRTM1280x800)},
  887. /* Display : 1280x800 (GTF) */
  888. /*{ M1280x800, CRTM1280x800, ARRAY_SIZE(CRTM1280x800)}, */
  889. /* Display : 1280x960 */
  890. {VIA_RES_1280X960, CRTM1280x960, ARRAY_SIZE(CRTM1280x960)},
  891. /* Display : 1280x1024 */
  892. {VIA_RES_1280X1024, CRTM1280x1024, ARRAY_SIZE(CRTM1280x1024)},
  893. /* Display : 1360x768 (CVT) */
  894. {VIA_RES_1360X768, CRTM1360x768, ARRAY_SIZE(CRTM1360x768)},
  895. /* Display : 1360x768 (CVT Reduce Blanking) */
  896. {VIA_RES_1360X768_RB, CRTM1360x768_RB,
  897. ARRAY_SIZE(CRTM1360x768_RB)},
  898. /* Display : 1366x768 */
  899. {VIA_RES_1366X768, CRTM1366x768, ARRAY_SIZE(CRTM1366x768)},
  900. /* Display : 1368x768 (GTF) */
  901. /*{ M1368x768,CRTM1368x768,ARRAY_SIZE(CRTM1368x768)}, */
  902. /* Display : 1368x768 (GTF) */
  903. {VIA_RES_1368X768, CRTM1368x768, ARRAY_SIZE(CRTM1368x768)},
  904. /* Display : 1440x900 (CVT) */
  905. {VIA_RES_1440X900, CRTM1440x900, ARRAY_SIZE(CRTM1440x900)},
  906. /* Display : 1440x900 (CVT Reduce Blanking) */
  907. {VIA_RES_1440X900_RB, CRTM1440x900_RB,
  908. ARRAY_SIZE(CRTM1440x900_RB)},
  909. /* Display : 1440x1050 (GTF) */
  910. {VIA_RES_1440X1050, CRTM1440x1050, ARRAY_SIZE(CRTM1440x1050)},
  911. /* Display : 1400x1050 (CVT Reduce Blanking) */
  912. {VIA_RES_1400X1050_RB, CRTM1400x1050_RB,
  913. ARRAY_SIZE(CRTM1400x1050_RB)},
  914. /* Display : 1600x900 (CVT) */
  915. {VIA_RES_1600X900, CRTM1600x900, ARRAY_SIZE(CRTM1600x900)},
  916. /* Display : 1600x900 (CVT Reduce Blanking) */
  917. {VIA_RES_1600X900_RB, CRTM1600x900_RB,
  918. ARRAY_SIZE(CRTM1600x900_RB)},
  919. /* Display : 1600x1024 (GTF) */
  920. {VIA_RES_1600X1024, CRTM1600x1024, ARRAY_SIZE(CRTM1600x1024)},
  921. /* Display : 1600x1200 */
  922. {VIA_RES_1600X1200, CRTM1600x1200, ARRAY_SIZE(CRTM1600x1200)},
  923. /* Display : 1680x1050 (CVT) */
  924. {VIA_RES_1680X1050, CRTM1680x1050, ARRAY_SIZE(CRTM1680x1050)},
  925. /* Display : 1680x1050 (CVT Reduce Blanking) */
  926. {VIA_RES_1680X1050_RB, CRTM1680x1050_RB,
  927. ARRAY_SIZE(CRTM1680x1050_RB)},
  928. /* Display : 1792x1344 (DMT) */
  929. {VIA_RES_1792X1344, CRTM1792x1344, ARRAY_SIZE(CRTM1792x1344)},
  930. /* Display : 1856x1392 (DMT) */
  931. {VIA_RES_1856X1392, CRTM1856x1392, ARRAY_SIZE(CRTM1856x1392)},
  932. /* Display : 1920x1440 */
  933. {VIA_RES_1920X1440, CRTM1920x1440, ARRAY_SIZE(CRTM1920x1440)},
  934. /* Display : 2048x1536 */
  935. {VIA_RES_2048X1536, CRTM2048x1536, ARRAY_SIZE(CRTM2048x1536)},
  936. /* Display : 1280x720 */
  937. {VIA_RES_1280X720, CRTM1280x720, ARRAY_SIZE(CRTM1280x720)},
  938. /* Display : 1920x1080 (CVT) */
  939. {VIA_RES_1920X1080, CRTM1920x1080, ARRAY_SIZE(CRTM1920x1080)},
  940. /* Display : 1920x1080 (CVT Reduce Blanking) */
  941. {VIA_RES_1920X1080_RB, CRTM1920x1080_RB,
  942. ARRAY_SIZE(CRTM1920x1080_RB)},
  943. /* Display : 1920x1200 (CVT) */
  944. {VIA_RES_1920X1200, CRTM1920x1200, ARRAY_SIZE(CRTM1920x1200)},
  945. /* Display : 1920x1200 (CVT Reduce Blanking) */
  946. {VIA_RES_1920X1200_RB, CRTM1920x1200_RB,
  947. ARRAY_SIZE(CRTM1920x1200_RB)},
  948. /* Display : 1400x1050 (CVT) */
  949. {VIA_RES_1400X1050, CRTM1400x1050, ARRAY_SIZE(CRTM1400x1050)}
  950. };
  951. struct crt_mode_table CEAM1280x720[] = {
  952. {REFRESH_60, CLK_74_270M, M1280X720_CEA_R60_HSP,
  953. M1280X720_CEA_R60_VSP,
  954. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  955. {1650, 1280, 1280, 370, 1390, 40, 750, 720, 720, 30, 725, 5} }
  956. };
  957. struct crt_mode_table CEAM1920x1080[] = {
  958. {REFRESH_60, CLK_148_500M, M1920X1080_CEA_R60_HSP,
  959. M1920X1080_CEA_R60_VSP,
  960. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  961. {2200, 1920, 1920, 300, 2008, 44, 1125, 1080, 1080, 45, 1084, 5} }
  962. };
  963. struct VideoModeTable CEA_HDMI_Modes[] = {
  964. /* Display : 1280x720 */
  965. {VIA_RES_1280X720, CEAM1280x720, ARRAY_SIZE(CEAM1280x720)},
  966. {VIA_RES_1920X1080, CEAM1920x1080, ARRAY_SIZE(CEAM1920x1080)}
  967. };