tridentfb.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659
  1. /*
  2. * Frame buffer driver for Trident TGUI, Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. * Copyright 2009 Krzysztof Helt <krzysztof.h1@wp.pl>
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. */
  17. #include <linux/module.h>
  18. #include <linux/fb.h>
  19. #include <linux/init.h>
  20. #include <linux/pci.h>
  21. #include <linux/delay.h>
  22. #include <video/vga.h>
  23. #include <video/trident.h>
  24. struct tridentfb_par {
  25. void __iomem *io_virt; /* iospace virtual memory address */
  26. u32 pseudo_pal[16];
  27. int chip_id;
  28. int flatpanel;
  29. void (*init_accel) (struct tridentfb_par *, int, int);
  30. void (*wait_engine) (struct tridentfb_par *);
  31. void (*fill_rect)
  32. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  33. void (*copy_rect)
  34. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  35. void (*image_blit)
  36. (struct tridentfb_par *par, const char*,
  37. u32, u32, u32, u32, u32, u32);
  38. unsigned char eng_oper; /* engine operation... */
  39. };
  40. static struct fb_fix_screeninfo tridentfb_fix = {
  41. .id = "Trident",
  42. .type = FB_TYPE_PACKED_PIXELS,
  43. .ypanstep = 1,
  44. .visual = FB_VISUAL_PSEUDOCOLOR,
  45. .accel = FB_ACCEL_NONE,
  46. };
  47. /* defaults which are normally overriden by user values */
  48. /* video mode */
  49. static char *mode_option __devinitdata = "640x480-8@60";
  50. static int bpp __devinitdata = 8;
  51. static int noaccel __devinitdata;
  52. static int center;
  53. static int stretch;
  54. static int fp __devinitdata;
  55. static int crt __devinitdata;
  56. static int memsize __devinitdata;
  57. static int memdiff __devinitdata;
  58. static int nativex;
  59. module_param(mode_option, charp, 0);
  60. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  61. module_param_named(mode, mode_option, charp, 0);
  62. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  63. module_param(bpp, int, 0);
  64. module_param(center, int, 0);
  65. module_param(stretch, int, 0);
  66. module_param(noaccel, int, 0);
  67. module_param(memsize, int, 0);
  68. module_param(memdiff, int, 0);
  69. module_param(nativex, int, 0);
  70. module_param(fp, int, 0);
  71. MODULE_PARM_DESC(fp, "Define if flatpanel is connected");
  72. module_param(crt, int, 0);
  73. MODULE_PARM_DESC(crt, "Define if CRT is connected");
  74. static inline int is_oldclock(int id)
  75. {
  76. return (id == TGUI9440) ||
  77. (id == TGUI9660) ||
  78. (id == CYBER9320);
  79. }
  80. static inline int is_oldprotect(int id)
  81. {
  82. return is_oldclock(id) ||
  83. (id == PROVIDIA9685) ||
  84. (id == CYBER9382) ||
  85. (id == CYBER9385);
  86. }
  87. static inline int is_blade(int id)
  88. {
  89. return (id == BLADE3D) ||
  90. (id == CYBERBLADEE4) ||
  91. (id == CYBERBLADEi7) ||
  92. (id == CYBERBLADEi7D) ||
  93. (id == CYBERBLADEi1) ||
  94. (id == CYBERBLADEi1D) ||
  95. (id == CYBERBLADEAi1) ||
  96. (id == CYBERBLADEAi1D);
  97. }
  98. static inline int is_xp(int id)
  99. {
  100. return (id == CYBERBLADEXPAi1) ||
  101. (id == CYBERBLADEXPm8) ||
  102. (id == CYBERBLADEXPm16);
  103. }
  104. static inline int is3Dchip(int id)
  105. {
  106. return is_blade(id) || is_xp(id) ||
  107. (id == CYBER9397) || (id == CYBER9397DVD) ||
  108. (id == CYBER9520) || (id == CYBER9525DVD) ||
  109. (id == IMAGE975) || (id == IMAGE985);
  110. }
  111. static inline int iscyber(int id)
  112. {
  113. switch (id) {
  114. case CYBER9388:
  115. case CYBER9382:
  116. case CYBER9385:
  117. case CYBER9397:
  118. case CYBER9397DVD:
  119. case CYBER9520:
  120. case CYBER9525DVD:
  121. case CYBERBLADEE4:
  122. case CYBERBLADEi7D:
  123. case CYBERBLADEi1:
  124. case CYBERBLADEi1D:
  125. case CYBERBLADEAi1:
  126. case CYBERBLADEAi1D:
  127. case CYBERBLADEXPAi1:
  128. return 1;
  129. case CYBER9320:
  130. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  131. default:
  132. /* case CYBERBLDAEXPm8: Strange */
  133. /* case CYBERBLDAEXPm16: Strange */
  134. return 0;
  135. }
  136. }
  137. static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
  138. {
  139. fb_writeb(val, p->io_virt + reg);
  140. }
  141. static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
  142. {
  143. return fb_readb(p->io_virt + reg);
  144. }
  145. static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
  146. {
  147. fb_writel(v, par->io_virt + r);
  148. }
  149. static inline u32 readmmr(struct tridentfb_par *par, u16 r)
  150. {
  151. return fb_readl(par->io_virt + r);
  152. }
  153. /*
  154. * Blade specific acceleration.
  155. */
  156. #define point(x, y) ((y) << 16 | (x))
  157. static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  158. {
  159. int v1 = (pitch >> 3) << 20;
  160. int tmp = bpp == 24 ? 2 : (bpp >> 4);
  161. int v2 = v1 | (tmp << 29);
  162. writemmr(par, 0x21C0, v2);
  163. writemmr(par, 0x21C4, v2);
  164. writemmr(par, 0x21B8, v2);
  165. writemmr(par, 0x21BC, v2);
  166. writemmr(par, 0x21D0, v1);
  167. writemmr(par, 0x21D4, v1);
  168. writemmr(par, 0x21C8, v1);
  169. writemmr(par, 0x21CC, v1);
  170. writemmr(par, 0x216C, 0);
  171. }
  172. static void blade_wait_engine(struct tridentfb_par *par)
  173. {
  174. while (readmmr(par, STATUS) & 0xFA800000)
  175. cpu_relax();
  176. }
  177. static void blade_fill_rect(struct tridentfb_par *par,
  178. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  179. {
  180. writemmr(par, COLOR, c);
  181. writemmr(par, ROP, rop ? ROP_X : ROP_S);
  182. writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  183. writemmr(par, DST1, point(x, y));
  184. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  185. }
  186. static void blade_image_blit(struct tridentfb_par *par, const char *data,
  187. u32 x, u32 y, u32 w, u32 h, u32 c, u32 b)
  188. {
  189. unsigned size = ((w + 31) >> 5) * h;
  190. writemmr(par, COLOR, c);
  191. writemmr(par, BGCOLOR, b);
  192. writemmr(par, CMD, 0xa0000000 | 3 << 19);
  193. writemmr(par, DST1, point(x, y));
  194. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  195. memcpy(par->io_virt + 0x10000, data, 4 * size);
  196. }
  197. static void blade_copy_rect(struct tridentfb_par *par,
  198. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  199. {
  200. int direction = 2;
  201. u32 s1 = point(x1, y1);
  202. u32 s2 = point(x1 + w - 1, y1 + h - 1);
  203. u32 d1 = point(x2, y2);
  204. u32 d2 = point(x2 + w - 1, y2 + h - 1);
  205. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  206. direction = 0;
  207. writemmr(par, ROP, ROP_S);
  208. writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  209. writemmr(par, SRC1, direction ? s2 : s1);
  210. writemmr(par, SRC2, direction ? s1 : s2);
  211. writemmr(par, DST1, direction ? d2 : d1);
  212. writemmr(par, DST2, direction ? d1 : d2);
  213. }
  214. /*
  215. * BladeXP specific acceleration functions
  216. */
  217. static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  218. {
  219. unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
  220. int v1 = pitch << (bpp == 24 ? 20 : (18 + x));
  221. switch (pitch << (bpp >> 3)) {
  222. case 8192:
  223. case 512:
  224. x |= 0x00;
  225. break;
  226. case 1024:
  227. x |= 0x04;
  228. break;
  229. case 2048:
  230. x |= 0x08;
  231. break;
  232. case 4096:
  233. x |= 0x0C;
  234. break;
  235. }
  236. t_outb(par, x, 0x2125);
  237. par->eng_oper = x | 0x40;
  238. writemmr(par, 0x2154, v1);
  239. writemmr(par, 0x2150, v1);
  240. t_outb(par, 3, 0x2126);
  241. }
  242. static void xp_wait_engine(struct tridentfb_par *par)
  243. {
  244. int count = 0;
  245. int timeout = 0;
  246. while (t_inb(par, STATUS) & 0x80) {
  247. count++;
  248. if (count == 10000000) {
  249. /* Timeout */
  250. count = 9990000;
  251. timeout++;
  252. if (timeout == 8) {
  253. /* Reset engine */
  254. t_outb(par, 0x00, STATUS);
  255. return;
  256. }
  257. }
  258. cpu_relax();
  259. }
  260. }
  261. static void xp_fill_rect(struct tridentfb_par *par,
  262. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  263. {
  264. writemmr(par, 0x2127, ROP_P);
  265. writemmr(par, 0x2158, c);
  266. writemmr(par, DRAWFL, 0x4000);
  267. writemmr(par, OLDDIM, point(h, w));
  268. writemmr(par, OLDDST, point(y, x));
  269. t_outb(par, 0x01, OLDCMD);
  270. t_outb(par, par->eng_oper, 0x2125);
  271. }
  272. static void xp_copy_rect(struct tridentfb_par *par,
  273. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  274. {
  275. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  276. int direction = 0x0004;
  277. if ((x1 < x2) && (y1 == y2)) {
  278. direction |= 0x0200;
  279. x1_tmp = x1 + w - 1;
  280. x2_tmp = x2 + w - 1;
  281. } else {
  282. x1_tmp = x1;
  283. x2_tmp = x2;
  284. }
  285. if (y1 < y2) {
  286. direction |= 0x0100;
  287. y1_tmp = y1 + h - 1;
  288. y2_tmp = y2 + h - 1;
  289. } else {
  290. y1_tmp = y1;
  291. y2_tmp = y2;
  292. }
  293. writemmr(par, DRAWFL, direction);
  294. t_outb(par, ROP_S, 0x2127);
  295. writemmr(par, OLDSRC, point(y1_tmp, x1_tmp));
  296. writemmr(par, OLDDST, point(y2_tmp, x2_tmp));
  297. writemmr(par, OLDDIM, point(h, w));
  298. t_outb(par, 0x01, OLDCMD);
  299. }
  300. /*
  301. * Image specific acceleration functions
  302. */
  303. static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  304. {
  305. int tmp = bpp == 24 ? 2: (bpp >> 4);
  306. writemmr(par, 0x2120, 0xF0000000);
  307. writemmr(par, 0x2120, 0x40000000 | tmp);
  308. writemmr(par, 0x2120, 0x80000000);
  309. writemmr(par, 0x2144, 0x00000000);
  310. writemmr(par, 0x2148, 0x00000000);
  311. writemmr(par, 0x2150, 0x00000000);
  312. writemmr(par, 0x2154, 0x00000000);
  313. writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
  314. writemmr(par, 0x216C, 0x00000000);
  315. writemmr(par, 0x2170, 0x00000000);
  316. writemmr(par, 0x217C, 0x00000000);
  317. writemmr(par, 0x2120, 0x10000000);
  318. writemmr(par, 0x2130, (2047 << 16) | 2047);
  319. }
  320. static void image_wait_engine(struct tridentfb_par *par)
  321. {
  322. while (readmmr(par, 0x2164) & 0xF0000000)
  323. cpu_relax();
  324. }
  325. static void image_fill_rect(struct tridentfb_par *par,
  326. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  327. {
  328. writemmr(par, 0x2120, 0x80000000);
  329. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  330. writemmr(par, 0x2144, c);
  331. writemmr(par, DST1, point(x, y));
  332. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  333. writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  334. }
  335. static void image_copy_rect(struct tridentfb_par *par,
  336. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  337. {
  338. int direction = 0x4;
  339. u32 s1 = point(x1, y1);
  340. u32 s2 = point(x1 + w - 1, y1 + h - 1);
  341. u32 d1 = point(x2, y2);
  342. u32 d2 = point(x2 + w - 1, y2 + h - 1);
  343. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  344. direction = 0;
  345. writemmr(par, 0x2120, 0x80000000);
  346. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  347. writemmr(par, SRC1, direction ? s2 : s1);
  348. writemmr(par, SRC2, direction ? s1 : s2);
  349. writemmr(par, DST1, direction ? d2 : d1);
  350. writemmr(par, DST2, direction ? d1 : d2);
  351. writemmr(par, 0x2124,
  352. 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  353. }
  354. /*
  355. * TGUI 9440/96XX acceleration
  356. */
  357. static void tgui_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  358. {
  359. unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
  360. /* disable clipping */
  361. writemmr(par, 0x2148, 0);
  362. writemmr(par, 0x214C, point(4095, 2047));
  363. switch ((pitch * bpp) / 8) {
  364. case 8192:
  365. case 512:
  366. x |= 0x00;
  367. break;
  368. case 1024:
  369. x |= 0x04;
  370. break;
  371. case 2048:
  372. x |= 0x08;
  373. break;
  374. case 4096:
  375. x |= 0x0C;
  376. break;
  377. }
  378. fb_writew(x, par->io_virt + 0x2122);
  379. }
  380. static void tgui_fill_rect(struct tridentfb_par *par,
  381. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  382. {
  383. t_outb(par, ROP_P, 0x2127);
  384. writemmr(par, OLDCLR, c);
  385. writemmr(par, DRAWFL, 0x4020);
  386. writemmr(par, OLDDIM, point(w - 1, h - 1));
  387. writemmr(par, OLDDST, point(x, y));
  388. t_outb(par, 1, OLDCMD);
  389. }
  390. static void tgui_copy_rect(struct tridentfb_par *par,
  391. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  392. {
  393. int flags = 0;
  394. u16 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  395. if ((x1 < x2) && (y1 == y2)) {
  396. flags |= 0x0200;
  397. x1_tmp = x1 + w - 1;
  398. x2_tmp = x2 + w - 1;
  399. } else {
  400. x1_tmp = x1;
  401. x2_tmp = x2;
  402. }
  403. if (y1 < y2) {
  404. flags |= 0x0100;
  405. y1_tmp = y1 + h - 1;
  406. y2_tmp = y2 + h - 1;
  407. } else {
  408. y1_tmp = y1;
  409. y2_tmp = y2;
  410. }
  411. writemmr(par, DRAWFL, 0x4 | flags);
  412. t_outb(par, ROP_S, 0x2127);
  413. writemmr(par, OLDSRC, point(x1_tmp, y1_tmp));
  414. writemmr(par, OLDDST, point(x2_tmp, y2_tmp));
  415. writemmr(par, OLDDIM, point(w - 1, h - 1));
  416. t_outb(par, 1, OLDCMD);
  417. }
  418. /*
  419. * Accel functions called by the upper layers
  420. */
  421. static void tridentfb_fillrect(struct fb_info *info,
  422. const struct fb_fillrect *fr)
  423. {
  424. struct tridentfb_par *par = info->par;
  425. int col;
  426. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  427. cfb_fillrect(info, fr);
  428. return;
  429. }
  430. if (info->var.bits_per_pixel == 8) {
  431. col = fr->color;
  432. col |= col << 8;
  433. col |= col << 16;
  434. } else
  435. col = ((u32 *)(info->pseudo_palette))[fr->color];
  436. par->wait_engine(par);
  437. par->fill_rect(par, fr->dx, fr->dy, fr->width,
  438. fr->height, col, fr->rop);
  439. }
  440. static void tridentfb_imageblit(struct fb_info *info,
  441. const struct fb_image *img)
  442. {
  443. struct tridentfb_par *par = info->par;
  444. int col, bgcol;
  445. if ((info->flags & FBINFO_HWACCEL_DISABLED) || img->depth != 1) {
  446. cfb_imageblit(info, img);
  447. return;
  448. }
  449. if (info->var.bits_per_pixel == 8) {
  450. col = img->fg_color;
  451. col |= col << 8;
  452. col |= col << 16;
  453. bgcol = img->bg_color;
  454. bgcol |= bgcol << 8;
  455. bgcol |= bgcol << 16;
  456. } else {
  457. col = ((u32 *)(info->pseudo_palette))[img->fg_color];
  458. bgcol = ((u32 *)(info->pseudo_palette))[img->bg_color];
  459. }
  460. par->wait_engine(par);
  461. if (par->image_blit)
  462. par->image_blit(par, img->data, img->dx, img->dy,
  463. img->width, img->height, col, bgcol);
  464. else
  465. cfb_imageblit(info, img);
  466. }
  467. static void tridentfb_copyarea(struct fb_info *info,
  468. const struct fb_copyarea *ca)
  469. {
  470. struct tridentfb_par *par = info->par;
  471. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  472. cfb_copyarea(info, ca);
  473. return;
  474. }
  475. par->wait_engine(par);
  476. par->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
  477. ca->width, ca->height);
  478. }
  479. static int tridentfb_sync(struct fb_info *info)
  480. {
  481. struct tridentfb_par *par = info->par;
  482. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  483. par->wait_engine(par);
  484. return 0;
  485. }
  486. /*
  487. * Hardware access functions
  488. */
  489. static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
  490. {
  491. return vga_mm_rcrt(par->io_virt, reg);
  492. }
  493. static inline void write3X4(struct tridentfb_par *par, int reg,
  494. unsigned char val)
  495. {
  496. vga_mm_wcrt(par->io_virt, reg, val);
  497. }
  498. static inline unsigned char read3CE(struct tridentfb_par *par,
  499. unsigned char reg)
  500. {
  501. return vga_mm_rgfx(par->io_virt, reg);
  502. }
  503. static inline void writeAttr(struct tridentfb_par *par, int reg,
  504. unsigned char val)
  505. {
  506. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  507. vga_mm_wattr(par->io_virt, reg, val);
  508. }
  509. static inline void write3CE(struct tridentfb_par *par, int reg,
  510. unsigned char val)
  511. {
  512. vga_mm_wgfx(par->io_virt, reg, val);
  513. }
  514. static void enable_mmio(struct tridentfb_par *par)
  515. {
  516. /* Goto New Mode */
  517. vga_io_rseq(0x0B);
  518. /* Unprotect registers */
  519. vga_io_wseq(NewMode1, 0x80);
  520. if (!is_oldprotect(par->chip_id))
  521. vga_io_wseq(Protection, 0x92);
  522. /* Enable MMIO */
  523. outb(PCIReg, 0x3D4);
  524. outb(inb(0x3D5) | 0x01, 0x3D5);
  525. }
  526. static void disable_mmio(struct tridentfb_par *par)
  527. {
  528. /* Goto New Mode */
  529. vga_mm_rseq(par->io_virt, 0x0B);
  530. /* Unprotect registers */
  531. vga_mm_wseq(par->io_virt, NewMode1, 0x80);
  532. if (!is_oldprotect(par->chip_id))
  533. vga_mm_wseq(par->io_virt, Protection, 0x92);
  534. /* Disable MMIO */
  535. t_outb(par, PCIReg, 0x3D4);
  536. t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
  537. }
  538. static inline void crtc_unlock(struct tridentfb_par *par)
  539. {
  540. write3X4(par, VGA_CRTC_V_SYNC_END,
  541. read3X4(par, VGA_CRTC_V_SYNC_END) & 0x7F);
  542. }
  543. /* Return flat panel's maximum x resolution */
  544. static int __devinit get_nativex(struct tridentfb_par *par)
  545. {
  546. int x, y, tmp;
  547. if (nativex)
  548. return nativex;
  549. tmp = (read3CE(par, VertStretch) >> 4) & 3;
  550. switch (tmp) {
  551. case 0:
  552. x = 1280; y = 1024;
  553. break;
  554. case 2:
  555. x = 1024; y = 768;
  556. break;
  557. case 3:
  558. x = 800; y = 600;
  559. break;
  560. case 4:
  561. x = 1400; y = 1050;
  562. break;
  563. case 1:
  564. default:
  565. x = 640; y = 480;
  566. break;
  567. }
  568. output("%dx%d flat panel found\n", x, y);
  569. return x;
  570. }
  571. /* Set pitch */
  572. static inline void set_lwidth(struct tridentfb_par *par, int width)
  573. {
  574. write3X4(par, VGA_CRTC_OFFSET, width & 0xFF);
  575. write3X4(par, AddColReg,
  576. (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  577. }
  578. /* For resolutions smaller than FP resolution stretch */
  579. static void screen_stretch(struct tridentfb_par *par)
  580. {
  581. if (par->chip_id != CYBERBLADEXPAi1)
  582. write3CE(par, BiosReg, 0);
  583. else
  584. write3CE(par, BiosReg, 8);
  585. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
  586. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
  587. }
  588. /* For resolutions smaller than FP resolution center */
  589. static inline void screen_center(struct tridentfb_par *par)
  590. {
  591. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
  592. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
  593. }
  594. /* Address of first shown pixel in display memory */
  595. static void set_screen_start(struct tridentfb_par *par, int base)
  596. {
  597. u8 tmp;
  598. write3X4(par, VGA_CRTC_START_LO, base & 0xFF);
  599. write3X4(par, VGA_CRTC_START_HI, (base & 0xFF00) >> 8);
  600. tmp = read3X4(par, CRTCModuleTest) & 0xDF;
  601. write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
  602. tmp = read3X4(par, CRTHiOrd) & 0xF8;
  603. write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
  604. }
  605. /* Set dotclock frequency */
  606. static void set_vclk(struct tridentfb_par *par, unsigned long freq)
  607. {
  608. int m, n, k;
  609. unsigned long fi, d, di;
  610. unsigned char best_m = 0, best_n = 0, best_k = 0;
  611. unsigned char hi, lo;
  612. unsigned char shift = !is_oldclock(par->chip_id) ? 2 : 1;
  613. d = 20000;
  614. for (k = shift; k >= 0; k--)
  615. for (m = 1; m < 32; m++) {
  616. n = ((m + 2) << shift) - 8;
  617. for (n = (n < 0 ? 0 : n); n < 122; n++) {
  618. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  619. di = abs(fi - freq);
  620. if (di < d || (di == d && k == best_k)) {
  621. d = di;
  622. best_n = n;
  623. best_m = m;
  624. best_k = k;
  625. }
  626. if (fi > freq)
  627. break;
  628. }
  629. }
  630. if (is_oldclock(par->chip_id)) {
  631. lo = best_n | (best_m << 7);
  632. hi = (best_m >> 1) | (best_k << 4);
  633. } else {
  634. lo = best_n;
  635. hi = best_m | (best_k << 6);
  636. }
  637. if (is3Dchip(par->chip_id)) {
  638. vga_mm_wseq(par->io_virt, ClockHigh, hi);
  639. vga_mm_wseq(par->io_virt, ClockLow, lo);
  640. } else {
  641. t_outb(par, lo, 0x43C8);
  642. t_outb(par, hi, 0x43C9);
  643. }
  644. debug("VCLK = %X %X\n", hi, lo);
  645. }
  646. /* Set number of lines for flat panels*/
  647. static void set_number_of_lines(struct tridentfb_par *par, int lines)
  648. {
  649. int tmp = read3CE(par, CyberEnhance) & 0x8F;
  650. if (lines > 1024)
  651. tmp |= 0x50;
  652. else if (lines > 768)
  653. tmp |= 0x30;
  654. else if (lines > 600)
  655. tmp |= 0x20;
  656. else if (lines > 480)
  657. tmp |= 0x10;
  658. write3CE(par, CyberEnhance, tmp);
  659. }
  660. /*
  661. * If we see that FP is active we assume we have one.
  662. * Otherwise we have a CRT display. User can override.
  663. */
  664. static int __devinit is_flatpanel(struct tridentfb_par *par)
  665. {
  666. if (fp)
  667. return 1;
  668. if (crt || !iscyber(par->chip_id))
  669. return 0;
  670. return (read3CE(par, FPConfig) & 0x10) ? 1 : 0;
  671. }
  672. /* Try detecting the video memory size */
  673. static unsigned int __devinit get_memsize(struct tridentfb_par *par)
  674. {
  675. unsigned char tmp, tmp2;
  676. unsigned int k;
  677. /* If memory size provided by user */
  678. if (memsize)
  679. k = memsize * Kb;
  680. else
  681. switch (par->chip_id) {
  682. case CYBER9525DVD:
  683. k = 2560 * Kb;
  684. break;
  685. default:
  686. tmp = read3X4(par, SPR) & 0x0F;
  687. switch (tmp) {
  688. case 0x01:
  689. k = 512 * Kb;
  690. break;
  691. case 0x02:
  692. k = 6 * Mb; /* XP */
  693. break;
  694. case 0x03:
  695. k = 1 * Mb;
  696. break;
  697. case 0x04:
  698. k = 8 * Mb;
  699. break;
  700. case 0x06:
  701. k = 10 * Mb; /* XP */
  702. break;
  703. case 0x07:
  704. k = 2 * Mb;
  705. break;
  706. case 0x08:
  707. k = 12 * Mb; /* XP */
  708. break;
  709. case 0x0A:
  710. k = 14 * Mb; /* XP */
  711. break;
  712. case 0x0C:
  713. k = 16 * Mb; /* XP */
  714. break;
  715. case 0x0E: /* XP */
  716. tmp2 = vga_mm_rseq(par->io_virt, 0xC1);
  717. switch (tmp2) {
  718. case 0x00:
  719. k = 20 * Mb;
  720. break;
  721. case 0x01:
  722. k = 24 * Mb;
  723. break;
  724. case 0x10:
  725. k = 28 * Mb;
  726. break;
  727. case 0x11:
  728. k = 32 * Mb;
  729. break;
  730. default:
  731. k = 1 * Mb;
  732. break;
  733. }
  734. break;
  735. case 0x0F:
  736. k = 4 * Mb;
  737. break;
  738. default:
  739. k = 1 * Mb;
  740. break;
  741. }
  742. }
  743. k -= memdiff * Kb;
  744. output("framebuffer size = %d Kb\n", k / Kb);
  745. return k;
  746. }
  747. /* See if we can handle the video mode described in var */
  748. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  749. struct fb_info *info)
  750. {
  751. struct tridentfb_par *par = info->par;
  752. int bpp = var->bits_per_pixel;
  753. int line_length;
  754. int ramdac = 230000; /* 230MHz for most 3D chips */
  755. debug("enter\n");
  756. /* check color depth */
  757. if (bpp == 24)
  758. bpp = var->bits_per_pixel = 32;
  759. if (bpp != 8 && bpp != 16 && bpp != 32)
  760. return -EINVAL;
  761. if (par->chip_id == TGUI9440 && bpp == 32)
  762. return -EINVAL;
  763. /* check whether resolution fits on panel and in memory */
  764. if (par->flatpanel && nativex && var->xres > nativex)
  765. return -EINVAL;
  766. /* various resolution checks */
  767. var->xres = (var->xres + 7) & ~0x7;
  768. if (var->xres > var->xres_virtual)
  769. var->xres_virtual = var->xres;
  770. if (var->yres > var->yres_virtual)
  771. var->yres_virtual = var->yres;
  772. if (var->xres_virtual > 4095 || var->yres > 2048)
  773. return -EINVAL;
  774. /* prevent from position overflow for acceleration */
  775. if (var->yres_virtual > 0xffff)
  776. return -EINVAL;
  777. line_length = var->xres_virtual * bpp / 8;
  778. if (!is3Dchip(par->chip_id) &&
  779. !(info->flags & FBINFO_HWACCEL_DISABLED)) {
  780. /* acceleration requires line length to be power of 2 */
  781. if (line_length <= 512)
  782. var->xres_virtual = 512 * 8 / bpp;
  783. else if (line_length <= 1024)
  784. var->xres_virtual = 1024 * 8 / bpp;
  785. else if (line_length <= 2048)
  786. var->xres_virtual = 2048 * 8 / bpp;
  787. else if (line_length <= 4096)
  788. var->xres_virtual = 4096 * 8 / bpp;
  789. else if (line_length <= 8192)
  790. var->xres_virtual = 8192 * 8 / bpp;
  791. else
  792. return -EINVAL;
  793. line_length = var->xres_virtual * bpp / 8;
  794. }
  795. /* datasheet specifies how to set panning only up to 4 MB */
  796. if (line_length * (var->yres_virtual - var->yres) > (4 << 20))
  797. var->yres_virtual = ((4 << 20) / line_length) + var->yres;
  798. if (line_length * var->yres_virtual > info->fix.smem_len)
  799. return -EINVAL;
  800. switch (bpp) {
  801. case 8:
  802. var->red.offset = 0;
  803. var->red.length = 8;
  804. var->green = var->red;
  805. var->blue = var->red;
  806. break;
  807. case 16:
  808. var->red.offset = 11;
  809. var->green.offset = 5;
  810. var->blue.offset = 0;
  811. var->red.length = 5;
  812. var->green.length = 6;
  813. var->blue.length = 5;
  814. break;
  815. case 32:
  816. var->red.offset = 16;
  817. var->green.offset = 8;
  818. var->blue.offset = 0;
  819. var->red.length = 8;
  820. var->green.length = 8;
  821. var->blue.length = 8;
  822. break;
  823. default:
  824. return -EINVAL;
  825. }
  826. if (is_xp(par->chip_id))
  827. ramdac = 350000;
  828. switch (par->chip_id) {
  829. case TGUI9440:
  830. ramdac = (bpp >= 16) ? 45000 : 90000;
  831. break;
  832. case CYBER9320:
  833. case TGUI9660:
  834. ramdac = 135000;
  835. break;
  836. case PROVIDIA9685:
  837. case CYBER9388:
  838. case CYBER9382:
  839. case CYBER9385:
  840. ramdac = 170000;
  841. break;
  842. }
  843. /* The clock is doubled for 32 bpp */
  844. if (bpp == 32)
  845. ramdac /= 2;
  846. if (PICOS2KHZ(var->pixclock) > ramdac)
  847. return -EINVAL;
  848. debug("exit\n");
  849. return 0;
  850. }
  851. /* Pan the display */
  852. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  853. struct fb_info *info)
  854. {
  855. struct tridentfb_par *par = info->par;
  856. unsigned int offset;
  857. debug("enter\n");
  858. offset = (var->xoffset + (var->yoffset * var->xres_virtual))
  859. * var->bits_per_pixel / 32;
  860. set_screen_start(par, offset);
  861. debug("exit\n");
  862. return 0;
  863. }
  864. static inline void shadowmode_on(struct tridentfb_par *par)
  865. {
  866. write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
  867. }
  868. static inline void shadowmode_off(struct tridentfb_par *par)
  869. {
  870. write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
  871. }
  872. /* Set the hardware to the requested video mode */
  873. static int tridentfb_set_par(struct fb_info *info)
  874. {
  875. struct tridentfb_par *par = info->par;
  876. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  877. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  878. struct fb_var_screeninfo *var = &info->var;
  879. int bpp = var->bits_per_pixel;
  880. unsigned char tmp;
  881. unsigned long vclk;
  882. debug("enter\n");
  883. hdispend = var->xres / 8 - 1;
  884. hsyncstart = (var->xres + var->right_margin) / 8;
  885. hsyncend = (var->xres + var->right_margin + var->hsync_len) / 8;
  886. htotal = (var->xres + var->left_margin + var->right_margin +
  887. var->hsync_len) / 8 - 5;
  888. hblankstart = hdispend + 1;
  889. hblankend = htotal + 3;
  890. vdispend = var->yres - 1;
  891. vsyncstart = var->yres + var->lower_margin;
  892. vsyncend = vsyncstart + var->vsync_len;
  893. vtotal = var->upper_margin + vsyncend - 2;
  894. vblankstart = vdispend + 1;
  895. vblankend = vtotal;
  896. if (info->var.vmode & FB_VMODE_INTERLACED) {
  897. vtotal /= 2;
  898. vdispend /= 2;
  899. vsyncstart /= 2;
  900. vsyncend /= 2;
  901. vblankstart /= 2;
  902. vblankend /= 2;
  903. }
  904. enable_mmio(par);
  905. crtc_unlock(par);
  906. write3CE(par, CyberControl, 8);
  907. tmp = 0xEB;
  908. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  909. tmp &= ~0x40;
  910. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  911. tmp &= ~0x80;
  912. if (par->flatpanel && var->xres < nativex) {
  913. /*
  914. * on flat panels with native size larger
  915. * than requested resolution decide whether
  916. * we stretch or center
  917. */
  918. t_outb(par, tmp | 0xC0, VGA_MIS_W);
  919. shadowmode_on(par);
  920. if (center)
  921. screen_center(par);
  922. else if (stretch)
  923. screen_stretch(par);
  924. } else {
  925. t_outb(par, tmp, VGA_MIS_W);
  926. write3CE(par, CyberControl, 8);
  927. }
  928. /* vertical timing values */
  929. write3X4(par, VGA_CRTC_V_TOTAL, vtotal & 0xFF);
  930. write3X4(par, VGA_CRTC_V_DISP_END, vdispend & 0xFF);
  931. write3X4(par, VGA_CRTC_V_SYNC_START, vsyncstart & 0xFF);
  932. write3X4(par, VGA_CRTC_V_SYNC_END, (vsyncend & 0x0F));
  933. write3X4(par, VGA_CRTC_V_BLANK_START, vblankstart & 0xFF);
  934. write3X4(par, VGA_CRTC_V_BLANK_END, vblankend & 0xFF);
  935. /* horizontal timing values */
  936. write3X4(par, VGA_CRTC_H_TOTAL, htotal & 0xFF);
  937. write3X4(par, VGA_CRTC_H_DISP, hdispend & 0xFF);
  938. write3X4(par, VGA_CRTC_H_SYNC_START, hsyncstart & 0xFF);
  939. write3X4(par, VGA_CRTC_H_SYNC_END,
  940. (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  941. write3X4(par, VGA_CRTC_H_BLANK_START, hblankstart & 0xFF);
  942. write3X4(par, VGA_CRTC_H_BLANK_END, hblankend & 0x1F);
  943. /* higher bits of vertical timing values */
  944. tmp = 0x10;
  945. if (vtotal & 0x100) tmp |= 0x01;
  946. if (vdispend & 0x100) tmp |= 0x02;
  947. if (vsyncstart & 0x100) tmp |= 0x04;
  948. if (vblankstart & 0x100) tmp |= 0x08;
  949. if (vtotal & 0x200) tmp |= 0x20;
  950. if (vdispend & 0x200) tmp |= 0x40;
  951. if (vsyncstart & 0x200) tmp |= 0x80;
  952. write3X4(par, VGA_CRTC_OVERFLOW, tmp);
  953. tmp = read3X4(par, CRTHiOrd) & 0x07;
  954. tmp |= 0x08; /* line compare bit 10 */
  955. if (vtotal & 0x400) tmp |= 0x80;
  956. if (vblankstart & 0x400) tmp |= 0x40;
  957. if (vsyncstart & 0x400) tmp |= 0x20;
  958. if (vdispend & 0x400) tmp |= 0x10;
  959. write3X4(par, CRTHiOrd, tmp);
  960. tmp = (htotal >> 8) & 0x01;
  961. tmp |= (hdispend >> 7) & 0x02;
  962. tmp |= (hsyncstart >> 5) & 0x08;
  963. tmp |= (hblankstart >> 4) & 0x10;
  964. write3X4(par, HorizOverflow, tmp);
  965. tmp = 0x40;
  966. if (vblankstart & 0x200) tmp |= 0x20;
  967. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  968. write3X4(par, VGA_CRTC_MAX_SCAN, tmp);
  969. write3X4(par, VGA_CRTC_LINE_COMPARE, 0xFF);
  970. write3X4(par, VGA_CRTC_PRESET_ROW, 0);
  971. write3X4(par, VGA_CRTC_MODE, 0xC3);
  972. write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
  973. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  974. /* enable access extended memory */
  975. write3X4(par, CRTCModuleTest, tmp);
  976. tmp = read3CE(par, MiscIntContReg) & ~0x4;
  977. if (info->var.vmode & FB_VMODE_INTERLACED)
  978. tmp |= 0x4;
  979. write3CE(par, MiscIntContReg, tmp);
  980. /* enable GE for text acceleration */
  981. write3X4(par, GraphEngReg, 0x80);
  982. switch (bpp) {
  983. case 8:
  984. tmp = 0x00;
  985. break;
  986. case 16:
  987. tmp = 0x05;
  988. break;
  989. case 24:
  990. tmp = 0x29;
  991. break;
  992. case 32:
  993. tmp = 0x09;
  994. break;
  995. }
  996. write3X4(par, PixelBusReg, tmp);
  997. tmp = read3X4(par, DRAMControl);
  998. if (!is_oldprotect(par->chip_id))
  999. tmp |= 0x10;
  1000. if (iscyber(par->chip_id))
  1001. tmp |= 0x20;
  1002. write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
  1003. write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
  1004. if (!is_xp(par->chip_id))
  1005. write3X4(par, Performance, read3X4(par, Performance) | 0x10);
  1006. /* MMIO & PCI read and write burst enable */
  1007. if (par->chip_id != TGUI9440 && par->chip_id != IMAGE975)
  1008. write3X4(par, PCIReg, read3X4(par, PCIReg) | 0x06);
  1009. vga_mm_wseq(par->io_virt, 0, 3);
  1010. vga_mm_wseq(par->io_virt, 1, 1); /* set char clock 8 dots wide */
  1011. /* enable 4 maps because needed in chain4 mode */
  1012. vga_mm_wseq(par->io_virt, 2, 0x0F);
  1013. vga_mm_wseq(par->io_virt, 3, 0);
  1014. vga_mm_wseq(par->io_virt, 4, 0x0E); /* memory mode enable bitmaps ?? */
  1015. /* convert from picoseconds to kHz */
  1016. vclk = PICOS2KHZ(info->var.pixclock);
  1017. /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
  1018. tmp = read3CE(par, MiscExtFunc) & 0xF0;
  1019. if (bpp == 32 || (par->chip_id == TGUI9440 && bpp == 16)) {
  1020. tmp |= 8;
  1021. vclk *= 2;
  1022. }
  1023. set_vclk(par, vclk);
  1024. write3CE(par, MiscExtFunc, tmp | 0x12);
  1025. write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
  1026. write3CE(par, 0x6, 0x05); /* graphics mode */
  1027. write3CE(par, 0x7, 0x0F); /* planes? */
  1028. /* graphics mode and support 256 color modes */
  1029. writeAttr(par, 0x10, 0x41);
  1030. writeAttr(par, 0x12, 0x0F); /* planes */
  1031. writeAttr(par, 0x13, 0); /* horizontal pel panning */
  1032. /* colors */
  1033. for (tmp = 0; tmp < 0x10; tmp++)
  1034. writeAttr(par, tmp, tmp);
  1035. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  1036. t_outb(par, 0x20, VGA_ATT_W); /* enable attr */
  1037. switch (bpp) {
  1038. case 8:
  1039. tmp = 0;
  1040. break;
  1041. case 16:
  1042. tmp = 0x30;
  1043. break;
  1044. case 24:
  1045. case 32:
  1046. tmp = 0xD0;
  1047. break;
  1048. }
  1049. t_inb(par, VGA_PEL_IW);
  1050. t_inb(par, VGA_PEL_MSK);
  1051. t_inb(par, VGA_PEL_MSK);
  1052. t_inb(par, VGA_PEL_MSK);
  1053. t_inb(par, VGA_PEL_MSK);
  1054. t_outb(par, tmp, VGA_PEL_MSK);
  1055. t_inb(par, VGA_PEL_IW);
  1056. if (par->flatpanel)
  1057. set_number_of_lines(par, info->var.yres);
  1058. info->fix.line_length = info->var.xres_virtual * bpp / 8;
  1059. set_lwidth(par, info->fix.line_length / 8);
  1060. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  1061. par->init_accel(par, info->var.xres_virtual, bpp);
  1062. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1063. info->cmap.len = (bpp == 8) ? 256 : 16;
  1064. debug("exit\n");
  1065. return 0;
  1066. }
  1067. /* Set one color register */
  1068. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  1069. unsigned blue, unsigned transp,
  1070. struct fb_info *info)
  1071. {
  1072. int bpp = info->var.bits_per_pixel;
  1073. struct tridentfb_par *par = info->par;
  1074. if (regno >= info->cmap.len)
  1075. return 1;
  1076. if (bpp == 8) {
  1077. t_outb(par, 0xFF, VGA_PEL_MSK);
  1078. t_outb(par, regno, VGA_PEL_IW);
  1079. t_outb(par, red >> 10, VGA_PEL_D);
  1080. t_outb(par, green >> 10, VGA_PEL_D);
  1081. t_outb(par, blue >> 10, VGA_PEL_D);
  1082. } else if (regno < 16) {
  1083. if (bpp == 16) { /* RGB 565 */
  1084. u32 col;
  1085. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  1086. ((blue & 0xF800) >> 11);
  1087. col |= col << 16;
  1088. ((u32 *)(info->pseudo_palette))[regno] = col;
  1089. } else if (bpp == 32) /* ARGB 8888 */
  1090. ((u32 *)info->pseudo_palette)[regno] =
  1091. ((transp & 0xFF00) << 16) |
  1092. ((red & 0xFF00) << 8) |
  1093. ((green & 0xFF00)) |
  1094. ((blue & 0xFF00) >> 8);
  1095. }
  1096. return 0;
  1097. }
  1098. /* Try blanking the screen. For flat panels it does nothing */
  1099. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  1100. {
  1101. unsigned char PMCont, DPMSCont;
  1102. struct tridentfb_par *par = info->par;
  1103. debug("enter\n");
  1104. if (par->flatpanel)
  1105. return 0;
  1106. t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
  1107. PMCont = t_inb(par, 0x83C6) & 0xFC;
  1108. DPMSCont = read3CE(par, PowerStatus) & 0xFC;
  1109. switch (blank_mode) {
  1110. case FB_BLANK_UNBLANK:
  1111. /* Screen: On, HSync: On, VSync: On */
  1112. case FB_BLANK_NORMAL:
  1113. /* Screen: Off, HSync: On, VSync: On */
  1114. PMCont |= 0x03;
  1115. DPMSCont |= 0x00;
  1116. break;
  1117. case FB_BLANK_HSYNC_SUSPEND:
  1118. /* Screen: Off, HSync: Off, VSync: On */
  1119. PMCont |= 0x02;
  1120. DPMSCont |= 0x01;
  1121. break;
  1122. case FB_BLANK_VSYNC_SUSPEND:
  1123. /* Screen: Off, HSync: On, VSync: Off */
  1124. PMCont |= 0x02;
  1125. DPMSCont |= 0x02;
  1126. break;
  1127. case FB_BLANK_POWERDOWN:
  1128. /* Screen: Off, HSync: Off, VSync: Off */
  1129. PMCont |= 0x00;
  1130. DPMSCont |= 0x03;
  1131. break;
  1132. }
  1133. write3CE(par, PowerStatus, DPMSCont);
  1134. t_outb(par, 4, 0x83C8);
  1135. t_outb(par, PMCont, 0x83C6);
  1136. debug("exit\n");
  1137. /* let fbcon do a softblank for us */
  1138. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1139. }
  1140. static struct fb_ops tridentfb_ops = {
  1141. .owner = THIS_MODULE,
  1142. .fb_setcolreg = tridentfb_setcolreg,
  1143. .fb_pan_display = tridentfb_pan_display,
  1144. .fb_blank = tridentfb_blank,
  1145. .fb_check_var = tridentfb_check_var,
  1146. .fb_set_par = tridentfb_set_par,
  1147. .fb_fillrect = tridentfb_fillrect,
  1148. .fb_copyarea = tridentfb_copyarea,
  1149. .fb_imageblit = tridentfb_imageblit,
  1150. .fb_sync = tridentfb_sync,
  1151. };
  1152. static int __devinit trident_pci_probe(struct pci_dev *dev,
  1153. const struct pci_device_id *id)
  1154. {
  1155. int err;
  1156. unsigned char revision;
  1157. struct fb_info *info;
  1158. struct tridentfb_par *default_par;
  1159. int chip3D;
  1160. int chip_id;
  1161. err = pci_enable_device(dev);
  1162. if (err)
  1163. return err;
  1164. info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
  1165. if (!info)
  1166. return -ENOMEM;
  1167. default_par = info->par;
  1168. chip_id = id->device;
  1169. /* If PCI id is 0x9660 then further detect chip type */
  1170. if (chip_id == TGUI9660) {
  1171. revision = vga_io_rseq(RevisionID);
  1172. switch (revision) {
  1173. case 0x21:
  1174. chip_id = PROVIDIA9685;
  1175. break;
  1176. case 0x22:
  1177. case 0x23:
  1178. chip_id = CYBER9397;
  1179. break;
  1180. case 0x2A:
  1181. chip_id = CYBER9397DVD;
  1182. break;
  1183. case 0x30:
  1184. case 0x33:
  1185. case 0x34:
  1186. case 0x35:
  1187. case 0x38:
  1188. case 0x3A:
  1189. case 0xB3:
  1190. chip_id = CYBER9385;
  1191. break;
  1192. case 0x40 ... 0x43:
  1193. chip_id = CYBER9382;
  1194. break;
  1195. case 0x4A:
  1196. chip_id = CYBER9388;
  1197. break;
  1198. default:
  1199. break;
  1200. }
  1201. }
  1202. chip3D = is3Dchip(chip_id);
  1203. if (is_xp(chip_id)) {
  1204. default_par->init_accel = xp_init_accel;
  1205. default_par->wait_engine = xp_wait_engine;
  1206. default_par->fill_rect = xp_fill_rect;
  1207. default_par->copy_rect = xp_copy_rect;
  1208. tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADEXP;
  1209. } else if (is_blade(chip_id)) {
  1210. default_par->init_accel = blade_init_accel;
  1211. default_par->wait_engine = blade_wait_engine;
  1212. default_par->fill_rect = blade_fill_rect;
  1213. default_par->copy_rect = blade_copy_rect;
  1214. default_par->image_blit = blade_image_blit;
  1215. tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADE3D;
  1216. } else if (chip3D) { /* 3DImage family left */
  1217. default_par->init_accel = image_init_accel;
  1218. default_par->wait_engine = image_wait_engine;
  1219. default_par->fill_rect = image_fill_rect;
  1220. default_par->copy_rect = image_copy_rect;
  1221. tridentfb_fix.accel = FB_ACCEL_TRIDENT_3DIMAGE;
  1222. } else { /* TGUI 9440/96XX family */
  1223. default_par->init_accel = tgui_init_accel;
  1224. default_par->wait_engine = xp_wait_engine;
  1225. default_par->fill_rect = tgui_fill_rect;
  1226. default_par->copy_rect = tgui_copy_rect;
  1227. tridentfb_fix.accel = FB_ACCEL_TRIDENT_TGUI;
  1228. }
  1229. default_par->chip_id = chip_id;
  1230. /* setup MMIO region */
  1231. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1232. tridentfb_fix.mmio_len = pci_resource_len(dev, 1);
  1233. if (!request_mem_region(tridentfb_fix.mmio_start,
  1234. tridentfb_fix.mmio_len, "tridentfb")) {
  1235. debug("request_region failed!\n");
  1236. framebuffer_release(info);
  1237. return -1;
  1238. }
  1239. default_par->io_virt = ioremap_nocache(tridentfb_fix.mmio_start,
  1240. tridentfb_fix.mmio_len);
  1241. if (!default_par->io_virt) {
  1242. debug("ioremap failed\n");
  1243. err = -1;
  1244. goto out_unmap1;
  1245. }
  1246. enable_mmio(default_par);
  1247. /* setup framebuffer memory */
  1248. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1249. tridentfb_fix.smem_len = get_memsize(default_par);
  1250. if (!request_mem_region(tridentfb_fix.smem_start,
  1251. tridentfb_fix.smem_len, "tridentfb")) {
  1252. debug("request_mem_region failed!\n");
  1253. disable_mmio(info->par);
  1254. err = -1;
  1255. goto out_unmap1;
  1256. }
  1257. info->screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1258. tridentfb_fix.smem_len);
  1259. if (!info->screen_base) {
  1260. debug("ioremap failed\n");
  1261. err = -1;
  1262. goto out_unmap2;
  1263. }
  1264. default_par->flatpanel = is_flatpanel(default_par);
  1265. if (default_par->flatpanel)
  1266. nativex = get_nativex(default_par);
  1267. info->fix = tridentfb_fix;
  1268. info->fbops = &tridentfb_ops;
  1269. info->pseudo_palette = default_par->pseudo_pal;
  1270. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1271. if (!noaccel && default_par->init_accel) {
  1272. info->flags &= ~FBINFO_HWACCEL_DISABLED;
  1273. info->flags |= FBINFO_HWACCEL_COPYAREA;
  1274. info->flags |= FBINFO_HWACCEL_FILLRECT;
  1275. } else
  1276. info->flags |= FBINFO_HWACCEL_DISABLED;
  1277. if (is_blade(chip_id) && chip_id != BLADE3D)
  1278. info->flags |= FBINFO_READS_FAST;
  1279. info->pixmap.addr = kmalloc(4096, GFP_KERNEL);
  1280. if (!info->pixmap.addr) {
  1281. err = -ENOMEM;
  1282. goto out_unmap2;
  1283. }
  1284. info->pixmap.size = 4096;
  1285. info->pixmap.buf_align = 4;
  1286. info->pixmap.scan_align = 1;
  1287. info->pixmap.access_align = 32;
  1288. info->pixmap.flags = FB_PIXMAP_SYSTEM;
  1289. if (default_par->image_blit) {
  1290. info->flags |= FBINFO_HWACCEL_IMAGEBLIT;
  1291. info->pixmap.scan_align = 4;
  1292. }
  1293. if (noaccel) {
  1294. printk(KERN_DEBUG "disabling acceleration\n");
  1295. info->flags |= FBINFO_HWACCEL_DISABLED;
  1296. info->pixmap.scan_align = 1;
  1297. }
  1298. if (!fb_find_mode(&info->var, info,
  1299. mode_option, NULL, 0, NULL, bpp)) {
  1300. err = -EINVAL;
  1301. goto out_unmap2;
  1302. }
  1303. err = fb_alloc_cmap(&info->cmap, 256, 0);
  1304. if (err < 0)
  1305. goto out_unmap2;
  1306. info->var.activate |= FB_ACTIVATE_NOW;
  1307. info->device = &dev->dev;
  1308. if (register_framebuffer(info) < 0) {
  1309. printk(KERN_ERR "tridentfb: could not register framebuffer\n");
  1310. fb_dealloc_cmap(&info->cmap);
  1311. err = -EINVAL;
  1312. goto out_unmap2;
  1313. }
  1314. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1315. info->node, info->fix.id, info->var.xres,
  1316. info->var.yres, info->var.bits_per_pixel);
  1317. pci_set_drvdata(dev, info);
  1318. return 0;
  1319. out_unmap2:
  1320. kfree(info->pixmap.addr);
  1321. if (info->screen_base)
  1322. iounmap(info->screen_base);
  1323. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1324. disable_mmio(info->par);
  1325. out_unmap1:
  1326. if (default_par->io_virt)
  1327. iounmap(default_par->io_virt);
  1328. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1329. framebuffer_release(info);
  1330. return err;
  1331. }
  1332. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1333. {
  1334. struct fb_info *info = pci_get_drvdata(dev);
  1335. struct tridentfb_par *par = info->par;
  1336. unregister_framebuffer(info);
  1337. iounmap(par->io_virt);
  1338. iounmap(info->screen_base);
  1339. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1340. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1341. pci_set_drvdata(dev, NULL);
  1342. kfree(info->pixmap.addr);
  1343. fb_dealloc_cmap(&info->cmap);
  1344. framebuffer_release(info);
  1345. }
  1346. /* List of boards that we are trying to support */
  1347. static struct pci_device_id trident_devices[] = {
  1348. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1349. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1350. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1351. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1352. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1353. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1354. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1355. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1356. {PCI_VENDOR_ID_TRIDENT, TGUI9440, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1357. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1358. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1359. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1360. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1361. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1362. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1363. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1364. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1365. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1366. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1367. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1368. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1369. {0,}
  1370. };
  1371. MODULE_DEVICE_TABLE(pci, trident_devices);
  1372. static struct pci_driver tridentfb_pci_driver = {
  1373. .name = "tridentfb",
  1374. .id_table = trident_devices,
  1375. .probe = trident_pci_probe,
  1376. .remove = __devexit_p(trident_pci_remove)
  1377. };
  1378. /*
  1379. * Parse user specified options (`video=trident:')
  1380. * example:
  1381. * video=trident:800x600,bpp=16,noaccel
  1382. */
  1383. #ifndef MODULE
  1384. static int __init tridentfb_setup(char *options)
  1385. {
  1386. char *opt;
  1387. if (!options || !*options)
  1388. return 0;
  1389. while ((opt = strsep(&options, ",")) != NULL) {
  1390. if (!*opt)
  1391. continue;
  1392. if (!strncmp(opt, "noaccel", 7))
  1393. noaccel = 1;
  1394. else if (!strncmp(opt, "fp", 2))
  1395. fp = 1;
  1396. else if (!strncmp(opt, "crt", 3))
  1397. fp = 0;
  1398. else if (!strncmp(opt, "bpp=", 4))
  1399. bpp = simple_strtoul(opt + 4, NULL, 0);
  1400. else if (!strncmp(opt, "center", 6))
  1401. center = 1;
  1402. else if (!strncmp(opt, "stretch", 7))
  1403. stretch = 1;
  1404. else if (!strncmp(opt, "memsize=", 8))
  1405. memsize = simple_strtoul(opt + 8, NULL, 0);
  1406. else if (!strncmp(opt, "memdiff=", 8))
  1407. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1408. else if (!strncmp(opt, "nativex=", 8))
  1409. nativex = simple_strtoul(opt + 8, NULL, 0);
  1410. else
  1411. mode_option = opt;
  1412. }
  1413. return 0;
  1414. }
  1415. #endif
  1416. static int __init tridentfb_init(void)
  1417. {
  1418. #ifndef MODULE
  1419. char *option = NULL;
  1420. if (fb_get_options("tridentfb", &option))
  1421. return -ENODEV;
  1422. tridentfb_setup(option);
  1423. #endif
  1424. return pci_register_driver(&tridentfb_pci_driver);
  1425. }
  1426. static void __exit tridentfb_exit(void)
  1427. {
  1428. pci_unregister_driver(&tridentfb_pci_driver);
  1429. }
  1430. module_init(tridentfb_init);
  1431. module_exit(tridentfb_exit);
  1432. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1433. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1434. MODULE_LICENSE("GPL");
  1435. MODULE_ALIAS("cyblafb");