8250_pci.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/pci.h>
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/delay.h>
  21. #include <linux/tty.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/8250_pci.h>
  24. #include <linux/bitops.h>
  25. #include <asm/byteorder.h>
  26. #include <asm/io.h>
  27. #include "8250.h"
  28. #undef SERIAL_DEBUG_PCI
  29. /*
  30. * init function returns:
  31. * > 0 - number of ports
  32. * = 0 - use board->num_ports
  33. * < 0 - error
  34. */
  35. struct pci_serial_quirk {
  36. u32 vendor;
  37. u32 device;
  38. u32 subvendor;
  39. u32 subdevice;
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static void moan_device(const char *str, struct pci_dev *dev)
  55. {
  56. printk(KERN_WARNING "%s: %s\n"
  57. KERN_WARNING "Please send the output of lspci -vv, this\n"
  58. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  59. KERN_WARNING "manufacturer and name of serial board or\n"
  60. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  61. pci_name(dev), str, dev->vendor, dev->device,
  62. dev->subsystem_vendor, dev->subsystem_device);
  63. }
  64. static int
  65. setup_port(struct serial_private *priv, struct uart_port *port,
  66. int bar, int offset, int regshift)
  67. {
  68. struct pci_dev *dev = priv->dev;
  69. unsigned long base, len;
  70. if (bar >= PCI_NUM_BAR_RESOURCES)
  71. return -EINVAL;
  72. base = pci_resource_start(dev, bar);
  73. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  74. len = pci_resource_len(dev, bar);
  75. if (!priv->remapped_bar[bar])
  76. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  77. if (!priv->remapped_bar[bar])
  78. return -ENOMEM;
  79. port->iotype = UPIO_MEM;
  80. port->iobase = 0;
  81. port->mapbase = base + offset;
  82. port->membase = priv->remapped_bar[bar] + offset;
  83. port->regshift = regshift;
  84. } else {
  85. port->iotype = UPIO_PORT;
  86. port->iobase = base + offset;
  87. port->mapbase = 0;
  88. port->membase = NULL;
  89. port->regshift = 0;
  90. }
  91. return 0;
  92. }
  93. /*
  94. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  95. */
  96. static int addidata_apci7800_setup(struct serial_private *priv,
  97. const struct pciserial_board *board,
  98. struct uart_port *port, int idx)
  99. {
  100. unsigned int bar = 0, offset = board->first_offset;
  101. bar = FL_GET_BASE(board->flags);
  102. if (idx < 2) {
  103. offset += idx * board->uart_offset;
  104. } else if ((idx >= 2) && (idx < 4)) {
  105. bar += 1;
  106. offset += ((idx - 2) * board->uart_offset);
  107. } else if ((idx >= 4) && (idx < 6)) {
  108. bar += 2;
  109. offset += ((idx - 4) * board->uart_offset);
  110. } else if (idx >= 6) {
  111. bar += 3;
  112. offset += ((idx - 6) * board->uart_offset);
  113. }
  114. return setup_port(priv, port, bar, offset, board->reg_shift);
  115. }
  116. /*
  117. * AFAVLAB uses a different mixture of BARs and offsets
  118. * Not that ugly ;) -- HW
  119. */
  120. static int
  121. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  122. struct uart_port *port, int idx)
  123. {
  124. unsigned int bar, offset = board->first_offset;
  125. bar = FL_GET_BASE(board->flags);
  126. if (idx < 4)
  127. bar += idx;
  128. else {
  129. bar = 4;
  130. offset += (idx - 4) * board->uart_offset;
  131. }
  132. return setup_port(priv, port, bar, offset, board->reg_shift);
  133. }
  134. /*
  135. * HP's Remote Management Console. The Diva chip came in several
  136. * different versions. N-class, L2000 and A500 have two Diva chips, each
  137. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  138. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  139. * one Diva chip, but it has been expanded to 5 UARTs.
  140. */
  141. static int pci_hp_diva_init(struct pci_dev *dev)
  142. {
  143. int rc = 0;
  144. switch (dev->subsystem_device) {
  145. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  146. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  147. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  148. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  149. rc = 3;
  150. break;
  151. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  152. rc = 2;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  155. rc = 4;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  158. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  159. rc = 1;
  160. break;
  161. }
  162. return rc;
  163. }
  164. /*
  165. * HP's Diva chip puts the 4th/5th serial port further out, and
  166. * some serial ports are supposed to be hidden on certain models.
  167. */
  168. static int
  169. pci_hp_diva_setup(struct serial_private *priv,
  170. const struct pciserial_board *board,
  171. struct uart_port *port, int idx)
  172. {
  173. unsigned int offset = board->first_offset;
  174. unsigned int bar = FL_GET_BASE(board->flags);
  175. switch (priv->dev->subsystem_device) {
  176. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  177. if (idx == 3)
  178. idx++;
  179. break;
  180. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  181. if (idx > 0)
  182. idx++;
  183. if (idx > 2)
  184. idx++;
  185. break;
  186. }
  187. if (idx > 2)
  188. offset = 0x18;
  189. offset += idx * board->uart_offset;
  190. return setup_port(priv, port, bar, offset, board->reg_shift);
  191. }
  192. /*
  193. * Added for EKF Intel i960 serial boards
  194. */
  195. static int pci_inteli960ni_init(struct pci_dev *dev)
  196. {
  197. unsigned long oldval;
  198. if (!(dev->subsystem_device & 0x1000))
  199. return -ENODEV;
  200. /* is firmware started? */
  201. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  202. if (oldval == 0x00001000L) { /* RESET value */
  203. printk(KERN_DEBUG "Local i960 firmware missing");
  204. return -ENODEV;
  205. }
  206. return 0;
  207. }
  208. /*
  209. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  210. * that the card interrupt be explicitly enabled or disabled. This
  211. * seems to be mainly needed on card using the PLX which also use I/O
  212. * mapped memory.
  213. */
  214. static int pci_plx9050_init(struct pci_dev *dev)
  215. {
  216. u8 irq_config;
  217. void __iomem *p;
  218. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  219. moan_device("no memory in bar 0", dev);
  220. return 0;
  221. }
  222. irq_config = 0x41;
  223. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  224. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  225. irq_config = 0x43;
  226. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  227. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  228. /*
  229. * As the megawolf cards have the int pins active
  230. * high, and have 2 UART chips, both ints must be
  231. * enabled on the 9050. Also, the UARTS are set in
  232. * 16450 mode by default, so we have to enable the
  233. * 16C950 'enhanced' mode so that we can use the
  234. * deep FIFOs
  235. */
  236. irq_config = 0x5b;
  237. /*
  238. * enable/disable interrupts
  239. */
  240. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  241. if (p == NULL)
  242. return -ENOMEM;
  243. writel(irq_config, p + 0x4c);
  244. /*
  245. * Read the register back to ensure that it took effect.
  246. */
  247. readl(p + 0x4c);
  248. iounmap(p);
  249. return 0;
  250. }
  251. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  252. {
  253. u8 __iomem *p;
  254. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  255. return;
  256. /*
  257. * disable interrupts
  258. */
  259. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  260. if (p != NULL) {
  261. writel(0, p + 0x4c);
  262. /*
  263. * Read the register back to ensure that it took effect.
  264. */
  265. readl(p + 0x4c);
  266. iounmap(p);
  267. }
  268. }
  269. #define NI8420_INT_ENABLE_REG 0x38
  270. #define NI8420_INT_ENABLE_BIT 0x2000
  271. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  272. {
  273. void __iomem *p;
  274. unsigned long base, len;
  275. unsigned int bar = 0;
  276. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  277. moan_device("no memory in bar", dev);
  278. return;
  279. }
  280. base = pci_resource_start(dev, bar);
  281. len = pci_resource_len(dev, bar);
  282. p = ioremap_nocache(base, len);
  283. if (p == NULL)
  284. return;
  285. /* Disable the CPU Interrupt */
  286. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  287. p + NI8420_INT_ENABLE_REG);
  288. iounmap(p);
  289. }
  290. /* MITE registers */
  291. #define MITE_IOWBSR1 0xc4
  292. #define MITE_IOWCR1 0xf4
  293. #define MITE_LCIMR1 0x08
  294. #define MITE_LCIMR2 0x10
  295. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  296. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  297. {
  298. void __iomem *p;
  299. unsigned long base, len;
  300. unsigned int bar = 0;
  301. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  302. moan_device("no memory in bar", dev);
  303. return;
  304. }
  305. base = pci_resource_start(dev, bar);
  306. len = pci_resource_len(dev, bar);
  307. p = ioremap_nocache(base, len);
  308. if (p == NULL)
  309. return;
  310. /* Disable the CPU Interrupt */
  311. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  312. iounmap(p);
  313. }
  314. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  315. static int
  316. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  317. struct uart_port *port, int idx)
  318. {
  319. unsigned int bar, offset = board->first_offset;
  320. bar = 0;
  321. if (idx < 4) {
  322. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  323. offset += idx * board->uart_offset;
  324. } else if (idx < 8) {
  325. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  326. offset += idx * board->uart_offset + 0xC00;
  327. } else /* we have only 8 ports on PMC-OCTALPRO */
  328. return 1;
  329. return setup_port(priv, port, bar, offset, board->reg_shift);
  330. }
  331. /*
  332. * This does initialization for PMC OCTALPRO cards:
  333. * maps the device memory, resets the UARTs (needed, bc
  334. * if the module is removed and inserted again, the card
  335. * is in the sleep mode) and enables global interrupt.
  336. */
  337. /* global control register offset for SBS PMC-OctalPro */
  338. #define OCT_REG_CR_OFF 0x500
  339. static int sbs_init(struct pci_dev *dev)
  340. {
  341. u8 __iomem *p;
  342. p = ioremap_nocache(pci_resource_start(dev, 0),
  343. pci_resource_len(dev, 0));
  344. if (p == NULL)
  345. return -ENOMEM;
  346. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  347. writeb(0x10, p + OCT_REG_CR_OFF);
  348. udelay(50);
  349. writeb(0x0, p + OCT_REG_CR_OFF);
  350. /* Set bit-2 (INTENABLE) of Control Register */
  351. writeb(0x4, p + OCT_REG_CR_OFF);
  352. iounmap(p);
  353. return 0;
  354. }
  355. /*
  356. * Disables the global interrupt of PMC-OctalPro
  357. */
  358. static void __devexit sbs_exit(struct pci_dev *dev)
  359. {
  360. u8 __iomem *p;
  361. p = ioremap_nocache(pci_resource_start(dev, 0),
  362. pci_resource_len(dev, 0));
  363. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  364. if (p != NULL)
  365. writeb(0, p + OCT_REG_CR_OFF);
  366. iounmap(p);
  367. }
  368. /*
  369. * SIIG serial cards have an PCI interface chip which also controls
  370. * the UART clocking frequency. Each UART can be clocked independently
  371. * (except cards equiped with 4 UARTs) and initial clocking settings
  372. * are stored in the EEPROM chip. It can cause problems because this
  373. * version of serial driver doesn't support differently clocked UART's
  374. * on single PCI card. To prevent this, initialization functions set
  375. * high frequency clocking for all UART's on given card. It is safe (I
  376. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  377. * with other OSes (like M$ DOS).
  378. *
  379. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  380. *
  381. * There is two family of SIIG serial cards with different PCI
  382. * interface chip and different configuration methods:
  383. * - 10x cards have control registers in IO and/or memory space;
  384. * - 20x cards have control registers in standard PCI configuration space.
  385. *
  386. * Note: all 10x cards have PCI device ids 0x10..
  387. * all 20x cards have PCI device ids 0x20..
  388. *
  389. * There are also Quartet Serial cards which use Oxford Semiconductor
  390. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  391. *
  392. * Note: some SIIG cards are probed by the parport_serial object.
  393. */
  394. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  395. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  396. static int pci_siig10x_init(struct pci_dev *dev)
  397. {
  398. u16 data;
  399. void __iomem *p;
  400. switch (dev->device & 0xfff8) {
  401. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  402. data = 0xffdf;
  403. break;
  404. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  405. data = 0xf7ff;
  406. break;
  407. default: /* 1S1P, 4S */
  408. data = 0xfffb;
  409. break;
  410. }
  411. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  412. if (p == NULL)
  413. return -ENOMEM;
  414. writew(readw(p + 0x28) & data, p + 0x28);
  415. readw(p + 0x28);
  416. iounmap(p);
  417. return 0;
  418. }
  419. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  420. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  421. static int pci_siig20x_init(struct pci_dev *dev)
  422. {
  423. u8 data;
  424. /* Change clock frequency for the first UART. */
  425. pci_read_config_byte(dev, 0x6f, &data);
  426. pci_write_config_byte(dev, 0x6f, data & 0xef);
  427. /* If this card has 2 UART, we have to do the same with second UART. */
  428. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  429. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  430. pci_read_config_byte(dev, 0x73, &data);
  431. pci_write_config_byte(dev, 0x73, data & 0xef);
  432. }
  433. return 0;
  434. }
  435. static int pci_siig_init(struct pci_dev *dev)
  436. {
  437. unsigned int type = dev->device & 0xff00;
  438. if (type == 0x1000)
  439. return pci_siig10x_init(dev);
  440. else if (type == 0x2000)
  441. return pci_siig20x_init(dev);
  442. moan_device("Unknown SIIG card", dev);
  443. return -ENODEV;
  444. }
  445. static int pci_siig_setup(struct serial_private *priv,
  446. const struct pciserial_board *board,
  447. struct uart_port *port, int idx)
  448. {
  449. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  450. if (idx > 3) {
  451. bar = 4;
  452. offset = (idx - 4) * 8;
  453. }
  454. return setup_port(priv, port, bar, offset, 0);
  455. }
  456. /*
  457. * Timedia has an explosion of boards, and to avoid the PCI table from
  458. * growing *huge*, we use this function to collapse some 70 entries
  459. * in the PCI table into one, for sanity's and compactness's sake.
  460. */
  461. static const unsigned short timedia_single_port[] = {
  462. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  463. };
  464. static const unsigned short timedia_dual_port[] = {
  465. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  466. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  467. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  468. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  469. 0xD079, 0
  470. };
  471. static const unsigned short timedia_quad_port[] = {
  472. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  473. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  474. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  475. 0xB157, 0
  476. };
  477. static const unsigned short timedia_eight_port[] = {
  478. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  479. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  480. };
  481. static const struct timedia_struct {
  482. int num;
  483. const unsigned short *ids;
  484. } timedia_data[] = {
  485. { 1, timedia_single_port },
  486. { 2, timedia_dual_port },
  487. { 4, timedia_quad_port },
  488. { 8, timedia_eight_port }
  489. };
  490. static int pci_timedia_init(struct pci_dev *dev)
  491. {
  492. const unsigned short *ids;
  493. int i, j;
  494. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  495. ids = timedia_data[i].ids;
  496. for (j = 0; ids[j]; j++)
  497. if (dev->subsystem_device == ids[j])
  498. return timedia_data[i].num;
  499. }
  500. return 0;
  501. }
  502. /*
  503. * Timedia/SUNIX uses a mixture of BARs and offsets
  504. * Ugh, this is ugly as all hell --- TYT
  505. */
  506. static int
  507. pci_timedia_setup(struct serial_private *priv,
  508. const struct pciserial_board *board,
  509. struct uart_port *port, int idx)
  510. {
  511. unsigned int bar = 0, offset = board->first_offset;
  512. switch (idx) {
  513. case 0:
  514. bar = 0;
  515. break;
  516. case 1:
  517. offset = board->uart_offset;
  518. bar = 0;
  519. break;
  520. case 2:
  521. bar = 1;
  522. break;
  523. case 3:
  524. offset = board->uart_offset;
  525. /* FALLTHROUGH */
  526. case 4: /* BAR 2 */
  527. case 5: /* BAR 3 */
  528. case 6: /* BAR 4 */
  529. case 7: /* BAR 5 */
  530. bar = idx - 2;
  531. }
  532. return setup_port(priv, port, bar, offset, board->reg_shift);
  533. }
  534. /*
  535. * Some Titan cards are also a little weird
  536. */
  537. static int
  538. titan_400l_800l_setup(struct serial_private *priv,
  539. const struct pciserial_board *board,
  540. struct uart_port *port, int idx)
  541. {
  542. unsigned int bar, offset = board->first_offset;
  543. switch (idx) {
  544. case 0:
  545. bar = 1;
  546. break;
  547. case 1:
  548. bar = 2;
  549. break;
  550. default:
  551. bar = 4;
  552. offset = (idx - 2) * board->uart_offset;
  553. }
  554. return setup_port(priv, port, bar, offset, board->reg_shift);
  555. }
  556. static int pci_xircom_init(struct pci_dev *dev)
  557. {
  558. msleep(100);
  559. return 0;
  560. }
  561. static int pci_ni8420_init(struct pci_dev *dev)
  562. {
  563. void __iomem *p;
  564. unsigned long base, len;
  565. unsigned int bar = 0;
  566. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  567. moan_device("no memory in bar", dev);
  568. return 0;
  569. }
  570. base = pci_resource_start(dev, bar);
  571. len = pci_resource_len(dev, bar);
  572. p = ioremap_nocache(base, len);
  573. if (p == NULL)
  574. return -ENOMEM;
  575. /* Enable CPU Interrupt */
  576. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  577. p + NI8420_INT_ENABLE_REG);
  578. iounmap(p);
  579. return 0;
  580. }
  581. #define MITE_IOWBSR1_WSIZE 0xa
  582. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  583. #define MITE_IOWBSR1_WENAB (1 << 7)
  584. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  585. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  586. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  587. static int pci_ni8430_init(struct pci_dev *dev)
  588. {
  589. void __iomem *p;
  590. unsigned long base, len;
  591. u32 device_window;
  592. unsigned int bar = 0;
  593. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  594. moan_device("no memory in bar", dev);
  595. return 0;
  596. }
  597. base = pci_resource_start(dev, bar);
  598. len = pci_resource_len(dev, bar);
  599. p = ioremap_nocache(base, len);
  600. if (p == NULL)
  601. return -ENOMEM;
  602. /* Set device window address and size in BAR0 */
  603. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  604. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  605. writel(device_window, p + MITE_IOWBSR1);
  606. /* Set window access to go to RAMSEL IO address space */
  607. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  608. p + MITE_IOWCR1);
  609. /* Enable IO Bus Interrupt 0 */
  610. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  611. /* Enable CPU Interrupt */
  612. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  613. iounmap(p);
  614. return 0;
  615. }
  616. /* UART Port Control Register */
  617. #define NI8430_PORTCON 0x0f
  618. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  619. static int
  620. pci_ni8430_setup(struct serial_private *priv,
  621. const struct pciserial_board *board,
  622. struct uart_port *port, int idx)
  623. {
  624. void __iomem *p;
  625. unsigned long base, len;
  626. unsigned int bar, offset = board->first_offset;
  627. if (idx >= board->num_ports)
  628. return 1;
  629. bar = FL_GET_BASE(board->flags);
  630. offset += idx * board->uart_offset;
  631. base = pci_resource_start(priv->dev, bar);
  632. len = pci_resource_len(priv->dev, bar);
  633. p = ioremap_nocache(base, len);
  634. /* enable the transciever */
  635. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  636. p + offset + NI8430_PORTCON);
  637. iounmap(p);
  638. return setup_port(priv, port, bar, offset, board->reg_shift);
  639. }
  640. static int pci_netmos_init(struct pci_dev *dev)
  641. {
  642. /* subdevice 0x00PS means <P> parallel, <S> serial */
  643. unsigned int num_serial = dev->subsystem_device & 0xf;
  644. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  645. dev->subsystem_device == 0x0299)
  646. return 0;
  647. if (num_serial == 0)
  648. return -ENODEV;
  649. return num_serial;
  650. }
  651. /*
  652. * These chips are available with optionally one parallel port and up to
  653. * two serial ports. Unfortunately they all have the same product id.
  654. *
  655. * Basic configuration is done over a region of 32 I/O ports. The base
  656. * ioport is called INTA or INTC, depending on docs/other drivers.
  657. *
  658. * The region of the 32 I/O ports is configured in POSIO0R...
  659. */
  660. /* registers */
  661. #define ITE_887x_MISCR 0x9c
  662. #define ITE_887x_INTCBAR 0x78
  663. #define ITE_887x_UARTBAR 0x7c
  664. #define ITE_887x_PS0BAR 0x10
  665. #define ITE_887x_POSIO0 0x60
  666. /* I/O space size */
  667. #define ITE_887x_IOSIZE 32
  668. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  669. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  670. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  671. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  672. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  673. #define ITE_887x_POSIO_SPEED (3 << 29)
  674. /* enable IO_Space bit */
  675. #define ITE_887x_POSIO_ENABLE (1 << 31)
  676. static int pci_ite887x_init(struct pci_dev *dev)
  677. {
  678. /* inta_addr are the configuration addresses of the ITE */
  679. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  680. 0x200, 0x280, 0 };
  681. int ret, i, type;
  682. struct resource *iobase = NULL;
  683. u32 miscr, uartbar, ioport;
  684. /* search for the base-ioport */
  685. i = 0;
  686. while (inta_addr[i] && iobase == NULL) {
  687. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  688. "ite887x");
  689. if (iobase != NULL) {
  690. /* write POSIO0R - speed | size | ioport */
  691. pci_write_config_dword(dev, ITE_887x_POSIO0,
  692. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  693. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  694. /* write INTCBAR - ioport */
  695. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  696. inta_addr[i]);
  697. ret = inb(inta_addr[i]);
  698. if (ret != 0xff) {
  699. /* ioport connected */
  700. break;
  701. }
  702. release_region(iobase->start, ITE_887x_IOSIZE);
  703. iobase = NULL;
  704. }
  705. i++;
  706. }
  707. if (!inta_addr[i]) {
  708. printk(KERN_ERR "ite887x: could not find iobase\n");
  709. return -ENODEV;
  710. }
  711. /* start of undocumented type checking (see parport_pc.c) */
  712. type = inb(iobase->start + 0x18) & 0x0f;
  713. switch (type) {
  714. case 0x2: /* ITE8871 (1P) */
  715. case 0xa: /* ITE8875 (1P) */
  716. ret = 0;
  717. break;
  718. case 0xe: /* ITE8872 (2S1P) */
  719. ret = 2;
  720. break;
  721. case 0x6: /* ITE8873 (1S) */
  722. ret = 1;
  723. break;
  724. case 0x8: /* ITE8874 (2S) */
  725. ret = 2;
  726. break;
  727. default:
  728. moan_device("Unknown ITE887x", dev);
  729. ret = -ENODEV;
  730. }
  731. /* configure all serial ports */
  732. for (i = 0; i < ret; i++) {
  733. /* read the I/O port from the device */
  734. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  735. &ioport);
  736. ioport &= 0x0000FF00; /* the actual base address */
  737. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  738. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  739. ITE_887x_POSIO_IOSIZE_8 | ioport);
  740. /* write the ioport to the UARTBAR */
  741. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  742. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  743. uartbar |= (ioport << (16 * i)); /* set the ioport */
  744. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  745. /* get current config */
  746. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  747. /* disable interrupts (UARTx_Routing[3:0]) */
  748. miscr &= ~(0xf << (12 - 4 * i));
  749. /* activate the UART (UARTx_En) */
  750. miscr |= 1 << (23 - i);
  751. /* write new config with activated UART */
  752. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  753. }
  754. if (ret <= 0) {
  755. /* the device has no UARTs if we get here */
  756. release_region(iobase->start, ITE_887x_IOSIZE);
  757. }
  758. return ret;
  759. }
  760. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  761. {
  762. u32 ioport;
  763. /* the ioport is bit 0-15 in POSIO0R */
  764. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  765. ioport &= 0xffff;
  766. release_region(ioport, ITE_887x_IOSIZE);
  767. }
  768. /*
  769. * Oxford Semiconductor Inc.
  770. * Check that device is part of the Tornado range of devices, then determine
  771. * the number of ports available on the device.
  772. */
  773. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  774. {
  775. u8 __iomem *p;
  776. unsigned long deviceID;
  777. unsigned int number_uarts = 0;
  778. /* OxSemi Tornado devices are all 0xCxxx */
  779. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  780. (dev->device & 0xF000) != 0xC000)
  781. return 0;
  782. p = pci_iomap(dev, 0, 5);
  783. if (p == NULL)
  784. return -ENOMEM;
  785. deviceID = ioread32(p);
  786. /* Tornado device */
  787. if (deviceID == 0x07000200) {
  788. number_uarts = ioread8(p + 4);
  789. printk(KERN_DEBUG
  790. "%d ports detected on Oxford PCI Express device\n",
  791. number_uarts);
  792. }
  793. pci_iounmap(dev, p);
  794. return number_uarts;
  795. }
  796. static int
  797. pci_default_setup(struct serial_private *priv,
  798. const struct pciserial_board *board,
  799. struct uart_port *port, int idx)
  800. {
  801. unsigned int bar, offset = board->first_offset, maxnr;
  802. bar = FL_GET_BASE(board->flags);
  803. if (board->flags & FL_BASE_BARS)
  804. bar += idx;
  805. else
  806. offset += idx * board->uart_offset;
  807. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  808. (board->reg_shift + 3);
  809. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  810. return 1;
  811. return setup_port(priv, port, bar, offset, board->reg_shift);
  812. }
  813. static int skip_tx_en_setup(struct serial_private *priv,
  814. const struct pciserial_board *board,
  815. struct uart_port *port, int idx)
  816. {
  817. port->flags |= UPF_NO_TXEN_TEST;
  818. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  819. "[%04x:%04x] subsystem [%04x:%04x]\n",
  820. priv->dev->vendor,
  821. priv->dev->device,
  822. priv->dev->subsystem_vendor,
  823. priv->dev->subsystem_device);
  824. return pci_default_setup(priv, board, port, idx);
  825. }
  826. /* This should be in linux/pci_ids.h */
  827. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  828. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  829. #define PCI_DEVICE_ID_OCTPRO 0x0001
  830. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  831. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  832. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  833. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  834. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  835. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  836. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  837. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  838. /*
  839. * Master list of serial port init/setup/exit quirks.
  840. * This does not describe the general nature of the port.
  841. * (ie, baud base, number and location of ports, etc)
  842. *
  843. * This list is ordered alphabetically by vendor then device.
  844. * Specific entries must come before more generic entries.
  845. */
  846. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  847. /*
  848. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  849. */
  850. {
  851. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  852. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  853. .subvendor = PCI_ANY_ID,
  854. .subdevice = PCI_ANY_ID,
  855. .setup = addidata_apci7800_setup,
  856. },
  857. /*
  858. * AFAVLAB cards - these may be called via parport_serial
  859. * It is not clear whether this applies to all products.
  860. */
  861. {
  862. .vendor = PCI_VENDOR_ID_AFAVLAB,
  863. .device = PCI_ANY_ID,
  864. .subvendor = PCI_ANY_ID,
  865. .subdevice = PCI_ANY_ID,
  866. .setup = afavlab_setup,
  867. },
  868. /*
  869. * HP Diva
  870. */
  871. {
  872. .vendor = PCI_VENDOR_ID_HP,
  873. .device = PCI_DEVICE_ID_HP_DIVA,
  874. .subvendor = PCI_ANY_ID,
  875. .subdevice = PCI_ANY_ID,
  876. .init = pci_hp_diva_init,
  877. .setup = pci_hp_diva_setup,
  878. },
  879. /*
  880. * Intel
  881. */
  882. {
  883. .vendor = PCI_VENDOR_ID_INTEL,
  884. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  885. .subvendor = 0xe4bf,
  886. .subdevice = PCI_ANY_ID,
  887. .init = pci_inteli960ni_init,
  888. .setup = pci_default_setup,
  889. },
  890. {
  891. .vendor = PCI_VENDOR_ID_INTEL,
  892. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  893. .subvendor = PCI_ANY_ID,
  894. .subdevice = PCI_ANY_ID,
  895. .setup = skip_tx_en_setup,
  896. },
  897. {
  898. .vendor = PCI_VENDOR_ID_INTEL,
  899. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  900. .subvendor = PCI_ANY_ID,
  901. .subdevice = PCI_ANY_ID,
  902. .setup = skip_tx_en_setup,
  903. },
  904. {
  905. .vendor = PCI_VENDOR_ID_INTEL,
  906. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  907. .subvendor = PCI_ANY_ID,
  908. .subdevice = PCI_ANY_ID,
  909. .setup = skip_tx_en_setup,
  910. },
  911. /*
  912. * ITE
  913. */
  914. {
  915. .vendor = PCI_VENDOR_ID_ITE,
  916. .device = PCI_DEVICE_ID_ITE_8872,
  917. .subvendor = PCI_ANY_ID,
  918. .subdevice = PCI_ANY_ID,
  919. .init = pci_ite887x_init,
  920. .setup = pci_default_setup,
  921. .exit = __devexit_p(pci_ite887x_exit),
  922. },
  923. /*
  924. * National Instruments
  925. */
  926. {
  927. .vendor = PCI_VENDOR_ID_NI,
  928. .device = PCI_DEVICE_ID_NI_PCI23216,
  929. .subvendor = PCI_ANY_ID,
  930. .subdevice = PCI_ANY_ID,
  931. .init = pci_ni8420_init,
  932. .setup = pci_default_setup,
  933. .exit = __devexit_p(pci_ni8420_exit),
  934. },
  935. {
  936. .vendor = PCI_VENDOR_ID_NI,
  937. .device = PCI_DEVICE_ID_NI_PCI2328,
  938. .subvendor = PCI_ANY_ID,
  939. .subdevice = PCI_ANY_ID,
  940. .init = pci_ni8420_init,
  941. .setup = pci_default_setup,
  942. .exit = __devexit_p(pci_ni8420_exit),
  943. },
  944. {
  945. .vendor = PCI_VENDOR_ID_NI,
  946. .device = PCI_DEVICE_ID_NI_PCI2324,
  947. .subvendor = PCI_ANY_ID,
  948. .subdevice = PCI_ANY_ID,
  949. .init = pci_ni8420_init,
  950. .setup = pci_default_setup,
  951. .exit = __devexit_p(pci_ni8420_exit),
  952. },
  953. {
  954. .vendor = PCI_VENDOR_ID_NI,
  955. .device = PCI_DEVICE_ID_NI_PCI2322,
  956. .subvendor = PCI_ANY_ID,
  957. .subdevice = PCI_ANY_ID,
  958. .init = pci_ni8420_init,
  959. .setup = pci_default_setup,
  960. .exit = __devexit_p(pci_ni8420_exit),
  961. },
  962. {
  963. .vendor = PCI_VENDOR_ID_NI,
  964. .device = PCI_DEVICE_ID_NI_PCI2324I,
  965. .subvendor = PCI_ANY_ID,
  966. .subdevice = PCI_ANY_ID,
  967. .init = pci_ni8420_init,
  968. .setup = pci_default_setup,
  969. .exit = __devexit_p(pci_ni8420_exit),
  970. },
  971. {
  972. .vendor = PCI_VENDOR_ID_NI,
  973. .device = PCI_DEVICE_ID_NI_PCI2322I,
  974. .subvendor = PCI_ANY_ID,
  975. .subdevice = PCI_ANY_ID,
  976. .init = pci_ni8420_init,
  977. .setup = pci_default_setup,
  978. .exit = __devexit_p(pci_ni8420_exit),
  979. },
  980. {
  981. .vendor = PCI_VENDOR_ID_NI,
  982. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  983. .subvendor = PCI_ANY_ID,
  984. .subdevice = PCI_ANY_ID,
  985. .init = pci_ni8420_init,
  986. .setup = pci_default_setup,
  987. .exit = __devexit_p(pci_ni8420_exit),
  988. },
  989. {
  990. .vendor = PCI_VENDOR_ID_NI,
  991. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  992. .subvendor = PCI_ANY_ID,
  993. .subdevice = PCI_ANY_ID,
  994. .init = pci_ni8420_init,
  995. .setup = pci_default_setup,
  996. .exit = __devexit_p(pci_ni8420_exit),
  997. },
  998. {
  999. .vendor = PCI_VENDOR_ID_NI,
  1000. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1001. .subvendor = PCI_ANY_ID,
  1002. .subdevice = PCI_ANY_ID,
  1003. .init = pci_ni8420_init,
  1004. .setup = pci_default_setup,
  1005. .exit = __devexit_p(pci_ni8420_exit),
  1006. },
  1007. {
  1008. .vendor = PCI_VENDOR_ID_NI,
  1009. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1010. .subvendor = PCI_ANY_ID,
  1011. .subdevice = PCI_ANY_ID,
  1012. .init = pci_ni8420_init,
  1013. .setup = pci_default_setup,
  1014. .exit = __devexit_p(pci_ni8420_exit),
  1015. },
  1016. {
  1017. .vendor = PCI_VENDOR_ID_NI,
  1018. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1019. .subvendor = PCI_ANY_ID,
  1020. .subdevice = PCI_ANY_ID,
  1021. .init = pci_ni8420_init,
  1022. .setup = pci_default_setup,
  1023. .exit = __devexit_p(pci_ni8420_exit),
  1024. },
  1025. {
  1026. .vendor = PCI_VENDOR_ID_NI,
  1027. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1028. .subvendor = PCI_ANY_ID,
  1029. .subdevice = PCI_ANY_ID,
  1030. .init = pci_ni8420_init,
  1031. .setup = pci_default_setup,
  1032. .exit = __devexit_p(pci_ni8420_exit),
  1033. },
  1034. {
  1035. .vendor = PCI_VENDOR_ID_NI,
  1036. .device = PCI_ANY_ID,
  1037. .subvendor = PCI_ANY_ID,
  1038. .subdevice = PCI_ANY_ID,
  1039. .init = pci_ni8430_init,
  1040. .setup = pci_ni8430_setup,
  1041. .exit = __devexit_p(pci_ni8430_exit),
  1042. },
  1043. /*
  1044. * Panacom
  1045. */
  1046. {
  1047. .vendor = PCI_VENDOR_ID_PANACOM,
  1048. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1049. .subvendor = PCI_ANY_ID,
  1050. .subdevice = PCI_ANY_ID,
  1051. .init = pci_plx9050_init,
  1052. .setup = pci_default_setup,
  1053. .exit = __devexit_p(pci_plx9050_exit),
  1054. },
  1055. {
  1056. .vendor = PCI_VENDOR_ID_PANACOM,
  1057. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1058. .subvendor = PCI_ANY_ID,
  1059. .subdevice = PCI_ANY_ID,
  1060. .init = pci_plx9050_init,
  1061. .setup = pci_default_setup,
  1062. .exit = __devexit_p(pci_plx9050_exit),
  1063. },
  1064. /*
  1065. * PLX
  1066. */
  1067. {
  1068. .vendor = PCI_VENDOR_ID_PLX,
  1069. .device = PCI_DEVICE_ID_PLX_9030,
  1070. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1071. .subdevice = PCI_ANY_ID,
  1072. .setup = pci_default_setup,
  1073. },
  1074. {
  1075. .vendor = PCI_VENDOR_ID_PLX,
  1076. .device = PCI_DEVICE_ID_PLX_9050,
  1077. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1078. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1079. .init = pci_plx9050_init,
  1080. .setup = pci_default_setup,
  1081. .exit = __devexit_p(pci_plx9050_exit),
  1082. },
  1083. {
  1084. .vendor = PCI_VENDOR_ID_PLX,
  1085. .device = PCI_DEVICE_ID_PLX_9050,
  1086. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1087. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1088. .init = pci_plx9050_init,
  1089. .setup = pci_default_setup,
  1090. .exit = __devexit_p(pci_plx9050_exit),
  1091. },
  1092. {
  1093. .vendor = PCI_VENDOR_ID_PLX,
  1094. .device = PCI_DEVICE_ID_PLX_9050,
  1095. .subvendor = PCI_VENDOR_ID_PLX,
  1096. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1097. .init = pci_plx9050_init,
  1098. .setup = pci_default_setup,
  1099. .exit = __devexit_p(pci_plx9050_exit),
  1100. },
  1101. {
  1102. .vendor = PCI_VENDOR_ID_PLX,
  1103. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1104. .subvendor = PCI_VENDOR_ID_PLX,
  1105. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1106. .init = pci_plx9050_init,
  1107. .setup = pci_default_setup,
  1108. .exit = __devexit_p(pci_plx9050_exit),
  1109. },
  1110. /*
  1111. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1112. */
  1113. {
  1114. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1115. .device = PCI_DEVICE_ID_OCTPRO,
  1116. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1117. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1118. .init = sbs_init,
  1119. .setup = sbs_setup,
  1120. .exit = __devexit_p(sbs_exit),
  1121. },
  1122. /*
  1123. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1124. */
  1125. {
  1126. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1127. .device = PCI_DEVICE_ID_OCTPRO,
  1128. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1129. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1130. .init = sbs_init,
  1131. .setup = sbs_setup,
  1132. .exit = __devexit_p(sbs_exit),
  1133. },
  1134. /*
  1135. * SBS Technologies, Inc., P-Octal 232
  1136. */
  1137. {
  1138. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1139. .device = PCI_DEVICE_ID_OCTPRO,
  1140. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1141. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1142. .init = sbs_init,
  1143. .setup = sbs_setup,
  1144. .exit = __devexit_p(sbs_exit),
  1145. },
  1146. /*
  1147. * SBS Technologies, Inc., P-Octal 422
  1148. */
  1149. {
  1150. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1151. .device = PCI_DEVICE_ID_OCTPRO,
  1152. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1153. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1154. .init = sbs_init,
  1155. .setup = sbs_setup,
  1156. .exit = __devexit_p(sbs_exit),
  1157. },
  1158. /*
  1159. * SIIG cards - these may be called via parport_serial
  1160. */
  1161. {
  1162. .vendor = PCI_VENDOR_ID_SIIG,
  1163. .device = PCI_ANY_ID,
  1164. .subvendor = PCI_ANY_ID,
  1165. .subdevice = PCI_ANY_ID,
  1166. .init = pci_siig_init,
  1167. .setup = pci_siig_setup,
  1168. },
  1169. /*
  1170. * Titan cards
  1171. */
  1172. {
  1173. .vendor = PCI_VENDOR_ID_TITAN,
  1174. .device = PCI_DEVICE_ID_TITAN_400L,
  1175. .subvendor = PCI_ANY_ID,
  1176. .subdevice = PCI_ANY_ID,
  1177. .setup = titan_400l_800l_setup,
  1178. },
  1179. {
  1180. .vendor = PCI_VENDOR_ID_TITAN,
  1181. .device = PCI_DEVICE_ID_TITAN_800L,
  1182. .subvendor = PCI_ANY_ID,
  1183. .subdevice = PCI_ANY_ID,
  1184. .setup = titan_400l_800l_setup,
  1185. },
  1186. /*
  1187. * Timedia cards
  1188. */
  1189. {
  1190. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1191. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1192. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1193. .subdevice = PCI_ANY_ID,
  1194. .init = pci_timedia_init,
  1195. .setup = pci_timedia_setup,
  1196. },
  1197. {
  1198. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1199. .device = PCI_ANY_ID,
  1200. .subvendor = PCI_ANY_ID,
  1201. .subdevice = PCI_ANY_ID,
  1202. .setup = pci_timedia_setup,
  1203. },
  1204. /*
  1205. * Xircom cards
  1206. */
  1207. {
  1208. .vendor = PCI_VENDOR_ID_XIRCOM,
  1209. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1210. .subvendor = PCI_ANY_ID,
  1211. .subdevice = PCI_ANY_ID,
  1212. .init = pci_xircom_init,
  1213. .setup = pci_default_setup,
  1214. },
  1215. /*
  1216. * Netmos cards - these may be called via parport_serial
  1217. */
  1218. {
  1219. .vendor = PCI_VENDOR_ID_NETMOS,
  1220. .device = PCI_ANY_ID,
  1221. .subvendor = PCI_ANY_ID,
  1222. .subdevice = PCI_ANY_ID,
  1223. .init = pci_netmos_init,
  1224. .setup = pci_default_setup,
  1225. },
  1226. /*
  1227. * For Oxford Semiconductor and Mainpine
  1228. */
  1229. {
  1230. .vendor = PCI_VENDOR_ID_OXSEMI,
  1231. .device = PCI_ANY_ID,
  1232. .subvendor = PCI_ANY_ID,
  1233. .subdevice = PCI_ANY_ID,
  1234. .init = pci_oxsemi_tornado_init,
  1235. .setup = pci_default_setup,
  1236. },
  1237. {
  1238. .vendor = PCI_VENDOR_ID_MAINPINE,
  1239. .device = PCI_ANY_ID,
  1240. .subvendor = PCI_ANY_ID,
  1241. .subdevice = PCI_ANY_ID,
  1242. .init = pci_oxsemi_tornado_init,
  1243. .setup = pci_default_setup,
  1244. },
  1245. /*
  1246. * Default "match everything" terminator entry
  1247. */
  1248. {
  1249. .vendor = PCI_ANY_ID,
  1250. .device = PCI_ANY_ID,
  1251. .subvendor = PCI_ANY_ID,
  1252. .subdevice = PCI_ANY_ID,
  1253. .setup = pci_default_setup,
  1254. }
  1255. };
  1256. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1257. {
  1258. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1259. }
  1260. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1261. {
  1262. struct pci_serial_quirk *quirk;
  1263. for (quirk = pci_serial_quirks; ; quirk++)
  1264. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1265. quirk_id_matches(quirk->device, dev->device) &&
  1266. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1267. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1268. break;
  1269. return quirk;
  1270. }
  1271. static inline int get_pci_irq(struct pci_dev *dev,
  1272. const struct pciserial_board *board)
  1273. {
  1274. if (board->flags & FL_NOIRQ)
  1275. return 0;
  1276. else
  1277. return dev->irq;
  1278. }
  1279. /*
  1280. * This is the configuration table for all of the PCI serial boards
  1281. * which we support. It is directly indexed by the pci_board_num_t enum
  1282. * value, which is encoded in the pci_device_id PCI probe table's
  1283. * driver_data member.
  1284. *
  1285. * The makeup of these names are:
  1286. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1287. *
  1288. * bn = PCI BAR number
  1289. * bt = Index using PCI BARs
  1290. * n = number of serial ports
  1291. * baud = baud rate
  1292. * offsetinhex = offset for each sequential port (in hex)
  1293. *
  1294. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1295. *
  1296. * Please note: in theory if n = 1, _bt infix should make no difference.
  1297. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1298. */
  1299. enum pci_board_num_t {
  1300. pbn_default = 0,
  1301. pbn_b0_1_115200,
  1302. pbn_b0_2_115200,
  1303. pbn_b0_4_115200,
  1304. pbn_b0_5_115200,
  1305. pbn_b0_8_115200,
  1306. pbn_b0_1_921600,
  1307. pbn_b0_2_921600,
  1308. pbn_b0_4_921600,
  1309. pbn_b0_2_1130000,
  1310. pbn_b0_4_1152000,
  1311. pbn_b0_2_1843200,
  1312. pbn_b0_4_1843200,
  1313. pbn_b0_2_1843200_200,
  1314. pbn_b0_4_1843200_200,
  1315. pbn_b0_8_1843200_200,
  1316. pbn_b0_1_4000000,
  1317. pbn_b0_bt_1_115200,
  1318. pbn_b0_bt_2_115200,
  1319. pbn_b0_bt_8_115200,
  1320. pbn_b0_bt_1_460800,
  1321. pbn_b0_bt_2_460800,
  1322. pbn_b0_bt_4_460800,
  1323. pbn_b0_bt_1_921600,
  1324. pbn_b0_bt_2_921600,
  1325. pbn_b0_bt_4_921600,
  1326. pbn_b0_bt_8_921600,
  1327. pbn_b1_1_115200,
  1328. pbn_b1_2_115200,
  1329. pbn_b1_4_115200,
  1330. pbn_b1_8_115200,
  1331. pbn_b1_16_115200,
  1332. pbn_b1_1_921600,
  1333. pbn_b1_2_921600,
  1334. pbn_b1_4_921600,
  1335. pbn_b1_8_921600,
  1336. pbn_b1_2_1250000,
  1337. pbn_b1_bt_1_115200,
  1338. pbn_b1_bt_2_115200,
  1339. pbn_b1_bt_4_115200,
  1340. pbn_b1_bt_2_921600,
  1341. pbn_b1_1_1382400,
  1342. pbn_b1_2_1382400,
  1343. pbn_b1_4_1382400,
  1344. pbn_b1_8_1382400,
  1345. pbn_b2_1_115200,
  1346. pbn_b2_2_115200,
  1347. pbn_b2_4_115200,
  1348. pbn_b2_8_115200,
  1349. pbn_b2_1_460800,
  1350. pbn_b2_4_460800,
  1351. pbn_b2_8_460800,
  1352. pbn_b2_16_460800,
  1353. pbn_b2_1_921600,
  1354. pbn_b2_4_921600,
  1355. pbn_b2_8_921600,
  1356. pbn_b2_bt_1_115200,
  1357. pbn_b2_bt_2_115200,
  1358. pbn_b2_bt_4_115200,
  1359. pbn_b2_bt_2_921600,
  1360. pbn_b2_bt_4_921600,
  1361. pbn_b3_2_115200,
  1362. pbn_b3_4_115200,
  1363. pbn_b3_8_115200,
  1364. /*
  1365. * Board-specific versions.
  1366. */
  1367. pbn_panacom,
  1368. pbn_panacom2,
  1369. pbn_panacom4,
  1370. pbn_exsys_4055,
  1371. pbn_plx_romulus,
  1372. pbn_oxsemi,
  1373. pbn_oxsemi_1_4000000,
  1374. pbn_oxsemi_2_4000000,
  1375. pbn_oxsemi_4_4000000,
  1376. pbn_oxsemi_8_4000000,
  1377. pbn_intel_i960,
  1378. pbn_sgi_ioc3,
  1379. pbn_computone_4,
  1380. pbn_computone_6,
  1381. pbn_computone_8,
  1382. pbn_sbsxrsio,
  1383. pbn_exar_XR17C152,
  1384. pbn_exar_XR17C154,
  1385. pbn_exar_XR17C158,
  1386. pbn_pasemi_1682M,
  1387. pbn_ni8430_2,
  1388. pbn_ni8430_4,
  1389. pbn_ni8430_8,
  1390. pbn_ni8430_16,
  1391. };
  1392. /*
  1393. * uart_offset - the space between channels
  1394. * reg_shift - describes how the UART registers are mapped
  1395. * to PCI memory by the card.
  1396. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1397. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1398. * in include/linux/serial_reg.h,
  1399. * see first lines of serial_in() and serial_out() in 8250.c
  1400. */
  1401. static struct pciserial_board pci_boards[] __devinitdata = {
  1402. [pbn_default] = {
  1403. .flags = FL_BASE0,
  1404. .num_ports = 1,
  1405. .base_baud = 115200,
  1406. .uart_offset = 8,
  1407. },
  1408. [pbn_b0_1_115200] = {
  1409. .flags = FL_BASE0,
  1410. .num_ports = 1,
  1411. .base_baud = 115200,
  1412. .uart_offset = 8,
  1413. },
  1414. [pbn_b0_2_115200] = {
  1415. .flags = FL_BASE0,
  1416. .num_ports = 2,
  1417. .base_baud = 115200,
  1418. .uart_offset = 8,
  1419. },
  1420. [pbn_b0_4_115200] = {
  1421. .flags = FL_BASE0,
  1422. .num_ports = 4,
  1423. .base_baud = 115200,
  1424. .uart_offset = 8,
  1425. },
  1426. [pbn_b0_5_115200] = {
  1427. .flags = FL_BASE0,
  1428. .num_ports = 5,
  1429. .base_baud = 115200,
  1430. .uart_offset = 8,
  1431. },
  1432. [pbn_b0_8_115200] = {
  1433. .flags = FL_BASE0,
  1434. .num_ports = 8,
  1435. .base_baud = 115200,
  1436. .uart_offset = 8,
  1437. },
  1438. [pbn_b0_1_921600] = {
  1439. .flags = FL_BASE0,
  1440. .num_ports = 1,
  1441. .base_baud = 921600,
  1442. .uart_offset = 8,
  1443. },
  1444. [pbn_b0_2_921600] = {
  1445. .flags = FL_BASE0,
  1446. .num_ports = 2,
  1447. .base_baud = 921600,
  1448. .uart_offset = 8,
  1449. },
  1450. [pbn_b0_4_921600] = {
  1451. .flags = FL_BASE0,
  1452. .num_ports = 4,
  1453. .base_baud = 921600,
  1454. .uart_offset = 8,
  1455. },
  1456. [pbn_b0_2_1130000] = {
  1457. .flags = FL_BASE0,
  1458. .num_ports = 2,
  1459. .base_baud = 1130000,
  1460. .uart_offset = 8,
  1461. },
  1462. [pbn_b0_4_1152000] = {
  1463. .flags = FL_BASE0,
  1464. .num_ports = 4,
  1465. .base_baud = 1152000,
  1466. .uart_offset = 8,
  1467. },
  1468. [pbn_b0_2_1843200] = {
  1469. .flags = FL_BASE0,
  1470. .num_ports = 2,
  1471. .base_baud = 1843200,
  1472. .uart_offset = 8,
  1473. },
  1474. [pbn_b0_4_1843200] = {
  1475. .flags = FL_BASE0,
  1476. .num_ports = 4,
  1477. .base_baud = 1843200,
  1478. .uart_offset = 8,
  1479. },
  1480. [pbn_b0_2_1843200_200] = {
  1481. .flags = FL_BASE0,
  1482. .num_ports = 2,
  1483. .base_baud = 1843200,
  1484. .uart_offset = 0x200,
  1485. },
  1486. [pbn_b0_4_1843200_200] = {
  1487. .flags = FL_BASE0,
  1488. .num_ports = 4,
  1489. .base_baud = 1843200,
  1490. .uart_offset = 0x200,
  1491. },
  1492. [pbn_b0_8_1843200_200] = {
  1493. .flags = FL_BASE0,
  1494. .num_ports = 8,
  1495. .base_baud = 1843200,
  1496. .uart_offset = 0x200,
  1497. },
  1498. [pbn_b0_1_4000000] = {
  1499. .flags = FL_BASE0,
  1500. .num_ports = 1,
  1501. .base_baud = 4000000,
  1502. .uart_offset = 8,
  1503. },
  1504. [pbn_b0_bt_1_115200] = {
  1505. .flags = FL_BASE0|FL_BASE_BARS,
  1506. .num_ports = 1,
  1507. .base_baud = 115200,
  1508. .uart_offset = 8,
  1509. },
  1510. [pbn_b0_bt_2_115200] = {
  1511. .flags = FL_BASE0|FL_BASE_BARS,
  1512. .num_ports = 2,
  1513. .base_baud = 115200,
  1514. .uart_offset = 8,
  1515. },
  1516. [pbn_b0_bt_8_115200] = {
  1517. .flags = FL_BASE0|FL_BASE_BARS,
  1518. .num_ports = 8,
  1519. .base_baud = 115200,
  1520. .uart_offset = 8,
  1521. },
  1522. [pbn_b0_bt_1_460800] = {
  1523. .flags = FL_BASE0|FL_BASE_BARS,
  1524. .num_ports = 1,
  1525. .base_baud = 460800,
  1526. .uart_offset = 8,
  1527. },
  1528. [pbn_b0_bt_2_460800] = {
  1529. .flags = FL_BASE0|FL_BASE_BARS,
  1530. .num_ports = 2,
  1531. .base_baud = 460800,
  1532. .uart_offset = 8,
  1533. },
  1534. [pbn_b0_bt_4_460800] = {
  1535. .flags = FL_BASE0|FL_BASE_BARS,
  1536. .num_ports = 4,
  1537. .base_baud = 460800,
  1538. .uart_offset = 8,
  1539. },
  1540. [pbn_b0_bt_1_921600] = {
  1541. .flags = FL_BASE0|FL_BASE_BARS,
  1542. .num_ports = 1,
  1543. .base_baud = 921600,
  1544. .uart_offset = 8,
  1545. },
  1546. [pbn_b0_bt_2_921600] = {
  1547. .flags = FL_BASE0|FL_BASE_BARS,
  1548. .num_ports = 2,
  1549. .base_baud = 921600,
  1550. .uart_offset = 8,
  1551. },
  1552. [pbn_b0_bt_4_921600] = {
  1553. .flags = FL_BASE0|FL_BASE_BARS,
  1554. .num_ports = 4,
  1555. .base_baud = 921600,
  1556. .uart_offset = 8,
  1557. },
  1558. [pbn_b0_bt_8_921600] = {
  1559. .flags = FL_BASE0|FL_BASE_BARS,
  1560. .num_ports = 8,
  1561. .base_baud = 921600,
  1562. .uart_offset = 8,
  1563. },
  1564. [pbn_b1_1_115200] = {
  1565. .flags = FL_BASE1,
  1566. .num_ports = 1,
  1567. .base_baud = 115200,
  1568. .uart_offset = 8,
  1569. },
  1570. [pbn_b1_2_115200] = {
  1571. .flags = FL_BASE1,
  1572. .num_ports = 2,
  1573. .base_baud = 115200,
  1574. .uart_offset = 8,
  1575. },
  1576. [pbn_b1_4_115200] = {
  1577. .flags = FL_BASE1,
  1578. .num_ports = 4,
  1579. .base_baud = 115200,
  1580. .uart_offset = 8,
  1581. },
  1582. [pbn_b1_8_115200] = {
  1583. .flags = FL_BASE1,
  1584. .num_ports = 8,
  1585. .base_baud = 115200,
  1586. .uart_offset = 8,
  1587. },
  1588. [pbn_b1_16_115200] = {
  1589. .flags = FL_BASE1,
  1590. .num_ports = 16,
  1591. .base_baud = 115200,
  1592. .uart_offset = 8,
  1593. },
  1594. [pbn_b1_1_921600] = {
  1595. .flags = FL_BASE1,
  1596. .num_ports = 1,
  1597. .base_baud = 921600,
  1598. .uart_offset = 8,
  1599. },
  1600. [pbn_b1_2_921600] = {
  1601. .flags = FL_BASE1,
  1602. .num_ports = 2,
  1603. .base_baud = 921600,
  1604. .uart_offset = 8,
  1605. },
  1606. [pbn_b1_4_921600] = {
  1607. .flags = FL_BASE1,
  1608. .num_ports = 4,
  1609. .base_baud = 921600,
  1610. .uart_offset = 8,
  1611. },
  1612. [pbn_b1_8_921600] = {
  1613. .flags = FL_BASE1,
  1614. .num_ports = 8,
  1615. .base_baud = 921600,
  1616. .uart_offset = 8,
  1617. },
  1618. [pbn_b1_2_1250000] = {
  1619. .flags = FL_BASE1,
  1620. .num_ports = 2,
  1621. .base_baud = 1250000,
  1622. .uart_offset = 8,
  1623. },
  1624. [pbn_b1_bt_1_115200] = {
  1625. .flags = FL_BASE1|FL_BASE_BARS,
  1626. .num_ports = 1,
  1627. .base_baud = 115200,
  1628. .uart_offset = 8,
  1629. },
  1630. [pbn_b1_bt_2_115200] = {
  1631. .flags = FL_BASE1|FL_BASE_BARS,
  1632. .num_ports = 2,
  1633. .base_baud = 115200,
  1634. .uart_offset = 8,
  1635. },
  1636. [pbn_b1_bt_4_115200] = {
  1637. .flags = FL_BASE1|FL_BASE_BARS,
  1638. .num_ports = 4,
  1639. .base_baud = 115200,
  1640. .uart_offset = 8,
  1641. },
  1642. [pbn_b1_bt_2_921600] = {
  1643. .flags = FL_BASE1|FL_BASE_BARS,
  1644. .num_ports = 2,
  1645. .base_baud = 921600,
  1646. .uart_offset = 8,
  1647. },
  1648. [pbn_b1_1_1382400] = {
  1649. .flags = FL_BASE1,
  1650. .num_ports = 1,
  1651. .base_baud = 1382400,
  1652. .uart_offset = 8,
  1653. },
  1654. [pbn_b1_2_1382400] = {
  1655. .flags = FL_BASE1,
  1656. .num_ports = 2,
  1657. .base_baud = 1382400,
  1658. .uart_offset = 8,
  1659. },
  1660. [pbn_b1_4_1382400] = {
  1661. .flags = FL_BASE1,
  1662. .num_ports = 4,
  1663. .base_baud = 1382400,
  1664. .uart_offset = 8,
  1665. },
  1666. [pbn_b1_8_1382400] = {
  1667. .flags = FL_BASE1,
  1668. .num_ports = 8,
  1669. .base_baud = 1382400,
  1670. .uart_offset = 8,
  1671. },
  1672. [pbn_b2_1_115200] = {
  1673. .flags = FL_BASE2,
  1674. .num_ports = 1,
  1675. .base_baud = 115200,
  1676. .uart_offset = 8,
  1677. },
  1678. [pbn_b2_2_115200] = {
  1679. .flags = FL_BASE2,
  1680. .num_ports = 2,
  1681. .base_baud = 115200,
  1682. .uart_offset = 8,
  1683. },
  1684. [pbn_b2_4_115200] = {
  1685. .flags = FL_BASE2,
  1686. .num_ports = 4,
  1687. .base_baud = 115200,
  1688. .uart_offset = 8,
  1689. },
  1690. [pbn_b2_8_115200] = {
  1691. .flags = FL_BASE2,
  1692. .num_ports = 8,
  1693. .base_baud = 115200,
  1694. .uart_offset = 8,
  1695. },
  1696. [pbn_b2_1_460800] = {
  1697. .flags = FL_BASE2,
  1698. .num_ports = 1,
  1699. .base_baud = 460800,
  1700. .uart_offset = 8,
  1701. },
  1702. [pbn_b2_4_460800] = {
  1703. .flags = FL_BASE2,
  1704. .num_ports = 4,
  1705. .base_baud = 460800,
  1706. .uart_offset = 8,
  1707. },
  1708. [pbn_b2_8_460800] = {
  1709. .flags = FL_BASE2,
  1710. .num_ports = 8,
  1711. .base_baud = 460800,
  1712. .uart_offset = 8,
  1713. },
  1714. [pbn_b2_16_460800] = {
  1715. .flags = FL_BASE2,
  1716. .num_ports = 16,
  1717. .base_baud = 460800,
  1718. .uart_offset = 8,
  1719. },
  1720. [pbn_b2_1_921600] = {
  1721. .flags = FL_BASE2,
  1722. .num_ports = 1,
  1723. .base_baud = 921600,
  1724. .uart_offset = 8,
  1725. },
  1726. [pbn_b2_4_921600] = {
  1727. .flags = FL_BASE2,
  1728. .num_ports = 4,
  1729. .base_baud = 921600,
  1730. .uart_offset = 8,
  1731. },
  1732. [pbn_b2_8_921600] = {
  1733. .flags = FL_BASE2,
  1734. .num_ports = 8,
  1735. .base_baud = 921600,
  1736. .uart_offset = 8,
  1737. },
  1738. [pbn_b2_bt_1_115200] = {
  1739. .flags = FL_BASE2|FL_BASE_BARS,
  1740. .num_ports = 1,
  1741. .base_baud = 115200,
  1742. .uart_offset = 8,
  1743. },
  1744. [pbn_b2_bt_2_115200] = {
  1745. .flags = FL_BASE2|FL_BASE_BARS,
  1746. .num_ports = 2,
  1747. .base_baud = 115200,
  1748. .uart_offset = 8,
  1749. },
  1750. [pbn_b2_bt_4_115200] = {
  1751. .flags = FL_BASE2|FL_BASE_BARS,
  1752. .num_ports = 4,
  1753. .base_baud = 115200,
  1754. .uart_offset = 8,
  1755. },
  1756. [pbn_b2_bt_2_921600] = {
  1757. .flags = FL_BASE2|FL_BASE_BARS,
  1758. .num_ports = 2,
  1759. .base_baud = 921600,
  1760. .uart_offset = 8,
  1761. },
  1762. [pbn_b2_bt_4_921600] = {
  1763. .flags = FL_BASE2|FL_BASE_BARS,
  1764. .num_ports = 4,
  1765. .base_baud = 921600,
  1766. .uart_offset = 8,
  1767. },
  1768. [pbn_b3_2_115200] = {
  1769. .flags = FL_BASE3,
  1770. .num_ports = 2,
  1771. .base_baud = 115200,
  1772. .uart_offset = 8,
  1773. },
  1774. [pbn_b3_4_115200] = {
  1775. .flags = FL_BASE3,
  1776. .num_ports = 4,
  1777. .base_baud = 115200,
  1778. .uart_offset = 8,
  1779. },
  1780. [pbn_b3_8_115200] = {
  1781. .flags = FL_BASE3,
  1782. .num_ports = 8,
  1783. .base_baud = 115200,
  1784. .uart_offset = 8,
  1785. },
  1786. /*
  1787. * Entries following this are board-specific.
  1788. */
  1789. /*
  1790. * Panacom - IOMEM
  1791. */
  1792. [pbn_panacom] = {
  1793. .flags = FL_BASE2,
  1794. .num_ports = 2,
  1795. .base_baud = 921600,
  1796. .uart_offset = 0x400,
  1797. .reg_shift = 7,
  1798. },
  1799. [pbn_panacom2] = {
  1800. .flags = FL_BASE2|FL_BASE_BARS,
  1801. .num_ports = 2,
  1802. .base_baud = 921600,
  1803. .uart_offset = 0x400,
  1804. .reg_shift = 7,
  1805. },
  1806. [pbn_panacom4] = {
  1807. .flags = FL_BASE2|FL_BASE_BARS,
  1808. .num_ports = 4,
  1809. .base_baud = 921600,
  1810. .uart_offset = 0x400,
  1811. .reg_shift = 7,
  1812. },
  1813. [pbn_exsys_4055] = {
  1814. .flags = FL_BASE2,
  1815. .num_ports = 4,
  1816. .base_baud = 115200,
  1817. .uart_offset = 8,
  1818. },
  1819. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1820. [pbn_plx_romulus] = {
  1821. .flags = FL_BASE2,
  1822. .num_ports = 4,
  1823. .base_baud = 921600,
  1824. .uart_offset = 8 << 2,
  1825. .reg_shift = 2,
  1826. .first_offset = 0x03,
  1827. },
  1828. /*
  1829. * This board uses the size of PCI Base region 0 to
  1830. * signal now many ports are available
  1831. */
  1832. [pbn_oxsemi] = {
  1833. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1834. .num_ports = 32,
  1835. .base_baud = 115200,
  1836. .uart_offset = 8,
  1837. },
  1838. [pbn_oxsemi_1_4000000] = {
  1839. .flags = FL_BASE0,
  1840. .num_ports = 1,
  1841. .base_baud = 4000000,
  1842. .uart_offset = 0x200,
  1843. .first_offset = 0x1000,
  1844. },
  1845. [pbn_oxsemi_2_4000000] = {
  1846. .flags = FL_BASE0,
  1847. .num_ports = 2,
  1848. .base_baud = 4000000,
  1849. .uart_offset = 0x200,
  1850. .first_offset = 0x1000,
  1851. },
  1852. [pbn_oxsemi_4_4000000] = {
  1853. .flags = FL_BASE0,
  1854. .num_ports = 4,
  1855. .base_baud = 4000000,
  1856. .uart_offset = 0x200,
  1857. .first_offset = 0x1000,
  1858. },
  1859. [pbn_oxsemi_8_4000000] = {
  1860. .flags = FL_BASE0,
  1861. .num_ports = 8,
  1862. .base_baud = 4000000,
  1863. .uart_offset = 0x200,
  1864. .first_offset = 0x1000,
  1865. },
  1866. /*
  1867. * EKF addition for i960 Boards form EKF with serial port.
  1868. * Max 256 ports.
  1869. */
  1870. [pbn_intel_i960] = {
  1871. .flags = FL_BASE0,
  1872. .num_ports = 32,
  1873. .base_baud = 921600,
  1874. .uart_offset = 8 << 2,
  1875. .reg_shift = 2,
  1876. .first_offset = 0x10000,
  1877. },
  1878. [pbn_sgi_ioc3] = {
  1879. .flags = FL_BASE0|FL_NOIRQ,
  1880. .num_ports = 1,
  1881. .base_baud = 458333,
  1882. .uart_offset = 8,
  1883. .reg_shift = 0,
  1884. .first_offset = 0x20178,
  1885. },
  1886. /*
  1887. * Computone - uses IOMEM.
  1888. */
  1889. [pbn_computone_4] = {
  1890. .flags = FL_BASE0,
  1891. .num_ports = 4,
  1892. .base_baud = 921600,
  1893. .uart_offset = 0x40,
  1894. .reg_shift = 2,
  1895. .first_offset = 0x200,
  1896. },
  1897. [pbn_computone_6] = {
  1898. .flags = FL_BASE0,
  1899. .num_ports = 6,
  1900. .base_baud = 921600,
  1901. .uart_offset = 0x40,
  1902. .reg_shift = 2,
  1903. .first_offset = 0x200,
  1904. },
  1905. [pbn_computone_8] = {
  1906. .flags = FL_BASE0,
  1907. .num_ports = 8,
  1908. .base_baud = 921600,
  1909. .uart_offset = 0x40,
  1910. .reg_shift = 2,
  1911. .first_offset = 0x200,
  1912. },
  1913. [pbn_sbsxrsio] = {
  1914. .flags = FL_BASE0,
  1915. .num_ports = 8,
  1916. .base_baud = 460800,
  1917. .uart_offset = 256,
  1918. .reg_shift = 4,
  1919. },
  1920. /*
  1921. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1922. * Only basic 16550A support.
  1923. * XR17C15[24] are not tested, but they should work.
  1924. */
  1925. [pbn_exar_XR17C152] = {
  1926. .flags = FL_BASE0,
  1927. .num_ports = 2,
  1928. .base_baud = 921600,
  1929. .uart_offset = 0x200,
  1930. },
  1931. [pbn_exar_XR17C154] = {
  1932. .flags = FL_BASE0,
  1933. .num_ports = 4,
  1934. .base_baud = 921600,
  1935. .uart_offset = 0x200,
  1936. },
  1937. [pbn_exar_XR17C158] = {
  1938. .flags = FL_BASE0,
  1939. .num_ports = 8,
  1940. .base_baud = 921600,
  1941. .uart_offset = 0x200,
  1942. },
  1943. /*
  1944. * PA Semi PWRficient PA6T-1682M on-chip UART
  1945. */
  1946. [pbn_pasemi_1682M] = {
  1947. .flags = FL_BASE0,
  1948. .num_ports = 1,
  1949. .base_baud = 8333333,
  1950. },
  1951. /*
  1952. * National Instruments 843x
  1953. */
  1954. [pbn_ni8430_16] = {
  1955. .flags = FL_BASE0,
  1956. .num_ports = 16,
  1957. .base_baud = 3686400,
  1958. .uart_offset = 0x10,
  1959. .first_offset = 0x800,
  1960. },
  1961. [pbn_ni8430_8] = {
  1962. .flags = FL_BASE0,
  1963. .num_ports = 8,
  1964. .base_baud = 3686400,
  1965. .uart_offset = 0x10,
  1966. .first_offset = 0x800,
  1967. },
  1968. [pbn_ni8430_4] = {
  1969. .flags = FL_BASE0,
  1970. .num_ports = 4,
  1971. .base_baud = 3686400,
  1972. .uart_offset = 0x10,
  1973. .first_offset = 0x800,
  1974. },
  1975. [pbn_ni8430_2] = {
  1976. .flags = FL_BASE0,
  1977. .num_ports = 2,
  1978. .base_baud = 3686400,
  1979. .uart_offset = 0x10,
  1980. .first_offset = 0x800,
  1981. },
  1982. };
  1983. static const struct pci_device_id softmodem_blacklist[] = {
  1984. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  1985. };
  1986. /*
  1987. * Given a complete unknown PCI device, try to use some heuristics to
  1988. * guess what the configuration might be, based on the pitiful PCI
  1989. * serial specs. Returns 0 on success, 1 on failure.
  1990. */
  1991. static int __devinit
  1992. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1993. {
  1994. const struct pci_device_id *blacklist;
  1995. int num_iomem, num_port, first_port = -1, i;
  1996. /*
  1997. * If it is not a communications device or the programming
  1998. * interface is greater than 6, give up.
  1999. *
  2000. * (Should we try to make guesses for multiport serial devices
  2001. * later?)
  2002. */
  2003. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2004. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2005. (dev->class & 0xff) > 6)
  2006. return -ENODEV;
  2007. /*
  2008. * Do not access blacklisted devices that are known not to
  2009. * feature serial ports.
  2010. */
  2011. for (blacklist = softmodem_blacklist;
  2012. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2013. blacklist++) {
  2014. if (dev->vendor == blacklist->vendor &&
  2015. dev->device == blacklist->device)
  2016. return -ENODEV;
  2017. }
  2018. num_iomem = num_port = 0;
  2019. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2020. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2021. num_port++;
  2022. if (first_port == -1)
  2023. first_port = i;
  2024. }
  2025. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2026. num_iomem++;
  2027. }
  2028. /*
  2029. * If there is 1 or 0 iomem regions, and exactly one port,
  2030. * use it. We guess the number of ports based on the IO
  2031. * region size.
  2032. */
  2033. if (num_iomem <= 1 && num_port == 1) {
  2034. board->flags = first_port;
  2035. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2036. return 0;
  2037. }
  2038. /*
  2039. * Now guess if we've got a board which indexes by BARs.
  2040. * Each IO BAR should be 8 bytes, and they should follow
  2041. * consecutively.
  2042. */
  2043. first_port = -1;
  2044. num_port = 0;
  2045. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2046. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2047. pci_resource_len(dev, i) == 8 &&
  2048. (first_port == -1 || (first_port + num_port) == i)) {
  2049. num_port++;
  2050. if (first_port == -1)
  2051. first_port = i;
  2052. }
  2053. }
  2054. if (num_port > 1) {
  2055. board->flags = first_port | FL_BASE_BARS;
  2056. board->num_ports = num_port;
  2057. return 0;
  2058. }
  2059. return -ENODEV;
  2060. }
  2061. static inline int
  2062. serial_pci_matches(const struct pciserial_board *board,
  2063. const struct pciserial_board *guessed)
  2064. {
  2065. return
  2066. board->num_ports == guessed->num_ports &&
  2067. board->base_baud == guessed->base_baud &&
  2068. board->uart_offset == guessed->uart_offset &&
  2069. board->reg_shift == guessed->reg_shift &&
  2070. board->first_offset == guessed->first_offset;
  2071. }
  2072. struct serial_private *
  2073. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2074. {
  2075. struct uart_port serial_port;
  2076. struct serial_private *priv;
  2077. struct pci_serial_quirk *quirk;
  2078. int rc, nr_ports, i;
  2079. nr_ports = board->num_ports;
  2080. /*
  2081. * Find an init and setup quirks.
  2082. */
  2083. quirk = find_quirk(dev);
  2084. /*
  2085. * Run the new-style initialization function.
  2086. * The initialization function returns:
  2087. * <0 - error
  2088. * 0 - use board->num_ports
  2089. * >0 - number of ports
  2090. */
  2091. if (quirk->init) {
  2092. rc = quirk->init(dev);
  2093. if (rc < 0) {
  2094. priv = ERR_PTR(rc);
  2095. goto err_out;
  2096. }
  2097. if (rc)
  2098. nr_ports = rc;
  2099. }
  2100. priv = kzalloc(sizeof(struct serial_private) +
  2101. sizeof(unsigned int) * nr_ports,
  2102. GFP_KERNEL);
  2103. if (!priv) {
  2104. priv = ERR_PTR(-ENOMEM);
  2105. goto err_deinit;
  2106. }
  2107. priv->dev = dev;
  2108. priv->quirk = quirk;
  2109. memset(&serial_port, 0, sizeof(struct uart_port));
  2110. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2111. serial_port.uartclk = board->base_baud * 16;
  2112. serial_port.irq = get_pci_irq(dev, board);
  2113. serial_port.dev = &dev->dev;
  2114. for (i = 0; i < nr_ports; i++) {
  2115. if (quirk->setup(priv, board, &serial_port, i))
  2116. break;
  2117. #ifdef SERIAL_DEBUG_PCI
  2118. printk(KERN_DEBUG "Setup PCI port: port %x, irq %d, type %d\n",
  2119. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2120. #endif
  2121. priv->line[i] = serial8250_register_port(&serial_port);
  2122. if (priv->line[i] < 0) {
  2123. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2124. break;
  2125. }
  2126. }
  2127. priv->nr = i;
  2128. return priv;
  2129. err_deinit:
  2130. if (quirk->exit)
  2131. quirk->exit(dev);
  2132. err_out:
  2133. return priv;
  2134. }
  2135. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2136. void pciserial_remove_ports(struct serial_private *priv)
  2137. {
  2138. struct pci_serial_quirk *quirk;
  2139. int i;
  2140. for (i = 0; i < priv->nr; i++)
  2141. serial8250_unregister_port(priv->line[i]);
  2142. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2143. if (priv->remapped_bar[i])
  2144. iounmap(priv->remapped_bar[i]);
  2145. priv->remapped_bar[i] = NULL;
  2146. }
  2147. /*
  2148. * Find the exit quirks.
  2149. */
  2150. quirk = find_quirk(priv->dev);
  2151. if (quirk->exit)
  2152. quirk->exit(priv->dev);
  2153. kfree(priv);
  2154. }
  2155. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2156. void pciserial_suspend_ports(struct serial_private *priv)
  2157. {
  2158. int i;
  2159. for (i = 0; i < priv->nr; i++)
  2160. if (priv->line[i] >= 0)
  2161. serial8250_suspend_port(priv->line[i]);
  2162. }
  2163. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2164. void pciserial_resume_ports(struct serial_private *priv)
  2165. {
  2166. int i;
  2167. /*
  2168. * Ensure that the board is correctly configured.
  2169. */
  2170. if (priv->quirk->init)
  2171. priv->quirk->init(priv->dev);
  2172. for (i = 0; i < priv->nr; i++)
  2173. if (priv->line[i] >= 0)
  2174. serial8250_resume_port(priv->line[i]);
  2175. }
  2176. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2177. /*
  2178. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2179. * to the arrangement of serial ports on a PCI card.
  2180. */
  2181. static int __devinit
  2182. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2183. {
  2184. struct serial_private *priv;
  2185. const struct pciserial_board *board;
  2186. struct pciserial_board tmp;
  2187. int rc;
  2188. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2189. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2190. ent->driver_data);
  2191. return -EINVAL;
  2192. }
  2193. board = &pci_boards[ent->driver_data];
  2194. rc = pci_enable_device(dev);
  2195. if (rc)
  2196. return rc;
  2197. if (ent->driver_data == pbn_default) {
  2198. /*
  2199. * Use a copy of the pci_board entry for this;
  2200. * avoid changing entries in the table.
  2201. */
  2202. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2203. board = &tmp;
  2204. /*
  2205. * We matched one of our class entries. Try to
  2206. * determine the parameters of this board.
  2207. */
  2208. rc = serial_pci_guess_board(dev, &tmp);
  2209. if (rc)
  2210. goto disable;
  2211. } else {
  2212. /*
  2213. * We matched an explicit entry. If we are able to
  2214. * detect this boards settings with our heuristic,
  2215. * then we no longer need this entry.
  2216. */
  2217. memcpy(&tmp, &pci_boards[pbn_default],
  2218. sizeof(struct pciserial_board));
  2219. rc = serial_pci_guess_board(dev, &tmp);
  2220. if (rc == 0 && serial_pci_matches(board, &tmp))
  2221. moan_device("Redundant entry in serial pci_table.",
  2222. dev);
  2223. }
  2224. priv = pciserial_init_ports(dev, board);
  2225. if (!IS_ERR(priv)) {
  2226. pci_set_drvdata(dev, priv);
  2227. return 0;
  2228. }
  2229. rc = PTR_ERR(priv);
  2230. disable:
  2231. pci_disable_device(dev);
  2232. return rc;
  2233. }
  2234. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2235. {
  2236. struct serial_private *priv = pci_get_drvdata(dev);
  2237. pci_set_drvdata(dev, NULL);
  2238. pciserial_remove_ports(priv);
  2239. pci_disable_device(dev);
  2240. }
  2241. #ifdef CONFIG_PM
  2242. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2243. {
  2244. struct serial_private *priv = pci_get_drvdata(dev);
  2245. if (priv)
  2246. pciserial_suspend_ports(priv);
  2247. pci_save_state(dev);
  2248. pci_set_power_state(dev, pci_choose_state(dev, state));
  2249. return 0;
  2250. }
  2251. static int pciserial_resume_one(struct pci_dev *dev)
  2252. {
  2253. int err;
  2254. struct serial_private *priv = pci_get_drvdata(dev);
  2255. pci_set_power_state(dev, PCI_D0);
  2256. pci_restore_state(dev);
  2257. if (priv) {
  2258. /*
  2259. * The device may have been disabled. Re-enable it.
  2260. */
  2261. err = pci_enable_device(dev);
  2262. /* FIXME: We cannot simply error out here */
  2263. if (err)
  2264. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2265. pciserial_resume_ports(priv);
  2266. }
  2267. return 0;
  2268. }
  2269. #endif
  2270. static struct pci_device_id serial_pci_tbl[] = {
  2271. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2272. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2273. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2274. pbn_b2_8_921600 },
  2275. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2276. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2277. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2278. pbn_b1_8_1382400 },
  2279. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2280. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2281. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2282. pbn_b1_4_1382400 },
  2283. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2284. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2285. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2286. pbn_b1_2_1382400 },
  2287. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2288. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2289. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2290. pbn_b1_8_1382400 },
  2291. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2292. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2293. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2294. pbn_b1_4_1382400 },
  2295. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2296. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2297. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2298. pbn_b1_2_1382400 },
  2299. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2300. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2301. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2302. pbn_b1_8_921600 },
  2303. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2304. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2305. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2306. pbn_b1_8_921600 },
  2307. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2308. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2309. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2310. pbn_b1_4_921600 },
  2311. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2312. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2313. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2314. pbn_b1_4_921600 },
  2315. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2316. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2317. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2318. pbn_b1_2_921600 },
  2319. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2320. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2321. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2322. pbn_b1_8_921600 },
  2323. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2324. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2325. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2326. pbn_b1_8_921600 },
  2327. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2328. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2329. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2330. pbn_b1_4_921600 },
  2331. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2332. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2333. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2334. pbn_b1_2_1250000 },
  2335. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2336. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2337. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2338. pbn_b0_2_1843200 },
  2339. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2340. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2341. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2342. pbn_b0_4_1843200 },
  2343. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2344. PCI_VENDOR_ID_AFAVLAB,
  2345. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2346. pbn_b0_4_1152000 },
  2347. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2348. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2349. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2350. pbn_b0_2_1843200_200 },
  2351. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2352. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2353. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2354. pbn_b0_4_1843200_200 },
  2355. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2356. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2357. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2358. pbn_b0_8_1843200_200 },
  2359. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2360. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2361. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2362. pbn_b0_2_1843200_200 },
  2363. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2364. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2365. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2366. pbn_b0_4_1843200_200 },
  2367. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2368. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2369. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2370. pbn_b0_8_1843200_200 },
  2371. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2372. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2373. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2374. pbn_b0_2_1843200_200 },
  2375. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2376. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2377. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2378. pbn_b0_4_1843200_200 },
  2379. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2380. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2381. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2382. pbn_b0_8_1843200_200 },
  2383. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2384. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2385. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2386. pbn_b0_2_1843200_200 },
  2387. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2388. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2389. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2390. pbn_b0_4_1843200_200 },
  2391. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2392. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2393. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2394. pbn_b0_8_1843200_200 },
  2395. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2396. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2397. pbn_b2_bt_1_115200 },
  2398. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2399. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2400. pbn_b2_bt_2_115200 },
  2401. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2402. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2403. pbn_b2_bt_4_115200 },
  2404. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2405. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2406. pbn_b2_bt_2_115200 },
  2407. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2408. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2409. pbn_b2_bt_4_115200 },
  2410. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2411. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2412. pbn_b2_8_115200 },
  2413. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2414. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2415. pbn_b2_8_460800 },
  2416. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2417. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2418. pbn_b2_8_115200 },
  2419. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2420. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2421. pbn_b2_bt_2_115200 },
  2422. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2423. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2424. pbn_b2_bt_2_921600 },
  2425. /*
  2426. * VScom SPCOM800, from sl@s.pl
  2427. */
  2428. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2429. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2430. pbn_b2_8_921600 },
  2431. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2432. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2433. pbn_b2_4_921600 },
  2434. /* Unknown card - subdevice 0x1584 */
  2435. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2436. PCI_VENDOR_ID_PLX,
  2437. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2438. pbn_b0_4_115200 },
  2439. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2440. PCI_SUBVENDOR_ID_KEYSPAN,
  2441. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2442. pbn_panacom },
  2443. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2444. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2445. pbn_panacom4 },
  2446. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2447. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2448. pbn_panacom2 },
  2449. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2450. PCI_VENDOR_ID_ESDGMBH,
  2451. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2452. pbn_b2_4_115200 },
  2453. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2454. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2455. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2456. pbn_b2_4_460800 },
  2457. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2458. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2459. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2460. pbn_b2_8_460800 },
  2461. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2462. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2463. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2464. pbn_b2_16_460800 },
  2465. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2466. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2467. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2468. pbn_b2_16_460800 },
  2469. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2470. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2471. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2472. pbn_b2_4_460800 },
  2473. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2474. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2475. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2476. pbn_b2_8_460800 },
  2477. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2478. PCI_SUBVENDOR_ID_EXSYS,
  2479. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2480. pbn_exsys_4055 },
  2481. /*
  2482. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2483. * (Exoray@isys.ca)
  2484. */
  2485. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2486. 0x10b5, 0x106a, 0, 0,
  2487. pbn_plx_romulus },
  2488. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2489. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2490. pbn_b1_4_115200 },
  2491. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2492. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2493. pbn_b1_2_115200 },
  2494. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2495. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2496. pbn_b1_8_115200 },
  2497. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2498. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2499. pbn_b1_8_115200 },
  2500. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2501. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2502. 0, 0,
  2503. pbn_b0_4_921600 },
  2504. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2505. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2506. 0, 0,
  2507. pbn_b0_4_1152000 },
  2508. /*
  2509. * The below card is a little controversial since it is the
  2510. * subject of a PCI vendor/device ID clash. (See
  2511. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2512. * For now just used the hex ID 0x950a.
  2513. */
  2514. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2515. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2516. pbn_b0_2_115200 },
  2517. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2518. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2519. pbn_b0_2_1130000 },
  2520. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2521. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2522. pbn_b0_4_115200 },
  2523. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2524. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2525. pbn_b0_bt_2_921600 },
  2526. /*
  2527. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2528. */
  2529. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2530. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2531. pbn_b0_1_4000000 },
  2532. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2533. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2534. pbn_b0_1_4000000 },
  2535. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2536. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2537. pbn_oxsemi_1_4000000 },
  2538. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2539. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2540. pbn_oxsemi_1_4000000 },
  2541. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2542. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2543. pbn_b0_1_4000000 },
  2544. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2545. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2546. pbn_b0_1_4000000 },
  2547. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2548. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2549. pbn_oxsemi_1_4000000 },
  2550. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2551. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2552. pbn_oxsemi_1_4000000 },
  2553. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2554. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2555. pbn_b0_1_4000000 },
  2556. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2557. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2558. pbn_b0_1_4000000 },
  2559. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2560. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2561. pbn_b0_1_4000000 },
  2562. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2563. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2564. pbn_b0_1_4000000 },
  2565. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2566. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2567. pbn_oxsemi_2_4000000 },
  2568. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2569. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2570. pbn_oxsemi_2_4000000 },
  2571. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2572. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2573. pbn_oxsemi_4_4000000 },
  2574. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2575. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2576. pbn_oxsemi_4_4000000 },
  2577. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2578. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2579. pbn_oxsemi_8_4000000 },
  2580. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2581. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2582. pbn_oxsemi_8_4000000 },
  2583. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2584. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2585. pbn_oxsemi_1_4000000 },
  2586. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2587. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2588. pbn_oxsemi_1_4000000 },
  2589. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2590. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2591. pbn_oxsemi_1_4000000 },
  2592. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2593. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2594. pbn_oxsemi_1_4000000 },
  2595. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2596. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2597. pbn_oxsemi_1_4000000 },
  2598. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2599. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2600. pbn_oxsemi_1_4000000 },
  2601. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2602. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2603. pbn_oxsemi_1_4000000 },
  2604. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2605. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2606. pbn_oxsemi_1_4000000 },
  2607. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2608. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2609. pbn_oxsemi_1_4000000 },
  2610. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2611. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2612. pbn_oxsemi_1_4000000 },
  2613. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2614. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2615. pbn_oxsemi_1_4000000 },
  2616. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2617. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2618. pbn_oxsemi_1_4000000 },
  2619. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2620. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2621. pbn_oxsemi_1_4000000 },
  2622. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2623. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2624. pbn_oxsemi_1_4000000 },
  2625. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2626. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2627. pbn_oxsemi_1_4000000 },
  2628. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2629. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2630. pbn_oxsemi_1_4000000 },
  2631. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2632. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2633. pbn_oxsemi_1_4000000 },
  2634. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2635. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2636. pbn_oxsemi_1_4000000 },
  2637. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2638. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2639. pbn_oxsemi_1_4000000 },
  2640. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2641. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2642. pbn_oxsemi_1_4000000 },
  2643. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2644. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2645. pbn_oxsemi_1_4000000 },
  2646. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2647. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2648. pbn_oxsemi_1_4000000 },
  2649. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2650. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2651. pbn_oxsemi_1_4000000 },
  2652. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2653. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2654. pbn_oxsemi_1_4000000 },
  2655. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2656. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2657. pbn_oxsemi_1_4000000 },
  2658. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2659. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2660. pbn_oxsemi_1_4000000 },
  2661. /*
  2662. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2663. */
  2664. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2665. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2666. pbn_oxsemi_1_4000000 },
  2667. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2668. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2669. pbn_oxsemi_2_4000000 },
  2670. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2671. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2672. pbn_oxsemi_4_4000000 },
  2673. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2674. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2675. pbn_oxsemi_8_4000000 },
  2676. /*
  2677. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2678. * from skokodyn@yahoo.com
  2679. */
  2680. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2681. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2682. pbn_sbsxrsio },
  2683. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2684. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2685. pbn_sbsxrsio },
  2686. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2687. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2688. pbn_sbsxrsio },
  2689. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2690. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2691. pbn_sbsxrsio },
  2692. /*
  2693. * Digitan DS560-558, from jimd@esoft.com
  2694. */
  2695. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2696. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2697. pbn_b1_1_115200 },
  2698. /*
  2699. * Titan Electronic cards
  2700. * The 400L and 800L have a custom setup quirk.
  2701. */
  2702. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2703. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2704. pbn_b0_1_921600 },
  2705. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2706. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2707. pbn_b0_2_921600 },
  2708. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2709. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2710. pbn_b0_4_921600 },
  2711. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2712. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2713. pbn_b0_4_921600 },
  2714. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2715. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2716. pbn_b1_1_921600 },
  2717. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2718. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2719. pbn_b1_bt_2_921600 },
  2720. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2721. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2722. pbn_b0_bt_4_921600 },
  2723. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2724. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2725. pbn_b0_bt_8_921600 },
  2726. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  2727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2728. pbn_b2_1_460800 },
  2729. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  2730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2731. pbn_b2_1_460800 },
  2732. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  2733. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2734. pbn_b2_1_460800 },
  2735. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  2736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2737. pbn_b2_bt_2_921600 },
  2738. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  2739. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2740. pbn_b2_bt_2_921600 },
  2741. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  2742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2743. pbn_b2_bt_2_921600 },
  2744. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  2745. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2746. pbn_b2_bt_4_921600 },
  2747. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  2748. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2749. pbn_b2_bt_4_921600 },
  2750. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  2751. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2752. pbn_b2_bt_4_921600 },
  2753. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  2754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2755. pbn_b0_1_921600 },
  2756. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  2757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2758. pbn_b0_1_921600 },
  2759. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  2760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2761. pbn_b0_1_921600 },
  2762. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  2763. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2764. pbn_b0_bt_2_921600 },
  2765. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  2766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2767. pbn_b0_bt_2_921600 },
  2768. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  2769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2770. pbn_b0_bt_2_921600 },
  2771. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  2772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2773. pbn_b0_bt_4_921600 },
  2774. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  2775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2776. pbn_b0_bt_4_921600 },
  2777. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  2778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2779. pbn_b0_bt_4_921600 },
  2780. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  2781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2782. pbn_b0_bt_8_921600 },
  2783. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  2784. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2785. pbn_b0_bt_8_921600 },
  2786. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  2787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2788. pbn_b0_bt_8_921600 },
  2789. /*
  2790. * Computone devices submitted by Doug McNash dmcnash@computone.com
  2791. */
  2792. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2793. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  2794. 0, 0, pbn_computone_4 },
  2795. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2796. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  2797. 0, 0, pbn_computone_8 },
  2798. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2799. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  2800. 0, 0, pbn_computone_6 },
  2801. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  2802. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2803. pbn_oxsemi },
  2804. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  2805. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  2806. pbn_b0_bt_1_921600 },
  2807. /*
  2808. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  2809. */
  2810. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  2811. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2812. pbn_b0_bt_8_115200 },
  2813. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  2814. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2815. pbn_b0_bt_8_115200 },
  2816. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  2817. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2818. pbn_b0_bt_2_115200 },
  2819. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  2820. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2821. pbn_b0_bt_2_115200 },
  2822. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  2823. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2824. pbn_b0_bt_2_115200 },
  2825. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  2826. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2827. pbn_b0_bt_4_460800 },
  2828. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  2829. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2830. pbn_b0_bt_4_460800 },
  2831. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  2832. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2833. pbn_b0_bt_2_460800 },
  2834. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  2835. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2836. pbn_b0_bt_2_460800 },
  2837. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  2838. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2839. pbn_b0_bt_2_460800 },
  2840. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  2841. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2842. pbn_b0_bt_1_115200 },
  2843. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  2844. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2845. pbn_b0_bt_1_460800 },
  2846. /*
  2847. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  2848. * Cards are identified by their subsystem vendor IDs, which
  2849. * (in hex) match the model number.
  2850. *
  2851. * Note that JC140x are RS422/485 cards which require ox950
  2852. * ACR = 0x10, and as such are not currently fully supported.
  2853. */
  2854. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2855. 0x1204, 0x0004, 0, 0,
  2856. pbn_b0_4_921600 },
  2857. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2858. 0x1208, 0x0004, 0, 0,
  2859. pbn_b0_4_921600 },
  2860. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2861. 0x1402, 0x0002, 0, 0,
  2862. pbn_b0_2_921600 }, */
  2863. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2864. 0x1404, 0x0004, 0, 0,
  2865. pbn_b0_4_921600 }, */
  2866. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  2867. 0x1208, 0x0004, 0, 0,
  2868. pbn_b0_4_921600 },
  2869. /*
  2870. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  2871. */
  2872. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  2873. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2874. pbn_b1_1_1382400 },
  2875. /*
  2876. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  2877. */
  2878. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  2879. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2880. pbn_b1_1_1382400 },
  2881. /*
  2882. * RAStel 2 port modem, gerg@moreton.com.au
  2883. */
  2884. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  2885. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2886. pbn_b2_bt_2_115200 },
  2887. /*
  2888. * EKF addition for i960 Boards form EKF with serial port
  2889. */
  2890. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2891. 0xE4BF, PCI_ANY_ID, 0, 0,
  2892. pbn_intel_i960 },
  2893. /*
  2894. * Xircom Cardbus/Ethernet combos
  2895. */
  2896. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2897. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2898. pbn_b0_1_115200 },
  2899. /*
  2900. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2901. */
  2902. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2904. pbn_b0_1_115200 },
  2905. /*
  2906. * Untested PCI modems, sent in from various folks...
  2907. */
  2908. /*
  2909. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2910. */
  2911. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2912. 0x1048, 0x1500, 0, 0,
  2913. pbn_b1_1_115200 },
  2914. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2915. 0xFF00, 0, 0, 0,
  2916. pbn_sgi_ioc3 },
  2917. /*
  2918. * HP Diva card
  2919. */
  2920. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2921. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2922. pbn_b1_1_115200 },
  2923. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2925. pbn_b0_5_115200 },
  2926. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2927. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2928. pbn_b2_1_115200 },
  2929. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  2930. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2931. pbn_b3_2_115200 },
  2932. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2934. pbn_b3_4_115200 },
  2935. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2936. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2937. pbn_b3_8_115200 },
  2938. /*
  2939. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2940. */
  2941. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2942. PCI_ANY_ID, PCI_ANY_ID,
  2943. 0,
  2944. 0, pbn_exar_XR17C152 },
  2945. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2946. PCI_ANY_ID, PCI_ANY_ID,
  2947. 0,
  2948. 0, pbn_exar_XR17C154 },
  2949. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2950. PCI_ANY_ID, PCI_ANY_ID,
  2951. 0,
  2952. 0, pbn_exar_XR17C158 },
  2953. /*
  2954. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2955. */
  2956. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2958. pbn_b0_1_115200 },
  2959. /*
  2960. * ITE
  2961. */
  2962. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  2963. PCI_ANY_ID, PCI_ANY_ID,
  2964. 0, 0,
  2965. pbn_b1_bt_1_115200 },
  2966. /*
  2967. * IntaShield IS-200
  2968. */
  2969. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  2970. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  2971. pbn_b2_2_115200 },
  2972. /*
  2973. * IntaShield IS-400
  2974. */
  2975. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  2976. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  2977. pbn_b2_4_115200 },
  2978. /*
  2979. * Perle PCI-RAS cards
  2980. */
  2981. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2982. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  2983. 0, 0, pbn_b2_4_921600 },
  2984. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2985. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  2986. 0, 0, pbn_b2_8_921600 },
  2987. /*
  2988. * Mainpine series cards: Fairly standard layout but fools
  2989. * parts of the autodetect in some cases and uses otherwise
  2990. * unmatched communications subclasses in the PCI Express case
  2991. */
  2992. { /* RockForceDUO */
  2993. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2994. PCI_VENDOR_ID_MAINPINE, 0x0200,
  2995. 0, 0, pbn_b0_2_115200 },
  2996. { /* RockForceQUATRO */
  2997. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2998. PCI_VENDOR_ID_MAINPINE, 0x0300,
  2999. 0, 0, pbn_b0_4_115200 },
  3000. { /* RockForceDUO+ */
  3001. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3002. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3003. 0, 0, pbn_b0_2_115200 },
  3004. { /* RockForceQUATRO+ */
  3005. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3006. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3007. 0, 0, pbn_b0_4_115200 },
  3008. { /* RockForce+ */
  3009. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3010. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3011. 0, 0, pbn_b0_2_115200 },
  3012. { /* RockForce+ */
  3013. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3014. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3015. 0, 0, pbn_b0_4_115200 },
  3016. { /* RockForceOCTO+ */
  3017. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3018. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3019. 0, 0, pbn_b0_8_115200 },
  3020. { /* RockForceDUO+ */
  3021. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3022. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3023. 0, 0, pbn_b0_2_115200 },
  3024. { /* RockForceQUARTRO+ */
  3025. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3026. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3027. 0, 0, pbn_b0_4_115200 },
  3028. { /* RockForceOCTO+ */
  3029. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3030. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3031. 0, 0, pbn_b0_8_115200 },
  3032. { /* RockForceD1 */
  3033. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3034. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3035. 0, 0, pbn_b0_1_115200 },
  3036. { /* RockForceF1 */
  3037. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3038. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3039. 0, 0, pbn_b0_1_115200 },
  3040. { /* RockForceD2 */
  3041. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3042. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3043. 0, 0, pbn_b0_2_115200 },
  3044. { /* RockForceF2 */
  3045. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3046. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3047. 0, 0, pbn_b0_2_115200 },
  3048. { /* RockForceD4 */
  3049. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3050. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3051. 0, 0, pbn_b0_4_115200 },
  3052. { /* RockForceF4 */
  3053. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3054. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3055. 0, 0, pbn_b0_4_115200 },
  3056. { /* RockForceD8 */
  3057. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3058. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3059. 0, 0, pbn_b0_8_115200 },
  3060. { /* RockForceF8 */
  3061. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3062. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3063. 0, 0, pbn_b0_8_115200 },
  3064. { /* IQ Express D1 */
  3065. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3066. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3067. 0, 0, pbn_b0_1_115200 },
  3068. { /* IQ Express F1 */
  3069. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3070. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3071. 0, 0, pbn_b0_1_115200 },
  3072. { /* IQ Express D2 */
  3073. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3074. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3075. 0, 0, pbn_b0_2_115200 },
  3076. { /* IQ Express F2 */
  3077. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3078. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3079. 0, 0, pbn_b0_2_115200 },
  3080. { /* IQ Express D4 */
  3081. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3082. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3083. 0, 0, pbn_b0_4_115200 },
  3084. { /* IQ Express F4 */
  3085. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3086. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3087. 0, 0, pbn_b0_4_115200 },
  3088. { /* IQ Express D8 */
  3089. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3090. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3091. 0, 0, pbn_b0_8_115200 },
  3092. { /* IQ Express F8 */
  3093. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3094. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3095. 0, 0, pbn_b0_8_115200 },
  3096. /*
  3097. * PA Semi PA6T-1682M on-chip UART
  3098. */
  3099. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3100. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3101. pbn_pasemi_1682M },
  3102. /*
  3103. * National Instruments
  3104. */
  3105. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3106. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3107. pbn_b1_16_115200 },
  3108. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3109. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3110. pbn_b1_8_115200 },
  3111. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3112. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3113. pbn_b1_bt_4_115200 },
  3114. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3115. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3116. pbn_b1_bt_2_115200 },
  3117. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3118. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3119. pbn_b1_bt_4_115200 },
  3120. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3121. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3122. pbn_b1_bt_2_115200 },
  3123. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3124. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3125. pbn_b1_16_115200 },
  3126. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3127. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3128. pbn_b1_8_115200 },
  3129. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3130. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3131. pbn_b1_bt_4_115200 },
  3132. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3133. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3134. pbn_b1_bt_2_115200 },
  3135. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3136. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3137. pbn_b1_bt_4_115200 },
  3138. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3139. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3140. pbn_b1_bt_2_115200 },
  3141. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3142. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3143. pbn_ni8430_2 },
  3144. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3145. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3146. pbn_ni8430_2 },
  3147. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3148. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3149. pbn_ni8430_4 },
  3150. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3151. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3152. pbn_ni8430_4 },
  3153. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3154. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3155. pbn_ni8430_8 },
  3156. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3157. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3158. pbn_ni8430_8 },
  3159. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3160. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3161. pbn_ni8430_16 },
  3162. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3163. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3164. pbn_ni8430_16 },
  3165. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3166. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3167. pbn_ni8430_2 },
  3168. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3169. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3170. pbn_ni8430_2 },
  3171. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3172. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3173. pbn_ni8430_4 },
  3174. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3175. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3176. pbn_ni8430_4 },
  3177. /*
  3178. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3179. */
  3180. { PCI_VENDOR_ID_ADDIDATA,
  3181. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3182. PCI_ANY_ID,
  3183. PCI_ANY_ID,
  3184. 0,
  3185. 0,
  3186. pbn_b0_4_115200 },
  3187. { PCI_VENDOR_ID_ADDIDATA,
  3188. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3189. PCI_ANY_ID,
  3190. PCI_ANY_ID,
  3191. 0,
  3192. 0,
  3193. pbn_b0_2_115200 },
  3194. { PCI_VENDOR_ID_ADDIDATA,
  3195. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3196. PCI_ANY_ID,
  3197. PCI_ANY_ID,
  3198. 0,
  3199. 0,
  3200. pbn_b0_1_115200 },
  3201. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3202. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3203. PCI_ANY_ID,
  3204. PCI_ANY_ID,
  3205. 0,
  3206. 0,
  3207. pbn_b1_8_115200 },
  3208. { PCI_VENDOR_ID_ADDIDATA,
  3209. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3210. PCI_ANY_ID,
  3211. PCI_ANY_ID,
  3212. 0,
  3213. 0,
  3214. pbn_b0_4_115200 },
  3215. { PCI_VENDOR_ID_ADDIDATA,
  3216. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3217. PCI_ANY_ID,
  3218. PCI_ANY_ID,
  3219. 0,
  3220. 0,
  3221. pbn_b0_2_115200 },
  3222. { PCI_VENDOR_ID_ADDIDATA,
  3223. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3224. PCI_ANY_ID,
  3225. PCI_ANY_ID,
  3226. 0,
  3227. 0,
  3228. pbn_b0_1_115200 },
  3229. { PCI_VENDOR_ID_ADDIDATA,
  3230. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3231. PCI_ANY_ID,
  3232. PCI_ANY_ID,
  3233. 0,
  3234. 0,
  3235. pbn_b0_4_115200 },
  3236. { PCI_VENDOR_ID_ADDIDATA,
  3237. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3238. PCI_ANY_ID,
  3239. PCI_ANY_ID,
  3240. 0,
  3241. 0,
  3242. pbn_b0_2_115200 },
  3243. { PCI_VENDOR_ID_ADDIDATA,
  3244. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3245. PCI_ANY_ID,
  3246. PCI_ANY_ID,
  3247. 0,
  3248. 0,
  3249. pbn_b0_1_115200 },
  3250. { PCI_VENDOR_ID_ADDIDATA,
  3251. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3252. PCI_ANY_ID,
  3253. PCI_ANY_ID,
  3254. 0,
  3255. 0,
  3256. pbn_b0_8_115200 },
  3257. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3258. PCI_VENDOR_ID_IBM, 0x0299,
  3259. 0, 0, pbn_b0_bt_2_115200 },
  3260. /*
  3261. * These entries match devices with class COMMUNICATION_SERIAL,
  3262. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3263. */
  3264. { PCI_ANY_ID, PCI_ANY_ID,
  3265. PCI_ANY_ID, PCI_ANY_ID,
  3266. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3267. 0xffff00, pbn_default },
  3268. { PCI_ANY_ID, PCI_ANY_ID,
  3269. PCI_ANY_ID, PCI_ANY_ID,
  3270. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3271. 0xffff00, pbn_default },
  3272. { PCI_ANY_ID, PCI_ANY_ID,
  3273. PCI_ANY_ID, PCI_ANY_ID,
  3274. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3275. 0xffff00, pbn_default },
  3276. { 0, }
  3277. };
  3278. static struct pci_driver serial_pci_driver = {
  3279. .name = "serial",
  3280. .probe = pciserial_init_one,
  3281. .remove = __devexit_p(pciserial_remove_one),
  3282. #ifdef CONFIG_PM
  3283. .suspend = pciserial_suspend_one,
  3284. .resume = pciserial_resume_one,
  3285. #endif
  3286. .id_table = serial_pci_tbl,
  3287. };
  3288. static int __init serial8250_pci_init(void)
  3289. {
  3290. return pci_register_driver(&serial_pci_driver);
  3291. }
  3292. static void __exit serial8250_pci_exit(void)
  3293. {
  3294. pci_unregister_driver(&serial_pci_driver);
  3295. }
  3296. module_init(serial8250_pci_init);
  3297. module_exit(serial8250_pci_exit);
  3298. MODULE_LICENSE("GPL");
  3299. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3300. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);