rt61pci.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt61pci
  19. Abstract: Data structures and registers for the rt61pci module.
  20. Supported chipsets: RT2561, RT2561s, RT2661.
  21. */
  22. #ifndef RT61PCI_H
  23. #define RT61PCI_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5225 0x0001
  28. #define RF5325 0x0002
  29. #define RF2527 0x0003
  30. #define RF2529 0x0004
  31. /*
  32. * Signal information.
  33. * Defaul offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define DEFAULT_RSSI_OFFSET 120
  36. /*
  37. * Register layout information.
  38. */
  39. #define CSR_REG_BASE 0x3000
  40. #define CSR_REG_SIZE 0x04b0
  41. #define EEPROM_BASE 0x0000
  42. #define EEPROM_SIZE 0x0100
  43. #define BBP_BASE 0x0000
  44. #define BBP_SIZE 0x0080
  45. #define RF_BASE 0x0004
  46. #define RF_SIZE 0x0010
  47. /*
  48. * Number of TX queues.
  49. */
  50. #define NUM_TX_QUEUES 4
  51. /*
  52. * PCI registers.
  53. */
  54. /*
  55. * PCI Configuration Header
  56. */
  57. #define PCI_CONFIG_HEADER_VENDOR 0x0000
  58. #define PCI_CONFIG_HEADER_DEVICE 0x0002
  59. /*
  60. * HOST_CMD_CSR: For HOST to interrupt embedded processor
  61. */
  62. #define HOST_CMD_CSR 0x0008
  63. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x0000007f)
  64. #define HOST_CMD_CSR_INTERRUPT_MCU FIELD32(0x00000080)
  65. /*
  66. * MCU_CNTL_CSR
  67. * SELECT_BANK: Select 8051 program bank.
  68. * RESET: Enable 8051 reset state.
  69. * READY: Ready state for 8051.
  70. */
  71. #define MCU_CNTL_CSR 0x000c
  72. #define MCU_CNTL_CSR_SELECT_BANK FIELD32(0x00000001)
  73. #define MCU_CNTL_CSR_RESET FIELD32(0x00000002)
  74. #define MCU_CNTL_CSR_READY FIELD32(0x00000004)
  75. /*
  76. * SOFT_RESET_CSR
  77. * FORCE_CLOCK_ON: Host force MAC clock ON
  78. */
  79. #define SOFT_RESET_CSR 0x0010
  80. #define SOFT_RESET_CSR_FORCE_CLOCK_ON FIELD32(0x00000002)
  81. /*
  82. * MCU_INT_SOURCE_CSR: MCU interrupt source/mask register.
  83. */
  84. #define MCU_INT_SOURCE_CSR 0x0014
  85. #define MCU_INT_SOURCE_CSR_0 FIELD32(0x00000001)
  86. #define MCU_INT_SOURCE_CSR_1 FIELD32(0x00000002)
  87. #define MCU_INT_SOURCE_CSR_2 FIELD32(0x00000004)
  88. #define MCU_INT_SOURCE_CSR_3 FIELD32(0x00000008)
  89. #define MCU_INT_SOURCE_CSR_4 FIELD32(0x00000010)
  90. #define MCU_INT_SOURCE_CSR_5 FIELD32(0x00000020)
  91. #define MCU_INT_SOURCE_CSR_6 FIELD32(0x00000040)
  92. #define MCU_INT_SOURCE_CSR_7 FIELD32(0x00000080)
  93. #define MCU_INT_SOURCE_CSR_TWAKEUP FIELD32(0x00000100)
  94. #define MCU_INT_SOURCE_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  95. /*
  96. * MCU_INT_MASK_CSR: MCU interrupt source/mask register.
  97. */
  98. #define MCU_INT_MASK_CSR 0x0018
  99. #define MCU_INT_MASK_CSR_0 FIELD32(0x00000001)
  100. #define MCU_INT_MASK_CSR_1 FIELD32(0x00000002)
  101. #define MCU_INT_MASK_CSR_2 FIELD32(0x00000004)
  102. #define MCU_INT_MASK_CSR_3 FIELD32(0x00000008)
  103. #define MCU_INT_MASK_CSR_4 FIELD32(0x00000010)
  104. #define MCU_INT_MASK_CSR_5 FIELD32(0x00000020)
  105. #define MCU_INT_MASK_CSR_6 FIELD32(0x00000040)
  106. #define MCU_INT_MASK_CSR_7 FIELD32(0x00000080)
  107. #define MCU_INT_MASK_CSR_TWAKEUP FIELD32(0x00000100)
  108. #define MCU_INT_MASK_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  109. /*
  110. * PCI_USEC_CSR
  111. */
  112. #define PCI_USEC_CSR 0x001c
  113. /*
  114. * Security key table memory.
  115. * 16 entries 32-byte for shared key table
  116. * 64 entries 32-byte for pairwise key table
  117. * 64 entries 8-byte for pairwise ta key table
  118. */
  119. #define SHARED_KEY_TABLE_BASE 0x1000
  120. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  121. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  122. #define SHARED_KEY_ENTRY(__idx) \
  123. ( SHARED_KEY_TABLE_BASE + \
  124. ((__idx) * sizeof(struct hw_key_entry)) )
  125. #define PAIRWISE_KEY_ENTRY(__idx) \
  126. ( PAIRWISE_KEY_TABLE_BASE + \
  127. ((__idx) * sizeof(struct hw_key_entry)) )
  128. #define PAIRWISE_TA_ENTRY(__idx) \
  129. ( PAIRWISE_TA_TABLE_BASE + \
  130. ((__idx) * sizeof(struct hw_pairwise_ta_entry)) )
  131. struct hw_key_entry {
  132. u8 key[16];
  133. u8 tx_mic[8];
  134. u8 rx_mic[8];
  135. } __attribute__ ((packed));
  136. struct hw_pairwise_ta_entry {
  137. u8 address[6];
  138. u8 cipher;
  139. u8 reserved;
  140. } __attribute__ ((packed));
  141. /*
  142. * Other on-chip shared memory space.
  143. */
  144. #define HW_CIS_BASE 0x2000
  145. #define HW_NULL_BASE 0x2b00
  146. /*
  147. * Since NULL frame won't be that long (256 byte),
  148. * We steal 16 tail bytes to save debugging settings.
  149. */
  150. #define HW_DEBUG_SETTING_BASE 0x2bf0
  151. /*
  152. * On-chip BEACON frame space.
  153. */
  154. #define HW_BEACON_BASE0 0x2c00
  155. #define HW_BEACON_BASE1 0x2d00
  156. #define HW_BEACON_BASE2 0x2e00
  157. #define HW_BEACON_BASE3 0x2f00
  158. #define HW_BEACON_OFFSET(__index) \
  159. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  160. /*
  161. * HOST-MCU shared memory.
  162. */
  163. /*
  164. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  165. */
  166. #define H2M_MAILBOX_CSR 0x2100
  167. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  168. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  169. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  170. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  171. /*
  172. * MCU_LEDCS: LED control for MCU Mailbox.
  173. */
  174. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  175. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  176. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  177. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  178. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  179. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  180. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  181. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  182. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  183. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  184. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  185. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  186. /*
  187. * M2H_CMD_DONE_CSR.
  188. */
  189. #define M2H_CMD_DONE_CSR 0x2104
  190. /*
  191. * MCU_TXOP_ARRAY_BASE.
  192. */
  193. #define MCU_TXOP_ARRAY_BASE 0x2110
  194. /*
  195. * MAC Control/Status Registers(CSR).
  196. * Some values are set in TU, whereas 1 TU == 1024 us.
  197. */
  198. /*
  199. * MAC_CSR0: ASIC revision number.
  200. */
  201. #define MAC_CSR0 0x3000
  202. /*
  203. * MAC_CSR1: System control register.
  204. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  205. * BBP_RESET: Hardware reset BBP.
  206. * HOST_READY: Host is ready after initialization, 1: ready.
  207. */
  208. #define MAC_CSR1 0x3004
  209. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  210. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  211. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  212. /*
  213. * MAC_CSR2: STA MAC register 0.
  214. */
  215. #define MAC_CSR2 0x3008
  216. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  217. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  218. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  219. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  220. /*
  221. * MAC_CSR3: STA MAC register 1.
  222. * UNICAST_TO_ME_MASK:
  223. * Used to mask off bits from byte 5 of the MAC address
  224. * to determine the UNICAST_TO_ME bit for RX frames.
  225. * The full mask is complemented by BSS_ID_MASK:
  226. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  227. */
  228. #define MAC_CSR3 0x300c
  229. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  230. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  231. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  232. /*
  233. * MAC_CSR4: BSSID register 0.
  234. */
  235. #define MAC_CSR4 0x3010
  236. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  237. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  238. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  239. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  240. /*
  241. * MAC_CSR5: BSSID register 1.
  242. * BSS_ID_MASK:
  243. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  244. * BSSID. This will make sure that those bits will be ignored
  245. * when determining the MY_BSS of RX frames.
  246. * 0: 1-BSSID mode (BSS index = 0)
  247. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  248. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  249. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  250. */
  251. #define MAC_CSR5 0x3014
  252. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  253. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  254. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  255. /*
  256. * MAC_CSR6: Maximum frame length register.
  257. */
  258. #define MAC_CSR6 0x3018
  259. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  260. /*
  261. * MAC_CSR7: Reserved
  262. */
  263. #define MAC_CSR7 0x301c
  264. /*
  265. * MAC_CSR8: SIFS/EIFS register.
  266. * All units are in US.
  267. */
  268. #define MAC_CSR8 0x3020
  269. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  270. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  271. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  272. /*
  273. * MAC_CSR9: Back-Off control register.
  274. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  275. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  276. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  277. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  278. */
  279. #define MAC_CSR9 0x3024
  280. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  281. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  282. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  283. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  284. /*
  285. * MAC_CSR10: Power state configuration.
  286. */
  287. #define MAC_CSR10 0x3028
  288. /*
  289. * MAC_CSR11: Power saving transition time register.
  290. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  291. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  292. * WAKEUP_LATENCY: In unit of TU.
  293. */
  294. #define MAC_CSR11 0x302c
  295. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  296. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  297. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  298. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  299. /*
  300. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  301. * CURRENT_STATE: 0:sleep, 1:awake.
  302. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  303. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  304. */
  305. #define MAC_CSR12 0x3030
  306. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  307. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  308. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  309. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  310. /*
  311. * MAC_CSR13: GPIO.
  312. */
  313. #define MAC_CSR13 0x3034
  314. #define MAC_CSR13_BIT0 FIELD32(0x00000001)
  315. #define MAC_CSR13_BIT1 FIELD32(0x00000002)
  316. #define MAC_CSR13_BIT2 FIELD32(0x00000004)
  317. #define MAC_CSR13_BIT3 FIELD32(0x00000008)
  318. #define MAC_CSR13_BIT4 FIELD32(0x00000010)
  319. #define MAC_CSR13_BIT5 FIELD32(0x00000020)
  320. #define MAC_CSR13_BIT6 FIELD32(0x00000040)
  321. #define MAC_CSR13_BIT7 FIELD32(0x00000080)
  322. #define MAC_CSR13_BIT8 FIELD32(0x00000100)
  323. #define MAC_CSR13_BIT9 FIELD32(0x00000200)
  324. #define MAC_CSR13_BIT10 FIELD32(0x00000400)
  325. #define MAC_CSR13_BIT11 FIELD32(0x00000800)
  326. #define MAC_CSR13_BIT12 FIELD32(0x00001000)
  327. /*
  328. * MAC_CSR14: LED control register.
  329. * ON_PERIOD: On period, default 70ms.
  330. * OFF_PERIOD: Off period, default 30ms.
  331. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  332. * SW_LED: s/w LED, 1: ON, 0: OFF.
  333. * HW_LED_POLARITY: 0: active low, 1: active high.
  334. */
  335. #define MAC_CSR14 0x3038
  336. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  337. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  338. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  339. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  340. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  341. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  342. /*
  343. * MAC_CSR15: NAV control.
  344. */
  345. #define MAC_CSR15 0x303c
  346. /*
  347. * TXRX control registers.
  348. * Some values are set in TU, whereas 1 TU == 1024 us.
  349. */
  350. /*
  351. * TXRX_CSR0: TX/RX configuration register.
  352. * TSF_OFFSET: Default is 24.
  353. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  354. * DISABLE_RX: Disable Rx engine.
  355. * DROP_CRC: Drop CRC error.
  356. * DROP_PHYSICAL: Drop physical error.
  357. * DROP_CONTROL: Drop control frame.
  358. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  359. * DROP_TO_DS: Drop fram ToDs bit is true.
  360. * DROP_VERSION_ERROR: Drop version error frame.
  361. * DROP_MULTICAST: Drop multicast frames.
  362. * DROP_BORADCAST: Drop broadcast frames.
  363. * ROP_ACK_CTS: Drop received ACK and CTS.
  364. */
  365. #define TXRX_CSR0 0x3040
  366. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  367. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  368. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  369. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  370. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  371. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  372. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  373. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  374. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  375. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  376. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  377. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  378. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  379. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  380. /*
  381. * TXRX_CSR1
  382. */
  383. #define TXRX_CSR1 0x3044
  384. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  385. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  386. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  387. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  388. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  389. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  390. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  391. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  392. /*
  393. * TXRX_CSR2
  394. */
  395. #define TXRX_CSR2 0x3048
  396. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  397. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  398. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  399. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  400. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  401. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  402. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  403. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  404. /*
  405. * TXRX_CSR3
  406. */
  407. #define TXRX_CSR3 0x304c
  408. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  409. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  410. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  411. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  412. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  413. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  414. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  415. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  416. /*
  417. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  418. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  419. * OFDM_TX_RATE_DOWN: 1:enable.
  420. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  421. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  422. */
  423. #define TXRX_CSR4 0x3050
  424. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  425. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  426. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  427. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  428. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  429. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  430. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  431. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  432. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  433. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  434. /*
  435. * TXRX_CSR5
  436. */
  437. #define TXRX_CSR5 0x3054
  438. /*
  439. * TXRX_CSR6: ACK/CTS payload consumed time
  440. */
  441. #define TXRX_CSR6 0x3058
  442. /*
  443. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  444. */
  445. #define TXRX_CSR7 0x305c
  446. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  447. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  448. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  449. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  450. /*
  451. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  452. */
  453. #define TXRX_CSR8 0x3060
  454. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  455. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  456. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  457. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  458. /*
  459. * TXRX_CSR9: Synchronization control register.
  460. * BEACON_INTERVAL: In unit of 1/16 TU.
  461. * TSF_TICKING: Enable TSF auto counting.
  462. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  463. * BEACON_GEN: Enable beacon generator.
  464. */
  465. #define TXRX_CSR9 0x3064
  466. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  467. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  468. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  469. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  470. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  471. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  472. /*
  473. * TXRX_CSR10: BEACON alignment.
  474. */
  475. #define TXRX_CSR10 0x3068
  476. /*
  477. * TXRX_CSR11: AES mask.
  478. */
  479. #define TXRX_CSR11 0x306c
  480. /*
  481. * TXRX_CSR12: TSF low 32.
  482. */
  483. #define TXRX_CSR12 0x3070
  484. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  485. /*
  486. * TXRX_CSR13: TSF high 32.
  487. */
  488. #define TXRX_CSR13 0x3074
  489. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  490. /*
  491. * TXRX_CSR14: TBTT timer.
  492. */
  493. #define TXRX_CSR14 0x3078
  494. /*
  495. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  496. */
  497. #define TXRX_CSR15 0x307c
  498. /*
  499. * PHY control registers.
  500. * Some values are set in TU, whereas 1 TU == 1024 us.
  501. */
  502. /*
  503. * PHY_CSR0: RF/PS control.
  504. */
  505. #define PHY_CSR0 0x3080
  506. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  507. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  508. /*
  509. * PHY_CSR1
  510. */
  511. #define PHY_CSR1 0x3084
  512. /*
  513. * PHY_CSR2: Pre-TX BBP control.
  514. */
  515. #define PHY_CSR2 0x3088
  516. /*
  517. * PHY_CSR3: BBP serial control register.
  518. * VALUE: Register value to program into BBP.
  519. * REG_NUM: Selected BBP register.
  520. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  521. * BUSY: 1: ASIC is busy execute BBP programming.
  522. */
  523. #define PHY_CSR3 0x308c
  524. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  525. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  526. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  527. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  528. /*
  529. * PHY_CSR4: RF serial control register
  530. * VALUE: Register value (include register id) serial out to RF/IF chip.
  531. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  532. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  533. * PLL_LD: RF PLL_LD status.
  534. * BUSY: 1: ASIC is busy execute RF programming.
  535. */
  536. #define PHY_CSR4 0x3090
  537. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  538. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  539. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  540. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  541. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  542. /*
  543. * PHY_CSR5: RX to TX signal switch timing control.
  544. */
  545. #define PHY_CSR5 0x3094
  546. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  547. /*
  548. * PHY_CSR6: TX to RX signal timing control.
  549. */
  550. #define PHY_CSR6 0x3098
  551. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  552. /*
  553. * PHY_CSR7: TX DAC switching timing control.
  554. */
  555. #define PHY_CSR7 0x309c
  556. /*
  557. * Security control register.
  558. */
  559. /*
  560. * SEC_CSR0: Shared key table control.
  561. */
  562. #define SEC_CSR0 0x30a0
  563. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  564. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  565. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  566. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  567. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  568. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  569. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  570. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  571. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  572. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  573. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  574. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  575. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  576. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  577. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  578. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  579. /*
  580. * SEC_CSR1: Shared key table security mode register.
  581. */
  582. #define SEC_CSR1 0x30a4
  583. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  584. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  585. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  586. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  587. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  588. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  589. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  590. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  591. /*
  592. * Pairwise key table valid bitmap registers.
  593. * SEC_CSR2: pairwise key table valid bitmap 0.
  594. * SEC_CSR3: pairwise key table valid bitmap 1.
  595. */
  596. #define SEC_CSR2 0x30a8
  597. #define SEC_CSR3 0x30ac
  598. /*
  599. * SEC_CSR4: Pairwise key table lookup control.
  600. */
  601. #define SEC_CSR4 0x30b0
  602. #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
  603. #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
  604. #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
  605. #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
  606. /*
  607. * SEC_CSR5: shared key table security mode register.
  608. */
  609. #define SEC_CSR5 0x30b4
  610. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  611. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  612. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  613. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  614. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  615. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  616. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  617. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  618. /*
  619. * STA control registers.
  620. */
  621. /*
  622. * STA_CSR0: RX PLCP error count & RX FCS error count.
  623. */
  624. #define STA_CSR0 0x30c0
  625. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  626. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  627. /*
  628. * STA_CSR1: RX False CCA count & RX LONG frame count.
  629. */
  630. #define STA_CSR1 0x30c4
  631. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  632. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  633. /*
  634. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  635. */
  636. #define STA_CSR2 0x30c8
  637. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  638. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  639. /*
  640. * STA_CSR3: TX Beacon count.
  641. */
  642. #define STA_CSR3 0x30cc
  643. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  644. /*
  645. * STA_CSR4: TX Result status register.
  646. * VALID: 1:This register contains a valid TX result.
  647. */
  648. #define STA_CSR4 0x30d0
  649. #define STA_CSR4_VALID FIELD32(0x00000001)
  650. #define STA_CSR4_TX_RESULT FIELD32(0x0000000e)
  651. #define STA_CSR4_RETRY_COUNT FIELD32(0x000000f0)
  652. #define STA_CSR4_PID_SUBTYPE FIELD32(0x00001f00)
  653. #define STA_CSR4_PID_TYPE FIELD32(0x0000e000)
  654. #define STA_CSR4_TXRATE FIELD32(0x000f0000)
  655. /*
  656. * QOS control registers.
  657. */
  658. /*
  659. * QOS_CSR0: TXOP holder MAC address register.
  660. */
  661. #define QOS_CSR0 0x30e0
  662. #define QOS_CSR0_BYTE0 FIELD32(0x000000ff)
  663. #define QOS_CSR0_BYTE1 FIELD32(0x0000ff00)
  664. #define QOS_CSR0_BYTE2 FIELD32(0x00ff0000)
  665. #define QOS_CSR0_BYTE3 FIELD32(0xff000000)
  666. /*
  667. * QOS_CSR1: TXOP holder MAC address register.
  668. */
  669. #define QOS_CSR1 0x30e4
  670. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  671. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  672. /*
  673. * QOS_CSR2: TXOP holder timeout register.
  674. */
  675. #define QOS_CSR2 0x30e8
  676. /*
  677. * RX QOS-CFPOLL MAC address register.
  678. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  679. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  680. */
  681. #define QOS_CSR3 0x30ec
  682. #define QOS_CSR4 0x30f0
  683. /*
  684. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  685. */
  686. #define QOS_CSR5 0x30f4
  687. /*
  688. * Host DMA registers.
  689. */
  690. /*
  691. * AC0_BASE_CSR: AC_BK base address.
  692. */
  693. #define AC0_BASE_CSR 0x3400
  694. #define AC0_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  695. /*
  696. * AC1_BASE_CSR: AC_BE base address.
  697. */
  698. #define AC1_BASE_CSR 0x3404
  699. #define AC1_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  700. /*
  701. * AC2_BASE_CSR: AC_VI base address.
  702. */
  703. #define AC2_BASE_CSR 0x3408
  704. #define AC2_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  705. /*
  706. * AC3_BASE_CSR: AC_VO base address.
  707. */
  708. #define AC3_BASE_CSR 0x340c
  709. #define AC3_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  710. /*
  711. * MGMT_BASE_CSR: MGMT ring base address.
  712. */
  713. #define MGMT_BASE_CSR 0x3410
  714. #define MGMT_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  715. /*
  716. * TX_RING_CSR0: TX Ring size for AC_BK, AC_BE, AC_VI, AC_VO.
  717. */
  718. #define TX_RING_CSR0 0x3418
  719. #define TX_RING_CSR0_AC0_RING_SIZE FIELD32(0x000000ff)
  720. #define TX_RING_CSR0_AC1_RING_SIZE FIELD32(0x0000ff00)
  721. #define TX_RING_CSR0_AC2_RING_SIZE FIELD32(0x00ff0000)
  722. #define TX_RING_CSR0_AC3_RING_SIZE FIELD32(0xff000000)
  723. /*
  724. * TX_RING_CSR1: TX Ring size for MGMT Ring, HCCA Ring
  725. * TXD_SIZE: In unit of 32-bit.
  726. */
  727. #define TX_RING_CSR1 0x341c
  728. #define TX_RING_CSR1_MGMT_RING_SIZE FIELD32(0x000000ff)
  729. #define TX_RING_CSR1_HCCA_RING_SIZE FIELD32(0x0000ff00)
  730. #define TX_RING_CSR1_TXD_SIZE FIELD32(0x003f0000)
  731. /*
  732. * AIFSN_CSR: AIFSN for each EDCA AC.
  733. * AIFSN0: For AC_BK.
  734. * AIFSN1: For AC_BE.
  735. * AIFSN2: For AC_VI.
  736. * AIFSN3: For AC_VO.
  737. */
  738. #define AIFSN_CSR 0x3420
  739. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  740. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  741. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  742. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  743. /*
  744. * CWMIN_CSR: CWmin for each EDCA AC.
  745. * CWMIN0: For AC_BK.
  746. * CWMIN1: For AC_BE.
  747. * CWMIN2: For AC_VI.
  748. * CWMIN3: For AC_VO.
  749. */
  750. #define CWMIN_CSR 0x3424
  751. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  752. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  753. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  754. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  755. /*
  756. * CWMAX_CSR: CWmax for each EDCA AC.
  757. * CWMAX0: For AC_BK.
  758. * CWMAX1: For AC_BE.
  759. * CWMAX2: For AC_VI.
  760. * CWMAX3: For AC_VO.
  761. */
  762. #define CWMAX_CSR 0x3428
  763. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  764. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  765. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  766. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  767. /*
  768. * TX_DMA_DST_CSR: TX DMA destination
  769. * 0: TX ring0, 1: TX ring1, 2: TX ring2 3: invalid
  770. */
  771. #define TX_DMA_DST_CSR 0x342c
  772. #define TX_DMA_DST_CSR_DEST_AC0 FIELD32(0x00000003)
  773. #define TX_DMA_DST_CSR_DEST_AC1 FIELD32(0x0000000c)
  774. #define TX_DMA_DST_CSR_DEST_AC2 FIELD32(0x00000030)
  775. #define TX_DMA_DST_CSR_DEST_AC3 FIELD32(0x000000c0)
  776. #define TX_DMA_DST_CSR_DEST_MGMT FIELD32(0x00000300)
  777. /*
  778. * TX_CNTL_CSR: KICK/Abort TX.
  779. * KICK_TX_AC0: For AC_BK.
  780. * KICK_TX_AC1: For AC_BE.
  781. * KICK_TX_AC2: For AC_VI.
  782. * KICK_TX_AC3: For AC_VO.
  783. * ABORT_TX_AC0: For AC_BK.
  784. * ABORT_TX_AC1: For AC_BE.
  785. * ABORT_TX_AC2: For AC_VI.
  786. * ABORT_TX_AC3: For AC_VO.
  787. */
  788. #define TX_CNTL_CSR 0x3430
  789. #define TX_CNTL_CSR_KICK_TX_AC0 FIELD32(0x00000001)
  790. #define TX_CNTL_CSR_KICK_TX_AC1 FIELD32(0x00000002)
  791. #define TX_CNTL_CSR_KICK_TX_AC2 FIELD32(0x00000004)
  792. #define TX_CNTL_CSR_KICK_TX_AC3 FIELD32(0x00000008)
  793. #define TX_CNTL_CSR_KICK_TX_MGMT FIELD32(0x00000010)
  794. #define TX_CNTL_CSR_ABORT_TX_AC0 FIELD32(0x00010000)
  795. #define TX_CNTL_CSR_ABORT_TX_AC1 FIELD32(0x00020000)
  796. #define TX_CNTL_CSR_ABORT_TX_AC2 FIELD32(0x00040000)
  797. #define TX_CNTL_CSR_ABORT_TX_AC3 FIELD32(0x00080000)
  798. #define TX_CNTL_CSR_ABORT_TX_MGMT FIELD32(0x00100000)
  799. /*
  800. * LOAD_TX_RING_CSR: Load RX desriptor
  801. */
  802. #define LOAD_TX_RING_CSR 0x3434
  803. #define LOAD_TX_RING_CSR_LOAD_TXD_AC0 FIELD32(0x00000001)
  804. #define LOAD_TX_RING_CSR_LOAD_TXD_AC1 FIELD32(0x00000002)
  805. #define LOAD_TX_RING_CSR_LOAD_TXD_AC2 FIELD32(0x00000004)
  806. #define LOAD_TX_RING_CSR_LOAD_TXD_AC3 FIELD32(0x00000008)
  807. #define LOAD_TX_RING_CSR_LOAD_TXD_MGMT FIELD32(0x00000010)
  808. /*
  809. * Several read-only registers, for debugging.
  810. */
  811. #define AC0_TXPTR_CSR 0x3438
  812. #define AC1_TXPTR_CSR 0x343c
  813. #define AC2_TXPTR_CSR 0x3440
  814. #define AC3_TXPTR_CSR 0x3444
  815. #define MGMT_TXPTR_CSR 0x3448
  816. /*
  817. * RX_BASE_CSR
  818. */
  819. #define RX_BASE_CSR 0x3450
  820. #define RX_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  821. /*
  822. * RX_RING_CSR.
  823. * RXD_SIZE: In unit of 32-bit.
  824. */
  825. #define RX_RING_CSR 0x3454
  826. #define RX_RING_CSR_RING_SIZE FIELD32(0x000000ff)
  827. #define RX_RING_CSR_RXD_SIZE FIELD32(0x00003f00)
  828. #define RX_RING_CSR_RXD_WRITEBACK_SIZE FIELD32(0x00070000)
  829. /*
  830. * RX_CNTL_CSR
  831. */
  832. #define RX_CNTL_CSR 0x3458
  833. #define RX_CNTL_CSR_ENABLE_RX_DMA FIELD32(0x00000001)
  834. #define RX_CNTL_CSR_LOAD_RXD FIELD32(0x00000002)
  835. /*
  836. * RXPTR_CSR: Read-only, for debugging.
  837. */
  838. #define RXPTR_CSR 0x345c
  839. /*
  840. * PCI_CFG_CSR
  841. */
  842. #define PCI_CFG_CSR 0x3460
  843. /*
  844. * BUF_FORMAT_CSR
  845. */
  846. #define BUF_FORMAT_CSR 0x3464
  847. /*
  848. * INT_SOURCE_CSR: Interrupt source register.
  849. * Write one to clear corresponding bit.
  850. */
  851. #define INT_SOURCE_CSR 0x3468
  852. #define INT_SOURCE_CSR_TXDONE FIELD32(0x00000001)
  853. #define INT_SOURCE_CSR_RXDONE FIELD32(0x00000002)
  854. #define INT_SOURCE_CSR_BEACON_DONE FIELD32(0x00000004)
  855. #define INT_SOURCE_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  856. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  857. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  858. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  859. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  860. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  861. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  862. /*
  863. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  864. * MITIGATION_PERIOD: Interrupt mitigation in unit of 32 PCI clock.
  865. */
  866. #define INT_MASK_CSR 0x346c
  867. #define INT_MASK_CSR_TXDONE FIELD32(0x00000001)
  868. #define INT_MASK_CSR_RXDONE FIELD32(0x00000002)
  869. #define INT_MASK_CSR_BEACON_DONE FIELD32(0x00000004)
  870. #define INT_MASK_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  871. #define INT_MASK_CSR_ENABLE_MITIGATION FIELD32(0x00000080)
  872. #define INT_MASK_CSR_MITIGATION_PERIOD FIELD32(0x0000ff00)
  873. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  874. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  875. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  876. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  877. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  878. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  879. /*
  880. * E2PROM_CSR: EEPROM control register.
  881. * RELOAD: Write 1 to reload eeprom content.
  882. * TYPE_93C46: 1: 93c46, 0:93c66.
  883. * LOAD_STATUS: 1:loading, 0:done.
  884. */
  885. #define E2PROM_CSR 0x3470
  886. #define E2PROM_CSR_RELOAD FIELD32(0x00000001)
  887. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000002)
  888. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000004)
  889. #define E2PROM_CSR_DATA_IN FIELD32(0x00000008)
  890. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000010)
  891. #define E2PROM_CSR_TYPE_93C46 FIELD32(0x00000020)
  892. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  893. /*
  894. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  895. * AC0_TX_OP: For AC_BK, in unit of 32us.
  896. * AC1_TX_OP: For AC_BE, in unit of 32us.
  897. */
  898. #define AC_TXOP_CSR0 0x3474
  899. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  900. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  901. /*
  902. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  903. * AC2_TX_OP: For AC_VI, in unit of 32us.
  904. * AC3_TX_OP: For AC_VO, in unit of 32us.
  905. */
  906. #define AC_TXOP_CSR1 0x3478
  907. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  908. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  909. /*
  910. * DMA_STATUS_CSR
  911. */
  912. #define DMA_STATUS_CSR 0x3480
  913. /*
  914. * TEST_MODE_CSR
  915. */
  916. #define TEST_MODE_CSR 0x3484
  917. /*
  918. * UART0_TX_CSR
  919. */
  920. #define UART0_TX_CSR 0x3488
  921. /*
  922. * UART0_RX_CSR
  923. */
  924. #define UART0_RX_CSR 0x348c
  925. /*
  926. * UART0_FRAME_CSR
  927. */
  928. #define UART0_FRAME_CSR 0x3490
  929. /*
  930. * UART0_BUFFER_CSR
  931. */
  932. #define UART0_BUFFER_CSR 0x3494
  933. /*
  934. * IO_CNTL_CSR
  935. * RF_PS: Set RF interface value to power save
  936. */
  937. #define IO_CNTL_CSR 0x3498
  938. #define IO_CNTL_CSR_RF_PS FIELD32(0x00000004)
  939. /*
  940. * UART_INT_SOURCE_CSR
  941. */
  942. #define UART_INT_SOURCE_CSR 0x34a8
  943. /*
  944. * UART_INT_MASK_CSR
  945. */
  946. #define UART_INT_MASK_CSR 0x34ac
  947. /*
  948. * PBF_QUEUE_CSR
  949. */
  950. #define PBF_QUEUE_CSR 0x34b0
  951. /*
  952. * Firmware DMA registers.
  953. * Firmware DMA registers are dedicated for MCU usage
  954. * and should not be touched by host driver.
  955. * Therefore we skip the definition of these registers.
  956. */
  957. #define FW_TX_BASE_CSR 0x34c0
  958. #define FW_TX_START_CSR 0x34c4
  959. #define FW_TX_LAST_CSR 0x34c8
  960. #define FW_MODE_CNTL_CSR 0x34cc
  961. #define FW_TXPTR_CSR 0x34d0
  962. /*
  963. * 8051 firmware image.
  964. */
  965. #define FIRMWARE_RT2561 "rt2561.bin"
  966. #define FIRMWARE_RT2561s "rt2561s.bin"
  967. #define FIRMWARE_RT2661 "rt2661.bin"
  968. #define FIRMWARE_IMAGE_BASE 0x4000
  969. /*
  970. * BBP registers.
  971. * The wordsize of the BBP is 8 bits.
  972. */
  973. /*
  974. * R2
  975. */
  976. #define BBP_R2_BG_MODE FIELD8(0x20)
  977. /*
  978. * R3
  979. */
  980. #define BBP_R3_SMART_MODE FIELD8(0x01)
  981. /*
  982. * R4: RX antenna control
  983. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  984. */
  985. /*
  986. * ANTENNA_CONTROL semantics (guessed):
  987. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  988. * 0x2: Hardware diversity.
  989. */
  990. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  991. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  992. /*
  993. * R77
  994. */
  995. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  996. /*
  997. * RF registers
  998. */
  999. /*
  1000. * RF 3
  1001. */
  1002. #define RF3_TXPOWER FIELD32(0x00003e00)
  1003. /*
  1004. * RF 4
  1005. */
  1006. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  1007. /*
  1008. * EEPROM content.
  1009. * The wordsize of the EEPROM is 16 bits.
  1010. */
  1011. /*
  1012. * HW MAC address.
  1013. */
  1014. #define EEPROM_MAC_ADDR_0 0x0002
  1015. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1016. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1017. #define EEPROM_MAC_ADDR1 0x0003
  1018. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1019. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1020. #define EEPROM_MAC_ADDR_2 0x0004
  1021. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1022. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1023. /*
  1024. * EEPROM antenna.
  1025. * ANTENNA_NUM: Number of antenna's.
  1026. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1027. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1028. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  1029. * DYN_TXAGC: Dynamic TX AGC control.
  1030. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  1031. * RF_TYPE: Rf_type of this adapter.
  1032. */
  1033. #define EEPROM_ANTENNA 0x0010
  1034. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  1035. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  1036. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  1037. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  1038. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  1039. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  1040. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  1041. /*
  1042. * EEPROM NIC config.
  1043. * ENABLE_DIVERSITY: 1:enable, 0:disable.
  1044. * EXTERNAL_LNA_BG: External LNA enable for 2.4G.
  1045. * CARDBUS_ACCEL: 0:enable, 1:disable.
  1046. * EXTERNAL_LNA_A: External LNA enable for 5G.
  1047. */
  1048. #define EEPROM_NIC 0x0011
  1049. #define EEPROM_NIC_ENABLE_DIVERSITY FIELD16(0x0001)
  1050. #define EEPROM_NIC_TX_DIVERSITY FIELD16(0x0002)
  1051. #define EEPROM_NIC_RX_FIXED FIELD16(0x0004)
  1052. #define EEPROM_NIC_TX_FIXED FIELD16(0x0008)
  1053. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0010)
  1054. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0020)
  1055. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0040)
  1056. /*
  1057. * EEPROM geography.
  1058. * GEO_A: Default geographical setting for 5GHz band
  1059. * GEO: Default geographical setting.
  1060. */
  1061. #define EEPROM_GEOGRAPHY 0x0012
  1062. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  1063. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  1064. /*
  1065. * EEPROM BBP.
  1066. */
  1067. #define EEPROM_BBP_START 0x0013
  1068. #define EEPROM_BBP_SIZE 16
  1069. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1070. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1071. /*
  1072. * EEPROM TXPOWER 802.11G
  1073. */
  1074. #define EEPROM_TXPOWER_G_START 0x0023
  1075. #define EEPROM_TXPOWER_G_SIZE 7
  1076. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  1077. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  1078. /*
  1079. * EEPROM Frequency
  1080. */
  1081. #define EEPROM_FREQ 0x002f
  1082. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1083. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  1084. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  1085. /*
  1086. * EEPROM LED.
  1087. * POLARITY_RDY_G: Polarity RDY_G setting.
  1088. * POLARITY_RDY_A: Polarity RDY_A setting.
  1089. * POLARITY_ACT: Polarity ACT setting.
  1090. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1091. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1092. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1093. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1094. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1095. * LED_MODE: Led mode.
  1096. */
  1097. #define EEPROM_LED 0x0030
  1098. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  1099. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1100. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1101. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1102. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1103. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1104. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1105. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1106. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1107. /*
  1108. * EEPROM TXPOWER 802.11A
  1109. */
  1110. #define EEPROM_TXPOWER_A_START 0x0031
  1111. #define EEPROM_TXPOWER_A_SIZE 12
  1112. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1113. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1114. /*
  1115. * EEPROM RSSI offset 802.11BG
  1116. */
  1117. #define EEPROM_RSSI_OFFSET_BG 0x004d
  1118. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  1119. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  1120. /*
  1121. * EEPROM RSSI offset 802.11A
  1122. */
  1123. #define EEPROM_RSSI_OFFSET_A 0x004e
  1124. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  1125. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  1126. /*
  1127. * MCU mailbox commands.
  1128. */
  1129. #define MCU_SLEEP 0x30
  1130. #define MCU_WAKEUP 0x31
  1131. #define MCU_LED 0x50
  1132. #define MCU_LED_STRENGTH 0x52
  1133. /*
  1134. * DMA descriptor defines.
  1135. */
  1136. #define TXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1137. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  1138. #define RXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1139. /*
  1140. * TX descriptor format for TX, PRIO and Beacon Ring.
  1141. */
  1142. /*
  1143. * Word0
  1144. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  1145. * KEY_TABLE: Use per-client pairwise KEY table.
  1146. * KEY_INDEX:
  1147. * Key index (0~31) to the pairwise KEY table.
  1148. * 0~3 to shared KEY table 0 (BSS0).
  1149. * 4~7 to shared KEY table 1 (BSS1).
  1150. * 8~11 to shared KEY table 2 (BSS2).
  1151. * 12~15 to shared KEY table 3 (BSS3).
  1152. * BURST: Next frame belongs to same "burst" event.
  1153. */
  1154. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  1155. #define TXD_W0_VALID FIELD32(0x00000002)
  1156. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  1157. #define TXD_W0_ACK FIELD32(0x00000008)
  1158. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  1159. #define TXD_W0_OFDM FIELD32(0x00000020)
  1160. #define TXD_W0_IFS FIELD32(0x00000040)
  1161. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  1162. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  1163. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  1164. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1165. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1166. #define TXD_W0_BURST FIELD32(0x10000000)
  1167. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1168. /*
  1169. * Word1
  1170. * HOST_Q_ID: EDCA/HCCA queue ID.
  1171. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  1172. * BUFFER_COUNT: Number of buffers in this TXD.
  1173. */
  1174. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  1175. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  1176. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  1177. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  1178. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  1179. #define TXD_W1_PIGGY_BACK FIELD32(0x01000000)
  1180. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  1181. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  1182. /*
  1183. * Word2: PLCP information
  1184. */
  1185. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  1186. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  1187. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  1188. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  1189. /*
  1190. * Word3
  1191. */
  1192. #define TXD_W3_IV FIELD32(0xffffffff)
  1193. /*
  1194. * Word4
  1195. */
  1196. #define TXD_W4_EIV FIELD32(0xffffffff)
  1197. /*
  1198. * Word5
  1199. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  1200. * TXD_W5_PID_SUBTYPE: Driver assigned packet ID index for txdone handler.
  1201. * TXD_W5_PID_TYPE: Driver assigned packet ID type for txdone handler.
  1202. * WAITING_DMA_DONE_INT: TXD been filled with data
  1203. * and waiting for TxDoneISR housekeeping.
  1204. */
  1205. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  1206. #define TXD_W5_PID_SUBTYPE FIELD32(0x00001f00)
  1207. #define TXD_W5_PID_TYPE FIELD32(0x0000e000)
  1208. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  1209. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  1210. /*
  1211. * the above 24-byte is called TXINFO and will be DMAed to MAC block
  1212. * through TXFIFO. MAC block use this TXINFO to control the transmission
  1213. * behavior of this frame.
  1214. * The following fields are not used by MAC block.
  1215. * They are used by DMA block and HOST driver only.
  1216. * Once a frame has been DMA to ASIC, all the following fields are useless
  1217. * to ASIC.
  1218. */
  1219. /*
  1220. * Word6-10: Buffer physical address
  1221. */
  1222. #define TXD_W6_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1223. #define TXD_W7_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1224. #define TXD_W8_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1225. #define TXD_W9_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1226. #define TXD_W10_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1227. /*
  1228. * Word11-13: Buffer length
  1229. */
  1230. #define TXD_W11_BUFFER_LENGTH0 FIELD32(0x00000fff)
  1231. #define TXD_W11_BUFFER_LENGTH1 FIELD32(0x0fff0000)
  1232. #define TXD_W12_BUFFER_LENGTH2 FIELD32(0x00000fff)
  1233. #define TXD_W12_BUFFER_LENGTH3 FIELD32(0x0fff0000)
  1234. #define TXD_W13_BUFFER_LENGTH4 FIELD32(0x00000fff)
  1235. /*
  1236. * Word14
  1237. */
  1238. #define TXD_W14_SK_BUFFER FIELD32(0xffffffff)
  1239. /*
  1240. * Word15
  1241. */
  1242. #define TXD_W15_NEXT_SK_BUFFER FIELD32(0xffffffff)
  1243. /*
  1244. * RX descriptor format for RX Ring.
  1245. */
  1246. /*
  1247. * Word0
  1248. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  1249. * KEY_INDEX: Decryption key actually used.
  1250. */
  1251. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  1252. #define RXD_W0_DROP FIELD32(0x00000002)
  1253. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  1254. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  1255. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  1256. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  1257. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  1258. #define RXD_W0_OFDM FIELD32(0x00000080)
  1259. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  1260. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1261. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1262. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1263. /*
  1264. * Word1
  1265. * SIGNAL: RX raw data rate reported by BBP.
  1266. */
  1267. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  1268. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  1269. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  1270. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  1271. /*
  1272. * Word2
  1273. * IV: Received IV of originally encrypted.
  1274. */
  1275. #define RXD_W2_IV FIELD32(0xffffffff)
  1276. /*
  1277. * Word3
  1278. * EIV: Received EIV of originally encrypted.
  1279. */
  1280. #define RXD_W3_EIV FIELD32(0xffffffff)
  1281. /*
  1282. * Word4
  1283. * ICV: Received ICV of originally encrypted.
  1284. * NOTE: This is a guess, the official definition is "reserved"
  1285. */
  1286. #define RXD_W4_ICV FIELD32(0xffffffff)
  1287. /*
  1288. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  1289. * and passed to the HOST driver.
  1290. * The following fields are for DMA block and HOST usage only.
  1291. * Can't be touched by ASIC MAC block.
  1292. */
  1293. /*
  1294. * Word5
  1295. */
  1296. #define RXD_W5_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1297. /*
  1298. * Word6-15: Reserved
  1299. */
  1300. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  1301. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  1302. #define RXD_W8_RESERVED FIELD32(0xffffffff)
  1303. #define RXD_W9_RESERVED FIELD32(0xffffffff)
  1304. #define RXD_W10_RESERVED FIELD32(0xffffffff)
  1305. #define RXD_W11_RESERVED FIELD32(0xffffffff)
  1306. #define RXD_W12_RESERVED FIELD32(0xffffffff)
  1307. #define RXD_W13_RESERVED FIELD32(0xffffffff)
  1308. #define RXD_W14_RESERVED FIELD32(0xffffffff)
  1309. #define RXD_W15_RESERVED FIELD32(0xffffffff)
  1310. /*
  1311. * Macro's for converting txpower from EEPROM to mac80211 value
  1312. * and from mac80211 value to register value.
  1313. */
  1314. #define MIN_TXPOWER 0
  1315. #define MAX_TXPOWER 31
  1316. #define DEFAULT_TXPOWER 24
  1317. #define TXPOWER_FROM_DEV(__txpower) \
  1318. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1319. #define TXPOWER_TO_DEV(__txpower) \
  1320. clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  1321. #endif /* RT61PCI_H */